wbm_release_ring.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _WBM_RELEASE_RING_H_
  6. #define _WBM_RELEASE_RING_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #include "buffer_addr_info.h"
  10. #define NUM_OF_DWORDS_WBM_RELEASE_RING 8
  11. struct wbm_release_ring {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. struct buffer_addr_info released_buff_or_desc_addr_info;
  14. uint32_t release_source_module : 3,
  15. reserved_2a : 3,
  16. buffer_or_desc_type : 3,
  17. reserved_2b : 22,
  18. wbm_internal_error : 1;
  19. uint32_t reserved_3a : 32;
  20. uint32_t reserved_4a : 32;
  21. uint32_t reserved_5a : 32;
  22. uint32_t reserved_6a : 32;
  23. uint32_t reserved_7a : 28,
  24. looping_count : 4;
  25. #else
  26. struct buffer_addr_info released_buff_or_desc_addr_info;
  27. uint32_t wbm_internal_error : 1,
  28. reserved_2b : 22,
  29. buffer_or_desc_type : 3,
  30. reserved_2a : 3,
  31. release_source_module : 3;
  32. uint32_t reserved_3a : 32;
  33. uint32_t reserved_4a : 32;
  34. uint32_t reserved_5a : 32;
  35. uint32_t reserved_6a : 32;
  36. uint32_t looping_count : 4,
  37. reserved_7a : 28;
  38. #endif
  39. };
  40. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET 0x00000000
  41. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_BUFFER_ADDR_31_0_LSB 0
  42. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_BUFFER_ADDR_31_0_MSB 31
  43. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_BUFFER_ADDR_31_0_MASK 0xffffffff
  44. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET 0x00000004
  45. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_BUFFER_ADDR_39_32_LSB 0
  46. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_BUFFER_ADDR_39_32_MSB 7
  47. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_BUFFER_ADDR_39_32_MASK 0x000000ff
  48. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_RETURN_BUFFER_MANAGER_OFFSET 0x00000004
  49. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB 8
  50. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_RETURN_BUFFER_MANAGER_MSB 11
  51. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK 0x00000f00
  52. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_SW_BUFFER_COOKIE_OFFSET 0x00000004
  53. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_SW_BUFFER_COOKIE_LSB 12
  54. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_SW_BUFFER_COOKIE_MSB 31
  55. #define WBM_RELEASE_RING_RELEASED_BUFF_OR_DESC_ADDR_INFO_SW_BUFFER_COOKIE_MASK 0xfffff000
  56. #define WBM_RELEASE_RING_RELEASE_SOURCE_MODULE_OFFSET 0x00000008
  57. #define WBM_RELEASE_RING_RELEASE_SOURCE_MODULE_LSB 0
  58. #define WBM_RELEASE_RING_RELEASE_SOURCE_MODULE_MSB 2
  59. #define WBM_RELEASE_RING_RELEASE_SOURCE_MODULE_MASK 0x00000007
  60. #define WBM_RELEASE_RING_RESERVED_2A_OFFSET 0x00000008
  61. #define WBM_RELEASE_RING_RESERVED_2A_LSB 3
  62. #define WBM_RELEASE_RING_RESERVED_2A_MSB 5
  63. #define WBM_RELEASE_RING_RESERVED_2A_MASK 0x00000038
  64. #define WBM_RELEASE_RING_BUFFER_OR_DESC_TYPE_OFFSET 0x00000008
  65. #define WBM_RELEASE_RING_BUFFER_OR_DESC_TYPE_LSB 6
  66. #define WBM_RELEASE_RING_BUFFER_OR_DESC_TYPE_MSB 8
  67. #define WBM_RELEASE_RING_BUFFER_OR_DESC_TYPE_MASK 0x000001c0
  68. #define WBM_RELEASE_RING_RESERVED_2B_OFFSET 0x00000008
  69. #define WBM_RELEASE_RING_RESERVED_2B_LSB 9
  70. #define WBM_RELEASE_RING_RESERVED_2B_MSB 30
  71. #define WBM_RELEASE_RING_RESERVED_2B_MASK 0x7ffffe00
  72. #define WBM_RELEASE_RING_WBM_INTERNAL_ERROR_OFFSET 0x00000008
  73. #define WBM_RELEASE_RING_WBM_INTERNAL_ERROR_LSB 31
  74. #define WBM_RELEASE_RING_WBM_INTERNAL_ERROR_MSB 31
  75. #define WBM_RELEASE_RING_WBM_INTERNAL_ERROR_MASK 0x80000000
  76. #define WBM_RELEASE_RING_RESERVED_3A_OFFSET 0x0000000c
  77. #define WBM_RELEASE_RING_RESERVED_3A_LSB 0
  78. #define WBM_RELEASE_RING_RESERVED_3A_MSB 31
  79. #define WBM_RELEASE_RING_RESERVED_3A_MASK 0xffffffff
  80. #define WBM_RELEASE_RING_RESERVED_4A_OFFSET 0x00000010
  81. #define WBM_RELEASE_RING_RESERVED_4A_LSB 0
  82. #define WBM_RELEASE_RING_RESERVED_4A_MSB 31
  83. #define WBM_RELEASE_RING_RESERVED_4A_MASK 0xffffffff
  84. #define WBM_RELEASE_RING_RESERVED_5A_OFFSET 0x00000014
  85. #define WBM_RELEASE_RING_RESERVED_5A_LSB 0
  86. #define WBM_RELEASE_RING_RESERVED_5A_MSB 31
  87. #define WBM_RELEASE_RING_RESERVED_5A_MASK 0xffffffff
  88. #define WBM_RELEASE_RING_RESERVED_6A_OFFSET 0x00000018
  89. #define WBM_RELEASE_RING_RESERVED_6A_LSB 0
  90. #define WBM_RELEASE_RING_RESERVED_6A_MSB 31
  91. #define WBM_RELEASE_RING_RESERVED_6A_MASK 0xffffffff
  92. #define WBM_RELEASE_RING_RESERVED_7A_OFFSET 0x0000001c
  93. #define WBM_RELEASE_RING_RESERVED_7A_LSB 0
  94. #define WBM_RELEASE_RING_RESERVED_7A_MSB 27
  95. #define WBM_RELEASE_RING_RESERVED_7A_MASK 0x0fffffff
  96. #define WBM_RELEASE_RING_LOOPING_COUNT_OFFSET 0x0000001c
  97. #define WBM_RELEASE_RING_LOOPING_COUNT_LSB 28
  98. #define WBM_RELEASE_RING_LOOPING_COUNT_MSB 31
  99. #define WBM_RELEASE_RING_LOOPING_COUNT_MASK 0xf0000000
  100. #endif