tx_mpdu_start.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _TX_MPDU_START_H_
  6. #define _TX_MPDU_START_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #define NUM_OF_DWORDS_TX_MPDU_START 10
  10. #define NUM_OF_QWORDS_TX_MPDU_START 5
  11. struct tx_mpdu_start {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. uint32_t mpdu_length : 14,
  14. frame_not_from_tqm : 1,
  15. vht_control_present : 1,
  16. mpdu_header_length : 8,
  17. retry_count : 7,
  18. wds : 1;
  19. uint32_t pn_31_0 : 32;
  20. uint32_t pn_47_32 : 16,
  21. mpdu_sequence_number : 12,
  22. raw_already_encrypted : 1,
  23. frame_type : 2,
  24. txdma_dropped_mpdu_warning : 1;
  25. uint32_t iv_byte_0 : 8,
  26. iv_byte_1 : 8,
  27. iv_byte_2 : 8,
  28. iv_byte_3 : 8;
  29. uint32_t iv_byte_4 : 8,
  30. iv_byte_5 : 8,
  31. iv_byte_6 : 8,
  32. iv_byte_7 : 8;
  33. uint32_t iv_byte_8 : 8,
  34. iv_byte_9 : 8,
  35. iv_byte_10 : 8,
  36. iv_byte_11 : 8;
  37. uint32_t iv_byte_12 : 8,
  38. iv_byte_13 : 8,
  39. iv_byte_14 : 8,
  40. iv_byte_15 : 8;
  41. uint32_t iv_byte_16 : 8,
  42. iv_byte_17 : 8,
  43. iv_len : 5,
  44. icv_len : 5,
  45. vht_control_offset : 6;
  46. uint32_t mpdu_type : 1,
  47. transmit_bw_restriction : 1,
  48. allowed_transmit_bw : 4,
  49. tx_notify_frame : 3,
  50. reserved_8a : 23;
  51. uint32_t tlv64_padding : 32;
  52. #else
  53. uint32_t wds : 1,
  54. retry_count : 7,
  55. mpdu_header_length : 8,
  56. vht_control_present : 1,
  57. frame_not_from_tqm : 1,
  58. mpdu_length : 14;
  59. uint32_t pn_31_0 : 32;
  60. uint32_t txdma_dropped_mpdu_warning : 1,
  61. frame_type : 2,
  62. raw_already_encrypted : 1,
  63. mpdu_sequence_number : 12,
  64. pn_47_32 : 16;
  65. uint32_t iv_byte_3 : 8,
  66. iv_byte_2 : 8,
  67. iv_byte_1 : 8,
  68. iv_byte_0 : 8;
  69. uint32_t iv_byte_7 : 8,
  70. iv_byte_6 : 8,
  71. iv_byte_5 : 8,
  72. iv_byte_4 : 8;
  73. uint32_t iv_byte_11 : 8,
  74. iv_byte_10 : 8,
  75. iv_byte_9 : 8,
  76. iv_byte_8 : 8;
  77. uint32_t iv_byte_15 : 8,
  78. iv_byte_14 : 8,
  79. iv_byte_13 : 8,
  80. iv_byte_12 : 8;
  81. uint32_t vht_control_offset : 6,
  82. icv_len : 5,
  83. iv_len : 5,
  84. iv_byte_17 : 8,
  85. iv_byte_16 : 8;
  86. uint32_t reserved_8a : 23,
  87. tx_notify_frame : 3,
  88. allowed_transmit_bw : 4,
  89. transmit_bw_restriction : 1,
  90. mpdu_type : 1;
  91. uint32_t tlv64_padding : 32;
  92. #endif
  93. };
  94. #define TX_MPDU_START_MPDU_LENGTH_OFFSET 0x0000000000000000
  95. #define TX_MPDU_START_MPDU_LENGTH_LSB 0
  96. #define TX_MPDU_START_MPDU_LENGTH_MSB 13
  97. #define TX_MPDU_START_MPDU_LENGTH_MASK 0x0000000000003fff
  98. #define TX_MPDU_START_FRAME_NOT_FROM_TQM_OFFSET 0x0000000000000000
  99. #define TX_MPDU_START_FRAME_NOT_FROM_TQM_LSB 14
  100. #define TX_MPDU_START_FRAME_NOT_FROM_TQM_MSB 14
  101. #define TX_MPDU_START_FRAME_NOT_FROM_TQM_MASK 0x0000000000004000
  102. #define TX_MPDU_START_VHT_CONTROL_PRESENT_OFFSET 0x0000000000000000
  103. #define TX_MPDU_START_VHT_CONTROL_PRESENT_LSB 15
  104. #define TX_MPDU_START_VHT_CONTROL_PRESENT_MSB 15
  105. #define TX_MPDU_START_VHT_CONTROL_PRESENT_MASK 0x0000000000008000
  106. #define TX_MPDU_START_MPDU_HEADER_LENGTH_OFFSET 0x0000000000000000
  107. #define TX_MPDU_START_MPDU_HEADER_LENGTH_LSB 16
  108. #define TX_MPDU_START_MPDU_HEADER_LENGTH_MSB 23
  109. #define TX_MPDU_START_MPDU_HEADER_LENGTH_MASK 0x0000000000ff0000
  110. #define TX_MPDU_START_RETRY_COUNT_OFFSET 0x0000000000000000
  111. #define TX_MPDU_START_RETRY_COUNT_LSB 24
  112. #define TX_MPDU_START_RETRY_COUNT_MSB 30
  113. #define TX_MPDU_START_RETRY_COUNT_MASK 0x000000007f000000
  114. #define TX_MPDU_START_WDS_OFFSET 0x0000000000000000
  115. #define TX_MPDU_START_WDS_LSB 31
  116. #define TX_MPDU_START_WDS_MSB 31
  117. #define TX_MPDU_START_WDS_MASK 0x0000000080000000
  118. #define TX_MPDU_START_PN_31_0_OFFSET 0x0000000000000000
  119. #define TX_MPDU_START_PN_31_0_LSB 32
  120. #define TX_MPDU_START_PN_31_0_MSB 63
  121. #define TX_MPDU_START_PN_31_0_MASK 0xffffffff00000000
  122. #define TX_MPDU_START_PN_47_32_OFFSET 0x0000000000000008
  123. #define TX_MPDU_START_PN_47_32_LSB 0
  124. #define TX_MPDU_START_PN_47_32_MSB 15
  125. #define TX_MPDU_START_PN_47_32_MASK 0x000000000000ffff
  126. #define TX_MPDU_START_MPDU_SEQUENCE_NUMBER_OFFSET 0x0000000000000008
  127. #define TX_MPDU_START_MPDU_SEQUENCE_NUMBER_LSB 16
  128. #define TX_MPDU_START_MPDU_SEQUENCE_NUMBER_MSB 27
  129. #define TX_MPDU_START_MPDU_SEQUENCE_NUMBER_MASK 0x000000000fff0000
  130. #define TX_MPDU_START_RAW_ALREADY_ENCRYPTED_OFFSET 0x0000000000000008
  131. #define TX_MPDU_START_RAW_ALREADY_ENCRYPTED_LSB 28
  132. #define TX_MPDU_START_RAW_ALREADY_ENCRYPTED_MSB 28
  133. #define TX_MPDU_START_RAW_ALREADY_ENCRYPTED_MASK 0x0000000010000000
  134. #define TX_MPDU_START_FRAME_TYPE_OFFSET 0x0000000000000008
  135. #define TX_MPDU_START_FRAME_TYPE_LSB 29
  136. #define TX_MPDU_START_FRAME_TYPE_MSB 30
  137. #define TX_MPDU_START_FRAME_TYPE_MASK 0x0000000060000000
  138. #define TX_MPDU_START_TXDMA_DROPPED_MPDU_WARNING_OFFSET 0x0000000000000008
  139. #define TX_MPDU_START_TXDMA_DROPPED_MPDU_WARNING_LSB 31
  140. #define TX_MPDU_START_TXDMA_DROPPED_MPDU_WARNING_MSB 31
  141. #define TX_MPDU_START_TXDMA_DROPPED_MPDU_WARNING_MASK 0x0000000080000000
  142. #define TX_MPDU_START_IV_BYTE_0_OFFSET 0x0000000000000008
  143. #define TX_MPDU_START_IV_BYTE_0_LSB 32
  144. #define TX_MPDU_START_IV_BYTE_0_MSB 39
  145. #define TX_MPDU_START_IV_BYTE_0_MASK 0x000000ff00000000
  146. #define TX_MPDU_START_IV_BYTE_1_OFFSET 0x0000000000000008
  147. #define TX_MPDU_START_IV_BYTE_1_LSB 40
  148. #define TX_MPDU_START_IV_BYTE_1_MSB 47
  149. #define TX_MPDU_START_IV_BYTE_1_MASK 0x0000ff0000000000
  150. #define TX_MPDU_START_IV_BYTE_2_OFFSET 0x0000000000000008
  151. #define TX_MPDU_START_IV_BYTE_2_LSB 48
  152. #define TX_MPDU_START_IV_BYTE_2_MSB 55
  153. #define TX_MPDU_START_IV_BYTE_2_MASK 0x00ff000000000000
  154. #define TX_MPDU_START_IV_BYTE_3_OFFSET 0x0000000000000008
  155. #define TX_MPDU_START_IV_BYTE_3_LSB 56
  156. #define TX_MPDU_START_IV_BYTE_3_MSB 63
  157. #define TX_MPDU_START_IV_BYTE_3_MASK 0xff00000000000000
  158. #define TX_MPDU_START_IV_BYTE_4_OFFSET 0x0000000000000010
  159. #define TX_MPDU_START_IV_BYTE_4_LSB 0
  160. #define TX_MPDU_START_IV_BYTE_4_MSB 7
  161. #define TX_MPDU_START_IV_BYTE_4_MASK 0x00000000000000ff
  162. #define TX_MPDU_START_IV_BYTE_5_OFFSET 0x0000000000000010
  163. #define TX_MPDU_START_IV_BYTE_5_LSB 8
  164. #define TX_MPDU_START_IV_BYTE_5_MSB 15
  165. #define TX_MPDU_START_IV_BYTE_5_MASK 0x000000000000ff00
  166. #define TX_MPDU_START_IV_BYTE_6_OFFSET 0x0000000000000010
  167. #define TX_MPDU_START_IV_BYTE_6_LSB 16
  168. #define TX_MPDU_START_IV_BYTE_6_MSB 23
  169. #define TX_MPDU_START_IV_BYTE_6_MASK 0x0000000000ff0000
  170. #define TX_MPDU_START_IV_BYTE_7_OFFSET 0x0000000000000010
  171. #define TX_MPDU_START_IV_BYTE_7_LSB 24
  172. #define TX_MPDU_START_IV_BYTE_7_MSB 31
  173. #define TX_MPDU_START_IV_BYTE_7_MASK 0x00000000ff000000
  174. #define TX_MPDU_START_IV_BYTE_8_OFFSET 0x0000000000000010
  175. #define TX_MPDU_START_IV_BYTE_8_LSB 32
  176. #define TX_MPDU_START_IV_BYTE_8_MSB 39
  177. #define TX_MPDU_START_IV_BYTE_8_MASK 0x000000ff00000000
  178. #define TX_MPDU_START_IV_BYTE_9_OFFSET 0x0000000000000010
  179. #define TX_MPDU_START_IV_BYTE_9_LSB 40
  180. #define TX_MPDU_START_IV_BYTE_9_MSB 47
  181. #define TX_MPDU_START_IV_BYTE_9_MASK 0x0000ff0000000000
  182. #define TX_MPDU_START_IV_BYTE_10_OFFSET 0x0000000000000010
  183. #define TX_MPDU_START_IV_BYTE_10_LSB 48
  184. #define TX_MPDU_START_IV_BYTE_10_MSB 55
  185. #define TX_MPDU_START_IV_BYTE_10_MASK 0x00ff000000000000
  186. #define TX_MPDU_START_IV_BYTE_11_OFFSET 0x0000000000000010
  187. #define TX_MPDU_START_IV_BYTE_11_LSB 56
  188. #define TX_MPDU_START_IV_BYTE_11_MSB 63
  189. #define TX_MPDU_START_IV_BYTE_11_MASK 0xff00000000000000
  190. #define TX_MPDU_START_IV_BYTE_12_OFFSET 0x0000000000000018
  191. #define TX_MPDU_START_IV_BYTE_12_LSB 0
  192. #define TX_MPDU_START_IV_BYTE_12_MSB 7
  193. #define TX_MPDU_START_IV_BYTE_12_MASK 0x00000000000000ff
  194. #define TX_MPDU_START_IV_BYTE_13_OFFSET 0x0000000000000018
  195. #define TX_MPDU_START_IV_BYTE_13_LSB 8
  196. #define TX_MPDU_START_IV_BYTE_13_MSB 15
  197. #define TX_MPDU_START_IV_BYTE_13_MASK 0x000000000000ff00
  198. #define TX_MPDU_START_IV_BYTE_14_OFFSET 0x0000000000000018
  199. #define TX_MPDU_START_IV_BYTE_14_LSB 16
  200. #define TX_MPDU_START_IV_BYTE_14_MSB 23
  201. #define TX_MPDU_START_IV_BYTE_14_MASK 0x0000000000ff0000
  202. #define TX_MPDU_START_IV_BYTE_15_OFFSET 0x0000000000000018
  203. #define TX_MPDU_START_IV_BYTE_15_LSB 24
  204. #define TX_MPDU_START_IV_BYTE_15_MSB 31
  205. #define TX_MPDU_START_IV_BYTE_15_MASK 0x00000000ff000000
  206. #define TX_MPDU_START_IV_BYTE_16_OFFSET 0x0000000000000018
  207. #define TX_MPDU_START_IV_BYTE_16_LSB 32
  208. #define TX_MPDU_START_IV_BYTE_16_MSB 39
  209. #define TX_MPDU_START_IV_BYTE_16_MASK 0x000000ff00000000
  210. #define TX_MPDU_START_IV_BYTE_17_OFFSET 0x0000000000000018
  211. #define TX_MPDU_START_IV_BYTE_17_LSB 40
  212. #define TX_MPDU_START_IV_BYTE_17_MSB 47
  213. #define TX_MPDU_START_IV_BYTE_17_MASK 0x0000ff0000000000
  214. #define TX_MPDU_START_IV_LEN_OFFSET 0x0000000000000018
  215. #define TX_MPDU_START_IV_LEN_LSB 48
  216. #define TX_MPDU_START_IV_LEN_MSB 52
  217. #define TX_MPDU_START_IV_LEN_MASK 0x001f000000000000
  218. #define TX_MPDU_START_ICV_LEN_OFFSET 0x0000000000000018
  219. #define TX_MPDU_START_ICV_LEN_LSB 53
  220. #define TX_MPDU_START_ICV_LEN_MSB 57
  221. #define TX_MPDU_START_ICV_LEN_MASK 0x03e0000000000000
  222. #define TX_MPDU_START_VHT_CONTROL_OFFSET_OFFSET 0x0000000000000018
  223. #define TX_MPDU_START_VHT_CONTROL_OFFSET_LSB 58
  224. #define TX_MPDU_START_VHT_CONTROL_OFFSET_MSB 63
  225. #define TX_MPDU_START_VHT_CONTROL_OFFSET_MASK 0xfc00000000000000
  226. #define TX_MPDU_START_MPDU_TYPE_OFFSET 0x0000000000000020
  227. #define TX_MPDU_START_MPDU_TYPE_LSB 0
  228. #define TX_MPDU_START_MPDU_TYPE_MSB 0
  229. #define TX_MPDU_START_MPDU_TYPE_MASK 0x0000000000000001
  230. #define TX_MPDU_START_TRANSMIT_BW_RESTRICTION_OFFSET 0x0000000000000020
  231. #define TX_MPDU_START_TRANSMIT_BW_RESTRICTION_LSB 1
  232. #define TX_MPDU_START_TRANSMIT_BW_RESTRICTION_MSB 1
  233. #define TX_MPDU_START_TRANSMIT_BW_RESTRICTION_MASK 0x0000000000000002
  234. #define TX_MPDU_START_ALLOWED_TRANSMIT_BW_OFFSET 0x0000000000000020
  235. #define TX_MPDU_START_ALLOWED_TRANSMIT_BW_LSB 2
  236. #define TX_MPDU_START_ALLOWED_TRANSMIT_BW_MSB 5
  237. #define TX_MPDU_START_ALLOWED_TRANSMIT_BW_MASK 0x000000000000003c
  238. #define TX_MPDU_START_TX_NOTIFY_FRAME_OFFSET 0x0000000000000020
  239. #define TX_MPDU_START_TX_NOTIFY_FRAME_LSB 6
  240. #define TX_MPDU_START_TX_NOTIFY_FRAME_MSB 8
  241. #define TX_MPDU_START_TX_NOTIFY_FRAME_MASK 0x00000000000001c0
  242. #define TX_MPDU_START_RESERVED_8A_OFFSET 0x0000000000000020
  243. #define TX_MPDU_START_RESERVED_8A_LSB 9
  244. #define TX_MPDU_START_RESERVED_8A_MSB 31
  245. #define TX_MPDU_START_RESERVED_8A_MASK 0x00000000fffffe00
  246. #define TX_MPDU_START_TLV64_PADDING_OFFSET 0x0000000000000020
  247. #define TX_MPDU_START_TLV64_PADDING_LSB 32
  248. #define TX_MPDU_START_TLV64_PADDING_MSB 63
  249. #define TX_MPDU_START_TLV64_PADDING_MASK 0xffffffff00000000
  250. #endif