ofdma_trigger_details.h 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _OFDMA_TRIGGER_DETAILS_H_
  6. #define _OFDMA_TRIGGER_DETAILS_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #include "mlo_sta_id_details.h"
  10. #define NUM_OF_DWORDS_OFDMA_TRIGGER_DETAILS 22
  11. #define NUM_OF_QWORDS_OFDMA_TRIGGER_DETAILS 11
  12. struct ofdma_trigger_details {
  13. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  14. uint32_t ax_trigger_source : 1,
  15. rx_trigger_frame_user_source : 2,
  16. received_bandwidth : 3,
  17. txop_duration_all_ones : 1,
  18. eht_trigger_response : 1,
  19. pre_rssi_comb : 8,
  20. rssi_comb : 8,
  21. rxpcu_pcie_l0_req_duration : 8;
  22. uint32_t he_trigger_ul_ppdu_length : 5,
  23. he_trigger_ru_allocation : 8,
  24. he_trigger_dl_tx_power : 5,
  25. he_trigger_ul_target_rssi : 5,
  26. he_trigger_ul_mcs : 2,
  27. he_trigger_reserved : 1,
  28. bss_color : 6;
  29. uint32_t trigger_type : 4,
  30. lsig_response_length : 12,
  31. cascade_indication : 1,
  32. carrier_sense : 1,
  33. bandwidth : 2,
  34. cp_ltf_size : 2,
  35. mu_mimo_ltf_mode : 1,
  36. number_of_ltfs : 3,
  37. stbc : 1,
  38. ldpc_extra_symbol : 1,
  39. ap_tx_power_lsb_part : 4;
  40. uint32_t ap_tx_power_msb_part : 2,
  41. packet_extension_a_factor : 2,
  42. packet_extension_pe_disambiguity : 1,
  43. spatial_reuse : 16,
  44. doppler : 1,
  45. he_siga_reserved : 9,
  46. reserved_3b : 1;
  47. uint32_t aid12 : 12,
  48. ru_allocation : 9,
  49. mcs : 4,
  50. dcm : 1,
  51. start_spatial_stream : 3,
  52. number_of_spatial_stream : 3;
  53. uint32_t target_rssi : 7,
  54. coding_type : 1,
  55. mpdu_mu_spacing_factor : 2,
  56. tid_aggregation_limit : 3,
  57. reserved_5b : 1,
  58. prefered_ac : 2,
  59. bar_control_ack_policy : 1,
  60. bar_control_multi_tid : 1,
  61. bar_control_compressed_bitmap : 1,
  62. bar_control_reserved : 9,
  63. bar_control_tid_info : 4;
  64. uint32_t nr0_per_tid_info_reserved : 12,
  65. nr0_per_tid_info_tid_value : 4,
  66. nr0_start_seq_ctrl_frag_number : 4,
  67. nr0_start_seq_ctrl_start_seq_number : 12;
  68. uint32_t nr1_per_tid_info_reserved : 12,
  69. nr1_per_tid_info_tid_value : 4,
  70. nr1_start_seq_ctrl_frag_number : 4,
  71. nr1_start_seq_ctrl_start_seq_number : 12;
  72. uint32_t nr2_per_tid_info_reserved : 12,
  73. nr2_per_tid_info_tid_value : 4,
  74. nr2_start_seq_ctrl_frag_number : 4,
  75. nr2_start_seq_ctrl_start_seq_number : 12;
  76. uint32_t nr3_per_tid_info_reserved : 12,
  77. nr3_per_tid_info_tid_value : 4,
  78. nr3_start_seq_ctrl_frag_number : 4,
  79. nr3_start_seq_ctrl_start_seq_number : 12;
  80. uint32_t nr4_per_tid_info_reserved : 12,
  81. nr4_per_tid_info_tid_value : 4,
  82. nr4_start_seq_ctrl_frag_number : 4,
  83. nr4_start_seq_ctrl_start_seq_number : 12;
  84. uint32_t nr5_per_tid_info_reserved : 12,
  85. nr5_per_tid_info_tid_value : 4,
  86. nr5_start_seq_ctrl_frag_number : 4,
  87. nr5_start_seq_ctrl_start_seq_number : 12;
  88. uint32_t nr6_per_tid_info_reserved : 12,
  89. nr6_per_tid_info_tid_value : 4,
  90. nr6_start_seq_ctrl_frag_number : 4,
  91. nr6_start_seq_ctrl_start_seq_number : 12;
  92. uint32_t nr7_per_tid_info_reserved : 12,
  93. nr7_per_tid_info_tid_value : 4,
  94. nr7_start_seq_ctrl_frag_number : 4,
  95. nr7_start_seq_ctrl_start_seq_number : 12;
  96. uint32_t fb_segment_retransmission_bitmap : 8,
  97. reserved_14a : 2,
  98. u_sig_puncture_pattern_encoding : 6,
  99. dot11be_puncture_bitmap : 16;
  100. uint32_t rx_chain_mask : 8,
  101. rx_duration_field : 16,
  102. scrambler_seed : 7,
  103. rx_chain_mask_type : 1;
  104. struct mlo_sta_id_details mlo_sta_id_details_rx;
  105. uint16_t normalized_pre_rssi_comb : 8,
  106. normalized_rssi_comb : 8;
  107. uint32_t sw_peer_id : 16,
  108. response_tx_duration : 16;
  109. uint32_t ranging_trigger_subtype : 4,
  110. tbr_trigger_common_info_79_68 : 12,
  111. tbr_trigger_sound_reserved_20_12 : 9,
  112. i2r_rep : 3,
  113. tbr_trigger_sound_reserved_25_24 : 2,
  114. reserved_18a : 1,
  115. qos_null_only_response_tx : 1;
  116. uint32_t tbr_trigger_sound_sac : 16,
  117. reserved_19a : 8,
  118. u_sig_reserved2 : 5,
  119. reserved_19b : 3;
  120. uint32_t eht_special_aid12 : 12,
  121. phy_version : 3,
  122. bandwidth_ext : 2,
  123. eht_spatial_reuse : 8,
  124. u_sig_reserved1 : 7;
  125. uint32_t eht_trigger_special_user_info_71_40 : 32;
  126. #else
  127. uint32_t rxpcu_pcie_l0_req_duration : 8,
  128. rssi_comb : 8,
  129. pre_rssi_comb : 8,
  130. eht_trigger_response : 1,
  131. txop_duration_all_ones : 1,
  132. received_bandwidth : 3,
  133. rx_trigger_frame_user_source : 2,
  134. ax_trigger_source : 1;
  135. uint32_t bss_color : 6,
  136. he_trigger_reserved : 1,
  137. he_trigger_ul_mcs : 2,
  138. he_trigger_ul_target_rssi : 5,
  139. he_trigger_dl_tx_power : 5,
  140. he_trigger_ru_allocation : 8,
  141. he_trigger_ul_ppdu_length : 5;
  142. uint32_t ap_tx_power_lsb_part : 4,
  143. ldpc_extra_symbol : 1,
  144. stbc : 1,
  145. number_of_ltfs : 3,
  146. mu_mimo_ltf_mode : 1,
  147. cp_ltf_size : 2,
  148. bandwidth : 2,
  149. carrier_sense : 1,
  150. cascade_indication : 1,
  151. lsig_response_length : 12,
  152. trigger_type : 4;
  153. uint32_t reserved_3b : 1,
  154. he_siga_reserved : 9,
  155. doppler : 1,
  156. spatial_reuse : 16,
  157. packet_extension_pe_disambiguity : 1,
  158. packet_extension_a_factor : 2,
  159. ap_tx_power_msb_part : 2;
  160. uint32_t number_of_spatial_stream : 3,
  161. start_spatial_stream : 3,
  162. dcm : 1,
  163. mcs : 4,
  164. ru_allocation : 9,
  165. aid12 : 12;
  166. uint32_t bar_control_tid_info : 4,
  167. bar_control_reserved : 9,
  168. bar_control_compressed_bitmap : 1,
  169. bar_control_multi_tid : 1,
  170. bar_control_ack_policy : 1,
  171. prefered_ac : 2,
  172. reserved_5b : 1,
  173. tid_aggregation_limit : 3,
  174. mpdu_mu_spacing_factor : 2,
  175. coding_type : 1,
  176. target_rssi : 7;
  177. uint32_t nr0_start_seq_ctrl_start_seq_number : 12,
  178. nr0_start_seq_ctrl_frag_number : 4,
  179. nr0_per_tid_info_tid_value : 4,
  180. nr0_per_tid_info_reserved : 12;
  181. uint32_t nr1_start_seq_ctrl_start_seq_number : 12,
  182. nr1_start_seq_ctrl_frag_number : 4,
  183. nr1_per_tid_info_tid_value : 4,
  184. nr1_per_tid_info_reserved : 12;
  185. uint32_t nr2_start_seq_ctrl_start_seq_number : 12,
  186. nr2_start_seq_ctrl_frag_number : 4,
  187. nr2_per_tid_info_tid_value : 4,
  188. nr2_per_tid_info_reserved : 12;
  189. uint32_t nr3_start_seq_ctrl_start_seq_number : 12,
  190. nr3_start_seq_ctrl_frag_number : 4,
  191. nr3_per_tid_info_tid_value : 4,
  192. nr3_per_tid_info_reserved : 12;
  193. uint32_t nr4_start_seq_ctrl_start_seq_number : 12,
  194. nr4_start_seq_ctrl_frag_number : 4,
  195. nr4_per_tid_info_tid_value : 4,
  196. nr4_per_tid_info_reserved : 12;
  197. uint32_t nr5_start_seq_ctrl_start_seq_number : 12,
  198. nr5_start_seq_ctrl_frag_number : 4,
  199. nr5_per_tid_info_tid_value : 4,
  200. nr5_per_tid_info_reserved : 12;
  201. uint32_t nr6_start_seq_ctrl_start_seq_number : 12,
  202. nr6_start_seq_ctrl_frag_number : 4,
  203. nr6_per_tid_info_tid_value : 4,
  204. nr6_per_tid_info_reserved : 12;
  205. uint32_t nr7_start_seq_ctrl_start_seq_number : 12,
  206. nr7_start_seq_ctrl_frag_number : 4,
  207. nr7_per_tid_info_tid_value : 4,
  208. nr7_per_tid_info_reserved : 12;
  209. uint32_t dot11be_puncture_bitmap : 16,
  210. u_sig_puncture_pattern_encoding : 6,
  211. reserved_14a : 2,
  212. fb_segment_retransmission_bitmap : 8;
  213. uint32_t rx_chain_mask_type : 1,
  214. scrambler_seed : 7,
  215. rx_duration_field : 16,
  216. rx_chain_mask : 8;
  217. uint32_t normalized_rssi_comb : 8,
  218. normalized_pre_rssi_comb : 8;
  219. struct mlo_sta_id_details mlo_sta_id_details_rx;
  220. uint32_t response_tx_duration : 16,
  221. sw_peer_id : 16;
  222. uint32_t qos_null_only_response_tx : 1,
  223. reserved_18a : 1,
  224. tbr_trigger_sound_reserved_25_24 : 2,
  225. i2r_rep : 3,
  226. tbr_trigger_sound_reserved_20_12 : 9,
  227. tbr_trigger_common_info_79_68 : 12,
  228. ranging_trigger_subtype : 4;
  229. uint32_t reserved_19b : 3,
  230. u_sig_reserved2 : 5,
  231. reserved_19a : 8,
  232. tbr_trigger_sound_sac : 16;
  233. uint32_t u_sig_reserved1 : 7,
  234. eht_spatial_reuse : 8,
  235. bandwidth_ext : 2,
  236. phy_version : 3,
  237. eht_special_aid12 : 12;
  238. uint32_t eht_trigger_special_user_info_71_40 : 32;
  239. #endif
  240. };
  241. #define OFDMA_TRIGGER_DETAILS_AX_TRIGGER_SOURCE_OFFSET 0x0000000000000000
  242. #define OFDMA_TRIGGER_DETAILS_AX_TRIGGER_SOURCE_LSB 0
  243. #define OFDMA_TRIGGER_DETAILS_AX_TRIGGER_SOURCE_MSB 0
  244. #define OFDMA_TRIGGER_DETAILS_AX_TRIGGER_SOURCE_MASK 0x0000000000000001
  245. #define OFDMA_TRIGGER_DETAILS_RX_TRIGGER_FRAME_USER_SOURCE_OFFSET 0x0000000000000000
  246. #define OFDMA_TRIGGER_DETAILS_RX_TRIGGER_FRAME_USER_SOURCE_LSB 1
  247. #define OFDMA_TRIGGER_DETAILS_RX_TRIGGER_FRAME_USER_SOURCE_MSB 2
  248. #define OFDMA_TRIGGER_DETAILS_RX_TRIGGER_FRAME_USER_SOURCE_MASK 0x0000000000000006
  249. #define OFDMA_TRIGGER_DETAILS_RECEIVED_BANDWIDTH_OFFSET 0x0000000000000000
  250. #define OFDMA_TRIGGER_DETAILS_RECEIVED_BANDWIDTH_LSB 3
  251. #define OFDMA_TRIGGER_DETAILS_RECEIVED_BANDWIDTH_MSB 5
  252. #define OFDMA_TRIGGER_DETAILS_RECEIVED_BANDWIDTH_MASK 0x0000000000000038
  253. #define OFDMA_TRIGGER_DETAILS_TXOP_DURATION_ALL_ONES_OFFSET 0x0000000000000000
  254. #define OFDMA_TRIGGER_DETAILS_TXOP_DURATION_ALL_ONES_LSB 6
  255. #define OFDMA_TRIGGER_DETAILS_TXOP_DURATION_ALL_ONES_MSB 6
  256. #define OFDMA_TRIGGER_DETAILS_TXOP_DURATION_ALL_ONES_MASK 0x0000000000000040
  257. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_RESPONSE_OFFSET 0x0000000000000000
  258. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_RESPONSE_LSB 7
  259. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_RESPONSE_MSB 7
  260. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_RESPONSE_MASK 0x0000000000000080
  261. #define OFDMA_TRIGGER_DETAILS_PRE_RSSI_COMB_OFFSET 0x0000000000000000
  262. #define OFDMA_TRIGGER_DETAILS_PRE_RSSI_COMB_LSB 8
  263. #define OFDMA_TRIGGER_DETAILS_PRE_RSSI_COMB_MSB 15
  264. #define OFDMA_TRIGGER_DETAILS_PRE_RSSI_COMB_MASK 0x000000000000ff00
  265. #define OFDMA_TRIGGER_DETAILS_RSSI_COMB_OFFSET 0x0000000000000000
  266. #define OFDMA_TRIGGER_DETAILS_RSSI_COMB_LSB 16
  267. #define OFDMA_TRIGGER_DETAILS_RSSI_COMB_MSB 23
  268. #define OFDMA_TRIGGER_DETAILS_RSSI_COMB_MASK 0x0000000000ff0000
  269. #define OFDMA_TRIGGER_DETAILS_RXPCU_PCIE_L0_REQ_DURATION_OFFSET 0x0000000000000000
  270. #define OFDMA_TRIGGER_DETAILS_RXPCU_PCIE_L0_REQ_DURATION_LSB 24
  271. #define OFDMA_TRIGGER_DETAILS_RXPCU_PCIE_L0_REQ_DURATION_MSB 31
  272. #define OFDMA_TRIGGER_DETAILS_RXPCU_PCIE_L0_REQ_DURATION_MASK 0x00000000ff000000
  273. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_PPDU_LENGTH_OFFSET 0x0000000000000000
  274. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_PPDU_LENGTH_LSB 32
  275. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_PPDU_LENGTH_MSB 36
  276. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_PPDU_LENGTH_MASK 0x0000001f00000000
  277. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RU_ALLOCATION_OFFSET 0x0000000000000000
  278. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RU_ALLOCATION_LSB 37
  279. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RU_ALLOCATION_MSB 44
  280. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RU_ALLOCATION_MASK 0x00001fe000000000
  281. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_DL_TX_POWER_OFFSET 0x0000000000000000
  282. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_DL_TX_POWER_LSB 45
  283. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_DL_TX_POWER_MSB 49
  284. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_DL_TX_POWER_MASK 0x0003e00000000000
  285. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_TARGET_RSSI_OFFSET 0x0000000000000000
  286. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_TARGET_RSSI_LSB 50
  287. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_TARGET_RSSI_MSB 54
  288. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_TARGET_RSSI_MASK 0x007c000000000000
  289. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_MCS_OFFSET 0x0000000000000000
  290. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_MCS_LSB 55
  291. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_MCS_MSB 56
  292. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_MCS_MASK 0x0180000000000000
  293. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RESERVED_OFFSET 0x0000000000000000
  294. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RESERVED_LSB 57
  295. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RESERVED_MSB 57
  296. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RESERVED_MASK 0x0200000000000000
  297. #define OFDMA_TRIGGER_DETAILS_BSS_COLOR_OFFSET 0x0000000000000000
  298. #define OFDMA_TRIGGER_DETAILS_BSS_COLOR_LSB 58
  299. #define OFDMA_TRIGGER_DETAILS_BSS_COLOR_MSB 63
  300. #define OFDMA_TRIGGER_DETAILS_BSS_COLOR_MASK 0xfc00000000000000
  301. #define OFDMA_TRIGGER_DETAILS_TRIGGER_TYPE_OFFSET 0x0000000000000008
  302. #define OFDMA_TRIGGER_DETAILS_TRIGGER_TYPE_LSB 0
  303. #define OFDMA_TRIGGER_DETAILS_TRIGGER_TYPE_MSB 3
  304. #define OFDMA_TRIGGER_DETAILS_TRIGGER_TYPE_MASK 0x000000000000000f
  305. #define OFDMA_TRIGGER_DETAILS_LSIG_RESPONSE_LENGTH_OFFSET 0x0000000000000008
  306. #define OFDMA_TRIGGER_DETAILS_LSIG_RESPONSE_LENGTH_LSB 4
  307. #define OFDMA_TRIGGER_DETAILS_LSIG_RESPONSE_LENGTH_MSB 15
  308. #define OFDMA_TRIGGER_DETAILS_LSIG_RESPONSE_LENGTH_MASK 0x000000000000fff0
  309. #define OFDMA_TRIGGER_DETAILS_CASCADE_INDICATION_OFFSET 0x0000000000000008
  310. #define OFDMA_TRIGGER_DETAILS_CASCADE_INDICATION_LSB 16
  311. #define OFDMA_TRIGGER_DETAILS_CASCADE_INDICATION_MSB 16
  312. #define OFDMA_TRIGGER_DETAILS_CASCADE_INDICATION_MASK 0x0000000000010000
  313. #define OFDMA_TRIGGER_DETAILS_CARRIER_SENSE_OFFSET 0x0000000000000008
  314. #define OFDMA_TRIGGER_DETAILS_CARRIER_SENSE_LSB 17
  315. #define OFDMA_TRIGGER_DETAILS_CARRIER_SENSE_MSB 17
  316. #define OFDMA_TRIGGER_DETAILS_CARRIER_SENSE_MASK 0x0000000000020000
  317. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_OFFSET 0x0000000000000008
  318. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_LSB 18
  319. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_MSB 19
  320. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_MASK 0x00000000000c0000
  321. #define OFDMA_TRIGGER_DETAILS_CP_LTF_SIZE_OFFSET 0x0000000000000008
  322. #define OFDMA_TRIGGER_DETAILS_CP_LTF_SIZE_LSB 20
  323. #define OFDMA_TRIGGER_DETAILS_CP_LTF_SIZE_MSB 21
  324. #define OFDMA_TRIGGER_DETAILS_CP_LTF_SIZE_MASK 0x0000000000300000
  325. #define OFDMA_TRIGGER_DETAILS_MU_MIMO_LTF_MODE_OFFSET 0x0000000000000008
  326. #define OFDMA_TRIGGER_DETAILS_MU_MIMO_LTF_MODE_LSB 22
  327. #define OFDMA_TRIGGER_DETAILS_MU_MIMO_LTF_MODE_MSB 22
  328. #define OFDMA_TRIGGER_DETAILS_MU_MIMO_LTF_MODE_MASK 0x0000000000400000
  329. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_LTFS_OFFSET 0x0000000000000008
  330. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_LTFS_LSB 23
  331. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_LTFS_MSB 25
  332. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_LTFS_MASK 0x0000000003800000
  333. #define OFDMA_TRIGGER_DETAILS_STBC_OFFSET 0x0000000000000008
  334. #define OFDMA_TRIGGER_DETAILS_STBC_LSB 26
  335. #define OFDMA_TRIGGER_DETAILS_STBC_MSB 26
  336. #define OFDMA_TRIGGER_DETAILS_STBC_MASK 0x0000000004000000
  337. #define OFDMA_TRIGGER_DETAILS_LDPC_EXTRA_SYMBOL_OFFSET 0x0000000000000008
  338. #define OFDMA_TRIGGER_DETAILS_LDPC_EXTRA_SYMBOL_LSB 27
  339. #define OFDMA_TRIGGER_DETAILS_LDPC_EXTRA_SYMBOL_MSB 27
  340. #define OFDMA_TRIGGER_DETAILS_LDPC_EXTRA_SYMBOL_MASK 0x0000000008000000
  341. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_LSB_PART_OFFSET 0x0000000000000008
  342. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_LSB_PART_LSB 28
  343. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_LSB_PART_MSB 31
  344. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_LSB_PART_MASK 0x00000000f0000000
  345. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_MSB_PART_OFFSET 0x0000000000000008
  346. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_MSB_PART_LSB 32
  347. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_MSB_PART_MSB 33
  348. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_MSB_PART_MASK 0x0000000300000000
  349. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_A_FACTOR_OFFSET 0x0000000000000008
  350. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_A_FACTOR_LSB 34
  351. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_A_FACTOR_MSB 35
  352. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_A_FACTOR_MASK 0x0000000c00000000
  353. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_PE_DISAMBIGUITY_OFFSET 0x0000000000000008
  354. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_PE_DISAMBIGUITY_LSB 36
  355. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_PE_DISAMBIGUITY_MSB 36
  356. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_PE_DISAMBIGUITY_MASK 0x0000001000000000
  357. #define OFDMA_TRIGGER_DETAILS_SPATIAL_REUSE_OFFSET 0x0000000000000008
  358. #define OFDMA_TRIGGER_DETAILS_SPATIAL_REUSE_LSB 37
  359. #define OFDMA_TRIGGER_DETAILS_SPATIAL_REUSE_MSB 52
  360. #define OFDMA_TRIGGER_DETAILS_SPATIAL_REUSE_MASK 0x001fffe000000000
  361. #define OFDMA_TRIGGER_DETAILS_DOPPLER_OFFSET 0x0000000000000008
  362. #define OFDMA_TRIGGER_DETAILS_DOPPLER_LSB 53
  363. #define OFDMA_TRIGGER_DETAILS_DOPPLER_MSB 53
  364. #define OFDMA_TRIGGER_DETAILS_DOPPLER_MASK 0x0020000000000000
  365. #define OFDMA_TRIGGER_DETAILS_HE_SIGA_RESERVED_OFFSET 0x0000000000000008
  366. #define OFDMA_TRIGGER_DETAILS_HE_SIGA_RESERVED_LSB 54
  367. #define OFDMA_TRIGGER_DETAILS_HE_SIGA_RESERVED_MSB 62
  368. #define OFDMA_TRIGGER_DETAILS_HE_SIGA_RESERVED_MASK 0x7fc0000000000000
  369. #define OFDMA_TRIGGER_DETAILS_RESERVED_3B_OFFSET 0x0000000000000008
  370. #define OFDMA_TRIGGER_DETAILS_RESERVED_3B_LSB 63
  371. #define OFDMA_TRIGGER_DETAILS_RESERVED_3B_MSB 63
  372. #define OFDMA_TRIGGER_DETAILS_RESERVED_3B_MASK 0x8000000000000000
  373. #define OFDMA_TRIGGER_DETAILS_AID12_OFFSET 0x0000000000000010
  374. #define OFDMA_TRIGGER_DETAILS_AID12_LSB 0
  375. #define OFDMA_TRIGGER_DETAILS_AID12_MSB 11
  376. #define OFDMA_TRIGGER_DETAILS_AID12_MASK 0x0000000000000fff
  377. #define OFDMA_TRIGGER_DETAILS_RU_ALLOCATION_OFFSET 0x0000000000000010
  378. #define OFDMA_TRIGGER_DETAILS_RU_ALLOCATION_LSB 12
  379. #define OFDMA_TRIGGER_DETAILS_RU_ALLOCATION_MSB 20
  380. #define OFDMA_TRIGGER_DETAILS_RU_ALLOCATION_MASK 0x00000000001ff000
  381. #define OFDMA_TRIGGER_DETAILS_MCS_OFFSET 0x0000000000000010
  382. #define OFDMA_TRIGGER_DETAILS_MCS_LSB 21
  383. #define OFDMA_TRIGGER_DETAILS_MCS_MSB 24
  384. #define OFDMA_TRIGGER_DETAILS_MCS_MASK 0x0000000001e00000
  385. #define OFDMA_TRIGGER_DETAILS_DCM_OFFSET 0x0000000000000010
  386. #define OFDMA_TRIGGER_DETAILS_DCM_LSB 25
  387. #define OFDMA_TRIGGER_DETAILS_DCM_MSB 25
  388. #define OFDMA_TRIGGER_DETAILS_DCM_MASK 0x0000000002000000
  389. #define OFDMA_TRIGGER_DETAILS_START_SPATIAL_STREAM_OFFSET 0x0000000000000010
  390. #define OFDMA_TRIGGER_DETAILS_START_SPATIAL_STREAM_LSB 26
  391. #define OFDMA_TRIGGER_DETAILS_START_SPATIAL_STREAM_MSB 28
  392. #define OFDMA_TRIGGER_DETAILS_START_SPATIAL_STREAM_MASK 0x000000001c000000
  393. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_SPATIAL_STREAM_OFFSET 0x0000000000000010
  394. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_SPATIAL_STREAM_LSB 29
  395. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_SPATIAL_STREAM_MSB 31
  396. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_SPATIAL_STREAM_MASK 0x00000000e0000000
  397. #define OFDMA_TRIGGER_DETAILS_TARGET_RSSI_OFFSET 0x0000000000000010
  398. #define OFDMA_TRIGGER_DETAILS_TARGET_RSSI_LSB 32
  399. #define OFDMA_TRIGGER_DETAILS_TARGET_RSSI_MSB 38
  400. #define OFDMA_TRIGGER_DETAILS_TARGET_RSSI_MASK 0x0000007f00000000
  401. #define OFDMA_TRIGGER_DETAILS_CODING_TYPE_OFFSET 0x0000000000000010
  402. #define OFDMA_TRIGGER_DETAILS_CODING_TYPE_LSB 39
  403. #define OFDMA_TRIGGER_DETAILS_CODING_TYPE_MSB 39
  404. #define OFDMA_TRIGGER_DETAILS_CODING_TYPE_MASK 0x0000008000000000
  405. #define OFDMA_TRIGGER_DETAILS_MPDU_MU_SPACING_FACTOR_OFFSET 0x0000000000000010
  406. #define OFDMA_TRIGGER_DETAILS_MPDU_MU_SPACING_FACTOR_LSB 40
  407. #define OFDMA_TRIGGER_DETAILS_MPDU_MU_SPACING_FACTOR_MSB 41
  408. #define OFDMA_TRIGGER_DETAILS_MPDU_MU_SPACING_FACTOR_MASK 0x0000030000000000
  409. #define OFDMA_TRIGGER_DETAILS_TID_AGGREGATION_LIMIT_OFFSET 0x0000000000000010
  410. #define OFDMA_TRIGGER_DETAILS_TID_AGGREGATION_LIMIT_LSB 42
  411. #define OFDMA_TRIGGER_DETAILS_TID_AGGREGATION_LIMIT_MSB 44
  412. #define OFDMA_TRIGGER_DETAILS_TID_AGGREGATION_LIMIT_MASK 0x00001c0000000000
  413. #define OFDMA_TRIGGER_DETAILS_RESERVED_5B_OFFSET 0x0000000000000010
  414. #define OFDMA_TRIGGER_DETAILS_RESERVED_5B_LSB 45
  415. #define OFDMA_TRIGGER_DETAILS_RESERVED_5B_MSB 45
  416. #define OFDMA_TRIGGER_DETAILS_RESERVED_5B_MASK 0x0000200000000000
  417. #define OFDMA_TRIGGER_DETAILS_PREFERED_AC_OFFSET 0x0000000000000010
  418. #define OFDMA_TRIGGER_DETAILS_PREFERED_AC_LSB 46
  419. #define OFDMA_TRIGGER_DETAILS_PREFERED_AC_MSB 47
  420. #define OFDMA_TRIGGER_DETAILS_PREFERED_AC_MASK 0x0000c00000000000
  421. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_ACK_POLICY_OFFSET 0x0000000000000010
  422. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_ACK_POLICY_LSB 48
  423. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_ACK_POLICY_MSB 48
  424. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_ACK_POLICY_MASK 0x0001000000000000
  425. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_MULTI_TID_OFFSET 0x0000000000000010
  426. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_MULTI_TID_LSB 49
  427. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_MULTI_TID_MSB 49
  428. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_MULTI_TID_MASK 0x0002000000000000
  429. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_COMPRESSED_BITMAP_OFFSET 0x0000000000000010
  430. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_COMPRESSED_BITMAP_LSB 50
  431. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_COMPRESSED_BITMAP_MSB 50
  432. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_COMPRESSED_BITMAP_MASK 0x0004000000000000
  433. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_RESERVED_OFFSET 0x0000000000000010
  434. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_RESERVED_LSB 51
  435. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_RESERVED_MSB 59
  436. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_RESERVED_MASK 0x0ff8000000000000
  437. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_TID_INFO_OFFSET 0x0000000000000010
  438. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_TID_INFO_LSB 60
  439. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_TID_INFO_MSB 63
  440. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_TID_INFO_MASK 0xf000000000000000
  441. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_RESERVED_OFFSET 0x0000000000000018
  442. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_RESERVED_LSB 0
  443. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_RESERVED_MSB 11
  444. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_RESERVED_MASK 0x0000000000000fff
  445. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_TID_VALUE_OFFSET 0x0000000000000018
  446. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_TID_VALUE_LSB 12
  447. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_TID_VALUE_MSB 15
  448. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_TID_VALUE_MASK 0x000000000000f000
  449. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000000000000018
  450. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  451. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  452. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x00000000000f0000
  453. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000000000000018
  454. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  455. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  456. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0x00000000fff00000
  457. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_RESERVED_OFFSET 0x0000000000000018
  458. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_RESERVED_LSB 32
  459. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_RESERVED_MSB 43
  460. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_RESERVED_MASK 0x00000fff00000000
  461. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_TID_VALUE_OFFSET 0x0000000000000018
  462. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_TID_VALUE_LSB 44
  463. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_TID_VALUE_MSB 47
  464. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_TID_VALUE_MASK 0x0000f00000000000
  465. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000000000000018
  466. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_FRAG_NUMBER_LSB 48
  467. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_FRAG_NUMBER_MSB 51
  468. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f000000000000
  469. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000000000000018
  470. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 52
  471. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 63
  472. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff0000000000000
  473. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_RESERVED_OFFSET 0x0000000000000020
  474. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_RESERVED_LSB 0
  475. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_RESERVED_MSB 11
  476. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_RESERVED_MASK 0x0000000000000fff
  477. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_TID_VALUE_OFFSET 0x0000000000000020
  478. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_TID_VALUE_LSB 12
  479. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_TID_VALUE_MSB 15
  480. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_TID_VALUE_MASK 0x000000000000f000
  481. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000000000000020
  482. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  483. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  484. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x00000000000f0000
  485. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000000000000020
  486. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  487. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  488. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0x00000000fff00000
  489. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_RESERVED_OFFSET 0x0000000000000020
  490. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_RESERVED_LSB 32
  491. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_RESERVED_MSB 43
  492. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_RESERVED_MASK 0x00000fff00000000
  493. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_TID_VALUE_OFFSET 0x0000000000000020
  494. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_TID_VALUE_LSB 44
  495. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_TID_VALUE_MSB 47
  496. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_TID_VALUE_MASK 0x0000f00000000000
  497. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000000000000020
  498. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_FRAG_NUMBER_LSB 48
  499. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_FRAG_NUMBER_MSB 51
  500. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f000000000000
  501. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000000000000020
  502. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 52
  503. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 63
  504. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff0000000000000
  505. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_RESERVED_OFFSET 0x0000000000000028
  506. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_RESERVED_LSB 0
  507. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_RESERVED_MSB 11
  508. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_RESERVED_MASK 0x0000000000000fff
  509. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_TID_VALUE_OFFSET 0x0000000000000028
  510. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_TID_VALUE_LSB 12
  511. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_TID_VALUE_MSB 15
  512. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_TID_VALUE_MASK 0x000000000000f000
  513. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000000000000028
  514. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  515. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  516. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x00000000000f0000
  517. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000000000000028
  518. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  519. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  520. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0x00000000fff00000
  521. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_RESERVED_OFFSET 0x0000000000000028
  522. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_RESERVED_LSB 32
  523. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_RESERVED_MSB 43
  524. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_RESERVED_MASK 0x00000fff00000000
  525. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_TID_VALUE_OFFSET 0x0000000000000028
  526. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_TID_VALUE_LSB 44
  527. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_TID_VALUE_MSB 47
  528. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_TID_VALUE_MASK 0x0000f00000000000
  529. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000000000000028
  530. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_FRAG_NUMBER_LSB 48
  531. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_FRAG_NUMBER_MSB 51
  532. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f000000000000
  533. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000000000000028
  534. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 52
  535. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 63
  536. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff0000000000000
  537. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_RESERVED_OFFSET 0x0000000000000030
  538. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_RESERVED_LSB 0
  539. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_RESERVED_MSB 11
  540. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_RESERVED_MASK 0x0000000000000fff
  541. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_TID_VALUE_OFFSET 0x0000000000000030
  542. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_TID_VALUE_LSB 12
  543. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_TID_VALUE_MSB 15
  544. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_TID_VALUE_MASK 0x000000000000f000
  545. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000000000000030
  546. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  547. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  548. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x00000000000f0000
  549. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000000000000030
  550. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  551. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  552. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0x00000000fff00000
  553. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_RESERVED_OFFSET 0x0000000000000030
  554. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_RESERVED_LSB 32
  555. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_RESERVED_MSB 43
  556. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_RESERVED_MASK 0x00000fff00000000
  557. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_TID_VALUE_OFFSET 0x0000000000000030
  558. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_TID_VALUE_LSB 44
  559. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_TID_VALUE_MSB 47
  560. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_TID_VALUE_MASK 0x0000f00000000000
  561. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000000000000030
  562. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_FRAG_NUMBER_LSB 48
  563. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_FRAG_NUMBER_MSB 51
  564. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f000000000000
  565. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000000000000030
  566. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 52
  567. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 63
  568. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff0000000000000
  569. #define OFDMA_TRIGGER_DETAILS_FB_SEGMENT_RETRANSMISSION_BITMAP_OFFSET 0x0000000000000038
  570. #define OFDMA_TRIGGER_DETAILS_FB_SEGMENT_RETRANSMISSION_BITMAP_LSB 0
  571. #define OFDMA_TRIGGER_DETAILS_FB_SEGMENT_RETRANSMISSION_BITMAP_MSB 7
  572. #define OFDMA_TRIGGER_DETAILS_FB_SEGMENT_RETRANSMISSION_BITMAP_MASK 0x00000000000000ff
  573. #define OFDMA_TRIGGER_DETAILS_RESERVED_14A_OFFSET 0x0000000000000038
  574. #define OFDMA_TRIGGER_DETAILS_RESERVED_14A_LSB 8
  575. #define OFDMA_TRIGGER_DETAILS_RESERVED_14A_MSB 9
  576. #define OFDMA_TRIGGER_DETAILS_RESERVED_14A_MASK 0x0000000000000300
  577. #define OFDMA_TRIGGER_DETAILS_U_SIG_PUNCTURE_PATTERN_ENCODING_OFFSET 0x0000000000000038
  578. #define OFDMA_TRIGGER_DETAILS_U_SIG_PUNCTURE_PATTERN_ENCODING_LSB 10
  579. #define OFDMA_TRIGGER_DETAILS_U_SIG_PUNCTURE_PATTERN_ENCODING_MSB 15
  580. #define OFDMA_TRIGGER_DETAILS_U_SIG_PUNCTURE_PATTERN_ENCODING_MASK 0x000000000000fc00
  581. #define OFDMA_TRIGGER_DETAILS_DOT11BE_PUNCTURE_BITMAP_OFFSET 0x0000000000000038
  582. #define OFDMA_TRIGGER_DETAILS_DOT11BE_PUNCTURE_BITMAP_LSB 16
  583. #define OFDMA_TRIGGER_DETAILS_DOT11BE_PUNCTURE_BITMAP_MSB 31
  584. #define OFDMA_TRIGGER_DETAILS_DOT11BE_PUNCTURE_BITMAP_MASK 0x00000000ffff0000
  585. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_OFFSET 0x0000000000000038
  586. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_LSB 32
  587. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_MSB 39
  588. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_MASK 0x000000ff00000000
  589. #define OFDMA_TRIGGER_DETAILS_RX_DURATION_FIELD_OFFSET 0x0000000000000038
  590. #define OFDMA_TRIGGER_DETAILS_RX_DURATION_FIELD_LSB 40
  591. #define OFDMA_TRIGGER_DETAILS_RX_DURATION_FIELD_MSB 55
  592. #define OFDMA_TRIGGER_DETAILS_RX_DURATION_FIELD_MASK 0x00ffff0000000000
  593. #define OFDMA_TRIGGER_DETAILS_SCRAMBLER_SEED_OFFSET 0x0000000000000038
  594. #define OFDMA_TRIGGER_DETAILS_SCRAMBLER_SEED_LSB 56
  595. #define OFDMA_TRIGGER_DETAILS_SCRAMBLER_SEED_MSB 62
  596. #define OFDMA_TRIGGER_DETAILS_SCRAMBLER_SEED_MASK 0x7f00000000000000
  597. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_TYPE_OFFSET 0x0000000000000038
  598. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_TYPE_LSB 63
  599. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_TYPE_MSB 63
  600. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_TYPE_MASK 0x8000000000000000
  601. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_OFFSET 0x0000000000000040
  602. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_LSB 0
  603. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_MSB 9
  604. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_MASK 0x00000000000003ff
  605. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_OFFSET 0x0000000000000040
  606. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_LSB 10
  607. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_MSB 10
  608. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_MASK 0x0000000000000400
  609. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_OFFSET 0x0000000000000040
  610. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_LSB 11
  611. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_MSB 11
  612. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_MASK 0x0000000000000800
  613. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_OFFSET 0x0000000000000040
  614. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_LSB 12
  615. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_MSB 12
  616. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_MASK 0x0000000000001000
  617. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_RESERVED_0A_OFFSET 0x0000000000000040
  618. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_RESERVED_0A_LSB 13
  619. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_RESERVED_0A_MSB 15
  620. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_RESERVED_0A_MASK 0x000000000000e000
  621. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_PRE_RSSI_COMB_OFFSET 0x0000000000000040
  622. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_PRE_RSSI_COMB_LSB 16
  623. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_PRE_RSSI_COMB_MSB 23
  624. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_PRE_RSSI_COMB_MASK 0x0000000000ff0000
  625. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_RSSI_COMB_OFFSET 0x0000000000000040
  626. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_RSSI_COMB_LSB 24
  627. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_RSSI_COMB_MSB 31
  628. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_RSSI_COMB_MASK 0x00000000ff000000
  629. #define OFDMA_TRIGGER_DETAILS_SW_PEER_ID_OFFSET 0x0000000000000040
  630. #define OFDMA_TRIGGER_DETAILS_SW_PEER_ID_LSB 32
  631. #define OFDMA_TRIGGER_DETAILS_SW_PEER_ID_MSB 47
  632. #define OFDMA_TRIGGER_DETAILS_SW_PEER_ID_MASK 0x0000ffff00000000
  633. #define OFDMA_TRIGGER_DETAILS_RESPONSE_TX_DURATION_OFFSET 0x0000000000000040
  634. #define OFDMA_TRIGGER_DETAILS_RESPONSE_TX_DURATION_LSB 48
  635. #define OFDMA_TRIGGER_DETAILS_RESPONSE_TX_DURATION_MSB 63
  636. #define OFDMA_TRIGGER_DETAILS_RESPONSE_TX_DURATION_MASK 0xffff000000000000
  637. #define OFDMA_TRIGGER_DETAILS_RANGING_TRIGGER_SUBTYPE_OFFSET 0x0000000000000048
  638. #define OFDMA_TRIGGER_DETAILS_RANGING_TRIGGER_SUBTYPE_LSB 0
  639. #define OFDMA_TRIGGER_DETAILS_RANGING_TRIGGER_SUBTYPE_MSB 3
  640. #define OFDMA_TRIGGER_DETAILS_RANGING_TRIGGER_SUBTYPE_MASK 0x000000000000000f
  641. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_COMMON_INFO_79_68_OFFSET 0x0000000000000048
  642. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_COMMON_INFO_79_68_LSB 4
  643. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_COMMON_INFO_79_68_MSB 15
  644. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_COMMON_INFO_79_68_MASK 0x000000000000fff0
  645. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_20_12_OFFSET 0x0000000000000048
  646. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_20_12_LSB 16
  647. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_20_12_MSB 24
  648. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_20_12_MASK 0x0000000001ff0000
  649. #define OFDMA_TRIGGER_DETAILS_I2R_REP_OFFSET 0x0000000000000048
  650. #define OFDMA_TRIGGER_DETAILS_I2R_REP_LSB 25
  651. #define OFDMA_TRIGGER_DETAILS_I2R_REP_MSB 27
  652. #define OFDMA_TRIGGER_DETAILS_I2R_REP_MASK 0x000000000e000000
  653. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_25_24_OFFSET 0x0000000000000048
  654. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_25_24_LSB 28
  655. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_25_24_MSB 29
  656. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_25_24_MASK 0x0000000030000000
  657. #define OFDMA_TRIGGER_DETAILS_RESERVED_18A_OFFSET 0x0000000000000048
  658. #define OFDMA_TRIGGER_DETAILS_RESERVED_18A_LSB 30
  659. #define OFDMA_TRIGGER_DETAILS_RESERVED_18A_MSB 30
  660. #define OFDMA_TRIGGER_DETAILS_RESERVED_18A_MASK 0x0000000040000000
  661. #define OFDMA_TRIGGER_DETAILS_QOS_NULL_ONLY_RESPONSE_TX_OFFSET 0x0000000000000048
  662. #define OFDMA_TRIGGER_DETAILS_QOS_NULL_ONLY_RESPONSE_TX_LSB 31
  663. #define OFDMA_TRIGGER_DETAILS_QOS_NULL_ONLY_RESPONSE_TX_MSB 31
  664. #define OFDMA_TRIGGER_DETAILS_QOS_NULL_ONLY_RESPONSE_TX_MASK 0x0000000080000000
  665. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_SAC_OFFSET 0x0000000000000048
  666. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_SAC_LSB 32
  667. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_SAC_MSB 47
  668. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_SAC_MASK 0x0000ffff00000000
  669. #define OFDMA_TRIGGER_DETAILS_RESERVED_19A_OFFSET 0x0000000000000048
  670. #define OFDMA_TRIGGER_DETAILS_RESERVED_19A_LSB 48
  671. #define OFDMA_TRIGGER_DETAILS_RESERVED_19A_MSB 55
  672. #define OFDMA_TRIGGER_DETAILS_RESERVED_19A_MASK 0x00ff000000000000
  673. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED2_OFFSET 0x0000000000000048
  674. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED2_LSB 56
  675. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED2_MSB 60
  676. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED2_MASK 0x1f00000000000000
  677. #define OFDMA_TRIGGER_DETAILS_RESERVED_19B_OFFSET 0x0000000000000048
  678. #define OFDMA_TRIGGER_DETAILS_RESERVED_19B_LSB 61
  679. #define OFDMA_TRIGGER_DETAILS_RESERVED_19B_MSB 63
  680. #define OFDMA_TRIGGER_DETAILS_RESERVED_19B_MASK 0xe000000000000000
  681. #define OFDMA_TRIGGER_DETAILS_EHT_SPECIAL_AID12_OFFSET 0x0000000000000050
  682. #define OFDMA_TRIGGER_DETAILS_EHT_SPECIAL_AID12_LSB 0
  683. #define OFDMA_TRIGGER_DETAILS_EHT_SPECIAL_AID12_MSB 11
  684. #define OFDMA_TRIGGER_DETAILS_EHT_SPECIAL_AID12_MASK 0x0000000000000fff
  685. #define OFDMA_TRIGGER_DETAILS_PHY_VERSION_OFFSET 0x0000000000000050
  686. #define OFDMA_TRIGGER_DETAILS_PHY_VERSION_LSB 12
  687. #define OFDMA_TRIGGER_DETAILS_PHY_VERSION_MSB 14
  688. #define OFDMA_TRIGGER_DETAILS_PHY_VERSION_MASK 0x0000000000007000
  689. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_EXT_OFFSET 0x0000000000000050
  690. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_EXT_LSB 15
  691. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_EXT_MSB 16
  692. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_EXT_MASK 0x0000000000018000
  693. #define OFDMA_TRIGGER_DETAILS_EHT_SPATIAL_REUSE_OFFSET 0x0000000000000050
  694. #define OFDMA_TRIGGER_DETAILS_EHT_SPATIAL_REUSE_LSB 17
  695. #define OFDMA_TRIGGER_DETAILS_EHT_SPATIAL_REUSE_MSB 24
  696. #define OFDMA_TRIGGER_DETAILS_EHT_SPATIAL_REUSE_MASK 0x0000000001fe0000
  697. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED1_OFFSET 0x0000000000000050
  698. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED1_LSB 25
  699. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED1_MSB 31
  700. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED1_MASK 0x00000000fe000000
  701. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_SPECIAL_USER_INFO_71_40_OFFSET 0x0000000000000050
  702. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_SPECIAL_USER_INFO_71_40_LSB 32
  703. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_SPECIAL_USER_INFO_71_40_MSB 63
  704. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_SPECIAL_USER_INFO_71_40_MASK 0xffffffff00000000
  705. #endif