reo_get_queue_stats.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * Copyright (c) 2023-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _REO_GET_QUEUE_STATS_H_
  17. #define _REO_GET_QUEUE_STATS_H_
  18. #include "uniform_reo_cmd_header.h"
  19. #define NUM_OF_DWORDS_REO_GET_QUEUE_STATS 9
  20. struct reo_get_queue_stats {
  21. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  22. struct uniform_reo_cmd_header cmd_header;
  23. uint32_t rx_reo_queue_desc_addr_31_0 : 32;
  24. uint32_t rx_reo_queue_desc_addr_39_32 : 8,
  25. clear_stats : 1,
  26. reserved_2a : 23;
  27. uint32_t reserved_3a : 32;
  28. uint32_t reserved_4a : 32;
  29. uint32_t reserved_5a : 32;
  30. uint32_t reserved_6a : 32;
  31. uint32_t reserved_7a : 32;
  32. uint32_t reserved_8a : 32;
  33. #else
  34. struct uniform_reo_cmd_header cmd_header;
  35. uint32_t rx_reo_queue_desc_addr_31_0 : 32;
  36. uint32_t reserved_2a : 23,
  37. clear_stats : 1,
  38. rx_reo_queue_desc_addr_39_32 : 8;
  39. uint32_t reserved_3a : 32;
  40. uint32_t reserved_4a : 32;
  41. uint32_t reserved_5a : 32;
  42. uint32_t reserved_6a : 32;
  43. uint32_t reserved_7a : 32;
  44. uint32_t reserved_8a : 32;
  45. #endif
  46. };
  47. #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x00000000
  48. #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_CMD_NUMBER_LSB 0
  49. #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_CMD_NUMBER_MSB 15
  50. #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_CMD_NUMBER_MASK 0x0000ffff
  51. #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x00000000
  52. #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16
  53. #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_STATUS_REQUIRED_MSB 16
  54. #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x00010000
  55. #define REO_GET_QUEUE_STATS_CMD_HEADER_RESERVED_0A_OFFSET 0x00000000
  56. #define REO_GET_QUEUE_STATS_CMD_HEADER_RESERVED_0A_LSB 17
  57. #define REO_GET_QUEUE_STATS_CMD_HEADER_RESERVED_0A_MSB 31
  58. #define REO_GET_QUEUE_STATS_CMD_HEADER_RESERVED_0A_MASK 0xfffe0000
  59. #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_31_0_OFFSET 0x00000004
  60. #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_31_0_LSB 0
  61. #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_31_0_MSB 31
  62. #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_31_0_MASK 0xffffffff
  63. #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_39_32_OFFSET 0x00000008
  64. #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_39_32_LSB 0
  65. #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_39_32_MSB 7
  66. #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_39_32_MASK 0x000000ff
  67. #define REO_GET_QUEUE_STATS_CLEAR_STATS_OFFSET 0x00000008
  68. #define REO_GET_QUEUE_STATS_CLEAR_STATS_LSB 8
  69. #define REO_GET_QUEUE_STATS_CLEAR_STATS_MSB 8
  70. #define REO_GET_QUEUE_STATS_CLEAR_STATS_MASK 0x00000100
  71. #define REO_GET_QUEUE_STATS_RESERVED_2A_OFFSET 0x00000008
  72. #define REO_GET_QUEUE_STATS_RESERVED_2A_LSB 9
  73. #define REO_GET_QUEUE_STATS_RESERVED_2A_MSB 31
  74. #define REO_GET_QUEUE_STATS_RESERVED_2A_MASK 0xfffffe00
  75. #define REO_GET_QUEUE_STATS_RESERVED_3A_OFFSET 0x0000000c
  76. #define REO_GET_QUEUE_STATS_RESERVED_3A_LSB 0
  77. #define REO_GET_QUEUE_STATS_RESERVED_3A_MSB 31
  78. #define REO_GET_QUEUE_STATS_RESERVED_3A_MASK 0xffffffff
  79. #define REO_GET_QUEUE_STATS_RESERVED_4A_OFFSET 0x00000010
  80. #define REO_GET_QUEUE_STATS_RESERVED_4A_LSB 0
  81. #define REO_GET_QUEUE_STATS_RESERVED_4A_MSB 31
  82. #define REO_GET_QUEUE_STATS_RESERVED_4A_MASK 0xffffffff
  83. #define REO_GET_QUEUE_STATS_RESERVED_5A_OFFSET 0x00000014
  84. #define REO_GET_QUEUE_STATS_RESERVED_5A_LSB 0
  85. #define REO_GET_QUEUE_STATS_RESERVED_5A_MSB 31
  86. #define REO_GET_QUEUE_STATS_RESERVED_5A_MASK 0xffffffff
  87. #define REO_GET_QUEUE_STATS_RESERVED_6A_OFFSET 0x00000018
  88. #define REO_GET_QUEUE_STATS_RESERVED_6A_LSB 0
  89. #define REO_GET_QUEUE_STATS_RESERVED_6A_MSB 31
  90. #define REO_GET_QUEUE_STATS_RESERVED_6A_MASK 0xffffffff
  91. #define REO_GET_QUEUE_STATS_RESERVED_7A_OFFSET 0x0000001c
  92. #define REO_GET_QUEUE_STATS_RESERVED_7A_LSB 0
  93. #define REO_GET_QUEUE_STATS_RESERVED_7A_MSB 31
  94. #define REO_GET_QUEUE_STATS_RESERVED_7A_MASK 0xffffffff
  95. #define REO_GET_QUEUE_STATS_RESERVED_8A_OFFSET 0x00000020
  96. #define REO_GET_QUEUE_STATS_RESERVED_8A_LSB 0
  97. #define REO_GET_QUEUE_STATS_RESERVED_8A_MSB 31
  98. #define REO_GET_QUEUE_STATS_RESERVED_8A_MASK 0xffffffff
  99. #endif