tx_fes_status_end.h 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _TX_FES_STATUS_END_H_
  17. #define _TX_FES_STATUS_END_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #include "phytx_abort_request_info.h"
  21. #define NUM_OF_DWORDS_TX_FES_STATUS_END 22
  22. #define NUM_OF_QWORDS_TX_FES_STATUS_END 11
  23. struct tx_fes_status_end {
  24. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  25. uint32_t prot_coex_bt_tx_while_wlan_tx : 1,
  26. prot_coex_bt_tx_while_wlan_rx : 1,
  27. prot_coex_wan_tx_while_wlan_tx : 1,
  28. prot_coex_wan_tx_while_wlan_rx : 1,
  29. prot_coex_wlan_tx_while_wlan_tx : 1,
  30. prot_coex_wlan_tx_while_wlan_rx : 1,
  31. coex_bt_tx_while_wlan_tx : 1,
  32. coex_bt_tx_while_wlan_rx : 1,
  33. coex_wan_tx_while_wlan_tx : 1,
  34. coex_wan_tx_while_wlan_rx : 1,
  35. coex_wlan_tx_while_wlan_tx : 1,
  36. coex_wlan_tx_while_wlan_rx : 1,
  37. global_data_underflow_warning : 1,
  38. global_fes_transmit_result : 4,
  39. cbf_bw_received_valid : 1,
  40. cbf_bw_received : 3,
  41. actual_received_ack_type : 4,
  42. sta_response_count : 6,
  43. dpdtrain_done : 1;
  44. struct phytx_abort_request_info phytx_abort_request_info_details;
  45. uint16_t reserved_after_struct16 : 4,
  46. brp_info_valid : 1,
  47. reserved_1a : 6,
  48. phytx_pkt_end_info_valid : 1,
  49. phytx_abort_request_info_valid : 1,
  50. fes_in_11ax_trigger_response_config : 1,
  51. null_delim_inserted_before_mpdus : 1,
  52. only_null_delim_sent : 1;
  53. uint32_t start_of_frame_timestamp_15_0 : 16,
  54. start_of_frame_timestamp_31_16 : 16;
  55. uint32_t end_of_frame_timestamp_15_0 : 16,
  56. end_of_frame_timestamp_31_16 : 16;
  57. uint32_t terminate___reserved_g_0005_sequence : 1,
  58. reserved_4a : 7,
  59. timing_status : 2,
  60. response_type : 5,
  61. r2r_end_status_to_follow : 1,
  62. transmit_delay : 16;
  63. uint32_t tx_group_delay : 12,
  64. reserved_5a : 4,
  65. tpc_dbg_info_cmn_15_0 : 16;
  66. uint32_t tpc_dbg_info_cmn_31_16 : 16,
  67. tpc_dbg_info_47_32 : 16;
  68. uint32_t tpc_dbg_info_chn1_15_0 : 16,
  69. tpc_dbg_info_chn1_31_16 : 16;
  70. uint32_t tpc_dbg_info_chn1_47_32 : 16,
  71. tpc_dbg_info_chn1_63_48 : 16;
  72. uint32_t tpc_dbg_info_chn1_79_64 : 16,
  73. tpc_dbg_info_chn2_15_0 : 16;
  74. uint32_t tpc_dbg_info_chn2_31_16 : 16,
  75. tpc_dbg_info_chn2_47_32 : 16;
  76. uint32_t tpc_dbg_info_chn2_63_48 : 16,
  77. tpc_dbg_info_chn2_79_64 : 16;
  78. uint32_t phytx_tx_end_sw_info_15_0 : 16,
  79. phytx_tx_end_sw_info_31_16 : 16;
  80. uint32_t phytx_tx_end_sw_info_47_32 : 16,
  81. phytx_tx_end_sw_info_63_48 : 16;
  82. uint32_t beamform_masked_user_bitmap_15_0 : 16,
  83. beamform_masked_user_bitmap_31_16 : 16;
  84. uint32_t cbf_segment_request_mask : 8,
  85. cbf_segment_sent_mask : 8,
  86. highest_achieved_data_null_ratio : 5,
  87. use_alt_power_sr : 1,
  88. static_2_pwr_mode_status : 1,
  89. obss_srg_opport_transmit_status : 1,
  90. srp_based_transmit_status : 1,
  91. obss_pd_based_transmit_status : 1,
  92. beamform_masked_user_bitmap_36_32 : 5,
  93. pdg_mpdu_ready : 1;
  94. uint32_t pdg_mpdu_count : 16,
  95. pdg_est_mpdu_tx_count : 16;
  96. uint32_t pdg_overview_length : 24,
  97. txop_duration : 7,
  98. pdg_dropped_mpdu_warning : 1;
  99. uint32_t packet_extension_a_factor : 2,
  100. packet_extension_pe_disambiguity : 1,
  101. packet_extension : 3,
  102. fec_type : 1,
  103. stbc : 1,
  104. num_data_symbols : 16,
  105. ru_size : 4,
  106. reserved_17a : 4;
  107. uint32_t num_ltf_symbols : 3,
  108. ltf_size : 2,
  109. cp_setting : 2,
  110. reserved_18a : 5,
  111. dcm : 1,
  112. ldpc_extra_symbol : 1,
  113. force_extra_symbol : 1,
  114. reserved_18b : 1,
  115. tx_pwr_shared : 8,
  116. tx_pwr_unshared : 8;
  117. uint32_t __reserved_g_0005_active_user_map : 16,
  118. __reserved_g_0005_sent_dummy_tx : 1,
  119. __reserved_g_0005_ftm_frame_sent : 1,
  120. reserved_20a : 6,
  121. cv_corr_status : 8;
  122. uint32_t current_tx_duration : 16,
  123. reserved_21a : 16;
  124. #else
  125. uint32_t dpdtrain_done : 1,
  126. sta_response_count : 6,
  127. actual_received_ack_type : 4,
  128. cbf_bw_received : 3,
  129. cbf_bw_received_valid : 1,
  130. global_fes_transmit_result : 4,
  131. global_data_underflow_warning : 1,
  132. coex_wlan_tx_while_wlan_rx : 1,
  133. coex_wlan_tx_while_wlan_tx : 1,
  134. coex_wan_tx_while_wlan_rx : 1,
  135. coex_wan_tx_while_wlan_tx : 1,
  136. coex_bt_tx_while_wlan_rx : 1,
  137. coex_bt_tx_while_wlan_tx : 1,
  138. prot_coex_wlan_tx_while_wlan_rx : 1,
  139. prot_coex_wlan_tx_while_wlan_tx : 1,
  140. prot_coex_wan_tx_while_wlan_rx : 1,
  141. prot_coex_wan_tx_while_wlan_tx : 1,
  142. prot_coex_bt_tx_while_wlan_rx : 1,
  143. prot_coex_bt_tx_while_wlan_tx : 1;
  144. uint32_t only_null_delim_sent : 1,
  145. null_delim_inserted_before_mpdus : 1,
  146. fes_in_11ax_trigger_response_config : 1,
  147. phytx_abort_request_info_valid : 1,
  148. phytx_pkt_end_info_valid : 1,
  149. reserved_1a : 6,
  150. brp_info_valid : 1,
  151. reserved_after_struct16 : 4;
  152. struct phytx_abort_request_info phytx_abort_request_info_details;
  153. uint32_t start_of_frame_timestamp_31_16 : 16,
  154. start_of_frame_timestamp_15_0 : 16;
  155. uint32_t end_of_frame_timestamp_31_16 : 16,
  156. end_of_frame_timestamp_15_0 : 16;
  157. uint32_t transmit_delay : 16,
  158. r2r_end_status_to_follow : 1,
  159. response_type : 5,
  160. timing_status : 2,
  161. reserved_4a : 7,
  162. terminate___reserved_g_0005_sequence : 1;
  163. uint32_t tpc_dbg_info_cmn_15_0 : 16,
  164. reserved_5a : 4,
  165. tx_group_delay : 12;
  166. uint32_t tpc_dbg_info_47_32 : 16,
  167. tpc_dbg_info_cmn_31_16 : 16;
  168. uint32_t tpc_dbg_info_chn1_31_16 : 16,
  169. tpc_dbg_info_chn1_15_0 : 16;
  170. uint32_t tpc_dbg_info_chn1_63_48 : 16,
  171. tpc_dbg_info_chn1_47_32 : 16;
  172. uint32_t tpc_dbg_info_chn2_15_0 : 16,
  173. tpc_dbg_info_chn1_79_64 : 16;
  174. uint32_t tpc_dbg_info_chn2_47_32 : 16,
  175. tpc_dbg_info_chn2_31_16 : 16;
  176. uint32_t tpc_dbg_info_chn2_79_64 : 16,
  177. tpc_dbg_info_chn2_63_48 : 16;
  178. uint32_t phytx_tx_end_sw_info_31_16 : 16,
  179. phytx_tx_end_sw_info_15_0 : 16;
  180. uint32_t phytx_tx_end_sw_info_63_48 : 16,
  181. phytx_tx_end_sw_info_47_32 : 16;
  182. uint32_t beamform_masked_user_bitmap_31_16 : 16,
  183. beamform_masked_user_bitmap_15_0 : 16;
  184. uint32_t pdg_mpdu_ready : 1,
  185. beamform_masked_user_bitmap_36_32 : 5,
  186. obss_pd_based_transmit_status : 1,
  187. srp_based_transmit_status : 1,
  188. obss_srg_opport_transmit_status : 1,
  189. static_2_pwr_mode_status : 1,
  190. use_alt_power_sr : 1,
  191. highest_achieved_data_null_ratio : 5,
  192. cbf_segment_sent_mask : 8,
  193. cbf_segment_request_mask : 8;
  194. uint32_t pdg_est_mpdu_tx_count : 16,
  195. pdg_mpdu_count : 16;
  196. uint32_t pdg_dropped_mpdu_warning : 1,
  197. txop_duration : 7,
  198. pdg_overview_length : 24;
  199. uint32_t reserved_17a : 4,
  200. ru_size : 4,
  201. num_data_symbols : 16,
  202. stbc : 1,
  203. fec_type : 1,
  204. packet_extension : 3,
  205. packet_extension_pe_disambiguity : 1,
  206. packet_extension_a_factor : 2;
  207. uint32_t tx_pwr_unshared : 8,
  208. tx_pwr_shared : 8,
  209. reserved_18b : 1,
  210. force_extra_symbol : 1,
  211. ldpc_extra_symbol : 1,
  212. dcm : 1,
  213. reserved_18a : 5,
  214. cp_setting : 2,
  215. ltf_size : 2,
  216. num_ltf_symbols : 3;
  217. uint32_t cv_corr_status : 8,
  218. reserved_20a : 6,
  219. __reserved_g_0005_ftm_frame_sent : 1,
  220. __reserved_g_0005_sent_dummy_tx : 1,
  221. __reserved_g_0005_active_user_map : 16;
  222. uint32_t reserved_21a : 16,
  223. current_tx_duration : 16;
  224. #endif
  225. };
  226. #define TX_FES_STATUS_END_PROT_COEX_BT_TX_WHILE_WLAN_TX_OFFSET 0x0000000000000000
  227. #define TX_FES_STATUS_END_PROT_COEX_BT_TX_WHILE_WLAN_TX_LSB 0
  228. #define TX_FES_STATUS_END_PROT_COEX_BT_TX_WHILE_WLAN_TX_MSB 0
  229. #define TX_FES_STATUS_END_PROT_COEX_BT_TX_WHILE_WLAN_TX_MASK 0x0000000000000001
  230. #define TX_FES_STATUS_END_PROT_COEX_BT_TX_WHILE_WLAN_RX_OFFSET 0x0000000000000000
  231. #define TX_FES_STATUS_END_PROT_COEX_BT_TX_WHILE_WLAN_RX_LSB 1
  232. #define TX_FES_STATUS_END_PROT_COEX_BT_TX_WHILE_WLAN_RX_MSB 1
  233. #define TX_FES_STATUS_END_PROT_COEX_BT_TX_WHILE_WLAN_RX_MASK 0x0000000000000002
  234. #define TX_FES_STATUS_END_PROT_COEX_WAN_TX_WHILE_WLAN_TX_OFFSET 0x0000000000000000
  235. #define TX_FES_STATUS_END_PROT_COEX_WAN_TX_WHILE_WLAN_TX_LSB 2
  236. #define TX_FES_STATUS_END_PROT_COEX_WAN_TX_WHILE_WLAN_TX_MSB 2
  237. #define TX_FES_STATUS_END_PROT_COEX_WAN_TX_WHILE_WLAN_TX_MASK 0x0000000000000004
  238. #define TX_FES_STATUS_END_PROT_COEX_WAN_TX_WHILE_WLAN_RX_OFFSET 0x0000000000000000
  239. #define TX_FES_STATUS_END_PROT_COEX_WAN_TX_WHILE_WLAN_RX_LSB 3
  240. #define TX_FES_STATUS_END_PROT_COEX_WAN_TX_WHILE_WLAN_RX_MSB 3
  241. #define TX_FES_STATUS_END_PROT_COEX_WAN_TX_WHILE_WLAN_RX_MASK 0x0000000000000008
  242. #define TX_FES_STATUS_END_PROT_COEX_WLAN_TX_WHILE_WLAN_TX_OFFSET 0x0000000000000000
  243. #define TX_FES_STATUS_END_PROT_COEX_WLAN_TX_WHILE_WLAN_TX_LSB 4
  244. #define TX_FES_STATUS_END_PROT_COEX_WLAN_TX_WHILE_WLAN_TX_MSB 4
  245. #define TX_FES_STATUS_END_PROT_COEX_WLAN_TX_WHILE_WLAN_TX_MASK 0x0000000000000010
  246. #define TX_FES_STATUS_END_PROT_COEX_WLAN_TX_WHILE_WLAN_RX_OFFSET 0x0000000000000000
  247. #define TX_FES_STATUS_END_PROT_COEX_WLAN_TX_WHILE_WLAN_RX_LSB 5
  248. #define TX_FES_STATUS_END_PROT_COEX_WLAN_TX_WHILE_WLAN_RX_MSB 5
  249. #define TX_FES_STATUS_END_PROT_COEX_WLAN_TX_WHILE_WLAN_RX_MASK 0x0000000000000020
  250. #define TX_FES_STATUS_END_COEX_BT_TX_WHILE_WLAN_TX_OFFSET 0x0000000000000000
  251. #define TX_FES_STATUS_END_COEX_BT_TX_WHILE_WLAN_TX_LSB 6
  252. #define TX_FES_STATUS_END_COEX_BT_TX_WHILE_WLAN_TX_MSB 6
  253. #define TX_FES_STATUS_END_COEX_BT_TX_WHILE_WLAN_TX_MASK 0x0000000000000040
  254. #define TX_FES_STATUS_END_COEX_BT_TX_WHILE_WLAN_RX_OFFSET 0x0000000000000000
  255. #define TX_FES_STATUS_END_COEX_BT_TX_WHILE_WLAN_RX_LSB 7
  256. #define TX_FES_STATUS_END_COEX_BT_TX_WHILE_WLAN_RX_MSB 7
  257. #define TX_FES_STATUS_END_COEX_BT_TX_WHILE_WLAN_RX_MASK 0x0000000000000080
  258. #define TX_FES_STATUS_END_COEX_WAN_TX_WHILE_WLAN_TX_OFFSET 0x0000000000000000
  259. #define TX_FES_STATUS_END_COEX_WAN_TX_WHILE_WLAN_TX_LSB 8
  260. #define TX_FES_STATUS_END_COEX_WAN_TX_WHILE_WLAN_TX_MSB 8
  261. #define TX_FES_STATUS_END_COEX_WAN_TX_WHILE_WLAN_TX_MASK 0x0000000000000100
  262. #define TX_FES_STATUS_END_COEX_WAN_TX_WHILE_WLAN_RX_OFFSET 0x0000000000000000
  263. #define TX_FES_STATUS_END_COEX_WAN_TX_WHILE_WLAN_RX_LSB 9
  264. #define TX_FES_STATUS_END_COEX_WAN_TX_WHILE_WLAN_RX_MSB 9
  265. #define TX_FES_STATUS_END_COEX_WAN_TX_WHILE_WLAN_RX_MASK 0x0000000000000200
  266. #define TX_FES_STATUS_END_COEX_WLAN_TX_WHILE_WLAN_TX_OFFSET 0x0000000000000000
  267. #define TX_FES_STATUS_END_COEX_WLAN_TX_WHILE_WLAN_TX_LSB 10
  268. #define TX_FES_STATUS_END_COEX_WLAN_TX_WHILE_WLAN_TX_MSB 10
  269. #define TX_FES_STATUS_END_COEX_WLAN_TX_WHILE_WLAN_TX_MASK 0x0000000000000400
  270. #define TX_FES_STATUS_END_COEX_WLAN_TX_WHILE_WLAN_RX_OFFSET 0x0000000000000000
  271. #define TX_FES_STATUS_END_COEX_WLAN_TX_WHILE_WLAN_RX_LSB 11
  272. #define TX_FES_STATUS_END_COEX_WLAN_TX_WHILE_WLAN_RX_MSB 11
  273. #define TX_FES_STATUS_END_COEX_WLAN_TX_WHILE_WLAN_RX_MASK 0x0000000000000800
  274. #define TX_FES_STATUS_END_GLOBAL_DATA_UNDERFLOW_WARNING_OFFSET 0x0000000000000000
  275. #define TX_FES_STATUS_END_GLOBAL_DATA_UNDERFLOW_WARNING_LSB 12
  276. #define TX_FES_STATUS_END_GLOBAL_DATA_UNDERFLOW_WARNING_MSB 12
  277. #define TX_FES_STATUS_END_GLOBAL_DATA_UNDERFLOW_WARNING_MASK 0x0000000000001000
  278. #define TX_FES_STATUS_END_GLOBAL_FES_TRANSMIT_RESULT_OFFSET 0x0000000000000000
  279. #define TX_FES_STATUS_END_GLOBAL_FES_TRANSMIT_RESULT_LSB 13
  280. #define TX_FES_STATUS_END_GLOBAL_FES_TRANSMIT_RESULT_MSB 16
  281. #define TX_FES_STATUS_END_GLOBAL_FES_TRANSMIT_RESULT_MASK 0x000000000001e000
  282. #define TX_FES_STATUS_END_CBF_BW_RECEIVED_VALID_OFFSET 0x0000000000000000
  283. #define TX_FES_STATUS_END_CBF_BW_RECEIVED_VALID_LSB 17
  284. #define TX_FES_STATUS_END_CBF_BW_RECEIVED_VALID_MSB 17
  285. #define TX_FES_STATUS_END_CBF_BW_RECEIVED_VALID_MASK 0x0000000000020000
  286. #define TX_FES_STATUS_END_CBF_BW_RECEIVED_OFFSET 0x0000000000000000
  287. #define TX_FES_STATUS_END_CBF_BW_RECEIVED_LSB 18
  288. #define TX_FES_STATUS_END_CBF_BW_RECEIVED_MSB 20
  289. #define TX_FES_STATUS_END_CBF_BW_RECEIVED_MASK 0x00000000001c0000
  290. #define TX_FES_STATUS_END_ACTUAL_RECEIVED_ACK_TYPE_OFFSET 0x0000000000000000
  291. #define TX_FES_STATUS_END_ACTUAL_RECEIVED_ACK_TYPE_LSB 21
  292. #define TX_FES_STATUS_END_ACTUAL_RECEIVED_ACK_TYPE_MSB 24
  293. #define TX_FES_STATUS_END_ACTUAL_RECEIVED_ACK_TYPE_MASK 0x0000000001e00000
  294. #define TX_FES_STATUS_END_STA_RESPONSE_COUNT_OFFSET 0x0000000000000000
  295. #define TX_FES_STATUS_END_STA_RESPONSE_COUNT_LSB 25
  296. #define TX_FES_STATUS_END_STA_RESPONSE_COUNT_MSB 30
  297. #define TX_FES_STATUS_END_STA_RESPONSE_COUNT_MASK 0x000000007e000000
  298. #define TX_FES_STATUS_END_DPDTRAIN_DONE_OFFSET 0x0000000000000000
  299. #define TX_FES_STATUS_END_DPDTRAIN_DONE_LSB 31
  300. #define TX_FES_STATUS_END_DPDTRAIN_DONE_MSB 31
  301. #define TX_FES_STATUS_END_DPDTRAIN_DONE_MASK 0x0000000080000000
  302. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_OFFSET 0x0000000000000000
  303. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_LSB 32
  304. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_MSB 39
  305. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_MASK 0x000000ff00000000
  306. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_OFFSET 0x0000000000000000
  307. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_LSB 40
  308. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_MSB 45
  309. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_MASK 0x00003f0000000000
  310. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_OFFSET 0x0000000000000000
  311. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_LSB 46
  312. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_MSB 47
  313. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_MASK 0x0000c00000000000
  314. #define TX_FES_STATUS_END_RESERVED_AFTER_STRUCT16_OFFSET 0x0000000000000000
  315. #define TX_FES_STATUS_END_RESERVED_AFTER_STRUCT16_LSB 48
  316. #define TX_FES_STATUS_END_RESERVED_AFTER_STRUCT16_MSB 51
  317. #define TX_FES_STATUS_END_RESERVED_AFTER_STRUCT16_MASK 0x000f000000000000
  318. #define TX_FES_STATUS_END_BRP_INFO_VALID_OFFSET 0x0000000000000000
  319. #define TX_FES_STATUS_END_BRP_INFO_VALID_LSB 52
  320. #define TX_FES_STATUS_END_BRP_INFO_VALID_MSB 52
  321. #define TX_FES_STATUS_END_BRP_INFO_VALID_MASK 0x0010000000000000
  322. #define TX_FES_STATUS_END_RESERVED_1A_OFFSET 0x0000000000000000
  323. #define TX_FES_STATUS_END_RESERVED_1A_LSB 53
  324. #define TX_FES_STATUS_END_RESERVED_1A_MSB 58
  325. #define TX_FES_STATUS_END_RESERVED_1A_MASK 0x07e0000000000000
  326. #define TX_FES_STATUS_END_PHYTX_PKT_END_INFO_VALID_OFFSET 0x0000000000000000
  327. #define TX_FES_STATUS_END_PHYTX_PKT_END_INFO_VALID_LSB 59
  328. #define TX_FES_STATUS_END_PHYTX_PKT_END_INFO_VALID_MSB 59
  329. #define TX_FES_STATUS_END_PHYTX_PKT_END_INFO_VALID_MASK 0x0800000000000000
  330. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_VALID_OFFSET 0x0000000000000000
  331. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_VALID_LSB 60
  332. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_VALID_MSB 60
  333. #define TX_FES_STATUS_END_PHYTX_ABORT_REQUEST_INFO_VALID_MASK 0x1000000000000000
  334. #define TX_FES_STATUS_END_FES_IN_11AX_TRIGGER_RESPONSE_CONFIG_OFFSET 0x0000000000000000
  335. #define TX_FES_STATUS_END_FES_IN_11AX_TRIGGER_RESPONSE_CONFIG_LSB 61
  336. #define TX_FES_STATUS_END_FES_IN_11AX_TRIGGER_RESPONSE_CONFIG_MSB 61
  337. #define TX_FES_STATUS_END_FES_IN_11AX_TRIGGER_RESPONSE_CONFIG_MASK 0x2000000000000000
  338. #define TX_FES_STATUS_END_NULL_DELIM_INSERTED_BEFORE_MPDUS_OFFSET 0x0000000000000000
  339. #define TX_FES_STATUS_END_NULL_DELIM_INSERTED_BEFORE_MPDUS_LSB 62
  340. #define TX_FES_STATUS_END_NULL_DELIM_INSERTED_BEFORE_MPDUS_MSB 62
  341. #define TX_FES_STATUS_END_NULL_DELIM_INSERTED_BEFORE_MPDUS_MASK 0x4000000000000000
  342. #define TX_FES_STATUS_END_ONLY_NULL_DELIM_SENT_OFFSET 0x0000000000000000
  343. #define TX_FES_STATUS_END_ONLY_NULL_DELIM_SENT_LSB 63
  344. #define TX_FES_STATUS_END_ONLY_NULL_DELIM_SENT_MSB 63
  345. #define TX_FES_STATUS_END_ONLY_NULL_DELIM_SENT_MASK 0x8000000000000000
  346. #define TX_FES_STATUS_END_START_OF_FRAME_TIMESTAMP_15_0_OFFSET 0x0000000000000008
  347. #define TX_FES_STATUS_END_START_OF_FRAME_TIMESTAMP_15_0_LSB 0
  348. #define TX_FES_STATUS_END_START_OF_FRAME_TIMESTAMP_15_0_MSB 15
  349. #define TX_FES_STATUS_END_START_OF_FRAME_TIMESTAMP_15_0_MASK 0x000000000000ffff
  350. #define TX_FES_STATUS_END_START_OF_FRAME_TIMESTAMP_31_16_OFFSET 0x0000000000000008
  351. #define TX_FES_STATUS_END_START_OF_FRAME_TIMESTAMP_31_16_LSB 16
  352. #define TX_FES_STATUS_END_START_OF_FRAME_TIMESTAMP_31_16_MSB 31
  353. #define TX_FES_STATUS_END_START_OF_FRAME_TIMESTAMP_31_16_MASK 0x00000000ffff0000
  354. #define TX_FES_STATUS_END_END_OF_FRAME_TIMESTAMP_15_0_OFFSET 0x0000000000000008
  355. #define TX_FES_STATUS_END_END_OF_FRAME_TIMESTAMP_15_0_LSB 32
  356. #define TX_FES_STATUS_END_END_OF_FRAME_TIMESTAMP_15_0_MSB 47
  357. #define TX_FES_STATUS_END_END_OF_FRAME_TIMESTAMP_15_0_MASK 0x0000ffff00000000
  358. #define TX_FES_STATUS_END_END_OF_FRAME_TIMESTAMP_31_16_OFFSET 0x0000000000000008
  359. #define TX_FES_STATUS_END_END_OF_FRAME_TIMESTAMP_31_16_LSB 48
  360. #define TX_FES_STATUS_END_END_OF_FRAME_TIMESTAMP_31_16_MSB 63
  361. #define TX_FES_STATUS_END_END_OF_FRAME_TIMESTAMP_31_16_MASK 0xffff000000000000
  362. #define TX_FES_STATUS_END_TERMINATE_RANGING_SEQUENCE_OFFSET 0x0000000000000010
  363. #define TX_FES_STATUS_END_TERMINATE_RANGING_SEQUENCE_LSB 0
  364. #define TX_FES_STATUS_END_TERMINATE_RANGING_SEQUENCE_MSB 0
  365. #define TX_FES_STATUS_END_TERMINATE_RANGING_SEQUENCE_MASK 0x0000000000000001
  366. #define TX_FES_STATUS_END_RESERVED_4A_OFFSET 0x0000000000000010
  367. #define TX_FES_STATUS_END_RESERVED_4A_LSB 1
  368. #define TX_FES_STATUS_END_RESERVED_4A_MSB 7
  369. #define TX_FES_STATUS_END_RESERVED_4A_MASK 0x00000000000000fe
  370. #define TX_FES_STATUS_END_TIMING_STATUS_OFFSET 0x0000000000000010
  371. #define TX_FES_STATUS_END_TIMING_STATUS_LSB 8
  372. #define TX_FES_STATUS_END_TIMING_STATUS_MSB 9
  373. #define TX_FES_STATUS_END_TIMING_STATUS_MASK 0x0000000000000300
  374. #define TX_FES_STATUS_END_RESPONSE_TYPE_OFFSET 0x0000000000000010
  375. #define TX_FES_STATUS_END_RESPONSE_TYPE_LSB 10
  376. #define TX_FES_STATUS_END_RESPONSE_TYPE_MSB 14
  377. #define TX_FES_STATUS_END_RESPONSE_TYPE_MASK 0x0000000000007c00
  378. #define TX_FES_STATUS_END_R2R_END_STATUS_TO_FOLLOW_OFFSET 0x0000000000000010
  379. #define TX_FES_STATUS_END_R2R_END_STATUS_TO_FOLLOW_LSB 15
  380. #define TX_FES_STATUS_END_R2R_END_STATUS_TO_FOLLOW_MSB 15
  381. #define TX_FES_STATUS_END_R2R_END_STATUS_TO_FOLLOW_MASK 0x0000000000008000
  382. #define TX_FES_STATUS_END_TRANSMIT_DELAY_OFFSET 0x0000000000000010
  383. #define TX_FES_STATUS_END_TRANSMIT_DELAY_LSB 16
  384. #define TX_FES_STATUS_END_TRANSMIT_DELAY_MSB 31
  385. #define TX_FES_STATUS_END_TRANSMIT_DELAY_MASK 0x00000000ffff0000
  386. #define TX_FES_STATUS_END_TX_GROUP_DELAY_OFFSET 0x0000000000000010
  387. #define TX_FES_STATUS_END_TX_GROUP_DELAY_LSB 32
  388. #define TX_FES_STATUS_END_TX_GROUP_DELAY_MSB 43
  389. #define TX_FES_STATUS_END_TX_GROUP_DELAY_MASK 0x00000fff00000000
  390. #define TX_FES_STATUS_END_RESERVED_5A_OFFSET 0x0000000000000010
  391. #define TX_FES_STATUS_END_RESERVED_5A_LSB 44
  392. #define TX_FES_STATUS_END_RESERVED_5A_MSB 47
  393. #define TX_FES_STATUS_END_RESERVED_5A_MASK 0x0000f00000000000
  394. #define TX_FES_STATUS_END_TPC_DBG_INFO_CMN_15_0_OFFSET 0x0000000000000010
  395. #define TX_FES_STATUS_END_TPC_DBG_INFO_CMN_15_0_LSB 48
  396. #define TX_FES_STATUS_END_TPC_DBG_INFO_CMN_15_0_MSB 63
  397. #define TX_FES_STATUS_END_TPC_DBG_INFO_CMN_15_0_MASK 0xffff000000000000
  398. #define TX_FES_STATUS_END_TPC_DBG_INFO_CMN_31_16_OFFSET 0x0000000000000018
  399. #define TX_FES_STATUS_END_TPC_DBG_INFO_CMN_31_16_LSB 0
  400. #define TX_FES_STATUS_END_TPC_DBG_INFO_CMN_31_16_MSB 15
  401. #define TX_FES_STATUS_END_TPC_DBG_INFO_CMN_31_16_MASK 0x000000000000ffff
  402. #define TX_FES_STATUS_END_TPC_DBG_INFO_47_32_OFFSET 0x0000000000000018
  403. #define TX_FES_STATUS_END_TPC_DBG_INFO_47_32_LSB 16
  404. #define TX_FES_STATUS_END_TPC_DBG_INFO_47_32_MSB 31
  405. #define TX_FES_STATUS_END_TPC_DBG_INFO_47_32_MASK 0x00000000ffff0000
  406. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_15_0_OFFSET 0x0000000000000018
  407. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_15_0_LSB 32
  408. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_15_0_MSB 47
  409. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_15_0_MASK 0x0000ffff00000000
  410. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_31_16_OFFSET 0x0000000000000018
  411. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_31_16_LSB 48
  412. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_31_16_MSB 63
  413. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_31_16_MASK 0xffff000000000000
  414. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_47_32_OFFSET 0x0000000000000020
  415. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_47_32_LSB 0
  416. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_47_32_MSB 15
  417. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_47_32_MASK 0x000000000000ffff
  418. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_63_48_OFFSET 0x0000000000000020
  419. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_63_48_LSB 16
  420. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_63_48_MSB 31
  421. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_63_48_MASK 0x00000000ffff0000
  422. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_79_64_OFFSET 0x0000000000000020
  423. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_79_64_LSB 32
  424. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_79_64_MSB 47
  425. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN1_79_64_MASK 0x0000ffff00000000
  426. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_15_0_OFFSET 0x0000000000000020
  427. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_15_0_LSB 48
  428. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_15_0_MSB 63
  429. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_15_0_MASK 0xffff000000000000
  430. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_31_16_OFFSET 0x0000000000000028
  431. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_31_16_LSB 0
  432. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_31_16_MSB 15
  433. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_31_16_MASK 0x000000000000ffff
  434. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_47_32_OFFSET 0x0000000000000028
  435. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_47_32_LSB 16
  436. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_47_32_MSB 31
  437. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_47_32_MASK 0x00000000ffff0000
  438. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_63_48_OFFSET 0x0000000000000028
  439. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_63_48_LSB 32
  440. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_63_48_MSB 47
  441. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_63_48_MASK 0x0000ffff00000000
  442. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_79_64_OFFSET 0x0000000000000028
  443. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_79_64_LSB 48
  444. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_79_64_MSB 63
  445. #define TX_FES_STATUS_END_TPC_DBG_INFO_CHN2_79_64_MASK 0xffff000000000000
  446. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_15_0_OFFSET 0x0000000000000030
  447. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_15_0_LSB 0
  448. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_15_0_MSB 15
  449. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_15_0_MASK 0x000000000000ffff
  450. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_31_16_OFFSET 0x0000000000000030
  451. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_31_16_LSB 16
  452. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_31_16_MSB 31
  453. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_31_16_MASK 0x00000000ffff0000
  454. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_47_32_OFFSET 0x0000000000000030
  455. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_47_32_LSB 32
  456. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_47_32_MSB 47
  457. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_47_32_MASK 0x0000ffff00000000
  458. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_63_48_OFFSET 0x0000000000000030
  459. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_63_48_LSB 48
  460. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_63_48_MSB 63
  461. #define TX_FES_STATUS_END_PHYTX_TX_END_SW_INFO_63_48_MASK 0xffff000000000000
  462. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_15_0_OFFSET 0x0000000000000038
  463. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_15_0_LSB 0
  464. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_15_0_MSB 15
  465. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_15_0_MASK 0x000000000000ffff
  466. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_31_16_OFFSET 0x0000000000000038
  467. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_31_16_LSB 16
  468. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_31_16_MSB 31
  469. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_31_16_MASK 0x00000000ffff0000
  470. #define TX_FES_STATUS_END_CBF_SEGMENT_REQUEST_MASK_OFFSET 0x0000000000000038
  471. #define TX_FES_STATUS_END_CBF_SEGMENT_REQUEST_MASK_LSB 32
  472. #define TX_FES_STATUS_END_CBF_SEGMENT_REQUEST_MASK_MSB 39
  473. #define TX_FES_STATUS_END_CBF_SEGMENT_REQUEST_MASK_MASK 0x000000ff00000000
  474. #define TX_FES_STATUS_END_CBF_SEGMENT_SENT_MASK_OFFSET 0x0000000000000038
  475. #define TX_FES_STATUS_END_CBF_SEGMENT_SENT_MASK_LSB 40
  476. #define TX_FES_STATUS_END_CBF_SEGMENT_SENT_MASK_MSB 47
  477. #define TX_FES_STATUS_END_CBF_SEGMENT_SENT_MASK_MASK 0x0000ff0000000000
  478. #define TX_FES_STATUS_END_HIGHEST_ACHIEVED_DATA_NULL_RATIO_OFFSET 0x0000000000000038
  479. #define TX_FES_STATUS_END_HIGHEST_ACHIEVED_DATA_NULL_RATIO_LSB 48
  480. #define TX_FES_STATUS_END_HIGHEST_ACHIEVED_DATA_NULL_RATIO_MSB 52
  481. #define TX_FES_STATUS_END_HIGHEST_ACHIEVED_DATA_NULL_RATIO_MASK 0x001f000000000000
  482. #define TX_FES_STATUS_END_USE_ALT_POWER_SR_OFFSET 0x0000000000000038
  483. #define TX_FES_STATUS_END_USE_ALT_POWER_SR_LSB 53
  484. #define TX_FES_STATUS_END_USE_ALT_POWER_SR_MSB 53
  485. #define TX_FES_STATUS_END_USE_ALT_POWER_SR_MASK 0x0020000000000000
  486. #define TX_FES_STATUS_END_STATIC_2_PWR_MODE_STATUS_OFFSET 0x0000000000000038
  487. #define TX_FES_STATUS_END_STATIC_2_PWR_MODE_STATUS_LSB 54
  488. #define TX_FES_STATUS_END_STATIC_2_PWR_MODE_STATUS_MSB 54
  489. #define TX_FES_STATUS_END_STATIC_2_PWR_MODE_STATUS_MASK 0x0040000000000000
  490. #define TX_FES_STATUS_END_OBSS_SRG_OPPORT_TRANSMIT_STATUS_OFFSET 0x0000000000000038
  491. #define TX_FES_STATUS_END_OBSS_SRG_OPPORT_TRANSMIT_STATUS_LSB 55
  492. #define TX_FES_STATUS_END_OBSS_SRG_OPPORT_TRANSMIT_STATUS_MSB 55
  493. #define TX_FES_STATUS_END_OBSS_SRG_OPPORT_TRANSMIT_STATUS_MASK 0x0080000000000000
  494. #define TX_FES_STATUS_END_SRP_BASED_TRANSMIT_STATUS_OFFSET 0x0000000000000038
  495. #define TX_FES_STATUS_END_SRP_BASED_TRANSMIT_STATUS_LSB 56
  496. #define TX_FES_STATUS_END_SRP_BASED_TRANSMIT_STATUS_MSB 56
  497. #define TX_FES_STATUS_END_SRP_BASED_TRANSMIT_STATUS_MASK 0x0100000000000000
  498. #define TX_FES_STATUS_END_OBSS_PD_BASED_TRANSMIT_STATUS_OFFSET 0x0000000000000038
  499. #define TX_FES_STATUS_END_OBSS_PD_BASED_TRANSMIT_STATUS_LSB 57
  500. #define TX_FES_STATUS_END_OBSS_PD_BASED_TRANSMIT_STATUS_MSB 57
  501. #define TX_FES_STATUS_END_OBSS_PD_BASED_TRANSMIT_STATUS_MASK 0x0200000000000000
  502. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_36_32_OFFSET 0x0000000000000038
  503. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_36_32_LSB 58
  504. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_36_32_MSB 62
  505. #define TX_FES_STATUS_END_BEAMFORM_MASKED_USER_BITMAP_36_32_MASK 0x7c00000000000000
  506. #define TX_FES_STATUS_END_PDG_MPDU_READY_OFFSET 0x0000000000000038
  507. #define TX_FES_STATUS_END_PDG_MPDU_READY_LSB 63
  508. #define TX_FES_STATUS_END_PDG_MPDU_READY_MSB 63
  509. #define TX_FES_STATUS_END_PDG_MPDU_READY_MASK 0x8000000000000000
  510. #define TX_FES_STATUS_END_PDG_MPDU_COUNT_OFFSET 0x0000000000000040
  511. #define TX_FES_STATUS_END_PDG_MPDU_COUNT_LSB 0
  512. #define TX_FES_STATUS_END_PDG_MPDU_COUNT_MSB 15
  513. #define TX_FES_STATUS_END_PDG_MPDU_COUNT_MASK 0x000000000000ffff
  514. #define TX_FES_STATUS_END_PDG_EST_MPDU_TX_COUNT_OFFSET 0x0000000000000040
  515. #define TX_FES_STATUS_END_PDG_EST_MPDU_TX_COUNT_LSB 16
  516. #define TX_FES_STATUS_END_PDG_EST_MPDU_TX_COUNT_MSB 31
  517. #define TX_FES_STATUS_END_PDG_EST_MPDU_TX_COUNT_MASK 0x00000000ffff0000
  518. #define TX_FES_STATUS_END_PDG_OVERVIEW_LENGTH_OFFSET 0x0000000000000040
  519. #define TX_FES_STATUS_END_PDG_OVERVIEW_LENGTH_LSB 32
  520. #define TX_FES_STATUS_END_PDG_OVERVIEW_LENGTH_MSB 55
  521. #define TX_FES_STATUS_END_PDG_OVERVIEW_LENGTH_MASK 0x00ffffff00000000
  522. #define TX_FES_STATUS_END_TXOP_DURATION_OFFSET 0x0000000000000040
  523. #define TX_FES_STATUS_END_TXOP_DURATION_LSB 56
  524. #define TX_FES_STATUS_END_TXOP_DURATION_MSB 62
  525. #define TX_FES_STATUS_END_TXOP_DURATION_MASK 0x7f00000000000000
  526. #define TX_FES_STATUS_END_PDG_DROPPED_MPDU_WARNING_OFFSET 0x0000000000000040
  527. #define TX_FES_STATUS_END_PDG_DROPPED_MPDU_WARNING_LSB 63
  528. #define TX_FES_STATUS_END_PDG_DROPPED_MPDU_WARNING_MSB 63
  529. #define TX_FES_STATUS_END_PDG_DROPPED_MPDU_WARNING_MASK 0x8000000000000000
  530. #define TX_FES_STATUS_END_PACKET_EXTENSION_A_FACTOR_OFFSET 0x0000000000000048
  531. #define TX_FES_STATUS_END_PACKET_EXTENSION_A_FACTOR_LSB 0
  532. #define TX_FES_STATUS_END_PACKET_EXTENSION_A_FACTOR_MSB 1
  533. #define TX_FES_STATUS_END_PACKET_EXTENSION_A_FACTOR_MASK 0x0000000000000003
  534. #define TX_FES_STATUS_END_PACKET_EXTENSION_PE_DISAMBIGUITY_OFFSET 0x0000000000000048
  535. #define TX_FES_STATUS_END_PACKET_EXTENSION_PE_DISAMBIGUITY_LSB 2
  536. #define TX_FES_STATUS_END_PACKET_EXTENSION_PE_DISAMBIGUITY_MSB 2
  537. #define TX_FES_STATUS_END_PACKET_EXTENSION_PE_DISAMBIGUITY_MASK 0x0000000000000004
  538. #define TX_FES_STATUS_END_PACKET_EXTENSION_OFFSET 0x0000000000000048
  539. #define TX_FES_STATUS_END_PACKET_EXTENSION_LSB 3
  540. #define TX_FES_STATUS_END_PACKET_EXTENSION_MSB 5
  541. #define TX_FES_STATUS_END_PACKET_EXTENSION_MASK 0x0000000000000038
  542. #define TX_FES_STATUS_END_FEC_TYPE_OFFSET 0x0000000000000048
  543. #define TX_FES_STATUS_END_FEC_TYPE_LSB 6
  544. #define TX_FES_STATUS_END_FEC_TYPE_MSB 6
  545. #define TX_FES_STATUS_END_FEC_TYPE_MASK 0x0000000000000040
  546. #define TX_FES_STATUS_END_STBC_OFFSET 0x0000000000000048
  547. #define TX_FES_STATUS_END_STBC_LSB 7
  548. #define TX_FES_STATUS_END_STBC_MSB 7
  549. #define TX_FES_STATUS_END_STBC_MASK 0x0000000000000080
  550. #define TX_FES_STATUS_END_NUM_DATA_SYMBOLS_OFFSET 0x0000000000000048
  551. #define TX_FES_STATUS_END_NUM_DATA_SYMBOLS_LSB 8
  552. #define TX_FES_STATUS_END_NUM_DATA_SYMBOLS_MSB 23
  553. #define TX_FES_STATUS_END_NUM_DATA_SYMBOLS_MASK 0x0000000000ffff00
  554. #define TX_FES_STATUS_END_RU_SIZE_OFFSET 0x0000000000000048
  555. #define TX_FES_STATUS_END_RU_SIZE_LSB 24
  556. #define TX_FES_STATUS_END_RU_SIZE_MSB 27
  557. #define TX_FES_STATUS_END_RU_SIZE_MASK 0x000000000f000000
  558. #define TX_FES_STATUS_END_RESERVED_17A_OFFSET 0x0000000000000048
  559. #define TX_FES_STATUS_END_RESERVED_17A_LSB 28
  560. #define TX_FES_STATUS_END_RESERVED_17A_MSB 31
  561. #define TX_FES_STATUS_END_RESERVED_17A_MASK 0x00000000f0000000
  562. #define TX_FES_STATUS_END_NUM_LTF_SYMBOLS_OFFSET 0x0000000000000048
  563. #define TX_FES_STATUS_END_NUM_LTF_SYMBOLS_LSB 32
  564. #define TX_FES_STATUS_END_NUM_LTF_SYMBOLS_MSB 34
  565. #define TX_FES_STATUS_END_NUM_LTF_SYMBOLS_MASK 0x0000000700000000
  566. #define TX_FES_STATUS_END_LTF_SIZE_OFFSET 0x0000000000000048
  567. #define TX_FES_STATUS_END_LTF_SIZE_LSB 35
  568. #define TX_FES_STATUS_END_LTF_SIZE_MSB 36
  569. #define TX_FES_STATUS_END_LTF_SIZE_MASK 0x0000001800000000
  570. #define TX_FES_STATUS_END_CP_SETTING_OFFSET 0x0000000000000048
  571. #define TX_FES_STATUS_END_CP_SETTING_LSB 37
  572. #define TX_FES_STATUS_END_CP_SETTING_MSB 38
  573. #define TX_FES_STATUS_END_CP_SETTING_MASK 0x0000006000000000
  574. #define TX_FES_STATUS_END_RESERVED_18A_OFFSET 0x0000000000000048
  575. #define TX_FES_STATUS_END_RESERVED_18A_LSB 39
  576. #define TX_FES_STATUS_END_RESERVED_18A_MSB 43
  577. #define TX_FES_STATUS_END_RESERVED_18A_MASK 0x00000f8000000000
  578. #define TX_FES_STATUS_END_DCM_OFFSET 0x0000000000000048
  579. #define TX_FES_STATUS_END_DCM_LSB 44
  580. #define TX_FES_STATUS_END_DCM_MSB 44
  581. #define TX_FES_STATUS_END_DCM_MASK 0x0000100000000000
  582. #define TX_FES_STATUS_END_LDPC_EXTRA_SYMBOL_OFFSET 0x0000000000000048
  583. #define TX_FES_STATUS_END_LDPC_EXTRA_SYMBOL_LSB 45
  584. #define TX_FES_STATUS_END_LDPC_EXTRA_SYMBOL_MSB 45
  585. #define TX_FES_STATUS_END_LDPC_EXTRA_SYMBOL_MASK 0x0000200000000000
  586. #define TX_FES_STATUS_END_FORCE_EXTRA_SYMBOL_OFFSET 0x0000000000000048
  587. #define TX_FES_STATUS_END_FORCE_EXTRA_SYMBOL_LSB 46
  588. #define TX_FES_STATUS_END_FORCE_EXTRA_SYMBOL_MSB 46
  589. #define TX_FES_STATUS_END_FORCE_EXTRA_SYMBOL_MASK 0x0000400000000000
  590. #define TX_FES_STATUS_END_RESERVED_18B_OFFSET 0x0000000000000048
  591. #define TX_FES_STATUS_END_RESERVED_18B_LSB 47
  592. #define TX_FES_STATUS_END_RESERVED_18B_MSB 47
  593. #define TX_FES_STATUS_END_RESERVED_18B_MASK 0x0000800000000000
  594. #define TX_FES_STATUS_END_TX_PWR_SHARED_OFFSET 0x0000000000000048
  595. #define TX_FES_STATUS_END_TX_PWR_SHARED_LSB 48
  596. #define TX_FES_STATUS_END_TX_PWR_SHARED_MSB 55
  597. #define TX_FES_STATUS_END_TX_PWR_SHARED_MASK 0x00ff000000000000
  598. #define TX_FES_STATUS_END_TX_PWR_UNSHARED_OFFSET 0x0000000000000048
  599. #define TX_FES_STATUS_END_TX_PWR_UNSHARED_LSB 56
  600. #define TX_FES_STATUS_END_TX_PWR_UNSHARED_MSB 63
  601. #define TX_FES_STATUS_END_TX_PWR_UNSHARED_MASK 0xff00000000000000
  602. #define TX_FES_STATUS_END_RANGING_ACTIVE_USER_MAP_OFFSET 0x0000000000000050
  603. #define TX_FES_STATUS_END_RANGING_ACTIVE_USER_MAP_LSB 0
  604. #define TX_FES_STATUS_END_RANGING_ACTIVE_USER_MAP_MSB 15
  605. #define TX_FES_STATUS_END_RANGING_ACTIVE_USER_MAP_MASK 0x000000000000ffff
  606. #define TX_FES_STATUS_END_RANGING_SENT_DUMMY_TX_OFFSET 0x0000000000000050
  607. #define TX_FES_STATUS_END_RANGING_SENT_DUMMY_TX_LSB 16
  608. #define TX_FES_STATUS_END_RANGING_SENT_DUMMY_TX_MSB 16
  609. #define TX_FES_STATUS_END_RANGING_SENT_DUMMY_TX_MASK 0x0000000000010000
  610. #define TX_FES_STATUS_END_RANGING_FTM_FRAME_SENT_OFFSET 0x0000000000000050
  611. #define TX_FES_STATUS_END_RANGING_FTM_FRAME_SENT_LSB 17
  612. #define TX_FES_STATUS_END_RANGING_FTM_FRAME_SENT_MSB 17
  613. #define TX_FES_STATUS_END_RANGING_FTM_FRAME_SENT_MASK 0x0000000000020000
  614. #define TX_FES_STATUS_END_RESERVED_20A_OFFSET 0x0000000000000050
  615. #define TX_FES_STATUS_END_RESERVED_20A_LSB 18
  616. #define TX_FES_STATUS_END_RESERVED_20A_MSB 23
  617. #define TX_FES_STATUS_END_RESERVED_20A_MASK 0x0000000000fc0000
  618. #define TX_FES_STATUS_END_CV_CORR_STATUS_OFFSET 0x0000000000000050
  619. #define TX_FES_STATUS_END_CV_CORR_STATUS_LSB 24
  620. #define TX_FES_STATUS_END_CV_CORR_STATUS_MSB 31
  621. #define TX_FES_STATUS_END_CV_CORR_STATUS_MASK 0x00000000ff000000
  622. #define TX_FES_STATUS_END_CURRENT_TX_DURATION_OFFSET 0x0000000000000050
  623. #define TX_FES_STATUS_END_CURRENT_TX_DURATION_LSB 32
  624. #define TX_FES_STATUS_END_CURRENT_TX_DURATION_MSB 47
  625. #define TX_FES_STATUS_END_CURRENT_TX_DURATION_MASK 0x0000ffff00000000
  626. #define TX_FES_STATUS_END_RESERVED_21A_OFFSET 0x0000000000000050
  627. #define TX_FES_STATUS_END_RESERVED_21A_LSB 48
  628. #define TX_FES_STATUS_END_RESERVED_21A_MSB 63
  629. #define TX_FES_STATUS_END_RESERVED_21A_MASK 0xffff000000000000
  630. #endif