rxpcu_early_rx_indication.h 4.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _RXPCU_EARLY_RX_INDICATION_H_
  17. #define _RXPCU_EARLY_RX_INDICATION_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #define NUM_OF_DWORDS_RXPCU_EARLY_RX_INDICATION 2
  21. #define NUM_OF_QWORDS_RXPCU_EARLY_RX_INDICATION 1
  22. struct rxpcu_early_rx_indication {
  23. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  24. uint32_t pkt_type : 4,
  25. dot11ax_su_extended : 1,
  26. rate_mcs : 4,
  27. dot11ax_received_ext_ru_size : 4,
  28. reserved_0a : 19;
  29. uint32_t tlv64_padding : 32;
  30. #else
  31. uint32_t reserved_0a : 19,
  32. dot11ax_received_ext_ru_size : 4,
  33. rate_mcs : 4,
  34. dot11ax_su_extended : 1,
  35. pkt_type : 4;
  36. uint32_t tlv64_padding : 32;
  37. #endif
  38. };
  39. #define RXPCU_EARLY_RX_INDICATION_PKT_TYPE_OFFSET 0x0000000000000000
  40. #define RXPCU_EARLY_RX_INDICATION_PKT_TYPE_LSB 0
  41. #define RXPCU_EARLY_RX_INDICATION_PKT_TYPE_MSB 3
  42. #define RXPCU_EARLY_RX_INDICATION_PKT_TYPE_MASK 0x000000000000000f
  43. #define RXPCU_EARLY_RX_INDICATION_DOT11AX_SU_EXTENDED_OFFSET 0x0000000000000000
  44. #define RXPCU_EARLY_RX_INDICATION_DOT11AX_SU_EXTENDED_LSB 4
  45. #define RXPCU_EARLY_RX_INDICATION_DOT11AX_SU_EXTENDED_MSB 4
  46. #define RXPCU_EARLY_RX_INDICATION_DOT11AX_SU_EXTENDED_MASK 0x0000000000000010
  47. #define RXPCU_EARLY_RX_INDICATION_RATE_MCS_OFFSET 0x0000000000000000
  48. #define RXPCU_EARLY_RX_INDICATION_RATE_MCS_LSB 5
  49. #define RXPCU_EARLY_RX_INDICATION_RATE_MCS_MSB 8
  50. #define RXPCU_EARLY_RX_INDICATION_RATE_MCS_MASK 0x00000000000001e0
  51. #define RXPCU_EARLY_RX_INDICATION_DOT11AX_RECEIVED_EXT_RU_SIZE_OFFSET 0x0000000000000000
  52. #define RXPCU_EARLY_RX_INDICATION_DOT11AX_RECEIVED_EXT_RU_SIZE_LSB 9
  53. #define RXPCU_EARLY_RX_INDICATION_DOT11AX_RECEIVED_EXT_RU_SIZE_MSB 12
  54. #define RXPCU_EARLY_RX_INDICATION_DOT11AX_RECEIVED_EXT_RU_SIZE_MASK 0x0000000000001e00
  55. #define RXPCU_EARLY_RX_INDICATION_RESERVED_0A_OFFSET 0x0000000000000000
  56. #define RXPCU_EARLY_RX_INDICATION_RESERVED_0A_LSB 13
  57. #define RXPCU_EARLY_RX_INDICATION_RESERVED_0A_MSB 31
  58. #define RXPCU_EARLY_RX_INDICATION_RESERVED_0A_MASK 0x00000000ffffe000
  59. #define RXPCU_EARLY_RX_INDICATION_TLV64_PADDING_OFFSET 0x0000000000000000
  60. #define RXPCU_EARLY_RX_INDICATION_TLV64_PADDING_LSB 32
  61. #define RXPCU_EARLY_RX_INDICATION_TLV64_PADDING_MSB 63
  62. #define RXPCU_EARLY_RX_INDICATION_TLV64_PADDING_MASK 0xffffffff00000000
  63. #endif