rx_response_required_info.h 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _RX_RESPONSE_REQUIRED_INFO_H_
  17. #define _RX_RESPONSE_REQUIRED_INFO_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #include "mlo_sta_id_details.h"
  21. #define NUM_OF_DWORDS_RX_RESPONSE_REQUIRED_INFO 16
  22. #define NUM_OF_QWORDS_RX_RESPONSE_REQUIRED_INFO 8
  23. struct rx_response_required_info {
  24. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  25. uint32_t phy_ppdu_id : 16,
  26. su_or_uplink_mu_reception : 1,
  27. trigger_frame_received : 1,
  28. __reserved_g_0012 : 2,
  29. tb___reserved_g_0005_response_required : 2,
  30. mac_security : 1,
  31. filter_pass_monitor_ovrd : 1,
  32. ast_search_incomplete : 1,
  33. r2r_end_status_to_follow : 1,
  34. reserved_0a : 2,
  35. three_or_more_type_subtypes : 1,
  36. wait_sifs_config_valid : 1,
  37. wait_sifs : 2;
  38. uint32_t general_frame_control : 16,
  39. second_frame_control : 16;
  40. uint32_t duration : 16,
  41. pkt_type : 4,
  42. dot11ax_su_extended : 1,
  43. rate_mcs : 4,
  44. sgi : 2,
  45. stbc : 1,
  46. ldpc : 1,
  47. ampdu : 1,
  48. vht_ack : 1,
  49. rts_ta_grp_bit : 1;
  50. uint32_t ctrl_frame_soliciting_resp : 1,
  51. ast_fail_for_dot11ax_su_ext : 1,
  52. service_dynamic : 1,
  53. m_pkt : 1,
  54. sta_partial_aid : 12,
  55. group_id : 6,
  56. ctrl_resp_pwr_mgmt : 1,
  57. response_indication : 2,
  58. ndp_indication : 1,
  59. ndp_frame_type : 3,
  60. second_frame_control_valid : 1,
  61. reserved_3a : 2;
  62. uint32_t ack_id : 16,
  63. ack_id_ext : 10,
  64. agc_cbw : 3,
  65. service_cbw : 3;
  66. uint32_t response_sta_count : 7,
  67. reserved : 4,
  68. ht_vht_sig_cbw : 3,
  69. cts_cbw : 3,
  70. response_ack_count : 7,
  71. response_assoc_ack_count : 7,
  72. txop_duration_all_ones : 1;
  73. uint32_t response_ba32_count : 7,
  74. response_ba64_count : 7,
  75. response_ba128_count : 7,
  76. response_ba256_count : 7,
  77. multi_tid : 1,
  78. sw_response_tlv_from_crypto : 1,
  79. dot11ax_dl_ul_flag : 1,
  80. reserved_6a : 1;
  81. uint32_t sw_response_frame_length : 16,
  82. response_ba512_count : 7,
  83. response_ba1024_count : 7,
  84. reserved_7a : 2;
  85. uint32_t addr1_31_0 : 32;
  86. uint32_t addr1_47_32 : 16,
  87. addr2_15_0 : 16;
  88. uint32_t addr2_47_16 : 32;
  89. uint32_t dot11ax_received_format_indication : 1,
  90. dot11ax_received_dl_ul_flag : 1,
  91. dot11ax_received_bss_color_id : 6,
  92. dot11ax_received_spatial_reuse : 4,
  93. dot11ax_received_cp_size : 2,
  94. dot11ax_received_ltf_size : 2,
  95. dot11ax_received_coding : 1,
  96. dot11ax_received_dcm : 1,
  97. dot11ax_received_doppler_indication : 1,
  98. dot11ax_received_ext_ru_size : 4,
  99. ftm_fields_valid : 1,
  100. ftm_pe_nss : 3,
  101. ftm_pe_ltf_size : 2,
  102. ftm_pe_content : 1,
  103. ftm_chain_csd_en : 1,
  104. ftm_pe_chain_csd_en : 1;
  105. uint32_t dot11ax_response_rate_source : 8,
  106. dot11ax_ext_response_rate_source : 8,
  107. sw_peer_id : 16;
  108. uint32_t dot11be_puncture_bitmap : 16,
  109. dot11be_response : 1,
  110. punctured_response : 1,
  111. eht_duplicate_mode : 2,
  112. force_extra_symbol : 1,
  113. reserved_13a : 5,
  114. u_sig_puncture_pattern_encoding : 6;
  115. struct mlo_sta_id_details mlo_sta_id_details_rx;
  116. uint16_t he_a_control_response_time : 12,
  117. reserved_after_struct16 : 4;
  118. uint32_t tlv64_padding : 32;
  119. #else
  120. uint32_t wait_sifs : 2,
  121. wait_sifs_config_valid : 1,
  122. three_or_more_type_subtypes : 1,
  123. reserved_0a : 2,
  124. r2r_end_status_to_follow : 1,
  125. ast_search_incomplete : 1,
  126. filter_pass_monitor_ovrd : 1,
  127. mac_security : 1,
  128. tb___reserved_g_0005_response_required : 2,
  129. __reserved_g_0012 : 2,
  130. trigger_frame_received : 1,
  131. su_or_uplink_mu_reception : 1,
  132. phy_ppdu_id : 16;
  133. uint32_t second_frame_control : 16,
  134. general_frame_control : 16;
  135. uint32_t rts_ta_grp_bit : 1,
  136. vht_ack : 1,
  137. ampdu : 1,
  138. ldpc : 1,
  139. stbc : 1,
  140. sgi : 2,
  141. rate_mcs : 4,
  142. dot11ax_su_extended : 1,
  143. pkt_type : 4,
  144. duration : 16;
  145. uint32_t reserved_3a : 2,
  146. second_frame_control_valid : 1,
  147. ndp_frame_type : 3,
  148. ndp_indication : 1,
  149. response_indication : 2,
  150. ctrl_resp_pwr_mgmt : 1,
  151. group_id : 6,
  152. sta_partial_aid : 12,
  153. m_pkt : 1,
  154. service_dynamic : 1,
  155. ast_fail_for_dot11ax_su_ext : 1,
  156. ctrl_frame_soliciting_resp : 1;
  157. uint32_t service_cbw : 3,
  158. agc_cbw : 3,
  159. ack_id_ext : 10,
  160. ack_id : 16;
  161. uint32_t txop_duration_all_ones : 1,
  162. response_assoc_ack_count : 7,
  163. response_ack_count : 7,
  164. cts_cbw : 3,
  165. ht_vht_sig_cbw : 3,
  166. reserved : 4,
  167. response_sta_count : 7;
  168. uint32_t reserved_6a : 1,
  169. dot11ax_dl_ul_flag : 1,
  170. sw_response_tlv_from_crypto : 1,
  171. multi_tid : 1,
  172. response_ba256_count : 7,
  173. response_ba128_count : 7,
  174. response_ba64_count : 7,
  175. response_ba32_count : 7;
  176. uint32_t reserved_7a : 2,
  177. response_ba1024_count : 7,
  178. response_ba512_count : 7,
  179. sw_response_frame_length : 16;
  180. uint32_t addr1_31_0 : 32;
  181. uint32_t addr2_15_0 : 16,
  182. addr1_47_32 : 16;
  183. uint32_t addr2_47_16 : 32;
  184. uint32_t ftm_pe_chain_csd_en : 1,
  185. ftm_chain_csd_en : 1,
  186. ftm_pe_content : 1,
  187. ftm_pe_ltf_size : 2,
  188. ftm_pe_nss : 3,
  189. ftm_fields_valid : 1,
  190. dot11ax_received_ext_ru_size : 4,
  191. dot11ax_received_doppler_indication : 1,
  192. dot11ax_received_dcm : 1,
  193. dot11ax_received_coding : 1,
  194. dot11ax_received_ltf_size : 2,
  195. dot11ax_received_cp_size : 2,
  196. dot11ax_received_spatial_reuse : 4,
  197. dot11ax_received_bss_color_id : 6,
  198. dot11ax_received_dl_ul_flag : 1,
  199. dot11ax_received_format_indication : 1;
  200. uint32_t sw_peer_id : 16,
  201. dot11ax_ext_response_rate_source : 8,
  202. dot11ax_response_rate_source : 8;
  203. uint32_t u_sig_puncture_pattern_encoding : 6,
  204. reserved_13a : 5,
  205. force_extra_symbol : 1,
  206. eht_duplicate_mode : 2,
  207. punctured_response : 1,
  208. dot11be_response : 1,
  209. dot11be_puncture_bitmap : 16;
  210. uint32_t reserved_after_struct16 : 4,
  211. he_a_control_response_time : 12;
  212. struct mlo_sta_id_details mlo_sta_id_details_rx;
  213. uint32_t tlv64_padding : 32;
  214. #endif
  215. };
  216. #define RX_RESPONSE_REQUIRED_INFO_PHY_PPDU_ID_OFFSET 0x0000000000000000
  217. #define RX_RESPONSE_REQUIRED_INFO_PHY_PPDU_ID_LSB 0
  218. #define RX_RESPONSE_REQUIRED_INFO_PHY_PPDU_ID_MSB 15
  219. #define RX_RESPONSE_REQUIRED_INFO_PHY_PPDU_ID_MASK 0x000000000000ffff
  220. #define RX_RESPONSE_REQUIRED_INFO_SU_OR_UPLINK_MU_RECEPTION_OFFSET 0x0000000000000000
  221. #define RX_RESPONSE_REQUIRED_INFO_SU_OR_UPLINK_MU_RECEPTION_LSB 16
  222. #define RX_RESPONSE_REQUIRED_INFO_SU_OR_UPLINK_MU_RECEPTION_MSB 16
  223. #define RX_RESPONSE_REQUIRED_INFO_SU_OR_UPLINK_MU_RECEPTION_MASK 0x0000000000010000
  224. #define RX_RESPONSE_REQUIRED_INFO_TRIGGER_FRAME_RECEIVED_OFFSET 0x0000000000000000
  225. #define RX_RESPONSE_REQUIRED_INFO_TRIGGER_FRAME_RECEIVED_LSB 17
  226. #define RX_RESPONSE_REQUIRED_INFO_TRIGGER_FRAME_RECEIVED_MSB 17
  227. #define RX_RESPONSE_REQUIRED_INFO_TRIGGER_FRAME_RECEIVED_MASK 0x0000000000020000
  228. #define RX_RESPONSE_REQUIRED_INFO_TB_RANGING_RESPONSE_REQUIRED_OFFSET 0x0000000000000000
  229. #define RX_RESPONSE_REQUIRED_INFO_TB_RANGING_RESPONSE_REQUIRED_LSB 20
  230. #define RX_RESPONSE_REQUIRED_INFO_TB_RANGING_RESPONSE_REQUIRED_MSB 21
  231. #define RX_RESPONSE_REQUIRED_INFO_TB_RANGING_RESPONSE_REQUIRED_MASK 0x0000000000300000
  232. #define RX_RESPONSE_REQUIRED_INFO_MAC_SECURITY_OFFSET 0x0000000000000000
  233. #define RX_RESPONSE_REQUIRED_INFO_MAC_SECURITY_LSB 22
  234. #define RX_RESPONSE_REQUIRED_INFO_MAC_SECURITY_MSB 22
  235. #define RX_RESPONSE_REQUIRED_INFO_MAC_SECURITY_MASK 0x0000000000400000
  236. #define RX_RESPONSE_REQUIRED_INFO_FILTER_PASS_MONITOR_OVRD_OFFSET 0x0000000000000000
  237. #define RX_RESPONSE_REQUIRED_INFO_FILTER_PASS_MONITOR_OVRD_LSB 23
  238. #define RX_RESPONSE_REQUIRED_INFO_FILTER_PASS_MONITOR_OVRD_MSB 23
  239. #define RX_RESPONSE_REQUIRED_INFO_FILTER_PASS_MONITOR_OVRD_MASK 0x0000000000800000
  240. #define RX_RESPONSE_REQUIRED_INFO_AST_SEARCH_INCOMPLETE_OFFSET 0x0000000000000000
  241. #define RX_RESPONSE_REQUIRED_INFO_AST_SEARCH_INCOMPLETE_LSB 24
  242. #define RX_RESPONSE_REQUIRED_INFO_AST_SEARCH_INCOMPLETE_MSB 24
  243. #define RX_RESPONSE_REQUIRED_INFO_AST_SEARCH_INCOMPLETE_MASK 0x0000000001000000
  244. #define RX_RESPONSE_REQUIRED_INFO_R2R_END_STATUS_TO_FOLLOW_OFFSET 0x0000000000000000
  245. #define RX_RESPONSE_REQUIRED_INFO_R2R_END_STATUS_TO_FOLLOW_LSB 25
  246. #define RX_RESPONSE_REQUIRED_INFO_R2R_END_STATUS_TO_FOLLOW_MSB 25
  247. #define RX_RESPONSE_REQUIRED_INFO_R2R_END_STATUS_TO_FOLLOW_MASK 0x0000000002000000
  248. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_0A_OFFSET 0x0000000000000000
  249. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_0A_LSB 26
  250. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_0A_MSB 27
  251. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_0A_MASK 0x000000000c000000
  252. #define RX_RESPONSE_REQUIRED_INFO_THREE_OR_MORE_TYPE_SUBTYPES_OFFSET 0x0000000000000000
  253. #define RX_RESPONSE_REQUIRED_INFO_THREE_OR_MORE_TYPE_SUBTYPES_LSB 28
  254. #define RX_RESPONSE_REQUIRED_INFO_THREE_OR_MORE_TYPE_SUBTYPES_MSB 28
  255. #define RX_RESPONSE_REQUIRED_INFO_THREE_OR_MORE_TYPE_SUBTYPES_MASK 0x0000000010000000
  256. #define RX_RESPONSE_REQUIRED_INFO_WAIT_SIFS_CONFIG_VALID_OFFSET 0x0000000000000000
  257. #define RX_RESPONSE_REQUIRED_INFO_WAIT_SIFS_CONFIG_VALID_LSB 29
  258. #define RX_RESPONSE_REQUIRED_INFO_WAIT_SIFS_CONFIG_VALID_MSB 29
  259. #define RX_RESPONSE_REQUIRED_INFO_WAIT_SIFS_CONFIG_VALID_MASK 0x0000000020000000
  260. #define RX_RESPONSE_REQUIRED_INFO_WAIT_SIFS_OFFSET 0x0000000000000000
  261. #define RX_RESPONSE_REQUIRED_INFO_WAIT_SIFS_LSB 30
  262. #define RX_RESPONSE_REQUIRED_INFO_WAIT_SIFS_MSB 31
  263. #define RX_RESPONSE_REQUIRED_INFO_WAIT_SIFS_MASK 0x00000000c0000000
  264. #define RX_RESPONSE_REQUIRED_INFO_GENERAL_FRAME_CONTROL_OFFSET 0x0000000000000000
  265. #define RX_RESPONSE_REQUIRED_INFO_GENERAL_FRAME_CONTROL_LSB 32
  266. #define RX_RESPONSE_REQUIRED_INFO_GENERAL_FRAME_CONTROL_MSB 47
  267. #define RX_RESPONSE_REQUIRED_INFO_GENERAL_FRAME_CONTROL_MASK 0x0000ffff00000000
  268. #define RX_RESPONSE_REQUIRED_INFO_SECOND_FRAME_CONTROL_OFFSET 0x0000000000000000
  269. #define RX_RESPONSE_REQUIRED_INFO_SECOND_FRAME_CONTROL_LSB 48
  270. #define RX_RESPONSE_REQUIRED_INFO_SECOND_FRAME_CONTROL_MSB 63
  271. #define RX_RESPONSE_REQUIRED_INFO_SECOND_FRAME_CONTROL_MASK 0xffff000000000000
  272. #define RX_RESPONSE_REQUIRED_INFO_DURATION_OFFSET 0x0000000000000008
  273. #define RX_RESPONSE_REQUIRED_INFO_DURATION_LSB 0
  274. #define RX_RESPONSE_REQUIRED_INFO_DURATION_MSB 15
  275. #define RX_RESPONSE_REQUIRED_INFO_DURATION_MASK 0x000000000000ffff
  276. #define RX_RESPONSE_REQUIRED_INFO_PKT_TYPE_OFFSET 0x0000000000000008
  277. #define RX_RESPONSE_REQUIRED_INFO_PKT_TYPE_LSB 16
  278. #define RX_RESPONSE_REQUIRED_INFO_PKT_TYPE_MSB 19
  279. #define RX_RESPONSE_REQUIRED_INFO_PKT_TYPE_MASK 0x00000000000f0000
  280. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_SU_EXTENDED_OFFSET 0x0000000000000008
  281. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_SU_EXTENDED_LSB 20
  282. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_SU_EXTENDED_MSB 20
  283. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_SU_EXTENDED_MASK 0x0000000000100000
  284. #define RX_RESPONSE_REQUIRED_INFO_RATE_MCS_OFFSET 0x0000000000000008
  285. #define RX_RESPONSE_REQUIRED_INFO_RATE_MCS_LSB 21
  286. #define RX_RESPONSE_REQUIRED_INFO_RATE_MCS_MSB 24
  287. #define RX_RESPONSE_REQUIRED_INFO_RATE_MCS_MASK 0x0000000001e00000
  288. #define RX_RESPONSE_REQUIRED_INFO_SGI_OFFSET 0x0000000000000008
  289. #define RX_RESPONSE_REQUIRED_INFO_SGI_LSB 25
  290. #define RX_RESPONSE_REQUIRED_INFO_SGI_MSB 26
  291. #define RX_RESPONSE_REQUIRED_INFO_SGI_MASK 0x0000000006000000
  292. #define RX_RESPONSE_REQUIRED_INFO_STBC_OFFSET 0x0000000000000008
  293. #define RX_RESPONSE_REQUIRED_INFO_STBC_LSB 27
  294. #define RX_RESPONSE_REQUIRED_INFO_STBC_MSB 27
  295. #define RX_RESPONSE_REQUIRED_INFO_STBC_MASK 0x0000000008000000
  296. #define RX_RESPONSE_REQUIRED_INFO_LDPC_OFFSET 0x0000000000000008
  297. #define RX_RESPONSE_REQUIRED_INFO_LDPC_LSB 28
  298. #define RX_RESPONSE_REQUIRED_INFO_LDPC_MSB 28
  299. #define RX_RESPONSE_REQUIRED_INFO_LDPC_MASK 0x0000000010000000
  300. #define RX_RESPONSE_REQUIRED_INFO_AMPDU_OFFSET 0x0000000000000008
  301. #define RX_RESPONSE_REQUIRED_INFO_AMPDU_LSB 29
  302. #define RX_RESPONSE_REQUIRED_INFO_AMPDU_MSB 29
  303. #define RX_RESPONSE_REQUIRED_INFO_AMPDU_MASK 0x0000000020000000
  304. #define RX_RESPONSE_REQUIRED_INFO_VHT_ACK_OFFSET 0x0000000000000008
  305. #define RX_RESPONSE_REQUIRED_INFO_VHT_ACK_LSB 30
  306. #define RX_RESPONSE_REQUIRED_INFO_VHT_ACK_MSB 30
  307. #define RX_RESPONSE_REQUIRED_INFO_VHT_ACK_MASK 0x0000000040000000
  308. #define RX_RESPONSE_REQUIRED_INFO_RTS_TA_GRP_BIT_OFFSET 0x0000000000000008
  309. #define RX_RESPONSE_REQUIRED_INFO_RTS_TA_GRP_BIT_LSB 31
  310. #define RX_RESPONSE_REQUIRED_INFO_RTS_TA_GRP_BIT_MSB 31
  311. #define RX_RESPONSE_REQUIRED_INFO_RTS_TA_GRP_BIT_MASK 0x0000000080000000
  312. #define RX_RESPONSE_REQUIRED_INFO_CTRL_FRAME_SOLICITING_RESP_OFFSET 0x0000000000000008
  313. #define RX_RESPONSE_REQUIRED_INFO_CTRL_FRAME_SOLICITING_RESP_LSB 32
  314. #define RX_RESPONSE_REQUIRED_INFO_CTRL_FRAME_SOLICITING_RESP_MSB 32
  315. #define RX_RESPONSE_REQUIRED_INFO_CTRL_FRAME_SOLICITING_RESP_MASK 0x0000000100000000
  316. #define RX_RESPONSE_REQUIRED_INFO_AST_FAIL_FOR_DOT11AX_SU_EXT_OFFSET 0x0000000000000008
  317. #define RX_RESPONSE_REQUIRED_INFO_AST_FAIL_FOR_DOT11AX_SU_EXT_LSB 33
  318. #define RX_RESPONSE_REQUIRED_INFO_AST_FAIL_FOR_DOT11AX_SU_EXT_MSB 33
  319. #define RX_RESPONSE_REQUIRED_INFO_AST_FAIL_FOR_DOT11AX_SU_EXT_MASK 0x0000000200000000
  320. #define RX_RESPONSE_REQUIRED_INFO_SERVICE_DYNAMIC_OFFSET 0x0000000000000008
  321. #define RX_RESPONSE_REQUIRED_INFO_SERVICE_DYNAMIC_LSB 34
  322. #define RX_RESPONSE_REQUIRED_INFO_SERVICE_DYNAMIC_MSB 34
  323. #define RX_RESPONSE_REQUIRED_INFO_SERVICE_DYNAMIC_MASK 0x0000000400000000
  324. #define RX_RESPONSE_REQUIRED_INFO_M_PKT_OFFSET 0x0000000000000008
  325. #define RX_RESPONSE_REQUIRED_INFO_M_PKT_LSB 35
  326. #define RX_RESPONSE_REQUIRED_INFO_M_PKT_MSB 35
  327. #define RX_RESPONSE_REQUIRED_INFO_M_PKT_MASK 0x0000000800000000
  328. #define RX_RESPONSE_REQUIRED_INFO_STA_PARTIAL_AID_OFFSET 0x0000000000000008
  329. #define RX_RESPONSE_REQUIRED_INFO_STA_PARTIAL_AID_LSB 36
  330. #define RX_RESPONSE_REQUIRED_INFO_STA_PARTIAL_AID_MSB 47
  331. #define RX_RESPONSE_REQUIRED_INFO_STA_PARTIAL_AID_MASK 0x0000fff000000000
  332. #define RX_RESPONSE_REQUIRED_INFO_GROUP_ID_OFFSET 0x0000000000000008
  333. #define RX_RESPONSE_REQUIRED_INFO_GROUP_ID_LSB 48
  334. #define RX_RESPONSE_REQUIRED_INFO_GROUP_ID_MSB 53
  335. #define RX_RESPONSE_REQUIRED_INFO_GROUP_ID_MASK 0x003f000000000000
  336. #define RX_RESPONSE_REQUIRED_INFO_CTRL_RESP_PWR_MGMT_OFFSET 0x0000000000000008
  337. #define RX_RESPONSE_REQUIRED_INFO_CTRL_RESP_PWR_MGMT_LSB 54
  338. #define RX_RESPONSE_REQUIRED_INFO_CTRL_RESP_PWR_MGMT_MSB 54
  339. #define RX_RESPONSE_REQUIRED_INFO_CTRL_RESP_PWR_MGMT_MASK 0x0040000000000000
  340. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_INDICATION_OFFSET 0x0000000000000008
  341. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_INDICATION_LSB 55
  342. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_INDICATION_MSB 56
  343. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_INDICATION_MASK 0x0180000000000000
  344. #define RX_RESPONSE_REQUIRED_INFO_NDP_INDICATION_OFFSET 0x0000000000000008
  345. #define RX_RESPONSE_REQUIRED_INFO_NDP_INDICATION_LSB 57
  346. #define RX_RESPONSE_REQUIRED_INFO_NDP_INDICATION_MSB 57
  347. #define RX_RESPONSE_REQUIRED_INFO_NDP_INDICATION_MASK 0x0200000000000000
  348. #define RX_RESPONSE_REQUIRED_INFO_NDP_FRAME_TYPE_OFFSET 0x0000000000000008
  349. #define RX_RESPONSE_REQUIRED_INFO_NDP_FRAME_TYPE_LSB 58
  350. #define RX_RESPONSE_REQUIRED_INFO_NDP_FRAME_TYPE_MSB 60
  351. #define RX_RESPONSE_REQUIRED_INFO_NDP_FRAME_TYPE_MASK 0x1c00000000000000
  352. #define RX_RESPONSE_REQUIRED_INFO_SECOND_FRAME_CONTROL_VALID_OFFSET 0x0000000000000008
  353. #define RX_RESPONSE_REQUIRED_INFO_SECOND_FRAME_CONTROL_VALID_LSB 61
  354. #define RX_RESPONSE_REQUIRED_INFO_SECOND_FRAME_CONTROL_VALID_MSB 61
  355. #define RX_RESPONSE_REQUIRED_INFO_SECOND_FRAME_CONTROL_VALID_MASK 0x2000000000000000
  356. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_3A_OFFSET 0x0000000000000008
  357. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_3A_LSB 62
  358. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_3A_MSB 63
  359. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_3A_MASK 0xc000000000000000
  360. #define RX_RESPONSE_REQUIRED_INFO_ACK_ID_OFFSET 0x0000000000000010
  361. #define RX_RESPONSE_REQUIRED_INFO_ACK_ID_LSB 0
  362. #define RX_RESPONSE_REQUIRED_INFO_ACK_ID_MSB 15
  363. #define RX_RESPONSE_REQUIRED_INFO_ACK_ID_MASK 0x000000000000ffff
  364. #define RX_RESPONSE_REQUIRED_INFO_ACK_ID_EXT_OFFSET 0x0000000000000010
  365. #define RX_RESPONSE_REQUIRED_INFO_ACK_ID_EXT_LSB 16
  366. #define RX_RESPONSE_REQUIRED_INFO_ACK_ID_EXT_MSB 25
  367. #define RX_RESPONSE_REQUIRED_INFO_ACK_ID_EXT_MASK 0x0000000003ff0000
  368. #define RX_RESPONSE_REQUIRED_INFO_AGC_CBW_OFFSET 0x0000000000000010
  369. #define RX_RESPONSE_REQUIRED_INFO_AGC_CBW_LSB 26
  370. #define RX_RESPONSE_REQUIRED_INFO_AGC_CBW_MSB 28
  371. #define RX_RESPONSE_REQUIRED_INFO_AGC_CBW_MASK 0x000000001c000000
  372. #define RX_RESPONSE_REQUIRED_INFO_SERVICE_CBW_OFFSET 0x0000000000000010
  373. #define RX_RESPONSE_REQUIRED_INFO_SERVICE_CBW_LSB 29
  374. #define RX_RESPONSE_REQUIRED_INFO_SERVICE_CBW_MSB 31
  375. #define RX_RESPONSE_REQUIRED_INFO_SERVICE_CBW_MASK 0x00000000e0000000
  376. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_STA_COUNT_OFFSET 0x0000000000000010
  377. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_STA_COUNT_LSB 32
  378. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_STA_COUNT_MSB 38
  379. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_STA_COUNT_MASK 0x0000007f00000000
  380. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_OFFSET 0x0000000000000010
  381. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_LSB 39
  382. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_MSB 42
  383. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_MASK 0x0000078000000000
  384. #define RX_RESPONSE_REQUIRED_INFO_HT_VHT_SIG_CBW_OFFSET 0x0000000000000010
  385. #define RX_RESPONSE_REQUIRED_INFO_HT_VHT_SIG_CBW_LSB 43
  386. #define RX_RESPONSE_REQUIRED_INFO_HT_VHT_SIG_CBW_MSB 45
  387. #define RX_RESPONSE_REQUIRED_INFO_HT_VHT_SIG_CBW_MASK 0x0000380000000000
  388. #define RX_RESPONSE_REQUIRED_INFO_CTS_CBW_OFFSET 0x0000000000000010
  389. #define RX_RESPONSE_REQUIRED_INFO_CTS_CBW_LSB 46
  390. #define RX_RESPONSE_REQUIRED_INFO_CTS_CBW_MSB 48
  391. #define RX_RESPONSE_REQUIRED_INFO_CTS_CBW_MASK 0x0001c00000000000
  392. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_ACK_COUNT_OFFSET 0x0000000000000010
  393. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_ACK_COUNT_LSB 49
  394. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_ACK_COUNT_MSB 55
  395. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_ACK_COUNT_MASK 0x00fe000000000000
  396. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_ASSOC_ACK_COUNT_OFFSET 0x0000000000000010
  397. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_ASSOC_ACK_COUNT_LSB 56
  398. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_ASSOC_ACK_COUNT_MSB 62
  399. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_ASSOC_ACK_COUNT_MASK 0x7f00000000000000
  400. #define RX_RESPONSE_REQUIRED_INFO_TXOP_DURATION_ALL_ONES_OFFSET 0x0000000000000010
  401. #define RX_RESPONSE_REQUIRED_INFO_TXOP_DURATION_ALL_ONES_LSB 63
  402. #define RX_RESPONSE_REQUIRED_INFO_TXOP_DURATION_ALL_ONES_MSB 63
  403. #define RX_RESPONSE_REQUIRED_INFO_TXOP_DURATION_ALL_ONES_MASK 0x8000000000000000
  404. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA32_COUNT_OFFSET 0x0000000000000018
  405. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA32_COUNT_LSB 0
  406. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA32_COUNT_MSB 6
  407. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA32_COUNT_MASK 0x000000000000007f
  408. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA64_COUNT_OFFSET 0x0000000000000018
  409. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA64_COUNT_LSB 7
  410. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA64_COUNT_MSB 13
  411. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA64_COUNT_MASK 0x0000000000003f80
  412. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA128_COUNT_OFFSET 0x0000000000000018
  413. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA128_COUNT_LSB 14
  414. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA128_COUNT_MSB 20
  415. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA128_COUNT_MASK 0x00000000001fc000
  416. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA256_COUNT_OFFSET 0x0000000000000018
  417. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA256_COUNT_LSB 21
  418. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA256_COUNT_MSB 27
  419. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA256_COUNT_MASK 0x000000000fe00000
  420. #define RX_RESPONSE_REQUIRED_INFO_MULTI_TID_OFFSET 0x0000000000000018
  421. #define RX_RESPONSE_REQUIRED_INFO_MULTI_TID_LSB 28
  422. #define RX_RESPONSE_REQUIRED_INFO_MULTI_TID_MSB 28
  423. #define RX_RESPONSE_REQUIRED_INFO_MULTI_TID_MASK 0x0000000010000000
  424. #define RX_RESPONSE_REQUIRED_INFO_SW_RESPONSE_TLV_FROM_CRYPTO_OFFSET 0x0000000000000018
  425. #define RX_RESPONSE_REQUIRED_INFO_SW_RESPONSE_TLV_FROM_CRYPTO_LSB 29
  426. #define RX_RESPONSE_REQUIRED_INFO_SW_RESPONSE_TLV_FROM_CRYPTO_MSB 29
  427. #define RX_RESPONSE_REQUIRED_INFO_SW_RESPONSE_TLV_FROM_CRYPTO_MASK 0x0000000020000000
  428. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_DL_UL_FLAG_OFFSET 0x0000000000000018
  429. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_DL_UL_FLAG_LSB 30
  430. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_DL_UL_FLAG_MSB 30
  431. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_DL_UL_FLAG_MASK 0x0000000040000000
  432. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_6A_OFFSET 0x0000000000000018
  433. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_6A_LSB 31
  434. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_6A_MSB 31
  435. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_6A_MASK 0x0000000080000000
  436. #define RX_RESPONSE_REQUIRED_INFO_SW_RESPONSE_FRAME_LENGTH_OFFSET 0x0000000000000018
  437. #define RX_RESPONSE_REQUIRED_INFO_SW_RESPONSE_FRAME_LENGTH_LSB 32
  438. #define RX_RESPONSE_REQUIRED_INFO_SW_RESPONSE_FRAME_LENGTH_MSB 47
  439. #define RX_RESPONSE_REQUIRED_INFO_SW_RESPONSE_FRAME_LENGTH_MASK 0x0000ffff00000000
  440. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA512_COUNT_OFFSET 0x0000000000000018
  441. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA512_COUNT_LSB 48
  442. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA512_COUNT_MSB 54
  443. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA512_COUNT_MASK 0x007f000000000000
  444. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA1024_COUNT_OFFSET 0x0000000000000018
  445. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA1024_COUNT_LSB 55
  446. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA1024_COUNT_MSB 61
  447. #define RX_RESPONSE_REQUIRED_INFO_RESPONSE_BA1024_COUNT_MASK 0x3f80000000000000
  448. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_7A_OFFSET 0x0000000000000018
  449. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_7A_LSB 62
  450. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_7A_MSB 63
  451. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_7A_MASK 0xc000000000000000
  452. #define RX_RESPONSE_REQUIRED_INFO_ADDR1_31_0_OFFSET 0x0000000000000020
  453. #define RX_RESPONSE_REQUIRED_INFO_ADDR1_31_0_LSB 0
  454. #define RX_RESPONSE_REQUIRED_INFO_ADDR1_31_0_MSB 31
  455. #define RX_RESPONSE_REQUIRED_INFO_ADDR1_31_0_MASK 0x00000000ffffffff
  456. #define RX_RESPONSE_REQUIRED_INFO_ADDR1_47_32_OFFSET 0x0000000000000020
  457. #define RX_RESPONSE_REQUIRED_INFO_ADDR1_47_32_LSB 32
  458. #define RX_RESPONSE_REQUIRED_INFO_ADDR1_47_32_MSB 47
  459. #define RX_RESPONSE_REQUIRED_INFO_ADDR1_47_32_MASK 0x0000ffff00000000
  460. #define RX_RESPONSE_REQUIRED_INFO_ADDR2_15_0_OFFSET 0x0000000000000020
  461. #define RX_RESPONSE_REQUIRED_INFO_ADDR2_15_0_LSB 48
  462. #define RX_RESPONSE_REQUIRED_INFO_ADDR2_15_0_MSB 63
  463. #define RX_RESPONSE_REQUIRED_INFO_ADDR2_15_0_MASK 0xffff000000000000
  464. #define RX_RESPONSE_REQUIRED_INFO_ADDR2_47_16_OFFSET 0x0000000000000028
  465. #define RX_RESPONSE_REQUIRED_INFO_ADDR2_47_16_LSB 0
  466. #define RX_RESPONSE_REQUIRED_INFO_ADDR2_47_16_MSB 31
  467. #define RX_RESPONSE_REQUIRED_INFO_ADDR2_47_16_MASK 0x00000000ffffffff
  468. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_FORMAT_INDICATION_OFFSET 0x0000000000000028
  469. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_FORMAT_INDICATION_LSB 32
  470. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_FORMAT_INDICATION_MSB 32
  471. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_FORMAT_INDICATION_MASK 0x0000000100000000
  472. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DL_UL_FLAG_OFFSET 0x0000000000000028
  473. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DL_UL_FLAG_LSB 33
  474. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DL_UL_FLAG_MSB 33
  475. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DL_UL_FLAG_MASK 0x0000000200000000
  476. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_BSS_COLOR_ID_OFFSET 0x0000000000000028
  477. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_BSS_COLOR_ID_LSB 34
  478. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_BSS_COLOR_ID_MSB 39
  479. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_BSS_COLOR_ID_MASK 0x000000fc00000000
  480. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_SPATIAL_REUSE_OFFSET 0x0000000000000028
  481. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_SPATIAL_REUSE_LSB 40
  482. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_SPATIAL_REUSE_MSB 43
  483. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_SPATIAL_REUSE_MASK 0x00000f0000000000
  484. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_CP_SIZE_OFFSET 0x0000000000000028
  485. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_CP_SIZE_LSB 44
  486. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_CP_SIZE_MSB 45
  487. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_CP_SIZE_MASK 0x0000300000000000
  488. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_LTF_SIZE_OFFSET 0x0000000000000028
  489. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_LTF_SIZE_LSB 46
  490. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_LTF_SIZE_MSB 47
  491. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_LTF_SIZE_MASK 0x0000c00000000000
  492. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_CODING_OFFSET 0x0000000000000028
  493. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_CODING_LSB 48
  494. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_CODING_MSB 48
  495. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_CODING_MASK 0x0001000000000000
  496. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DCM_OFFSET 0x0000000000000028
  497. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DCM_LSB 49
  498. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DCM_MSB 49
  499. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DCM_MASK 0x0002000000000000
  500. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DOPPLER_INDICATION_OFFSET 0x0000000000000028
  501. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DOPPLER_INDICATION_LSB 50
  502. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DOPPLER_INDICATION_MSB 50
  503. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_DOPPLER_INDICATION_MASK 0x0004000000000000
  504. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_EXT_RU_SIZE_OFFSET 0x0000000000000028
  505. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_EXT_RU_SIZE_LSB 51
  506. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_EXT_RU_SIZE_MSB 54
  507. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RECEIVED_EXT_RU_SIZE_MASK 0x0078000000000000
  508. #define RX_RESPONSE_REQUIRED_INFO_FTM_FIELDS_VALID_OFFSET 0x0000000000000028
  509. #define RX_RESPONSE_REQUIRED_INFO_FTM_FIELDS_VALID_LSB 55
  510. #define RX_RESPONSE_REQUIRED_INFO_FTM_FIELDS_VALID_MSB 55
  511. #define RX_RESPONSE_REQUIRED_INFO_FTM_FIELDS_VALID_MASK 0x0080000000000000
  512. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_NSS_OFFSET 0x0000000000000028
  513. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_NSS_LSB 56
  514. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_NSS_MSB 58
  515. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_NSS_MASK 0x0700000000000000
  516. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_LTF_SIZE_OFFSET 0x0000000000000028
  517. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_LTF_SIZE_LSB 59
  518. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_LTF_SIZE_MSB 60
  519. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_LTF_SIZE_MASK 0x1800000000000000
  520. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_CONTENT_OFFSET 0x0000000000000028
  521. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_CONTENT_LSB 61
  522. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_CONTENT_MSB 61
  523. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_CONTENT_MASK 0x2000000000000000
  524. #define RX_RESPONSE_REQUIRED_INFO_FTM_CHAIN_CSD_EN_OFFSET 0x0000000000000028
  525. #define RX_RESPONSE_REQUIRED_INFO_FTM_CHAIN_CSD_EN_LSB 62
  526. #define RX_RESPONSE_REQUIRED_INFO_FTM_CHAIN_CSD_EN_MSB 62
  527. #define RX_RESPONSE_REQUIRED_INFO_FTM_CHAIN_CSD_EN_MASK 0x4000000000000000
  528. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_CHAIN_CSD_EN_OFFSET 0x0000000000000028
  529. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_CHAIN_CSD_EN_LSB 63
  530. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_CHAIN_CSD_EN_MSB 63
  531. #define RX_RESPONSE_REQUIRED_INFO_FTM_PE_CHAIN_CSD_EN_MASK 0x8000000000000000
  532. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RESPONSE_RATE_SOURCE_OFFSET 0x0000000000000030
  533. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RESPONSE_RATE_SOURCE_LSB 0
  534. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RESPONSE_RATE_SOURCE_MSB 7
  535. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_RESPONSE_RATE_SOURCE_MASK 0x00000000000000ff
  536. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_EXT_RESPONSE_RATE_SOURCE_OFFSET 0x0000000000000030
  537. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_EXT_RESPONSE_RATE_SOURCE_LSB 8
  538. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_EXT_RESPONSE_RATE_SOURCE_MSB 15
  539. #define RX_RESPONSE_REQUIRED_INFO_DOT11AX_EXT_RESPONSE_RATE_SOURCE_MASK 0x000000000000ff00
  540. #define RX_RESPONSE_REQUIRED_INFO_SW_PEER_ID_OFFSET 0x0000000000000030
  541. #define RX_RESPONSE_REQUIRED_INFO_SW_PEER_ID_LSB 16
  542. #define RX_RESPONSE_REQUIRED_INFO_SW_PEER_ID_MSB 31
  543. #define RX_RESPONSE_REQUIRED_INFO_SW_PEER_ID_MASK 0x00000000ffff0000
  544. #define RX_RESPONSE_REQUIRED_INFO_DOT11BE_PUNCTURE_BITMAP_OFFSET 0x0000000000000030
  545. #define RX_RESPONSE_REQUIRED_INFO_DOT11BE_PUNCTURE_BITMAP_LSB 32
  546. #define RX_RESPONSE_REQUIRED_INFO_DOT11BE_PUNCTURE_BITMAP_MSB 47
  547. #define RX_RESPONSE_REQUIRED_INFO_DOT11BE_PUNCTURE_BITMAP_MASK 0x0000ffff00000000
  548. #define RX_RESPONSE_REQUIRED_INFO_DOT11BE_RESPONSE_OFFSET 0x0000000000000030
  549. #define RX_RESPONSE_REQUIRED_INFO_DOT11BE_RESPONSE_LSB 48
  550. #define RX_RESPONSE_REQUIRED_INFO_DOT11BE_RESPONSE_MSB 48
  551. #define RX_RESPONSE_REQUIRED_INFO_DOT11BE_RESPONSE_MASK 0x0001000000000000
  552. #define RX_RESPONSE_REQUIRED_INFO_PUNCTURED_RESPONSE_OFFSET 0x0000000000000030
  553. #define RX_RESPONSE_REQUIRED_INFO_PUNCTURED_RESPONSE_LSB 49
  554. #define RX_RESPONSE_REQUIRED_INFO_PUNCTURED_RESPONSE_MSB 49
  555. #define RX_RESPONSE_REQUIRED_INFO_PUNCTURED_RESPONSE_MASK 0x0002000000000000
  556. #define RX_RESPONSE_REQUIRED_INFO_EHT_DUPLICATE_MODE_OFFSET 0x0000000000000030
  557. #define RX_RESPONSE_REQUIRED_INFO_EHT_DUPLICATE_MODE_LSB 50
  558. #define RX_RESPONSE_REQUIRED_INFO_EHT_DUPLICATE_MODE_MSB 51
  559. #define RX_RESPONSE_REQUIRED_INFO_EHT_DUPLICATE_MODE_MASK 0x000c000000000000
  560. #define RX_RESPONSE_REQUIRED_INFO_FORCE_EXTRA_SYMBOL_OFFSET 0x0000000000000030
  561. #define RX_RESPONSE_REQUIRED_INFO_FORCE_EXTRA_SYMBOL_LSB 52
  562. #define RX_RESPONSE_REQUIRED_INFO_FORCE_EXTRA_SYMBOL_MSB 52
  563. #define RX_RESPONSE_REQUIRED_INFO_FORCE_EXTRA_SYMBOL_MASK 0x0010000000000000
  564. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_13A_OFFSET 0x0000000000000030
  565. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_13A_LSB 53
  566. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_13A_MSB 57
  567. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_13A_MASK 0x03e0000000000000
  568. #define RX_RESPONSE_REQUIRED_INFO_U_SIG_PUNCTURE_PATTERN_ENCODING_OFFSET 0x0000000000000030
  569. #define RX_RESPONSE_REQUIRED_INFO_U_SIG_PUNCTURE_PATTERN_ENCODING_LSB 58
  570. #define RX_RESPONSE_REQUIRED_INFO_U_SIG_PUNCTURE_PATTERN_ENCODING_MSB 63
  571. #define RX_RESPONSE_REQUIRED_INFO_U_SIG_PUNCTURE_PATTERN_ENCODING_MASK 0xfc00000000000000
  572. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_OFFSET 0x0000000000000038
  573. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_LSB 0
  574. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_MSB 9
  575. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_MASK 0x00000000000003ff
  576. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_OFFSET 0x0000000000000038
  577. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_LSB 10
  578. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_MSB 10
  579. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_MASK 0x0000000000000400
  580. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_OFFSET 0x0000000000000038
  581. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_LSB 11
  582. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_MSB 11
  583. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_MASK 0x0000000000000800
  584. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_OFFSET 0x0000000000000038
  585. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_LSB 12
  586. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_MSB 12
  587. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_MASK 0x0000000000001000
  588. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_RESERVED_0A_OFFSET 0x0000000000000038
  589. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_RESERVED_0A_LSB 13
  590. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_RESERVED_0A_MSB 15
  591. #define RX_RESPONSE_REQUIRED_INFO_MLO_STA_ID_DETAILS_RX_RESERVED_0A_MASK 0x000000000000e000
  592. #define RX_RESPONSE_REQUIRED_INFO_HE_A_CONTROL_RESPONSE_TIME_OFFSET 0x0000000000000038
  593. #define RX_RESPONSE_REQUIRED_INFO_HE_A_CONTROL_RESPONSE_TIME_LSB 16
  594. #define RX_RESPONSE_REQUIRED_INFO_HE_A_CONTROL_RESPONSE_TIME_MSB 27
  595. #define RX_RESPONSE_REQUIRED_INFO_HE_A_CONTROL_RESPONSE_TIME_MASK 0x000000000fff0000
  596. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_AFTER_STRUCT16_OFFSET 0x0000000000000038
  597. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_AFTER_STRUCT16_LSB 28
  598. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_AFTER_STRUCT16_MSB 31
  599. #define RX_RESPONSE_REQUIRED_INFO_RESERVED_AFTER_STRUCT16_MASK 0x00000000f0000000
  600. #define RX_RESPONSE_REQUIRED_INFO_TLV64_PADDING_OFFSET 0x0000000000000038
  601. #define RX_RESPONSE_REQUIRED_INFO_TLV64_PADDING_LSB 32
  602. #define RX_RESPONSE_REQUIRED_INFO_TLV64_PADDING_MSB 63
  603. #define RX_RESPONSE_REQUIRED_INFO_TLV64_PADDING_MASK 0xffffffff00000000
  604. #endif