response_end_status.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _RESPONSE_END_STATUS_H_
  17. #define _RESPONSE_END_STATUS_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #include "phytx_abort_request_info.h"
  21. #define NUM_OF_DWORDS_RESPONSE_END_STATUS 22
  22. #define NUM_OF_QWORDS_RESPONSE_END_STATUS 11
  23. struct response_end_status {
  24. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  25. uint32_t coex_bt_tx_while_wlan_tx : 1,
  26. coex_wan_tx_while_wlan_tx : 1,
  27. coex_wlan_tx_while_wlan_tx : 1,
  28. global_data_underflow_warning : 1,
  29. response_transmit_status : 4,
  30. phytx_pkt_end_info_valid : 1,
  31. phytx_abort_request_info_valid : 1,
  32. generated_response : 3,
  33. mba_user_count : 7,
  34. mba_fake_bitmap_count : 7,
  35. coex_based_tx_bw : 3,
  36. trig_response_related : 1,
  37. dpdtrain_done : 1;
  38. struct phytx_abort_request_info phytx_abort_request_info_details;
  39. uint16_t cbf_segment_request_mask : 8,
  40. cbf_segment_sent_mask : 8;
  41. uint32_t underflow_mpdu_count : 9,
  42. data_underflow_warning : 2,
  43. phy_tx_gain_setting : 8,
  44. timing_status : 2,
  45. only_null_delim_sent : 1,
  46. brp_info_valid : 1,
  47. reserved_2a : 9;
  48. uint32_t mu_response_bitmap_31_0 : 32;
  49. uint32_t mu_response_bitmap_36_32 : 5,
  50. reserved_4a : 11,
  51. transmit_delay : 16;
  52. uint32_t start_of_frame_timestamp_15_0 : 16,
  53. start_of_frame_timestamp_31_16 : 16;
  54. uint32_t end_of_frame_timestamp_15_0 : 16,
  55. end_of_frame_timestamp_31_16 : 16;
  56. uint32_t tx_group_delay : 12,
  57. reserved_7a : 4,
  58. tpc_dbg_info_cmn_15_0 : 16;
  59. uint32_t tpc_dbg_info_31_16 : 16,
  60. tpc_dbg_info_47_32 : 16;
  61. uint32_t tpc_dbg_info_chn1_15_0 : 16,
  62. tpc_dbg_info_chn1_31_16 : 16;
  63. uint32_t tpc_dbg_info_chn1_47_32 : 16,
  64. tpc_dbg_info_chn1_63_48 : 16;
  65. uint32_t tpc_dbg_info_chn1_79_64 : 16,
  66. tpc_dbg_info_chn2_15_0 : 16;
  67. uint32_t tpc_dbg_info_chn2_31_16 : 16,
  68. tpc_dbg_info_chn2_47_32 : 16;
  69. uint32_t tpc_dbg_info_chn2_63_48 : 16,
  70. tpc_dbg_info_chn2_79_64 : 16;
  71. uint32_t phytx_tx_end_sw_info_15_0 : 16,
  72. phytx_tx_end_sw_info_31_16 : 16;
  73. uint32_t phytx_tx_end_sw_info_47_32 : 16,
  74. phytx_tx_end_sw_info_63_48 : 16;
  75. uint32_t addr1_31_0 : 32;
  76. uint32_t addr1_47_32 : 16,
  77. addr2_15_0 : 16;
  78. uint32_t addr2_47_16 : 32;
  79. uint32_t addr3_31_0 : 32;
  80. uint32_t addr3_47_32 : 16,
  81. __reserved_g_0005 : 1,
  82. secure : 1,
  83. __reserved_g_0005_ftm_frame_sent : 1,
  84. reserved_20a : 13;
  85. uint32_t tlv64_padding : 32;
  86. #else
  87. uint32_t dpdtrain_done : 1,
  88. trig_response_related : 1,
  89. coex_based_tx_bw : 3,
  90. mba_fake_bitmap_count : 7,
  91. mba_user_count : 7,
  92. generated_response : 3,
  93. phytx_abort_request_info_valid : 1,
  94. phytx_pkt_end_info_valid : 1,
  95. response_transmit_status : 4,
  96. global_data_underflow_warning : 1,
  97. coex_wlan_tx_while_wlan_tx : 1,
  98. coex_wan_tx_while_wlan_tx : 1,
  99. coex_bt_tx_while_wlan_tx : 1;
  100. uint32_t cbf_segment_sent_mask : 8,
  101. cbf_segment_request_mask : 8;
  102. struct phytx_abort_request_info phytx_abort_request_info_details;
  103. uint32_t reserved_2a : 9,
  104. brp_info_valid : 1,
  105. only_null_delim_sent : 1,
  106. timing_status : 2,
  107. phy_tx_gain_setting : 8,
  108. data_underflow_warning : 2,
  109. underflow_mpdu_count : 9;
  110. uint32_t mu_response_bitmap_31_0 : 32;
  111. uint32_t transmit_delay : 16,
  112. reserved_4a : 11,
  113. mu_response_bitmap_36_32 : 5;
  114. uint32_t start_of_frame_timestamp_31_16 : 16,
  115. start_of_frame_timestamp_15_0 : 16;
  116. uint32_t end_of_frame_timestamp_31_16 : 16,
  117. end_of_frame_timestamp_15_0 : 16;
  118. uint32_t tpc_dbg_info_cmn_15_0 : 16,
  119. reserved_7a : 4,
  120. tx_group_delay : 12;
  121. uint32_t tpc_dbg_info_47_32 : 16,
  122. tpc_dbg_info_31_16 : 16;
  123. uint32_t tpc_dbg_info_chn1_31_16 : 16,
  124. tpc_dbg_info_chn1_15_0 : 16;
  125. uint32_t tpc_dbg_info_chn1_63_48 : 16,
  126. tpc_dbg_info_chn1_47_32 : 16;
  127. uint32_t tpc_dbg_info_chn2_15_0 : 16,
  128. tpc_dbg_info_chn1_79_64 : 16;
  129. uint32_t tpc_dbg_info_chn2_47_32 : 16,
  130. tpc_dbg_info_chn2_31_16 : 16;
  131. uint32_t tpc_dbg_info_chn2_79_64 : 16,
  132. tpc_dbg_info_chn2_63_48 : 16;
  133. uint32_t phytx_tx_end_sw_info_31_16 : 16,
  134. phytx_tx_end_sw_info_15_0 : 16;
  135. uint32_t phytx_tx_end_sw_info_63_48 : 16,
  136. phytx_tx_end_sw_info_47_32 : 16;
  137. uint32_t addr1_31_0 : 32;
  138. uint32_t addr2_15_0 : 16,
  139. addr1_47_32 : 16;
  140. uint32_t addr2_47_16 : 32;
  141. uint32_t addr3_31_0 : 32;
  142. uint32_t reserved_20a : 13,
  143. __reserved_g_0005_ftm_frame_sent : 1,
  144. secure : 1,
  145. __reserved_g_0005 : 1,
  146. addr3_47_32 : 16;
  147. uint32_t tlv64_padding : 32;
  148. #endif
  149. };
  150. #define RESPONSE_END_STATUS_COEX_BT_TX_WHILE_WLAN_TX_OFFSET 0x0000000000000000
  151. #define RESPONSE_END_STATUS_COEX_BT_TX_WHILE_WLAN_TX_LSB 0
  152. #define RESPONSE_END_STATUS_COEX_BT_TX_WHILE_WLAN_TX_MSB 0
  153. #define RESPONSE_END_STATUS_COEX_BT_TX_WHILE_WLAN_TX_MASK 0x0000000000000001
  154. #define RESPONSE_END_STATUS_COEX_WAN_TX_WHILE_WLAN_TX_OFFSET 0x0000000000000000
  155. #define RESPONSE_END_STATUS_COEX_WAN_TX_WHILE_WLAN_TX_LSB 1
  156. #define RESPONSE_END_STATUS_COEX_WAN_TX_WHILE_WLAN_TX_MSB 1
  157. #define RESPONSE_END_STATUS_COEX_WAN_TX_WHILE_WLAN_TX_MASK 0x0000000000000002
  158. #define RESPONSE_END_STATUS_COEX_WLAN_TX_WHILE_WLAN_TX_OFFSET 0x0000000000000000
  159. #define RESPONSE_END_STATUS_COEX_WLAN_TX_WHILE_WLAN_TX_LSB 2
  160. #define RESPONSE_END_STATUS_COEX_WLAN_TX_WHILE_WLAN_TX_MSB 2
  161. #define RESPONSE_END_STATUS_COEX_WLAN_TX_WHILE_WLAN_TX_MASK 0x0000000000000004
  162. #define RESPONSE_END_STATUS_GLOBAL_DATA_UNDERFLOW_WARNING_OFFSET 0x0000000000000000
  163. #define RESPONSE_END_STATUS_GLOBAL_DATA_UNDERFLOW_WARNING_LSB 3
  164. #define RESPONSE_END_STATUS_GLOBAL_DATA_UNDERFLOW_WARNING_MSB 3
  165. #define RESPONSE_END_STATUS_GLOBAL_DATA_UNDERFLOW_WARNING_MASK 0x0000000000000008
  166. #define RESPONSE_END_STATUS_RESPONSE_TRANSMIT_STATUS_OFFSET 0x0000000000000000
  167. #define RESPONSE_END_STATUS_RESPONSE_TRANSMIT_STATUS_LSB 4
  168. #define RESPONSE_END_STATUS_RESPONSE_TRANSMIT_STATUS_MSB 7
  169. #define RESPONSE_END_STATUS_RESPONSE_TRANSMIT_STATUS_MASK 0x00000000000000f0
  170. #define RESPONSE_END_STATUS_PHYTX_PKT_END_INFO_VALID_OFFSET 0x0000000000000000
  171. #define RESPONSE_END_STATUS_PHYTX_PKT_END_INFO_VALID_LSB 8
  172. #define RESPONSE_END_STATUS_PHYTX_PKT_END_INFO_VALID_MSB 8
  173. #define RESPONSE_END_STATUS_PHYTX_PKT_END_INFO_VALID_MASK 0x0000000000000100
  174. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_VALID_OFFSET 0x0000000000000000
  175. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_VALID_LSB 9
  176. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_VALID_MSB 9
  177. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_VALID_MASK 0x0000000000000200
  178. #define RESPONSE_END_STATUS_GENERATED_RESPONSE_OFFSET 0x0000000000000000
  179. #define RESPONSE_END_STATUS_GENERATED_RESPONSE_LSB 10
  180. #define RESPONSE_END_STATUS_GENERATED_RESPONSE_MSB 12
  181. #define RESPONSE_END_STATUS_GENERATED_RESPONSE_MASK 0x0000000000001c00
  182. #define RESPONSE_END_STATUS_MBA_USER_COUNT_OFFSET 0x0000000000000000
  183. #define RESPONSE_END_STATUS_MBA_USER_COUNT_LSB 13
  184. #define RESPONSE_END_STATUS_MBA_USER_COUNT_MSB 19
  185. #define RESPONSE_END_STATUS_MBA_USER_COUNT_MASK 0x00000000000fe000
  186. #define RESPONSE_END_STATUS_MBA_FAKE_BITMAP_COUNT_OFFSET 0x0000000000000000
  187. #define RESPONSE_END_STATUS_MBA_FAKE_BITMAP_COUNT_LSB 20
  188. #define RESPONSE_END_STATUS_MBA_FAKE_BITMAP_COUNT_MSB 26
  189. #define RESPONSE_END_STATUS_MBA_FAKE_BITMAP_COUNT_MASK 0x0000000007f00000
  190. #define RESPONSE_END_STATUS_COEX_BASED_TX_BW_OFFSET 0x0000000000000000
  191. #define RESPONSE_END_STATUS_COEX_BASED_TX_BW_LSB 27
  192. #define RESPONSE_END_STATUS_COEX_BASED_TX_BW_MSB 29
  193. #define RESPONSE_END_STATUS_COEX_BASED_TX_BW_MASK 0x0000000038000000
  194. #define RESPONSE_END_STATUS_TRIG_RESPONSE_RELATED_OFFSET 0x0000000000000000
  195. #define RESPONSE_END_STATUS_TRIG_RESPONSE_RELATED_LSB 30
  196. #define RESPONSE_END_STATUS_TRIG_RESPONSE_RELATED_MSB 30
  197. #define RESPONSE_END_STATUS_TRIG_RESPONSE_RELATED_MASK 0x0000000040000000
  198. #define RESPONSE_END_STATUS_DPDTRAIN_DONE_OFFSET 0x0000000000000000
  199. #define RESPONSE_END_STATUS_DPDTRAIN_DONE_LSB 31
  200. #define RESPONSE_END_STATUS_DPDTRAIN_DONE_MSB 31
  201. #define RESPONSE_END_STATUS_DPDTRAIN_DONE_MASK 0x0000000080000000
  202. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_OFFSET 0x0000000000000000
  203. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_LSB 32
  204. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_MSB 39
  205. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_MASK 0x000000ff00000000
  206. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_OFFSET 0x0000000000000000
  207. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_LSB 40
  208. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_MSB 45
  209. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_MASK 0x00003f0000000000
  210. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_OFFSET 0x0000000000000000
  211. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_LSB 46
  212. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_MSB 47
  213. #define RESPONSE_END_STATUS_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_MASK 0x0000c00000000000
  214. #define RESPONSE_END_STATUS_CBF_SEGMENT_REQUEST_MASK_OFFSET 0x0000000000000000
  215. #define RESPONSE_END_STATUS_CBF_SEGMENT_REQUEST_MASK_LSB 48
  216. #define RESPONSE_END_STATUS_CBF_SEGMENT_REQUEST_MASK_MSB 55
  217. #define RESPONSE_END_STATUS_CBF_SEGMENT_REQUEST_MASK_MASK 0x00ff000000000000
  218. #define RESPONSE_END_STATUS_CBF_SEGMENT_SENT_MASK_OFFSET 0x0000000000000000
  219. #define RESPONSE_END_STATUS_CBF_SEGMENT_SENT_MASK_LSB 56
  220. #define RESPONSE_END_STATUS_CBF_SEGMENT_SENT_MASK_MSB 63
  221. #define RESPONSE_END_STATUS_CBF_SEGMENT_SENT_MASK_MASK 0xff00000000000000
  222. #define RESPONSE_END_STATUS_UNDERFLOW_MPDU_COUNT_OFFSET 0x0000000000000008
  223. #define RESPONSE_END_STATUS_UNDERFLOW_MPDU_COUNT_LSB 0
  224. #define RESPONSE_END_STATUS_UNDERFLOW_MPDU_COUNT_MSB 8
  225. #define RESPONSE_END_STATUS_UNDERFLOW_MPDU_COUNT_MASK 0x00000000000001ff
  226. #define RESPONSE_END_STATUS_DATA_UNDERFLOW_WARNING_OFFSET 0x0000000000000008
  227. #define RESPONSE_END_STATUS_DATA_UNDERFLOW_WARNING_LSB 9
  228. #define RESPONSE_END_STATUS_DATA_UNDERFLOW_WARNING_MSB 10
  229. #define RESPONSE_END_STATUS_DATA_UNDERFLOW_WARNING_MASK 0x0000000000000600
  230. #define RESPONSE_END_STATUS_PHY_TX_GAIN_SETTING_OFFSET 0x0000000000000008
  231. #define RESPONSE_END_STATUS_PHY_TX_GAIN_SETTING_LSB 11
  232. #define RESPONSE_END_STATUS_PHY_TX_GAIN_SETTING_MSB 18
  233. #define RESPONSE_END_STATUS_PHY_TX_GAIN_SETTING_MASK 0x000000000007f800
  234. #define RESPONSE_END_STATUS_TIMING_STATUS_OFFSET 0x0000000000000008
  235. #define RESPONSE_END_STATUS_TIMING_STATUS_LSB 19
  236. #define RESPONSE_END_STATUS_TIMING_STATUS_MSB 20
  237. #define RESPONSE_END_STATUS_TIMING_STATUS_MASK 0x0000000000180000
  238. #define RESPONSE_END_STATUS_ONLY_NULL_DELIM_SENT_OFFSET 0x0000000000000008
  239. #define RESPONSE_END_STATUS_ONLY_NULL_DELIM_SENT_LSB 21
  240. #define RESPONSE_END_STATUS_ONLY_NULL_DELIM_SENT_MSB 21
  241. #define RESPONSE_END_STATUS_ONLY_NULL_DELIM_SENT_MASK 0x0000000000200000
  242. #define RESPONSE_END_STATUS_BRP_INFO_VALID_OFFSET 0x0000000000000008
  243. #define RESPONSE_END_STATUS_BRP_INFO_VALID_LSB 22
  244. #define RESPONSE_END_STATUS_BRP_INFO_VALID_MSB 22
  245. #define RESPONSE_END_STATUS_BRP_INFO_VALID_MASK 0x0000000000400000
  246. #define RESPONSE_END_STATUS_RESERVED_2A_OFFSET 0x0000000000000008
  247. #define RESPONSE_END_STATUS_RESERVED_2A_LSB 23
  248. #define RESPONSE_END_STATUS_RESERVED_2A_MSB 31
  249. #define RESPONSE_END_STATUS_RESERVED_2A_MASK 0x00000000ff800000
  250. #define RESPONSE_END_STATUS_MU_RESPONSE_BITMAP_31_0_OFFSET 0x0000000000000008
  251. #define RESPONSE_END_STATUS_MU_RESPONSE_BITMAP_31_0_LSB 32
  252. #define RESPONSE_END_STATUS_MU_RESPONSE_BITMAP_31_0_MSB 63
  253. #define RESPONSE_END_STATUS_MU_RESPONSE_BITMAP_31_0_MASK 0xffffffff00000000
  254. #define RESPONSE_END_STATUS_MU_RESPONSE_BITMAP_36_32_OFFSET 0x0000000000000010
  255. #define RESPONSE_END_STATUS_MU_RESPONSE_BITMAP_36_32_LSB 0
  256. #define RESPONSE_END_STATUS_MU_RESPONSE_BITMAP_36_32_MSB 4
  257. #define RESPONSE_END_STATUS_MU_RESPONSE_BITMAP_36_32_MASK 0x000000000000001f
  258. #define RESPONSE_END_STATUS_RESERVED_4A_OFFSET 0x0000000000000010
  259. #define RESPONSE_END_STATUS_RESERVED_4A_LSB 5
  260. #define RESPONSE_END_STATUS_RESERVED_4A_MSB 15
  261. #define RESPONSE_END_STATUS_RESERVED_4A_MASK 0x000000000000ffe0
  262. #define RESPONSE_END_STATUS_TRANSMIT_DELAY_OFFSET 0x0000000000000010
  263. #define RESPONSE_END_STATUS_TRANSMIT_DELAY_LSB 16
  264. #define RESPONSE_END_STATUS_TRANSMIT_DELAY_MSB 31
  265. #define RESPONSE_END_STATUS_TRANSMIT_DELAY_MASK 0x00000000ffff0000
  266. #define RESPONSE_END_STATUS_START_OF_FRAME_TIMESTAMP_15_0_OFFSET 0x0000000000000010
  267. #define RESPONSE_END_STATUS_START_OF_FRAME_TIMESTAMP_15_0_LSB 32
  268. #define RESPONSE_END_STATUS_START_OF_FRAME_TIMESTAMP_15_0_MSB 47
  269. #define RESPONSE_END_STATUS_START_OF_FRAME_TIMESTAMP_15_0_MASK 0x0000ffff00000000
  270. #define RESPONSE_END_STATUS_START_OF_FRAME_TIMESTAMP_31_16_OFFSET 0x0000000000000010
  271. #define RESPONSE_END_STATUS_START_OF_FRAME_TIMESTAMP_31_16_LSB 48
  272. #define RESPONSE_END_STATUS_START_OF_FRAME_TIMESTAMP_31_16_MSB 63
  273. #define RESPONSE_END_STATUS_START_OF_FRAME_TIMESTAMP_31_16_MASK 0xffff000000000000
  274. #define RESPONSE_END_STATUS_END_OF_FRAME_TIMESTAMP_15_0_OFFSET 0x0000000000000018
  275. #define RESPONSE_END_STATUS_END_OF_FRAME_TIMESTAMP_15_0_LSB 0
  276. #define RESPONSE_END_STATUS_END_OF_FRAME_TIMESTAMP_15_0_MSB 15
  277. #define RESPONSE_END_STATUS_END_OF_FRAME_TIMESTAMP_15_0_MASK 0x000000000000ffff
  278. #define RESPONSE_END_STATUS_END_OF_FRAME_TIMESTAMP_31_16_OFFSET 0x0000000000000018
  279. #define RESPONSE_END_STATUS_END_OF_FRAME_TIMESTAMP_31_16_LSB 16
  280. #define RESPONSE_END_STATUS_END_OF_FRAME_TIMESTAMP_31_16_MSB 31
  281. #define RESPONSE_END_STATUS_END_OF_FRAME_TIMESTAMP_31_16_MASK 0x00000000ffff0000
  282. #define RESPONSE_END_STATUS_TX_GROUP_DELAY_OFFSET 0x0000000000000018
  283. #define RESPONSE_END_STATUS_TX_GROUP_DELAY_LSB 32
  284. #define RESPONSE_END_STATUS_TX_GROUP_DELAY_MSB 43
  285. #define RESPONSE_END_STATUS_TX_GROUP_DELAY_MASK 0x00000fff00000000
  286. #define RESPONSE_END_STATUS_RESERVED_7A_OFFSET 0x0000000000000018
  287. #define RESPONSE_END_STATUS_RESERVED_7A_LSB 44
  288. #define RESPONSE_END_STATUS_RESERVED_7A_MSB 47
  289. #define RESPONSE_END_STATUS_RESERVED_7A_MASK 0x0000f00000000000
  290. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CMN_15_0_OFFSET 0x0000000000000018
  291. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CMN_15_0_LSB 48
  292. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CMN_15_0_MSB 63
  293. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CMN_15_0_MASK 0xffff000000000000
  294. #define RESPONSE_END_STATUS_TPC_DBG_INFO_31_16_OFFSET 0x0000000000000020
  295. #define RESPONSE_END_STATUS_TPC_DBG_INFO_31_16_LSB 0
  296. #define RESPONSE_END_STATUS_TPC_DBG_INFO_31_16_MSB 15
  297. #define RESPONSE_END_STATUS_TPC_DBG_INFO_31_16_MASK 0x000000000000ffff
  298. #define RESPONSE_END_STATUS_TPC_DBG_INFO_47_32_OFFSET 0x0000000000000020
  299. #define RESPONSE_END_STATUS_TPC_DBG_INFO_47_32_LSB 16
  300. #define RESPONSE_END_STATUS_TPC_DBG_INFO_47_32_MSB 31
  301. #define RESPONSE_END_STATUS_TPC_DBG_INFO_47_32_MASK 0x00000000ffff0000
  302. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_15_0_OFFSET 0x0000000000000020
  303. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_15_0_LSB 32
  304. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_15_0_MSB 47
  305. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_15_0_MASK 0x0000ffff00000000
  306. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_31_16_OFFSET 0x0000000000000020
  307. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_31_16_LSB 48
  308. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_31_16_MSB 63
  309. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_31_16_MASK 0xffff000000000000
  310. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_47_32_OFFSET 0x0000000000000028
  311. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_47_32_LSB 0
  312. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_47_32_MSB 15
  313. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_47_32_MASK 0x000000000000ffff
  314. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_63_48_OFFSET 0x0000000000000028
  315. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_63_48_LSB 16
  316. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_63_48_MSB 31
  317. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_63_48_MASK 0x00000000ffff0000
  318. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_79_64_OFFSET 0x0000000000000028
  319. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_79_64_LSB 32
  320. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_79_64_MSB 47
  321. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN1_79_64_MASK 0x0000ffff00000000
  322. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_15_0_OFFSET 0x0000000000000028
  323. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_15_0_LSB 48
  324. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_15_0_MSB 63
  325. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_15_0_MASK 0xffff000000000000
  326. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_31_16_OFFSET 0x0000000000000030
  327. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_31_16_LSB 0
  328. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_31_16_MSB 15
  329. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_31_16_MASK 0x000000000000ffff
  330. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_47_32_OFFSET 0x0000000000000030
  331. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_47_32_LSB 16
  332. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_47_32_MSB 31
  333. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_47_32_MASK 0x00000000ffff0000
  334. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_63_48_OFFSET 0x0000000000000030
  335. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_63_48_LSB 32
  336. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_63_48_MSB 47
  337. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_63_48_MASK 0x0000ffff00000000
  338. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_79_64_OFFSET 0x0000000000000030
  339. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_79_64_LSB 48
  340. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_79_64_MSB 63
  341. #define RESPONSE_END_STATUS_TPC_DBG_INFO_CHN2_79_64_MASK 0xffff000000000000
  342. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_15_0_OFFSET 0x0000000000000038
  343. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_15_0_LSB 0
  344. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_15_0_MSB 15
  345. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_15_0_MASK 0x000000000000ffff
  346. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_31_16_OFFSET 0x0000000000000038
  347. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_31_16_LSB 16
  348. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_31_16_MSB 31
  349. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_31_16_MASK 0x00000000ffff0000
  350. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_47_32_OFFSET 0x0000000000000038
  351. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_47_32_LSB 32
  352. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_47_32_MSB 47
  353. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_47_32_MASK 0x0000ffff00000000
  354. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_63_48_OFFSET 0x0000000000000038
  355. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_63_48_LSB 48
  356. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_63_48_MSB 63
  357. #define RESPONSE_END_STATUS_PHYTX_TX_END_SW_INFO_63_48_MASK 0xffff000000000000
  358. #define RESPONSE_END_STATUS_ADDR1_31_0_OFFSET 0x0000000000000040
  359. #define RESPONSE_END_STATUS_ADDR1_31_0_LSB 0
  360. #define RESPONSE_END_STATUS_ADDR1_31_0_MSB 31
  361. #define RESPONSE_END_STATUS_ADDR1_31_0_MASK 0x00000000ffffffff
  362. #define RESPONSE_END_STATUS_ADDR1_47_32_OFFSET 0x0000000000000040
  363. #define RESPONSE_END_STATUS_ADDR1_47_32_LSB 32
  364. #define RESPONSE_END_STATUS_ADDR1_47_32_MSB 47
  365. #define RESPONSE_END_STATUS_ADDR1_47_32_MASK 0x0000ffff00000000
  366. #define RESPONSE_END_STATUS_ADDR2_15_0_OFFSET 0x0000000000000040
  367. #define RESPONSE_END_STATUS_ADDR2_15_0_LSB 48
  368. #define RESPONSE_END_STATUS_ADDR2_15_0_MSB 63
  369. #define RESPONSE_END_STATUS_ADDR2_15_0_MASK 0xffff000000000000
  370. #define RESPONSE_END_STATUS_ADDR2_47_16_OFFSET 0x0000000000000048
  371. #define RESPONSE_END_STATUS_ADDR2_47_16_LSB 0
  372. #define RESPONSE_END_STATUS_ADDR2_47_16_MSB 31
  373. #define RESPONSE_END_STATUS_ADDR2_47_16_MASK 0x00000000ffffffff
  374. #define RESPONSE_END_STATUS_ADDR3_31_0_OFFSET 0x0000000000000048
  375. #define RESPONSE_END_STATUS_ADDR3_31_0_LSB 32
  376. #define RESPONSE_END_STATUS_ADDR3_31_0_MSB 63
  377. #define RESPONSE_END_STATUS_ADDR3_31_0_MASK 0xffffffff00000000
  378. #define RESPONSE_END_STATUS_ADDR3_47_32_OFFSET 0x0000000000000050
  379. #define RESPONSE_END_STATUS_ADDR3_47_32_LSB 0
  380. #define RESPONSE_END_STATUS_ADDR3_47_32_MSB 15
  381. #define RESPONSE_END_STATUS_ADDR3_47_32_MASK 0x000000000000ffff
  382. #define RESPONSE_END_STATUS_SECURE_OFFSET 0x0000000000000050
  383. #define RESPONSE_END_STATUS_SECURE_LSB 17
  384. #define RESPONSE_END_STATUS_SECURE_MSB 17
  385. #define RESPONSE_END_STATUS_SECURE_MASK 0x0000000000020000
  386. #define RESPONSE_END_STATUS_RANGING_FTM_FRAME_SENT_OFFSET 0x0000000000000050
  387. #define RESPONSE_END_STATUS_RANGING_FTM_FRAME_SENT_LSB 18
  388. #define RESPONSE_END_STATUS_RANGING_FTM_FRAME_SENT_MSB 18
  389. #define RESPONSE_END_STATUS_RANGING_FTM_FRAME_SENT_MASK 0x0000000000040000
  390. #define RESPONSE_END_STATUS_RESERVED_20A_OFFSET 0x0000000000000050
  391. #define RESPONSE_END_STATUS_RESERVED_20A_LSB 19
  392. #define RESPONSE_END_STATUS_RESERVED_20A_MSB 31
  393. #define RESPONSE_END_STATUS_RESERVED_20A_MASK 0x00000000fff80000
  394. #define RESPONSE_END_STATUS_TLV64_PADDING_OFFSET 0x0000000000000050
  395. #define RESPONSE_END_STATUS_TLV64_PADDING_LSB 32
  396. #define RESPONSE_END_STATUS_TLV64_PADDING_MSB 63
  397. #define RESPONSE_END_STATUS_TLV64_PADDING_MASK 0xffffffff00000000
  398. #endif