reo_flush_queue_status.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _REO_FLUSH_QUEUE_STATUS_H_
  19. #define _REO_FLUSH_QUEUE_STATUS_H_
  20. #if !defined(__ASSEMBLER__)
  21. #endif
  22. #include "uniform_reo_status_header.h"
  23. #define NUM_OF_DWORDS_REO_FLUSH_QUEUE_STATUS 26
  24. #define NUM_OF_QWORDS_REO_FLUSH_QUEUE_STATUS 13
  25. struct reo_flush_queue_status {
  26. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  27. struct uniform_reo_status_header status_header;
  28. uint32_t error_detected : 1,
  29. reserved_2a : 31;
  30. uint32_t reserved_3a : 32;
  31. uint32_t reserved_4a : 32;
  32. uint32_t reserved_5a : 32;
  33. uint32_t reserved_6a : 32;
  34. uint32_t reserved_7a : 32;
  35. uint32_t reserved_8a : 32;
  36. uint32_t reserved_9a : 32;
  37. uint32_t reserved_10a : 32;
  38. uint32_t reserved_11a : 32;
  39. uint32_t reserved_12a : 32;
  40. uint32_t reserved_13a : 32;
  41. uint32_t reserved_14a : 32;
  42. uint32_t reserved_15a : 32;
  43. uint32_t reserved_16a : 32;
  44. uint32_t reserved_17a : 32;
  45. uint32_t reserved_18a : 32;
  46. uint32_t reserved_19a : 32;
  47. uint32_t reserved_20a : 32;
  48. uint32_t reserved_21a : 32;
  49. uint32_t reserved_22a : 32;
  50. uint32_t reserved_23a : 32;
  51. uint32_t reserved_24a : 32;
  52. uint32_t reserved_25a : 28,
  53. looping_count : 4;
  54. #else
  55. struct uniform_reo_status_header status_header;
  56. uint32_t reserved_2a : 31,
  57. error_detected : 1;
  58. uint32_t reserved_3a : 32;
  59. uint32_t reserved_4a : 32;
  60. uint32_t reserved_5a : 32;
  61. uint32_t reserved_6a : 32;
  62. uint32_t reserved_7a : 32;
  63. uint32_t reserved_8a : 32;
  64. uint32_t reserved_9a : 32;
  65. uint32_t reserved_10a : 32;
  66. uint32_t reserved_11a : 32;
  67. uint32_t reserved_12a : 32;
  68. uint32_t reserved_13a : 32;
  69. uint32_t reserved_14a : 32;
  70. uint32_t reserved_15a : 32;
  71. uint32_t reserved_16a : 32;
  72. uint32_t reserved_17a : 32;
  73. uint32_t reserved_18a : 32;
  74. uint32_t reserved_19a : 32;
  75. uint32_t reserved_20a : 32;
  76. uint32_t reserved_21a : 32;
  77. uint32_t reserved_22a : 32;
  78. uint32_t reserved_23a : 32;
  79. uint32_t reserved_24a : 32;
  80. uint32_t looping_count : 4,
  81. reserved_25a : 28;
  82. #endif
  83. };
  84. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_OFFSET 0x0000000000000000
  85. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_LSB 0
  86. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_MSB 15
  87. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_MASK 0x000000000000ffff
  88. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_OFFSET 0x0000000000000000
  89. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_LSB 16
  90. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_MSB 25
  91. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_MASK 0x0000000003ff0000
  92. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_OFFSET 0x0000000000000000
  93. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_LSB 26
  94. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_MSB 27
  95. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_MASK 0x000000000c000000
  96. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_RESERVED_0A_OFFSET 0x0000000000000000
  97. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_RESERVED_0A_LSB 28
  98. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_RESERVED_0A_MSB 31
  99. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_RESERVED_0A_MASK 0x00000000f0000000
  100. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_TIMESTAMP_OFFSET 0x0000000000000000
  101. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_TIMESTAMP_LSB 32
  102. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_TIMESTAMP_MSB 63
  103. #define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_TIMESTAMP_MASK 0xffffffff00000000
  104. #define REO_FLUSH_QUEUE_STATUS_ERROR_DETECTED_OFFSET 0x0000000000000008
  105. #define REO_FLUSH_QUEUE_STATUS_ERROR_DETECTED_LSB 0
  106. #define REO_FLUSH_QUEUE_STATUS_ERROR_DETECTED_MSB 0
  107. #define REO_FLUSH_QUEUE_STATUS_ERROR_DETECTED_MASK 0x0000000000000001
  108. #define REO_FLUSH_QUEUE_STATUS_RESERVED_2A_OFFSET 0x0000000000000008
  109. #define REO_FLUSH_QUEUE_STATUS_RESERVED_2A_LSB 1
  110. #define REO_FLUSH_QUEUE_STATUS_RESERVED_2A_MSB 31
  111. #define REO_FLUSH_QUEUE_STATUS_RESERVED_2A_MASK 0x00000000fffffffe
  112. #define REO_FLUSH_QUEUE_STATUS_RESERVED_3A_OFFSET 0x0000000000000008
  113. #define REO_FLUSH_QUEUE_STATUS_RESERVED_3A_LSB 32
  114. #define REO_FLUSH_QUEUE_STATUS_RESERVED_3A_MSB 63
  115. #define REO_FLUSH_QUEUE_STATUS_RESERVED_3A_MASK 0xffffffff00000000
  116. #define REO_FLUSH_QUEUE_STATUS_RESERVED_4A_OFFSET 0x0000000000000010
  117. #define REO_FLUSH_QUEUE_STATUS_RESERVED_4A_LSB 0
  118. #define REO_FLUSH_QUEUE_STATUS_RESERVED_4A_MSB 31
  119. #define REO_FLUSH_QUEUE_STATUS_RESERVED_4A_MASK 0x00000000ffffffff
  120. #define REO_FLUSH_QUEUE_STATUS_RESERVED_5A_OFFSET 0x0000000000000010
  121. #define REO_FLUSH_QUEUE_STATUS_RESERVED_5A_LSB 32
  122. #define REO_FLUSH_QUEUE_STATUS_RESERVED_5A_MSB 63
  123. #define REO_FLUSH_QUEUE_STATUS_RESERVED_5A_MASK 0xffffffff00000000
  124. #define REO_FLUSH_QUEUE_STATUS_RESERVED_6A_OFFSET 0x0000000000000018
  125. #define REO_FLUSH_QUEUE_STATUS_RESERVED_6A_LSB 0
  126. #define REO_FLUSH_QUEUE_STATUS_RESERVED_6A_MSB 31
  127. #define REO_FLUSH_QUEUE_STATUS_RESERVED_6A_MASK 0x00000000ffffffff
  128. #define REO_FLUSH_QUEUE_STATUS_RESERVED_7A_OFFSET 0x0000000000000018
  129. #define REO_FLUSH_QUEUE_STATUS_RESERVED_7A_LSB 32
  130. #define REO_FLUSH_QUEUE_STATUS_RESERVED_7A_MSB 63
  131. #define REO_FLUSH_QUEUE_STATUS_RESERVED_7A_MASK 0xffffffff00000000
  132. #define REO_FLUSH_QUEUE_STATUS_RESERVED_8A_OFFSET 0x0000000000000020
  133. #define REO_FLUSH_QUEUE_STATUS_RESERVED_8A_LSB 0
  134. #define REO_FLUSH_QUEUE_STATUS_RESERVED_8A_MSB 31
  135. #define REO_FLUSH_QUEUE_STATUS_RESERVED_8A_MASK 0x00000000ffffffff
  136. #define REO_FLUSH_QUEUE_STATUS_RESERVED_9A_OFFSET 0x0000000000000020
  137. #define REO_FLUSH_QUEUE_STATUS_RESERVED_9A_LSB 32
  138. #define REO_FLUSH_QUEUE_STATUS_RESERVED_9A_MSB 63
  139. #define REO_FLUSH_QUEUE_STATUS_RESERVED_9A_MASK 0xffffffff00000000
  140. #define REO_FLUSH_QUEUE_STATUS_RESERVED_10A_OFFSET 0x0000000000000028
  141. #define REO_FLUSH_QUEUE_STATUS_RESERVED_10A_LSB 0
  142. #define REO_FLUSH_QUEUE_STATUS_RESERVED_10A_MSB 31
  143. #define REO_FLUSH_QUEUE_STATUS_RESERVED_10A_MASK 0x00000000ffffffff
  144. #define REO_FLUSH_QUEUE_STATUS_RESERVED_11A_OFFSET 0x0000000000000028
  145. #define REO_FLUSH_QUEUE_STATUS_RESERVED_11A_LSB 32
  146. #define REO_FLUSH_QUEUE_STATUS_RESERVED_11A_MSB 63
  147. #define REO_FLUSH_QUEUE_STATUS_RESERVED_11A_MASK 0xffffffff00000000
  148. #define REO_FLUSH_QUEUE_STATUS_RESERVED_12A_OFFSET 0x0000000000000030
  149. #define REO_FLUSH_QUEUE_STATUS_RESERVED_12A_LSB 0
  150. #define REO_FLUSH_QUEUE_STATUS_RESERVED_12A_MSB 31
  151. #define REO_FLUSH_QUEUE_STATUS_RESERVED_12A_MASK 0x00000000ffffffff
  152. #define REO_FLUSH_QUEUE_STATUS_RESERVED_13A_OFFSET 0x0000000000000030
  153. #define REO_FLUSH_QUEUE_STATUS_RESERVED_13A_LSB 32
  154. #define REO_FLUSH_QUEUE_STATUS_RESERVED_13A_MSB 63
  155. #define REO_FLUSH_QUEUE_STATUS_RESERVED_13A_MASK 0xffffffff00000000
  156. #define REO_FLUSH_QUEUE_STATUS_RESERVED_14A_OFFSET 0x0000000000000038
  157. #define REO_FLUSH_QUEUE_STATUS_RESERVED_14A_LSB 0
  158. #define REO_FLUSH_QUEUE_STATUS_RESERVED_14A_MSB 31
  159. #define REO_FLUSH_QUEUE_STATUS_RESERVED_14A_MASK 0x00000000ffffffff
  160. #define REO_FLUSH_QUEUE_STATUS_RESERVED_15A_OFFSET 0x0000000000000038
  161. #define REO_FLUSH_QUEUE_STATUS_RESERVED_15A_LSB 32
  162. #define REO_FLUSH_QUEUE_STATUS_RESERVED_15A_MSB 63
  163. #define REO_FLUSH_QUEUE_STATUS_RESERVED_15A_MASK 0xffffffff00000000
  164. #define REO_FLUSH_QUEUE_STATUS_RESERVED_16A_OFFSET 0x0000000000000040
  165. #define REO_FLUSH_QUEUE_STATUS_RESERVED_16A_LSB 0
  166. #define REO_FLUSH_QUEUE_STATUS_RESERVED_16A_MSB 31
  167. #define REO_FLUSH_QUEUE_STATUS_RESERVED_16A_MASK 0x00000000ffffffff
  168. #define REO_FLUSH_QUEUE_STATUS_RESERVED_17A_OFFSET 0x0000000000000040
  169. #define REO_FLUSH_QUEUE_STATUS_RESERVED_17A_LSB 32
  170. #define REO_FLUSH_QUEUE_STATUS_RESERVED_17A_MSB 63
  171. #define REO_FLUSH_QUEUE_STATUS_RESERVED_17A_MASK 0xffffffff00000000
  172. #define REO_FLUSH_QUEUE_STATUS_RESERVED_18A_OFFSET 0x0000000000000048
  173. #define REO_FLUSH_QUEUE_STATUS_RESERVED_18A_LSB 0
  174. #define REO_FLUSH_QUEUE_STATUS_RESERVED_18A_MSB 31
  175. #define REO_FLUSH_QUEUE_STATUS_RESERVED_18A_MASK 0x00000000ffffffff
  176. #define REO_FLUSH_QUEUE_STATUS_RESERVED_19A_OFFSET 0x0000000000000048
  177. #define REO_FLUSH_QUEUE_STATUS_RESERVED_19A_LSB 32
  178. #define REO_FLUSH_QUEUE_STATUS_RESERVED_19A_MSB 63
  179. #define REO_FLUSH_QUEUE_STATUS_RESERVED_19A_MASK 0xffffffff00000000
  180. #define REO_FLUSH_QUEUE_STATUS_RESERVED_20A_OFFSET 0x0000000000000050
  181. #define REO_FLUSH_QUEUE_STATUS_RESERVED_20A_LSB 0
  182. #define REO_FLUSH_QUEUE_STATUS_RESERVED_20A_MSB 31
  183. #define REO_FLUSH_QUEUE_STATUS_RESERVED_20A_MASK 0x00000000ffffffff
  184. #define REO_FLUSH_QUEUE_STATUS_RESERVED_21A_OFFSET 0x0000000000000050
  185. #define REO_FLUSH_QUEUE_STATUS_RESERVED_21A_LSB 32
  186. #define REO_FLUSH_QUEUE_STATUS_RESERVED_21A_MSB 63
  187. #define REO_FLUSH_QUEUE_STATUS_RESERVED_21A_MASK 0xffffffff00000000
  188. #define REO_FLUSH_QUEUE_STATUS_RESERVED_22A_OFFSET 0x0000000000000058
  189. #define REO_FLUSH_QUEUE_STATUS_RESERVED_22A_LSB 0
  190. #define REO_FLUSH_QUEUE_STATUS_RESERVED_22A_MSB 31
  191. #define REO_FLUSH_QUEUE_STATUS_RESERVED_22A_MASK 0x00000000ffffffff
  192. #define REO_FLUSH_QUEUE_STATUS_RESERVED_23A_OFFSET 0x0000000000000058
  193. #define REO_FLUSH_QUEUE_STATUS_RESERVED_23A_LSB 32
  194. #define REO_FLUSH_QUEUE_STATUS_RESERVED_23A_MSB 63
  195. #define REO_FLUSH_QUEUE_STATUS_RESERVED_23A_MASK 0xffffffff00000000
  196. #define REO_FLUSH_QUEUE_STATUS_RESERVED_24A_OFFSET 0x0000000000000060
  197. #define REO_FLUSH_QUEUE_STATUS_RESERVED_24A_LSB 0
  198. #define REO_FLUSH_QUEUE_STATUS_RESERVED_24A_MSB 31
  199. #define REO_FLUSH_QUEUE_STATUS_RESERVED_24A_MASK 0x00000000ffffffff
  200. #define REO_FLUSH_QUEUE_STATUS_RESERVED_25A_OFFSET 0x0000000000000060
  201. #define REO_FLUSH_QUEUE_STATUS_RESERVED_25A_LSB 32
  202. #define REO_FLUSH_QUEUE_STATUS_RESERVED_25A_MSB 59
  203. #define REO_FLUSH_QUEUE_STATUS_RESERVED_25A_MASK 0x0fffffff00000000
  204. #define REO_FLUSH_QUEUE_STATUS_LOOPING_COUNT_OFFSET 0x0000000000000060
  205. #define REO_FLUSH_QUEUE_STATUS_LOOPING_COUNT_LSB 60
  206. #define REO_FLUSH_QUEUE_STATUS_LOOPING_COUNT_MSB 63
  207. #define REO_FLUSH_QUEUE_STATUS_LOOPING_COUNT_MASK 0xf000000000000000
  208. #endif