receive_user_info.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _RECEIVE_USER_INFO_H_
  19. #define _RECEIVE_USER_INFO_H_
  20. #if !defined(__ASSEMBLER__)
  21. #endif
  22. #define NUM_OF_DWORDS_RECEIVE_USER_INFO 8
  23. struct receive_user_info {
  24. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  25. uint32_t phy_ppdu_id : 16,
  26. user_rssi : 8,
  27. pkt_type : 4,
  28. stbc : 1,
  29. reception_type : 3;
  30. uint32_t rate_mcs : 4,
  31. sgi : 2,
  32. __reserved_g_0004 : 1,
  33. reserved_1a : 1,
  34. mimo_ss_bitmap : 8,
  35. receive_bandwidth : 3,
  36. reserved_1b : 5,
  37. dl_ofdma_user_index : 8;
  38. uint32_t dl_ofdma_content_channel : 1,
  39. reserved_2a : 7,
  40. nss : 3,
  41. stream_offset : 3,
  42. sta_dcm : 1,
  43. ldpc : 1,
  44. ru_type_80_0 : 4,
  45. ru_type_80_1 : 4,
  46. ru_type_80_2 : 4,
  47. ru_type_80_3 : 4;
  48. uint32_t ru_start_index_80_0 : 6,
  49. reserved_3a : 2,
  50. ru_start_index_80_1 : 6,
  51. reserved_3b : 2,
  52. ru_start_index_80_2 : 6,
  53. reserved_3c : 2,
  54. ru_start_index_80_3 : 6,
  55. reserved_3d : 2;
  56. uint32_t user_fd_rssi_seg0 : 32;
  57. uint32_t user_fd_rssi_seg1 : 32;
  58. uint32_t user_fd_rssi_seg2 : 32;
  59. uint32_t user_fd_rssi_seg3 : 32;
  60. #else
  61. uint32_t reception_type : 3,
  62. stbc : 1,
  63. pkt_type : 4,
  64. user_rssi : 8,
  65. phy_ppdu_id : 16;
  66. uint32_t dl_ofdma_user_index : 8,
  67. reserved_1b : 5,
  68. receive_bandwidth : 3,
  69. mimo_ss_bitmap : 8,
  70. reserved_1a : 1,
  71. __reserved_g_0004 : 1,
  72. sgi : 2,
  73. rate_mcs : 4;
  74. uint32_t ru_type_80_3 : 4,
  75. ru_type_80_2 : 4,
  76. ru_type_80_1 : 4,
  77. ru_type_80_0 : 4,
  78. ldpc : 1,
  79. sta_dcm : 1,
  80. stream_offset : 3,
  81. nss : 3,
  82. reserved_2a : 7,
  83. dl_ofdma_content_channel : 1;
  84. uint32_t reserved_3d : 2,
  85. ru_start_index_80_3 : 6,
  86. reserved_3c : 2,
  87. ru_start_index_80_2 : 6,
  88. reserved_3b : 2,
  89. ru_start_index_80_1 : 6,
  90. reserved_3a : 2,
  91. ru_start_index_80_0 : 6;
  92. uint32_t user_fd_rssi_seg0 : 32;
  93. uint32_t user_fd_rssi_seg1 : 32;
  94. uint32_t user_fd_rssi_seg2 : 32;
  95. uint32_t user_fd_rssi_seg3 : 32;
  96. #endif
  97. };
  98. #define RECEIVE_USER_INFO_PHY_PPDU_ID_OFFSET 0x00000000
  99. #define RECEIVE_USER_INFO_PHY_PPDU_ID_LSB 0
  100. #define RECEIVE_USER_INFO_PHY_PPDU_ID_MSB 15
  101. #define RECEIVE_USER_INFO_PHY_PPDU_ID_MASK 0x0000ffff
  102. #define RECEIVE_USER_INFO_USER_RSSI_OFFSET 0x00000000
  103. #define RECEIVE_USER_INFO_USER_RSSI_LSB 16
  104. #define RECEIVE_USER_INFO_USER_RSSI_MSB 23
  105. #define RECEIVE_USER_INFO_USER_RSSI_MASK 0x00ff0000
  106. #define RECEIVE_USER_INFO_PKT_TYPE_OFFSET 0x00000000
  107. #define RECEIVE_USER_INFO_PKT_TYPE_LSB 24
  108. #define RECEIVE_USER_INFO_PKT_TYPE_MSB 27
  109. #define RECEIVE_USER_INFO_PKT_TYPE_MASK 0x0f000000
  110. #define RECEIVE_USER_INFO_STBC_OFFSET 0x00000000
  111. #define RECEIVE_USER_INFO_STBC_LSB 28
  112. #define RECEIVE_USER_INFO_STBC_MSB 28
  113. #define RECEIVE_USER_INFO_STBC_MASK 0x10000000
  114. #define RECEIVE_USER_INFO_RECEPTION_TYPE_OFFSET 0x00000000
  115. #define RECEIVE_USER_INFO_RECEPTION_TYPE_LSB 29
  116. #define RECEIVE_USER_INFO_RECEPTION_TYPE_MSB 31
  117. #define RECEIVE_USER_INFO_RECEPTION_TYPE_MASK 0xe0000000
  118. #define RECEIVE_USER_INFO_RATE_MCS_OFFSET 0x00000004
  119. #define RECEIVE_USER_INFO_RATE_MCS_LSB 0
  120. #define RECEIVE_USER_INFO_RATE_MCS_MSB 3
  121. #define RECEIVE_USER_INFO_RATE_MCS_MASK 0x0000000f
  122. #define RECEIVE_USER_INFO_SGI_OFFSET 0x00000004
  123. #define RECEIVE_USER_INFO_SGI_LSB 4
  124. #define RECEIVE_USER_INFO_SGI_MSB 5
  125. #define RECEIVE_USER_INFO_SGI_MASK 0x00000030
  126. #define RECEIVE_USER_INFO_RESERVED_1A_OFFSET 0x00000004
  127. #define RECEIVE_USER_INFO_RESERVED_1A_LSB 7
  128. #define RECEIVE_USER_INFO_RESERVED_1A_MSB 7
  129. #define RECEIVE_USER_INFO_RESERVED_1A_MASK 0x00000080
  130. #define RECEIVE_USER_INFO_MIMO_SS_BITMAP_OFFSET 0x00000004
  131. #define RECEIVE_USER_INFO_MIMO_SS_BITMAP_LSB 8
  132. #define RECEIVE_USER_INFO_MIMO_SS_BITMAP_MSB 15
  133. #define RECEIVE_USER_INFO_MIMO_SS_BITMAP_MASK 0x0000ff00
  134. #define RECEIVE_USER_INFO_RECEIVE_BANDWIDTH_OFFSET 0x00000004
  135. #define RECEIVE_USER_INFO_RECEIVE_BANDWIDTH_LSB 16
  136. #define RECEIVE_USER_INFO_RECEIVE_BANDWIDTH_MSB 18
  137. #define RECEIVE_USER_INFO_RECEIVE_BANDWIDTH_MASK 0x00070000
  138. #define RECEIVE_USER_INFO_RESERVED_1B_OFFSET 0x00000004
  139. #define RECEIVE_USER_INFO_RESERVED_1B_LSB 19
  140. #define RECEIVE_USER_INFO_RESERVED_1B_MSB 23
  141. #define RECEIVE_USER_INFO_RESERVED_1B_MASK 0x00f80000
  142. #define RECEIVE_USER_INFO_DL_OFDMA_USER_INDEX_OFFSET 0x00000004
  143. #define RECEIVE_USER_INFO_DL_OFDMA_USER_INDEX_LSB 24
  144. #define RECEIVE_USER_INFO_DL_OFDMA_USER_INDEX_MSB 31
  145. #define RECEIVE_USER_INFO_DL_OFDMA_USER_INDEX_MASK 0xff000000
  146. #define RECEIVE_USER_INFO_DL_OFDMA_CONTENT_CHANNEL_OFFSET 0x00000008
  147. #define RECEIVE_USER_INFO_DL_OFDMA_CONTENT_CHANNEL_LSB 0
  148. #define RECEIVE_USER_INFO_DL_OFDMA_CONTENT_CHANNEL_MSB 0
  149. #define RECEIVE_USER_INFO_DL_OFDMA_CONTENT_CHANNEL_MASK 0x00000001
  150. #define RECEIVE_USER_INFO_RESERVED_2A_OFFSET 0x00000008
  151. #define RECEIVE_USER_INFO_RESERVED_2A_LSB 1
  152. #define RECEIVE_USER_INFO_RESERVED_2A_MSB 7
  153. #define RECEIVE_USER_INFO_RESERVED_2A_MASK 0x000000fe
  154. #define RECEIVE_USER_INFO_NSS_OFFSET 0x00000008
  155. #define RECEIVE_USER_INFO_NSS_LSB 8
  156. #define RECEIVE_USER_INFO_NSS_MSB 10
  157. #define RECEIVE_USER_INFO_NSS_MASK 0x00000700
  158. #define RECEIVE_USER_INFO_STREAM_OFFSET_OFFSET 0x00000008
  159. #define RECEIVE_USER_INFO_STREAM_OFFSET_LSB 11
  160. #define RECEIVE_USER_INFO_STREAM_OFFSET_MSB 13
  161. #define RECEIVE_USER_INFO_STREAM_OFFSET_MASK 0x00003800
  162. #define RECEIVE_USER_INFO_STA_DCM_OFFSET 0x00000008
  163. #define RECEIVE_USER_INFO_STA_DCM_LSB 14
  164. #define RECEIVE_USER_INFO_STA_DCM_MSB 14
  165. #define RECEIVE_USER_INFO_STA_DCM_MASK 0x00004000
  166. #define RECEIVE_USER_INFO_LDPC_OFFSET 0x00000008
  167. #define RECEIVE_USER_INFO_LDPC_LSB 15
  168. #define RECEIVE_USER_INFO_LDPC_MSB 15
  169. #define RECEIVE_USER_INFO_LDPC_MASK 0x00008000
  170. #define RECEIVE_USER_INFO_RU_TYPE_80_0_OFFSET 0x00000008
  171. #define RECEIVE_USER_INFO_RU_TYPE_80_0_LSB 16
  172. #define RECEIVE_USER_INFO_RU_TYPE_80_0_MSB 19
  173. #define RECEIVE_USER_INFO_RU_TYPE_80_0_MASK 0x000f0000
  174. #define RECEIVE_USER_INFO_RU_TYPE_80_1_OFFSET 0x00000008
  175. #define RECEIVE_USER_INFO_RU_TYPE_80_1_LSB 20
  176. #define RECEIVE_USER_INFO_RU_TYPE_80_1_MSB 23
  177. #define RECEIVE_USER_INFO_RU_TYPE_80_1_MASK 0x00f00000
  178. #define RECEIVE_USER_INFO_RU_TYPE_80_2_OFFSET 0x00000008
  179. #define RECEIVE_USER_INFO_RU_TYPE_80_2_LSB 24
  180. #define RECEIVE_USER_INFO_RU_TYPE_80_2_MSB 27
  181. #define RECEIVE_USER_INFO_RU_TYPE_80_2_MASK 0x0f000000
  182. #define RECEIVE_USER_INFO_RU_TYPE_80_3_OFFSET 0x00000008
  183. #define RECEIVE_USER_INFO_RU_TYPE_80_3_LSB 28
  184. #define RECEIVE_USER_INFO_RU_TYPE_80_3_MSB 31
  185. #define RECEIVE_USER_INFO_RU_TYPE_80_3_MASK 0xf0000000
  186. #define RECEIVE_USER_INFO_RU_START_INDEX_80_0_OFFSET 0x0000000c
  187. #define RECEIVE_USER_INFO_RU_START_INDEX_80_0_LSB 0
  188. #define RECEIVE_USER_INFO_RU_START_INDEX_80_0_MSB 5
  189. #define RECEIVE_USER_INFO_RU_START_INDEX_80_0_MASK 0x0000003f
  190. #define RECEIVE_USER_INFO_RESERVED_3A_OFFSET 0x0000000c
  191. #define RECEIVE_USER_INFO_RESERVED_3A_LSB 6
  192. #define RECEIVE_USER_INFO_RESERVED_3A_MSB 7
  193. #define RECEIVE_USER_INFO_RESERVED_3A_MASK 0x000000c0
  194. #define RECEIVE_USER_INFO_RU_START_INDEX_80_1_OFFSET 0x0000000c
  195. #define RECEIVE_USER_INFO_RU_START_INDEX_80_1_LSB 8
  196. #define RECEIVE_USER_INFO_RU_START_INDEX_80_1_MSB 13
  197. #define RECEIVE_USER_INFO_RU_START_INDEX_80_1_MASK 0x00003f00
  198. #define RECEIVE_USER_INFO_RESERVED_3B_OFFSET 0x0000000c
  199. #define RECEIVE_USER_INFO_RESERVED_3B_LSB 14
  200. #define RECEIVE_USER_INFO_RESERVED_3B_MSB 15
  201. #define RECEIVE_USER_INFO_RESERVED_3B_MASK 0x0000c000
  202. #define RECEIVE_USER_INFO_RU_START_INDEX_80_2_OFFSET 0x0000000c
  203. #define RECEIVE_USER_INFO_RU_START_INDEX_80_2_LSB 16
  204. #define RECEIVE_USER_INFO_RU_START_INDEX_80_2_MSB 21
  205. #define RECEIVE_USER_INFO_RU_START_INDEX_80_2_MASK 0x003f0000
  206. #define RECEIVE_USER_INFO_RESERVED_3C_OFFSET 0x0000000c
  207. #define RECEIVE_USER_INFO_RESERVED_3C_LSB 22
  208. #define RECEIVE_USER_INFO_RESERVED_3C_MSB 23
  209. #define RECEIVE_USER_INFO_RESERVED_3C_MASK 0x00c00000
  210. #define RECEIVE_USER_INFO_RU_START_INDEX_80_3_OFFSET 0x0000000c
  211. #define RECEIVE_USER_INFO_RU_START_INDEX_80_3_LSB 24
  212. #define RECEIVE_USER_INFO_RU_START_INDEX_80_3_MSB 29
  213. #define RECEIVE_USER_INFO_RU_START_INDEX_80_3_MASK 0x3f000000
  214. #define RECEIVE_USER_INFO_RESERVED_3D_OFFSET 0x0000000c
  215. #define RECEIVE_USER_INFO_RESERVED_3D_LSB 30
  216. #define RECEIVE_USER_INFO_RESERVED_3D_MSB 31
  217. #define RECEIVE_USER_INFO_RESERVED_3D_MASK 0xc0000000
  218. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG0_OFFSET 0x00000010
  219. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG0_LSB 0
  220. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG0_MSB 31
  221. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG0_MASK 0xffffffff
  222. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG1_OFFSET 0x00000014
  223. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG1_LSB 0
  224. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG1_MSB 31
  225. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG1_MASK 0xffffffff
  226. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG2_OFFSET 0x00000018
  227. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG2_LSB 0
  228. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG2_MSB 31
  229. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG2_MASK 0xffffffff
  230. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG3_OFFSET 0x0000001c
  231. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG3_LSB 0
  232. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG3_MSB 31
  233. #define RECEIVE_USER_INFO_USER_FD_RSSI_SEG3_MASK 0xffffffff
  234. #endif