mactx_user_desc_common.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _MACTX_USER_DESC_COMMON_H_
  17. #define _MACTX_USER_DESC_COMMON_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #include "unallocated_ru_160_info.h"
  21. #include "ru_allocation_160_info.h"
  22. #define NUM_OF_DWORDS_MACTX_USER_DESC_COMMON 16
  23. #define NUM_OF_QWORDS_MACTX_USER_DESC_COMMON 8
  24. struct mactx_user_desc_common {
  25. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  26. uint32_t num_users : 6,
  27. reserved_0b : 5,
  28. ltf_size : 2,
  29. reserved_0c : 3,
  30. he_stf_long : 1,
  31. reserved_0d : 7,
  32. num_users_he_sigb_band0 : 8;
  33. uint32_t num_ltf_symbols : 3,
  34. reserved_1a : 5,
  35. num_users_he_sigb_band1 : 8,
  36. reserved_1b : 16;
  37. uint32_t packet_extension_a_factor : 2,
  38. packet_extension_pe_disambiguity : 1,
  39. packet_extension : 3,
  40. reserved : 2,
  41. he_sigb_dcm : 1,
  42. reserved_2b : 7,
  43. he_sigb_compression : 1,
  44. reserved_2c : 15;
  45. uint32_t he_sigb_0_mcs : 3,
  46. reserved_3a : 13,
  47. num_he_sigb_sym : 5,
  48. center_ru_0 : 1,
  49. center_ru_1 : 1,
  50. reserved_3b : 1,
  51. ftm_en : 1,
  52. pe_nss : 3,
  53. pe_ltf_size : 2,
  54. pe_content : 1,
  55. pe_chain_csd_en : 1;
  56. struct ru_allocation_160_info ru_allocation_0123_details;
  57. struct ru_allocation_160_info ru_allocation_4567_details;
  58. struct unallocated_ru_160_info ru_allocation_160_0_details;
  59. struct unallocated_ru_160_info ru_allocation_160_1_details;
  60. uint32_t num_data_symbols : 16,
  61. ndp_ru_tone_set_index : 7,
  62. ndp_feedback_status : 1,
  63. doppler_indication : 1,
  64. reserved_14a : 7;
  65. uint32_t spatial_reuse : 16,
  66. reserved_15a : 16;
  67. #else
  68. uint32_t num_users_he_sigb_band0 : 8,
  69. reserved_0d : 7,
  70. he_stf_long : 1,
  71. reserved_0c : 3,
  72. ltf_size : 2,
  73. reserved_0b : 5,
  74. num_users : 6;
  75. uint32_t reserved_1b : 16,
  76. num_users_he_sigb_band1 : 8,
  77. reserved_1a : 5,
  78. num_ltf_symbols : 3;
  79. uint32_t reserved_2c : 15,
  80. he_sigb_compression : 1,
  81. reserved_2b : 7,
  82. he_sigb_dcm : 1,
  83. reserved : 2,
  84. packet_extension : 3,
  85. packet_extension_pe_disambiguity : 1,
  86. packet_extension_a_factor : 2;
  87. uint32_t pe_chain_csd_en : 1,
  88. pe_content : 1,
  89. pe_ltf_size : 2,
  90. pe_nss : 3,
  91. ftm_en : 1,
  92. reserved_3b : 1,
  93. center_ru_1 : 1,
  94. center_ru_0 : 1,
  95. num_he_sigb_sym : 5,
  96. reserved_3a : 13,
  97. he_sigb_0_mcs : 3;
  98. struct ru_allocation_160_info ru_allocation_0123_details;
  99. struct ru_allocation_160_info ru_allocation_4567_details;
  100. struct unallocated_ru_160_info ru_allocation_160_0_details;
  101. struct unallocated_ru_160_info ru_allocation_160_1_details;
  102. uint32_t reserved_14a : 7,
  103. doppler_indication : 1,
  104. ndp_feedback_status : 1,
  105. ndp_ru_tone_set_index : 7,
  106. num_data_symbols : 16;
  107. uint32_t reserved_15a : 16,
  108. spatial_reuse : 16;
  109. #endif
  110. };
  111. #define MACTX_USER_DESC_COMMON_NUM_USERS_OFFSET 0x0000000000000000
  112. #define MACTX_USER_DESC_COMMON_NUM_USERS_LSB 0
  113. #define MACTX_USER_DESC_COMMON_NUM_USERS_MSB 5
  114. #define MACTX_USER_DESC_COMMON_NUM_USERS_MASK 0x000000000000003f
  115. #define MACTX_USER_DESC_COMMON_RESERVED_0B_OFFSET 0x0000000000000000
  116. #define MACTX_USER_DESC_COMMON_RESERVED_0B_LSB 6
  117. #define MACTX_USER_DESC_COMMON_RESERVED_0B_MSB 10
  118. #define MACTX_USER_DESC_COMMON_RESERVED_0B_MASK 0x00000000000007c0
  119. #define MACTX_USER_DESC_COMMON_LTF_SIZE_OFFSET 0x0000000000000000
  120. #define MACTX_USER_DESC_COMMON_LTF_SIZE_LSB 11
  121. #define MACTX_USER_DESC_COMMON_LTF_SIZE_MSB 12
  122. #define MACTX_USER_DESC_COMMON_LTF_SIZE_MASK 0x0000000000001800
  123. #define MACTX_USER_DESC_COMMON_RESERVED_0C_OFFSET 0x0000000000000000
  124. #define MACTX_USER_DESC_COMMON_RESERVED_0C_LSB 13
  125. #define MACTX_USER_DESC_COMMON_RESERVED_0C_MSB 15
  126. #define MACTX_USER_DESC_COMMON_RESERVED_0C_MASK 0x000000000000e000
  127. #define MACTX_USER_DESC_COMMON_HE_STF_LONG_OFFSET 0x0000000000000000
  128. #define MACTX_USER_DESC_COMMON_HE_STF_LONG_LSB 16
  129. #define MACTX_USER_DESC_COMMON_HE_STF_LONG_MSB 16
  130. #define MACTX_USER_DESC_COMMON_HE_STF_LONG_MASK 0x0000000000010000
  131. #define MACTX_USER_DESC_COMMON_RESERVED_0D_OFFSET 0x0000000000000000
  132. #define MACTX_USER_DESC_COMMON_RESERVED_0D_LSB 17
  133. #define MACTX_USER_DESC_COMMON_RESERVED_0D_MSB 23
  134. #define MACTX_USER_DESC_COMMON_RESERVED_0D_MASK 0x0000000000fe0000
  135. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND0_OFFSET 0x0000000000000000
  136. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND0_LSB 24
  137. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND0_MSB 31
  138. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND0_MASK 0x00000000ff000000
  139. #define MACTX_USER_DESC_COMMON_NUM_LTF_SYMBOLS_OFFSET 0x0000000000000000
  140. #define MACTX_USER_DESC_COMMON_NUM_LTF_SYMBOLS_LSB 32
  141. #define MACTX_USER_DESC_COMMON_NUM_LTF_SYMBOLS_MSB 34
  142. #define MACTX_USER_DESC_COMMON_NUM_LTF_SYMBOLS_MASK 0x0000000700000000
  143. #define MACTX_USER_DESC_COMMON_RESERVED_1A_OFFSET 0x0000000000000000
  144. #define MACTX_USER_DESC_COMMON_RESERVED_1A_LSB 35
  145. #define MACTX_USER_DESC_COMMON_RESERVED_1A_MSB 39
  146. #define MACTX_USER_DESC_COMMON_RESERVED_1A_MASK 0x000000f800000000
  147. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND1_OFFSET 0x0000000000000000
  148. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND1_LSB 40
  149. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND1_MSB 47
  150. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND1_MASK 0x0000ff0000000000
  151. #define MACTX_USER_DESC_COMMON_RESERVED_1B_OFFSET 0x0000000000000000
  152. #define MACTX_USER_DESC_COMMON_RESERVED_1B_LSB 48
  153. #define MACTX_USER_DESC_COMMON_RESERVED_1B_MSB 63
  154. #define MACTX_USER_DESC_COMMON_RESERVED_1B_MASK 0xffff000000000000
  155. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_A_FACTOR_OFFSET 0x0000000000000008
  156. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_A_FACTOR_LSB 0
  157. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_A_FACTOR_MSB 1
  158. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_A_FACTOR_MASK 0x0000000000000003
  159. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_PE_DISAMBIGUITY_OFFSET 0x0000000000000008
  160. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_PE_DISAMBIGUITY_LSB 2
  161. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_PE_DISAMBIGUITY_MSB 2
  162. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_PE_DISAMBIGUITY_MASK 0x0000000000000004
  163. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_OFFSET 0x0000000000000008
  164. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_LSB 3
  165. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_MSB 5
  166. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_MASK 0x0000000000000038
  167. #define MACTX_USER_DESC_COMMON_RESERVED_OFFSET 0x0000000000000008
  168. #define MACTX_USER_DESC_COMMON_RESERVED_LSB 6
  169. #define MACTX_USER_DESC_COMMON_RESERVED_MSB 7
  170. #define MACTX_USER_DESC_COMMON_RESERVED_MASK 0x00000000000000c0
  171. #define MACTX_USER_DESC_COMMON_HE_SIGB_DCM_OFFSET 0x0000000000000008
  172. #define MACTX_USER_DESC_COMMON_HE_SIGB_DCM_LSB 8
  173. #define MACTX_USER_DESC_COMMON_HE_SIGB_DCM_MSB 8
  174. #define MACTX_USER_DESC_COMMON_HE_SIGB_DCM_MASK 0x0000000000000100
  175. #define MACTX_USER_DESC_COMMON_RESERVED_2B_OFFSET 0x0000000000000008
  176. #define MACTX_USER_DESC_COMMON_RESERVED_2B_LSB 9
  177. #define MACTX_USER_DESC_COMMON_RESERVED_2B_MSB 15
  178. #define MACTX_USER_DESC_COMMON_RESERVED_2B_MASK 0x000000000000fe00
  179. #define MACTX_USER_DESC_COMMON_HE_SIGB_COMPRESSION_OFFSET 0x0000000000000008
  180. #define MACTX_USER_DESC_COMMON_HE_SIGB_COMPRESSION_LSB 16
  181. #define MACTX_USER_DESC_COMMON_HE_SIGB_COMPRESSION_MSB 16
  182. #define MACTX_USER_DESC_COMMON_HE_SIGB_COMPRESSION_MASK 0x0000000000010000
  183. #define MACTX_USER_DESC_COMMON_RESERVED_2C_OFFSET 0x0000000000000008
  184. #define MACTX_USER_DESC_COMMON_RESERVED_2C_LSB 17
  185. #define MACTX_USER_DESC_COMMON_RESERVED_2C_MSB 31
  186. #define MACTX_USER_DESC_COMMON_RESERVED_2C_MASK 0x00000000fffe0000
  187. #define MACTX_USER_DESC_COMMON_HE_SIGB_0_MCS_OFFSET 0x0000000000000008
  188. #define MACTX_USER_DESC_COMMON_HE_SIGB_0_MCS_LSB 32
  189. #define MACTX_USER_DESC_COMMON_HE_SIGB_0_MCS_MSB 34
  190. #define MACTX_USER_DESC_COMMON_HE_SIGB_0_MCS_MASK 0x0000000700000000
  191. #define MACTX_USER_DESC_COMMON_RESERVED_3A_OFFSET 0x0000000000000008
  192. #define MACTX_USER_DESC_COMMON_RESERVED_3A_LSB 35
  193. #define MACTX_USER_DESC_COMMON_RESERVED_3A_MSB 47
  194. #define MACTX_USER_DESC_COMMON_RESERVED_3A_MASK 0x0000fff800000000
  195. #define MACTX_USER_DESC_COMMON_NUM_HE_SIGB_SYM_OFFSET 0x0000000000000008
  196. #define MACTX_USER_DESC_COMMON_NUM_HE_SIGB_SYM_LSB 48
  197. #define MACTX_USER_DESC_COMMON_NUM_HE_SIGB_SYM_MSB 52
  198. #define MACTX_USER_DESC_COMMON_NUM_HE_SIGB_SYM_MASK 0x001f000000000000
  199. #define MACTX_USER_DESC_COMMON_CENTER_RU_0_OFFSET 0x0000000000000008
  200. #define MACTX_USER_DESC_COMMON_CENTER_RU_0_LSB 53
  201. #define MACTX_USER_DESC_COMMON_CENTER_RU_0_MSB 53
  202. #define MACTX_USER_DESC_COMMON_CENTER_RU_0_MASK 0x0020000000000000
  203. #define MACTX_USER_DESC_COMMON_CENTER_RU_1_OFFSET 0x0000000000000008
  204. #define MACTX_USER_DESC_COMMON_CENTER_RU_1_LSB 54
  205. #define MACTX_USER_DESC_COMMON_CENTER_RU_1_MSB 54
  206. #define MACTX_USER_DESC_COMMON_CENTER_RU_1_MASK 0x0040000000000000
  207. #define MACTX_USER_DESC_COMMON_RESERVED_3B_OFFSET 0x0000000000000008
  208. #define MACTX_USER_DESC_COMMON_RESERVED_3B_LSB 55
  209. #define MACTX_USER_DESC_COMMON_RESERVED_3B_MSB 55
  210. #define MACTX_USER_DESC_COMMON_RESERVED_3B_MASK 0x0080000000000000
  211. #define MACTX_USER_DESC_COMMON_FTM_EN_OFFSET 0x0000000000000008
  212. #define MACTX_USER_DESC_COMMON_FTM_EN_LSB 56
  213. #define MACTX_USER_DESC_COMMON_FTM_EN_MSB 56
  214. #define MACTX_USER_DESC_COMMON_FTM_EN_MASK 0x0100000000000000
  215. #define MACTX_USER_DESC_COMMON_PE_NSS_OFFSET 0x0000000000000008
  216. #define MACTX_USER_DESC_COMMON_PE_NSS_LSB 57
  217. #define MACTX_USER_DESC_COMMON_PE_NSS_MSB 59
  218. #define MACTX_USER_DESC_COMMON_PE_NSS_MASK 0x0e00000000000000
  219. #define MACTX_USER_DESC_COMMON_PE_LTF_SIZE_OFFSET 0x0000000000000008
  220. #define MACTX_USER_DESC_COMMON_PE_LTF_SIZE_LSB 60
  221. #define MACTX_USER_DESC_COMMON_PE_LTF_SIZE_MSB 61
  222. #define MACTX_USER_DESC_COMMON_PE_LTF_SIZE_MASK 0x3000000000000000
  223. #define MACTX_USER_DESC_COMMON_PE_CONTENT_OFFSET 0x0000000000000008
  224. #define MACTX_USER_DESC_COMMON_PE_CONTENT_LSB 62
  225. #define MACTX_USER_DESC_COMMON_PE_CONTENT_MSB 62
  226. #define MACTX_USER_DESC_COMMON_PE_CONTENT_MASK 0x4000000000000000
  227. #define MACTX_USER_DESC_COMMON_PE_CHAIN_CSD_EN_OFFSET 0x0000000000000008
  228. #define MACTX_USER_DESC_COMMON_PE_CHAIN_CSD_EN_LSB 63
  229. #define MACTX_USER_DESC_COMMON_PE_CHAIN_CSD_EN_MSB 63
  230. #define MACTX_USER_DESC_COMMON_PE_CHAIN_CSD_EN_MASK 0x8000000000000000
  231. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_0_OFFSET 0x0000000000000010
  232. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_0_LSB 0
  233. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_0_MSB 8
  234. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_0_MASK 0x00000000000001ff
  235. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_1_OFFSET 0x0000000000000010
  236. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_1_LSB 9
  237. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_1_MSB 17
  238. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_1_MASK 0x000000000003fe00
  239. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_0A_OFFSET 0x0000000000000010
  240. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_0A_LSB 18
  241. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_0A_MSB 23
  242. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_0A_MASK 0x0000000000fc0000
  243. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_OFFSET 0x0000000000000010
  244. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_LSB 24
  245. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_MSB 27
  246. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_MASK 0x000000000f000000
  247. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_OFFSET 0x0000000000000010
  248. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_LSB 28
  249. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_MSB 31
  250. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_MASK 0x00000000f0000000
  251. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_2_OFFSET 0x0000000000000010
  252. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_2_LSB 32
  253. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_2_MSB 40
  254. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_2_MASK 0x000001ff00000000
  255. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_3_OFFSET 0x0000000000000010
  256. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_3_LSB 41
  257. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_3_MSB 49
  258. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_3_MASK 0x0003fe0000000000
  259. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_1A_OFFSET 0x0000000000000010
  260. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_1A_LSB 50
  261. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_1A_MSB 63
  262. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_1A_MASK 0xfffc000000000000
  263. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_0_OFFSET 0x0000000000000018
  264. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_0_LSB 0
  265. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_0_MSB 8
  266. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_0_MASK 0x00000000000001ff
  267. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_1_OFFSET 0x0000000000000018
  268. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_1_LSB 9
  269. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_1_MSB 17
  270. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_1_MASK 0x000000000003fe00
  271. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_2A_OFFSET 0x0000000000000018
  272. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_2A_LSB 18
  273. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_2A_MSB 31
  274. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_2A_MASK 0x00000000fffc0000
  275. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_2_OFFSET 0x0000000000000018
  276. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_2_LSB 32
  277. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_2_MSB 40
  278. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_2_MASK 0x000001ff00000000
  279. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_3_OFFSET 0x0000000000000018
  280. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_3_LSB 41
  281. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_3_MSB 49
  282. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_3_MASK 0x0003fe0000000000
  283. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_3A_OFFSET 0x0000000000000018
  284. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_3A_LSB 50
  285. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_3A_MSB 63
  286. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_3A_MASK 0xfffc000000000000
  287. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_0_OFFSET 0x0000000000000020
  288. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_0_LSB 0
  289. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_0_MSB 8
  290. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_0_MASK 0x00000000000001ff
  291. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_1_OFFSET 0x0000000000000020
  292. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_1_LSB 9
  293. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_1_MSB 17
  294. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_1_MASK 0x000000000003fe00
  295. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_0A_OFFSET 0x0000000000000020
  296. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_0A_LSB 18
  297. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_0A_MSB 23
  298. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_0A_MASK 0x0000000000fc0000
  299. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_OFFSET 0x0000000000000020
  300. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_LSB 24
  301. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_MSB 27
  302. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_MASK 0x000000000f000000
  303. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_OFFSET 0x0000000000000020
  304. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_LSB 28
  305. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_MSB 31
  306. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_MASK 0x00000000f0000000
  307. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_2_OFFSET 0x0000000000000020
  308. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_2_LSB 32
  309. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_2_MSB 40
  310. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_2_MASK 0x000001ff00000000
  311. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_3_OFFSET 0x0000000000000020
  312. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_3_LSB 41
  313. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_3_MSB 49
  314. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_3_MASK 0x0003fe0000000000
  315. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_1A_OFFSET 0x0000000000000020
  316. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_1A_LSB 50
  317. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_1A_MSB 63
  318. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_1A_MASK 0xfffc000000000000
  319. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_0_OFFSET 0x0000000000000028
  320. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_0_LSB 0
  321. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_0_MSB 8
  322. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_0_MASK 0x00000000000001ff
  323. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_1_OFFSET 0x0000000000000028
  324. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_1_LSB 9
  325. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_1_MSB 17
  326. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_1_MASK 0x000000000003fe00
  327. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_2A_OFFSET 0x0000000000000028
  328. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_2A_LSB 18
  329. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_2A_MSB 31
  330. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_2A_MASK 0x00000000fffc0000
  331. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_2_OFFSET 0x0000000000000028
  332. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_2_LSB 32
  333. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_2_MSB 40
  334. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_2_MASK 0x000001ff00000000
  335. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_3_OFFSET 0x0000000000000028
  336. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_3_LSB 41
  337. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_3_MSB 49
  338. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_3_MASK 0x0003fe0000000000
  339. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_3A_OFFSET 0x0000000000000028
  340. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_3A_LSB 50
  341. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_3A_MSB 63
  342. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_3A_MASK 0xfffc000000000000
  343. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC0_OFFSET 0x0000000000000030
  344. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC0_LSB 0
  345. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC0_MSB 7
  346. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC0_MASK 0x00000000000000ff
  347. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC1_OFFSET 0x0000000000000030
  348. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC1_LSB 8
  349. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC1_MSB 15
  350. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC1_MASK 0x000000000000ff00
  351. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC0_OFFSET 0x0000000000000030
  352. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC0_LSB 16
  353. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC0_MSB 23
  354. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC0_MASK 0x0000000000ff0000
  355. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC1_OFFSET 0x0000000000000030
  356. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC1_LSB 24
  357. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC1_MSB 31
  358. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC1_MASK 0x00000000ff000000
  359. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC0_OFFSET 0x0000000000000030
  360. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC0_LSB 32
  361. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC0_MSB 39
  362. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC0_MASK 0x000000ff00000000
  363. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC1_OFFSET 0x0000000000000030
  364. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC1_LSB 40
  365. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC1_MSB 47
  366. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC1_MASK 0x0000ff0000000000
  367. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC0_OFFSET 0x0000000000000030
  368. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC0_LSB 48
  369. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC0_MSB 55
  370. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC0_MASK 0x00ff000000000000
  371. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC1_OFFSET 0x0000000000000030
  372. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC1_LSB 56
  373. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC1_MSB 63
  374. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC1_MASK 0xff00000000000000
  375. #define MACTX_USER_DESC_COMMON_NUM_DATA_SYMBOLS_OFFSET 0x0000000000000038
  376. #define MACTX_USER_DESC_COMMON_NUM_DATA_SYMBOLS_LSB 0
  377. #define MACTX_USER_DESC_COMMON_NUM_DATA_SYMBOLS_MSB 15
  378. #define MACTX_USER_DESC_COMMON_NUM_DATA_SYMBOLS_MASK 0x000000000000ffff
  379. #define MACTX_USER_DESC_COMMON_NDP_RU_TONE_SET_INDEX_OFFSET 0x0000000000000038
  380. #define MACTX_USER_DESC_COMMON_NDP_RU_TONE_SET_INDEX_LSB 16
  381. #define MACTX_USER_DESC_COMMON_NDP_RU_TONE_SET_INDEX_MSB 22
  382. #define MACTX_USER_DESC_COMMON_NDP_RU_TONE_SET_INDEX_MASK 0x00000000007f0000
  383. #define MACTX_USER_DESC_COMMON_NDP_FEEDBACK_STATUS_OFFSET 0x0000000000000038
  384. #define MACTX_USER_DESC_COMMON_NDP_FEEDBACK_STATUS_LSB 23
  385. #define MACTX_USER_DESC_COMMON_NDP_FEEDBACK_STATUS_MSB 23
  386. #define MACTX_USER_DESC_COMMON_NDP_FEEDBACK_STATUS_MASK 0x0000000000800000
  387. #define MACTX_USER_DESC_COMMON_DOPPLER_INDICATION_OFFSET 0x0000000000000038
  388. #define MACTX_USER_DESC_COMMON_DOPPLER_INDICATION_LSB 24
  389. #define MACTX_USER_DESC_COMMON_DOPPLER_INDICATION_MSB 24
  390. #define MACTX_USER_DESC_COMMON_DOPPLER_INDICATION_MASK 0x0000000001000000
  391. #define MACTX_USER_DESC_COMMON_RESERVED_14A_OFFSET 0x0000000000000038
  392. #define MACTX_USER_DESC_COMMON_RESERVED_14A_LSB 25
  393. #define MACTX_USER_DESC_COMMON_RESERVED_14A_MSB 31
  394. #define MACTX_USER_DESC_COMMON_RESERVED_14A_MASK 0x00000000fe000000
  395. #define MACTX_USER_DESC_COMMON_SPATIAL_REUSE_OFFSET 0x0000000000000038
  396. #define MACTX_USER_DESC_COMMON_SPATIAL_REUSE_LSB 32
  397. #define MACTX_USER_DESC_COMMON_SPATIAL_REUSE_MSB 47
  398. #define MACTX_USER_DESC_COMMON_SPATIAL_REUSE_MASK 0x0000ffff00000000
  399. #define MACTX_USER_DESC_COMMON_RESERVED_15A_OFFSET 0x0000000000000038
  400. #define MACTX_USER_DESC_COMMON_RESERVED_15A_LSB 48
  401. #define MACTX_USER_DESC_COMMON_RESERVED_15A_MSB 63
  402. #define MACTX_USER_DESC_COMMON_RESERVED_15A_MASK 0xffff000000000000
  403. #endif