coex_rx_status.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _COEX_RX_STATUS_H_
  17. #define _COEX_RX_STATUS_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #define NUM_OF_DWORDS_COEX_RX_STATUS 2
  21. #define NUM_OF_QWORDS_COEX_RX_STATUS 1
  22. struct coex_rx_status {
  23. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  24. uint32_t rx_mac_frame_status : 2,
  25. rx_with_tx_response : 1,
  26. rx_rate : 5,
  27. rx_bw : 3,
  28. single_mpdu : 1,
  29. filter_status : 1,
  30. ampdu : 1,
  31. directed : 1,
  32. reserved_0 : 1,
  33. rx_nss : 3,
  34. rx_rssi : 8,
  35. rx_type : 3,
  36. retry_bit_setting : 1,
  37. more_data_bit_setting : 1;
  38. uint32_t remain_rx_packet_time : 16,
  39. rx_remaining_fes_time : 16;
  40. #else
  41. uint32_t more_data_bit_setting : 1,
  42. retry_bit_setting : 1,
  43. rx_type : 3,
  44. rx_rssi : 8,
  45. rx_nss : 3,
  46. reserved_0 : 1,
  47. directed : 1,
  48. ampdu : 1,
  49. filter_status : 1,
  50. single_mpdu : 1,
  51. rx_bw : 3,
  52. rx_rate : 5,
  53. rx_with_tx_response : 1,
  54. rx_mac_frame_status : 2;
  55. uint32_t rx_remaining_fes_time : 16,
  56. remain_rx_packet_time : 16;
  57. #endif
  58. };
  59. #define COEX_RX_STATUS_RX_MAC_FRAME_STATUS_OFFSET 0x0000000000000000
  60. #define COEX_RX_STATUS_RX_MAC_FRAME_STATUS_LSB 0
  61. #define COEX_RX_STATUS_RX_MAC_FRAME_STATUS_MSB 1
  62. #define COEX_RX_STATUS_RX_MAC_FRAME_STATUS_MASK 0x0000000000000003
  63. #define COEX_RX_STATUS_RX_WITH_TX_RESPONSE_OFFSET 0x0000000000000000
  64. #define COEX_RX_STATUS_RX_WITH_TX_RESPONSE_LSB 2
  65. #define COEX_RX_STATUS_RX_WITH_TX_RESPONSE_MSB 2
  66. #define COEX_RX_STATUS_RX_WITH_TX_RESPONSE_MASK 0x0000000000000004
  67. #define COEX_RX_STATUS_RX_RATE_OFFSET 0x0000000000000000
  68. #define COEX_RX_STATUS_RX_RATE_LSB 3
  69. #define COEX_RX_STATUS_RX_RATE_MSB 7
  70. #define COEX_RX_STATUS_RX_RATE_MASK 0x00000000000000f8
  71. #define COEX_RX_STATUS_RX_BW_OFFSET 0x0000000000000000
  72. #define COEX_RX_STATUS_RX_BW_LSB 8
  73. #define COEX_RX_STATUS_RX_BW_MSB 10
  74. #define COEX_RX_STATUS_RX_BW_MASK 0x0000000000000700
  75. #define COEX_RX_STATUS_SINGLE_MPDU_OFFSET 0x0000000000000000
  76. #define COEX_RX_STATUS_SINGLE_MPDU_LSB 11
  77. #define COEX_RX_STATUS_SINGLE_MPDU_MSB 11
  78. #define COEX_RX_STATUS_SINGLE_MPDU_MASK 0x0000000000000800
  79. #define COEX_RX_STATUS_FILTER_STATUS_OFFSET 0x0000000000000000
  80. #define COEX_RX_STATUS_FILTER_STATUS_LSB 12
  81. #define COEX_RX_STATUS_FILTER_STATUS_MSB 12
  82. #define COEX_RX_STATUS_FILTER_STATUS_MASK 0x0000000000001000
  83. #define COEX_RX_STATUS_AMPDU_OFFSET 0x0000000000000000
  84. #define COEX_RX_STATUS_AMPDU_LSB 13
  85. #define COEX_RX_STATUS_AMPDU_MSB 13
  86. #define COEX_RX_STATUS_AMPDU_MASK 0x0000000000002000
  87. #define COEX_RX_STATUS_DIRECTED_OFFSET 0x0000000000000000
  88. #define COEX_RX_STATUS_DIRECTED_LSB 14
  89. #define COEX_RX_STATUS_DIRECTED_MSB 14
  90. #define COEX_RX_STATUS_DIRECTED_MASK 0x0000000000004000
  91. #define COEX_RX_STATUS_RESERVED_0_OFFSET 0x0000000000000000
  92. #define COEX_RX_STATUS_RESERVED_0_LSB 15
  93. #define COEX_RX_STATUS_RESERVED_0_MSB 15
  94. #define COEX_RX_STATUS_RESERVED_0_MASK 0x0000000000008000
  95. #define COEX_RX_STATUS_RX_NSS_OFFSET 0x0000000000000000
  96. #define COEX_RX_STATUS_RX_NSS_LSB 16
  97. #define COEX_RX_STATUS_RX_NSS_MSB 18
  98. #define COEX_RX_STATUS_RX_NSS_MASK 0x0000000000070000
  99. #define COEX_RX_STATUS_RX_RSSI_OFFSET 0x0000000000000000
  100. #define COEX_RX_STATUS_RX_RSSI_LSB 19
  101. #define COEX_RX_STATUS_RX_RSSI_MSB 26
  102. #define COEX_RX_STATUS_RX_RSSI_MASK 0x0000000007f80000
  103. #define COEX_RX_STATUS_RX_TYPE_OFFSET 0x0000000000000000
  104. #define COEX_RX_STATUS_RX_TYPE_LSB 27
  105. #define COEX_RX_STATUS_RX_TYPE_MSB 29
  106. #define COEX_RX_STATUS_RX_TYPE_MASK 0x0000000038000000
  107. #define COEX_RX_STATUS_RETRY_BIT_SETTING_OFFSET 0x0000000000000000
  108. #define COEX_RX_STATUS_RETRY_BIT_SETTING_LSB 30
  109. #define COEX_RX_STATUS_RETRY_BIT_SETTING_MSB 30
  110. #define COEX_RX_STATUS_RETRY_BIT_SETTING_MASK 0x0000000040000000
  111. #define COEX_RX_STATUS_MORE_DATA_BIT_SETTING_OFFSET 0x0000000000000000
  112. #define COEX_RX_STATUS_MORE_DATA_BIT_SETTING_LSB 31
  113. #define COEX_RX_STATUS_MORE_DATA_BIT_SETTING_MSB 31
  114. #define COEX_RX_STATUS_MORE_DATA_BIT_SETTING_MASK 0x0000000080000000
  115. #define COEX_RX_STATUS_REMAIN_RX_PACKET_TIME_OFFSET 0x0000000000000000
  116. #define COEX_RX_STATUS_REMAIN_RX_PACKET_TIME_LSB 32
  117. #define COEX_RX_STATUS_REMAIN_RX_PACKET_TIME_MSB 47
  118. #define COEX_RX_STATUS_REMAIN_RX_PACKET_TIME_MASK 0x0000ffff00000000
  119. #define COEX_RX_STATUS_RX_REMAINING_FES_TIME_OFFSET 0x0000000000000000
  120. #define COEX_RX_STATUS_RX_REMAINING_FES_TIME_LSB 48
  121. #define COEX_RX_STATUS_RX_REMAINING_FES_TIME_MSB 63
  122. #define COEX_RX_STATUS_RX_REMAINING_FES_TIME_MASK 0xffff000000000000
  123. #endif