rtc_soc_reg.h 136 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966
  1. /*
  2. * Copyright (c) 2013-2014 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. #ifndef _RTC_SOC_REG_REG_H_
  27. #define _RTC_SOC_REG_REG_H_
  28. #define SOC_RESET_CONTROL_ADDRESS 0x00000000
  29. #define SOC_RESET_CONTROL_OFFSET 0x00000000
  30. #define SOC_RESET_CONTROL_SPI2_RST_MSB 30
  31. #define SOC_RESET_CONTROL_SPI2_RST_LSB 30
  32. #define SOC_RESET_CONTROL_SPI2_RST_MASK 0x40000000
  33. #define SOC_RESET_CONTROL_SPI2_RST_GET(x) (((x) & SOC_RESET_CONTROL_SPI2_RST_MASK) >> SOC_RESET_CONTROL_SPI2_RST_LSB)
  34. #define SOC_RESET_CONTROL_SPI2_RST_SET(x) (((x) << SOC_RESET_CONTROL_SPI2_RST_LSB) & SOC_RESET_CONTROL_SPI2_RST_MASK)
  35. #define SOC_RESET_CONTROL_I2S_1_RST_MSB 29
  36. #define SOC_RESET_CONTROL_I2S_1_RST_LSB 29
  37. #define SOC_RESET_CONTROL_I2S_1_RST_MASK 0x20000000
  38. #define SOC_RESET_CONTROL_I2S_1_RST_GET(x) (((x) & SOC_RESET_CONTROL_I2S_1_RST_MASK) >> SOC_RESET_CONTROL_I2S_1_RST_LSB)
  39. #define SOC_RESET_CONTROL_I2S_1_RST_SET(x) (((x) << SOC_RESET_CONTROL_I2S_1_RST_LSB) & SOC_RESET_CONTROL_I2S_1_RST_MASK)
  40. #define SOC_RESET_CONTROL_I2S_1_MBOX_RST_MSB 28
  41. #define SOC_RESET_CONTROL_I2S_1_MBOX_RST_LSB 28
  42. #define SOC_RESET_CONTROL_I2S_1_MBOX_RST_MASK 0x10000000
  43. #define SOC_RESET_CONTROL_I2S_1_MBOX_RST_GET(x) (((x) & SOC_RESET_CONTROL_I2S_1_MBOX_RST_MASK) >> SOC_RESET_CONTROL_I2S_1_MBOX_RST_LSB)
  44. #define SOC_RESET_CONTROL_I2S_1_MBOX_RST_SET(x) (((x) << SOC_RESET_CONTROL_I2S_1_MBOX_RST_LSB) & SOC_RESET_CONTROL_I2S_1_MBOX_RST_MASK)
  45. #define SOC_RESET_CONTROL_I2C_SLAVE_RST_MSB 27
  46. #define SOC_RESET_CONTROL_I2C_SLAVE_RST_LSB 27
  47. #define SOC_RESET_CONTROL_I2C_SLAVE_RST_MASK 0x08000000
  48. #define SOC_RESET_CONTROL_I2C_SLAVE_RST_GET(x) (((x) & SOC_RESET_CONTROL_I2C_SLAVE_RST_MASK) >> SOC_RESET_CONTROL_I2C_SLAVE_RST_LSB)
  49. #define SOC_RESET_CONTROL_I2C_SLAVE_RST_SET(x) (((x) << SOC_RESET_CONTROL_I2C_SLAVE_RST_LSB) & SOC_RESET_CONTROL_I2C_SLAVE_RST_MASK)
  50. #define SOC_RESET_CONTROL_USB_PHY_ARST_MSB 26
  51. #define SOC_RESET_CONTROL_USB_PHY_ARST_LSB 26
  52. #define SOC_RESET_CONTROL_USB_PHY_ARST_MASK 0x04000000
  53. #define SOC_RESET_CONTROL_USB_PHY_ARST_GET(x) (((x) & SOC_RESET_CONTROL_USB_PHY_ARST_MASK) >> SOC_RESET_CONTROL_USB_PHY_ARST_LSB)
  54. #define SOC_RESET_CONTROL_USB_PHY_ARST_SET(x) (((x) << SOC_RESET_CONTROL_USB_PHY_ARST_LSB) & SOC_RESET_CONTROL_USB_PHY_ARST_MASK)
  55. #define SOC_RESET_CONTROL_USB_PHY_RST_MSB 25
  56. #define SOC_RESET_CONTROL_USB_PHY_RST_LSB 25
  57. #define SOC_RESET_CONTROL_USB_PHY_RST_MASK 0x02000000
  58. #define SOC_RESET_CONTROL_USB_PHY_RST_GET(x) (((x) & SOC_RESET_CONTROL_USB_PHY_RST_MASK) >> SOC_RESET_CONTROL_USB_PHY_RST_LSB)
  59. #define SOC_RESET_CONTROL_USB_PHY_RST_SET(x) (((x) << SOC_RESET_CONTROL_USB_PHY_RST_LSB) & SOC_RESET_CONTROL_USB_PHY_RST_MASK)
  60. #define SOC_RESET_CONTROL_USB_RST_MSB 24
  61. #define SOC_RESET_CONTROL_USB_RST_LSB 24
  62. #define SOC_RESET_CONTROL_USB_RST_MASK 0x01000000
  63. #define SOC_RESET_CONTROL_USB_RST_GET(x) (((x) & SOC_RESET_CONTROL_USB_RST_MASK) >> SOC_RESET_CONTROL_USB_RST_LSB)
  64. #define SOC_RESET_CONTROL_USB_RST_SET(x) (((x) << SOC_RESET_CONTROL_USB_RST_LSB) & SOC_RESET_CONTROL_USB_RST_MASK)
  65. #define SOC_RESET_CONTROL_MMAC_RST_MSB 23
  66. #define SOC_RESET_CONTROL_MMAC_RST_LSB 23
  67. #define SOC_RESET_CONTROL_MMAC_RST_MASK 0x00800000
  68. #define SOC_RESET_CONTROL_MMAC_RST_GET(x) (((x) & SOC_RESET_CONTROL_MMAC_RST_MASK) >> SOC_RESET_CONTROL_MMAC_RST_LSB)
  69. #define SOC_RESET_CONTROL_MMAC_RST_SET(x) (((x) << SOC_RESET_CONTROL_MMAC_RST_LSB) & SOC_RESET_CONTROL_MMAC_RST_MASK)
  70. #define SOC_RESET_CONTROL_MDIO_RST_MSB 22
  71. #define SOC_RESET_CONTROL_MDIO_RST_LSB 22
  72. #define SOC_RESET_CONTROL_MDIO_RST_MASK 0x00400000
  73. #define SOC_RESET_CONTROL_MDIO_RST_GET(x) (((x) & SOC_RESET_CONTROL_MDIO_RST_MASK) >> SOC_RESET_CONTROL_MDIO_RST_LSB)
  74. #define SOC_RESET_CONTROL_MDIO_RST_SET(x) (((x) << SOC_RESET_CONTROL_MDIO_RST_LSB) & SOC_RESET_CONTROL_MDIO_RST_MASK)
  75. #define SOC_RESET_CONTROL_GE0_RST_MSB 21
  76. #define SOC_RESET_CONTROL_GE0_RST_LSB 21
  77. #define SOC_RESET_CONTROL_GE0_RST_MASK 0x00200000
  78. #define SOC_RESET_CONTROL_GE0_RST_GET(x) (((x) & SOC_RESET_CONTROL_GE0_RST_MASK) >> SOC_RESET_CONTROL_GE0_RST_LSB)
  79. #define SOC_RESET_CONTROL_GE0_RST_SET(x) (((x) << SOC_RESET_CONTROL_GE0_RST_LSB) & SOC_RESET_CONTROL_GE0_RST_MASK)
  80. #define SOC_RESET_CONTROL_I2S_RST_MSB 20
  81. #define SOC_RESET_CONTROL_I2S_RST_LSB 20
  82. #define SOC_RESET_CONTROL_I2S_RST_MASK 0x00100000
  83. #define SOC_RESET_CONTROL_I2S_RST_GET(x) (((x) & SOC_RESET_CONTROL_I2S_RST_MASK) >> SOC_RESET_CONTROL_I2S_RST_LSB)
  84. #define SOC_RESET_CONTROL_I2S_RST_SET(x) (((x) << SOC_RESET_CONTROL_I2S_RST_LSB) & SOC_RESET_CONTROL_I2S_RST_MASK)
  85. #define SOC_RESET_CONTROL_I2S_MBOX_RST_MSB 19
  86. #define SOC_RESET_CONTROL_I2S_MBOX_RST_LSB 19
  87. #define SOC_RESET_CONTROL_I2S_MBOX_RST_MASK 0x00080000
  88. #define SOC_RESET_CONTROL_I2S_MBOX_RST_GET(x) (((x) & SOC_RESET_CONTROL_I2S_MBOX_RST_MASK) >> SOC_RESET_CONTROL_I2S_MBOX_RST_LSB)
  89. #define SOC_RESET_CONTROL_I2S_MBOX_RST_SET(x) (((x) << SOC_RESET_CONTROL_I2S_MBOX_RST_LSB) & SOC_RESET_CONTROL_I2S_MBOX_RST_MASK)
  90. /* TODO: */
  91. #define SOC_RESET_CONTROL_CHECKSUM_ACC_RST_MSB 18
  92. #define SOC_RESET_CONTROL_CHECKSUM_ACC_RST_LSB 18
  93. #define SOC_RESET_CONTROL_CHECKSUM_ACC_RST_MASK 0x00040000
  94. #define SOC_RESET_CONTROL_CHECKSUM_ACC_RST_GET(x) (((x) & SOC_RESET_CONTROL_CHECKSUM_ACC_RST_MASK) >> SOC_RESET_CONTROL_CHECKSUM_ACC_RST_LSB)
  95. #define SOC_RESET_CONTROL_CHECKSUM_ACC_RST_SET(x) (((x) << SOC_RESET_CONTROL_CHECKSUM_ACC_RST_LSB) & SOC_RESET_CONTROL_CHECKSUM_ACC_RST_MASK)
  96. #define SOC_RESET_CONTROL_CE_RST_MSB 18
  97. #define SOC_RESET_CONTROL_CE_RST_LSB 18
  98. #define SOC_RESET_CONTROL_CE_RST_MASK 0x00040000
  99. #define SOC_RESET_CONTROL_CE_RST_GET(x) (((x) & SOC_RESET_CONTROL_CE_RST_MASK) >> SOC_RESET_CONTROL_CE_RST_LSB)
  100. #define SOC_RESET_CONTROL_CE_RST_SET(x) (((x) << SOC_RESET_CONTROL_CE_RST_LSB) & SOC_RESET_CONTROL_CE_RST_MASK)
  101. #define SOC_RESET_CONTROL_UART2_RST_MSB 17
  102. #define SOC_RESET_CONTROL_UART2_RST_LSB 17
  103. #define SOC_RESET_CONTROL_UART2_RST_MASK 0x00020000
  104. #define SOC_RESET_CONTROL_UART2_RST_GET(x) (((x) & SOC_RESET_CONTROL_UART2_RST_MASK) >> SOC_RESET_CONTROL_UART2_RST_LSB)
  105. #define SOC_RESET_CONTROL_UART2_RST_SET(x) (((x) << SOC_RESET_CONTROL_UART2_RST_LSB) & SOC_RESET_CONTROL_UART2_RST_MASK)
  106. #define SOC_RESET_CONTROL_DEBUG_UART_RST_MSB 16
  107. #define SOC_RESET_CONTROL_DEBUG_UART_RST_LSB 16
  108. #define SOC_RESET_CONTROL_DEBUG_UART_RST_MASK 0x00010000
  109. #define SOC_RESET_CONTROL_DEBUG_UART_RST_GET(x) (((x) & SOC_RESET_CONTROL_DEBUG_UART_RST_MASK) >> SOC_RESET_CONTROL_DEBUG_UART_RST_LSB)
  110. #define SOC_RESET_CONTROL_DEBUG_UART_RST_SET(x) (((x) << SOC_RESET_CONTROL_DEBUG_UART_RST_LSB) & SOC_RESET_CONTROL_DEBUG_UART_RST_MASK)
  111. #define SOC_RESET_CONTROL_CPU_INIT_RESET_MSB 11
  112. #define SOC_RESET_CONTROL_CPU_INIT_RESET_LSB 11
  113. #define SOC_RESET_CONTROL_CPU_INIT_RESET_MASK 0x00000800
  114. #define SOC_RESET_CONTROL_CPU_INIT_RESET_GET(x) (((x) & SOC_RESET_CONTROL_CPU_INIT_RESET_MASK) >> SOC_RESET_CONTROL_CPU_INIT_RESET_LSB)
  115. #define SOC_RESET_CONTROL_CPU_INIT_RESET_SET(x) (((x) << SOC_RESET_CONTROL_CPU_INIT_RESET_LSB) & SOC_RESET_CONTROL_CPU_INIT_RESET_MASK)
  116. #define SOC_RESET_CONTROL_RST_OUT_MSB 9
  117. #define SOC_RESET_CONTROL_RST_OUT_LSB 9
  118. #define SOC_RESET_CONTROL_RST_OUT_MASK 0x00000200
  119. #define SOC_RESET_CONTROL_RST_OUT_GET(x) (((x) & SOC_RESET_CONTROL_RST_OUT_MASK) >> SOC_RESET_CONTROL_RST_OUT_LSB)
  120. #define SOC_RESET_CONTROL_RST_OUT_SET(x) (((x) << SOC_RESET_CONTROL_RST_OUT_LSB) & SOC_RESET_CONTROL_RST_OUT_MASK)
  121. #define SOC_RESET_CONTROL_COLD_RST_MSB 8
  122. #define SOC_RESET_CONTROL_COLD_RST_LSB 8
  123. #define SOC_RESET_CONTROL_COLD_RST_MASK 0x00000100
  124. #define SOC_RESET_CONTROL_COLD_RST_GET(x) (((x) & SOC_RESET_CONTROL_COLD_RST_MASK) >> SOC_RESET_CONTROL_COLD_RST_LSB)
  125. #define SOC_RESET_CONTROL_COLD_RST_SET(x) (((x) << SOC_RESET_CONTROL_COLD_RST_LSB) & SOC_RESET_CONTROL_COLD_RST_MASK)
  126. #define SOC_RESET_CONTROL_CPU_WARM_RST_MSB 6
  127. #define SOC_RESET_CONTROL_CPU_WARM_RST_LSB 6
  128. #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
  129. #define SOC_RESET_CONTROL_CPU_WARM_RST_GET(x) (((x) & SOC_RESET_CONTROL_CPU_WARM_RST_MASK) >> SOC_RESET_CONTROL_CPU_WARM_RST_LSB)
  130. #define SOC_RESET_CONTROL_CPU_WARM_RST_SET(x) (((x) << SOC_RESET_CONTROL_CPU_WARM_RST_LSB) & SOC_RESET_CONTROL_CPU_WARM_RST_MASK)
  131. /* TODO: */
  132. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MSB 2
  133. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB 2
  134. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK 0x00000004
  135. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_GET(x) (((x) & SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK) >> SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB)
  136. #define SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_SET(x) (((x) << SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_LSB) & SOC_RESET_CONTROL_PCIE_RST_SHORT_OVRD_MASK)
  137. #define SOC_RESET_CONTROL_MBOX_RST_MSB 2
  138. #define SOC_RESET_CONTROL_MBOX_RST_LSB 2
  139. #define SOC_RESET_CONTROL_MBOX_RST_MASK 0x00000004
  140. #define SOC_RESET_CONTROL_MBOX_RST_GET(x) (((x) & SOC_RESET_CONTROL_MBOX_RST_MASK) >> SOC_RESET_CONTROL_MBOX_RST_LSB)
  141. #define SOC_RESET_CONTROL_MBOX_RST_SET(x) (((x) << SOC_RESET_CONTROL_MBOX_RST_LSB) & SOC_RESET_CONTROL_MBOX_RST_MASK)
  142. #define SOC_RESET_CONTROL_UART_RST_MSB 1
  143. #define SOC_RESET_CONTROL_UART_RST_LSB 1
  144. #define SOC_RESET_CONTROL_UART_RST_MASK 0x00000002
  145. #define SOC_RESET_CONTROL_UART_RST_GET(x) (((x) & SOC_RESET_CONTROL_UART_RST_MASK) >> SOC_RESET_CONTROL_UART_RST_LSB)
  146. #define SOC_RESET_CONTROL_UART_RST_SET(x) (((x) << SOC_RESET_CONTROL_UART_RST_LSB) & SOC_RESET_CONTROL_UART_RST_MASK)
  147. #define SOC_RESET_CONTROL_SI0_RST_MSB 0
  148. #define SOC_RESET_CONTROL_SI0_RST_LSB 0
  149. #define SOC_RESET_CONTROL_SI0_RST_MASK 0x00000001
  150. #define SOC_RESET_CONTROL_SI0_RST_GET(x) (((x) & SOC_RESET_CONTROL_SI0_RST_MASK) >> SOC_RESET_CONTROL_SI0_RST_LSB)
  151. #define SOC_RESET_CONTROL_SI0_RST_SET(x) (((x) << SOC_RESET_CONTROL_SI0_RST_LSB) & SOC_RESET_CONTROL_SI0_RST_MASK)
  152. #define SOC_TCXO_DETECT_ADDRESS 0x00000004
  153. #define SOC_TCXO_DETECT_OFFSET 0x00000004
  154. #define SOC_TCXO_DETECT_PRESENT_MSB 0
  155. #define SOC_TCXO_DETECT_PRESENT_LSB 0
  156. #define SOC_TCXO_DETECT_PRESENT_MASK 0x00000001
  157. #define SOC_TCXO_DETECT_PRESENT_GET(x) (((x) & SOC_TCXO_DETECT_PRESENT_MASK) >> SOC_TCXO_DETECT_PRESENT_LSB)
  158. #define SOC_TCXO_DETECT_PRESENT_SET(x) (((x) << SOC_TCXO_DETECT_PRESENT_LSB) & SOC_TCXO_DETECT_PRESENT_MASK)
  159. #define SOC_XTAL_TEST_ADDRESS 0x00000008
  160. #define SOC_XTAL_TEST_OFFSET 0x00000008
  161. #define SOC_XTAL_TEST_NOTCXODET_MSB 0
  162. #define SOC_XTAL_TEST_NOTCXODET_LSB 0
  163. #define SOC_XTAL_TEST_NOTCXODET_MASK 0x00000001
  164. #define SOC_XTAL_TEST_NOTCXODET_GET(x) (((x) & SOC_XTAL_TEST_NOTCXODET_MASK) >> SOC_XTAL_TEST_NOTCXODET_LSB)
  165. #define SOC_XTAL_TEST_NOTCXODET_SET(x) (((x) << SOC_XTAL_TEST_NOTCXODET_LSB) & SOC_XTAL_TEST_NOTCXODET_MASK)
  166. #define SOC_CPU_CLOCK_ADDRESS 0x00000020
  167. #define SOC_CPU_CLOCK_OFFSET 0x00000020
  168. #define SOC_CPU_CLOCK_STANDARD_MSB 1
  169. #define SOC_CPU_CLOCK_STANDARD_LSB 0
  170. #define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
  171. #define SOC_CPU_CLOCK_STANDARD_GET(x) (((x) & SOC_CPU_CLOCK_STANDARD_MASK) >> SOC_CPU_CLOCK_STANDARD_LSB)
  172. #define SOC_CPU_CLOCK_STANDARD_SET(x) (((x) << SOC_CPU_CLOCK_STANDARD_LSB) & SOC_CPU_CLOCK_STANDARD_MASK)
  173. #define SOC_CLOCK_CONTROL_ADDRESS 0x00000028
  174. #define SOC_CLOCK_CONTROL_OFFSET 0x00000028
  175. #define SOC_CLOCK_CONTROL_USB_CLOCK_MSB 3
  176. #define SOC_CLOCK_CONTROL_USB_CLOCK_LSB 3
  177. #define SOC_CLOCK_CONTROL_USB_CLOCK_MASK 0x00000008
  178. #define SOC_CLOCK_CONTROL_USB_CLOCK_GET(x) (((x) & SOC_CLOCK_CONTROL_USB_CLOCK_MASK) >> SOC_CLOCK_CONTROL_USB_CLOCK_LSB)
  179. #define SOC_CLOCK_CONTROL_USB_CLOCK_SET(x) (((x) << SOC_CLOCK_CONTROL_USB_CLOCK_LSB) & SOC_CLOCK_CONTROL_USB_CLOCK_MASK)
  180. #define SOC_CLOCK_CONTROL_LF_CLK32_MSB 2
  181. #define SOC_CLOCK_CONTROL_LF_CLK32_LSB 2
  182. #define SOC_CLOCK_CONTROL_LF_CLK32_MASK 0x00000004
  183. #define SOC_CLOCK_CONTROL_LF_CLK32_GET(x) (((x) & SOC_CLOCK_CONTROL_LF_CLK32_MASK) >> SOC_CLOCK_CONTROL_LF_CLK32_LSB)
  184. #define SOC_CLOCK_CONTROL_LF_CLK32_SET(x) (((x) << SOC_CLOCK_CONTROL_LF_CLK32_LSB) & SOC_CLOCK_CONTROL_LF_CLK32_MASK)
  185. #define SOC_CLOCK_CONTROL_SI0_CLK_MSB 0
  186. #define SOC_CLOCK_CONTROL_SI0_CLK_LSB 0
  187. #define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
  188. #define SOC_CLOCK_CONTROL_SI0_CLK_GET(x) (((x) & SOC_CLOCK_CONTROL_SI0_CLK_MASK) >> SOC_CLOCK_CONTROL_SI0_CLK_LSB)
  189. #define SOC_CLOCK_CONTROL_SI0_CLK_SET(x) (((x) << SOC_CLOCK_CONTROL_SI0_CLK_LSB) & SOC_CLOCK_CONTROL_SI0_CLK_MASK)
  190. #define SOC_WDT_CONTROL_ADDRESS 0x00000030
  191. #define SOC_WDT_CONTROL_OFFSET 0x00000030
  192. #define SOC_WDT_CONTROL_ACTION_MSB 2
  193. #define SOC_WDT_CONTROL_ACTION_LSB 0
  194. #define SOC_WDT_CONTROL_ACTION_MASK 0x00000007
  195. #define SOC_WDT_CONTROL_ACTION_GET(x) (((x) & SOC_WDT_CONTROL_ACTION_MASK) >> SOC_WDT_CONTROL_ACTION_LSB)
  196. #define SOC_WDT_CONTROL_ACTION_SET(x) (((x) << SOC_WDT_CONTROL_ACTION_LSB) & SOC_WDT_CONTROL_ACTION_MASK)
  197. #define SOC_WDT_STATUS_ADDRESS 0x00000034
  198. #define SOC_WDT_STATUS_OFFSET 0x00000034
  199. #define SOC_WDT_STATUS_INTERRUPT_MSB 0
  200. #define SOC_WDT_STATUS_INTERRUPT_LSB 0
  201. #define SOC_WDT_STATUS_INTERRUPT_MASK 0x00000001
  202. #define SOC_WDT_STATUS_INTERRUPT_GET(x) (((x) & SOC_WDT_STATUS_INTERRUPT_MASK) >> SOC_WDT_STATUS_INTERRUPT_LSB)
  203. #define SOC_WDT_STATUS_INTERRUPT_SET(x) (((x) << SOC_WDT_STATUS_INTERRUPT_LSB) & SOC_WDT_STATUS_INTERRUPT_MASK)
  204. #define SOC_WDT_ADDRESS 0x00000038
  205. #define SOC_WDT_OFFSET 0x00000038
  206. #define SOC_WDT_TARGET_MSB 21
  207. #define SOC_WDT_TARGET_LSB 0
  208. #define SOC_WDT_TARGET_MASK 0x003fffff
  209. #define SOC_WDT_TARGET_GET(x) (((x) & SOC_WDT_TARGET_MASK) >> SOC_WDT_TARGET_LSB)
  210. #define SOC_WDT_TARGET_SET(x) (((x) << SOC_WDT_TARGET_LSB) & SOC_WDT_TARGET_MASK)
  211. #define SOC_WDT_COUNT_ADDRESS 0x0000003c
  212. #define SOC_WDT_COUNT_OFFSET 0x0000003c
  213. #define SOC_WDT_COUNT_VALUE_MSB 21
  214. #define SOC_WDT_COUNT_VALUE_LSB 0
  215. #define SOC_WDT_COUNT_VALUE_MASK 0x003fffff
  216. #define SOC_WDT_COUNT_VALUE_GET(x) (((x) & SOC_WDT_COUNT_VALUE_MASK) >> SOC_WDT_COUNT_VALUE_LSB)
  217. #define SOC_WDT_COUNT_VALUE_SET(x) (((x) << SOC_WDT_COUNT_VALUE_LSB) & SOC_WDT_COUNT_VALUE_MASK)
  218. #define SOC_WDT_RESET_ADDRESS 0x00000040
  219. #define SOC_WDT_RESET_OFFSET 0x00000040
  220. #define SOC_WDT_RESET_VALUE_MSB 0
  221. #define SOC_WDT_RESET_VALUE_LSB 0
  222. #define SOC_WDT_RESET_VALUE_MASK 0x00000001
  223. #define SOC_WDT_RESET_VALUE_GET(x) (((x) & SOC_WDT_RESET_VALUE_MASK) >> SOC_WDT_RESET_VALUE_LSB)
  224. #define SOC_WDT_RESET_VALUE_SET(x) (((x) << SOC_WDT_RESET_VALUE_LSB) & SOC_WDT_RESET_VALUE_MASK)
  225. #define SOC_INT_STATUS_ADDRESS 0x00000044
  226. #define SOC_INT_STATUS_OFFSET 0x00000044
  227. #define SOC_INT_STATUS_MAC_4_MSB 23
  228. #define SOC_INT_STATUS_MAC_4_LSB 23
  229. #define SOC_INT_STATUS_MAC_4_MASK 0x00800000
  230. #define SOC_INT_STATUS_MAC_4_GET(x) (((x) & SOC_INT_STATUS_MAC_4_MASK) >> SOC_INT_STATUS_MAC_4_LSB)
  231. #define SOC_INT_STATUS_MAC_4_SET(x) (((x) << SOC_INT_STATUS_MAC_4_LSB) & SOC_INT_STATUS_MAC_4_MASK)
  232. #define SOC_INT_STATUS_MAC_3_MSB 22
  233. #define SOC_INT_STATUS_MAC_3_LSB 22
  234. #define SOC_INT_STATUS_MAC_3_MASK 0x00400000
  235. #define SOC_INT_STATUS_MAC_3_GET(x) (((x) & SOC_INT_STATUS_MAC_3_MASK) >> SOC_INT_STATUS_MAC_3_LSB)
  236. #define SOC_INT_STATUS_MAC_3_SET(x) (((x) << SOC_INT_STATUS_MAC_3_LSB) & SOC_INT_STATUS_MAC_3_MASK)
  237. #define SOC_INT_STATUS_MAC_2_MSB 21
  238. #define SOC_INT_STATUS_MAC_2_LSB 21
  239. #define SOC_INT_STATUS_MAC_2_MASK 0x00200000
  240. #define SOC_INT_STATUS_MAC_2_GET(x) (((x) & SOC_INT_STATUS_MAC_2_MASK) >> SOC_INT_STATUS_MAC_2_LSB)
  241. #define SOC_INT_STATUS_MAC_2_SET(x) (((x) << SOC_INT_STATUS_MAC_2_LSB) & SOC_INT_STATUS_MAC_2_MASK)
  242. #define SOC_INT_STATUS_MAC_1_MSB 20
  243. #define SOC_INT_STATUS_MAC_1_LSB 20
  244. #define SOC_INT_STATUS_MAC_1_MASK 0x00100000
  245. #define SOC_INT_STATUS_MAC_1_GET(x) (((x) & SOC_INT_STATUS_MAC_1_MASK) >> SOC_INT_STATUS_MAC_1_LSB)
  246. #define SOC_INT_STATUS_MAC_1_SET(x) (((x) << SOC_INT_STATUS_MAC_1_LSB) & SOC_INT_STATUS_MAC_1_MASK)
  247. #define SOC_INT_STATUS_USBDMA_MSB 19
  248. #define SOC_INT_STATUS_USBDMA_LSB 19
  249. #define SOC_INT_STATUS_USBDMA_MASK 0x00080000
  250. #define SOC_INT_STATUS_USBDMA_GET(x) (((x) & SOC_INT_STATUS_USBDMA_MASK) >> SOC_INT_STATUS_USBDMA_LSB)
  251. #define SOC_INT_STATUS_USBDMA_SET(x) (((x) << SOC_INT_STATUS_USBDMA_LSB) & SOC_INT_STATUS_USBDMA_MASK)
  252. #define SOC_INT_STATUS_USBIP_MSB 18
  253. #define SOC_INT_STATUS_USBIP_LSB 18
  254. #define SOC_INT_STATUS_USBIP_MASK 0x00040000
  255. #define SOC_INT_STATUS_USBIP_GET(x) (((x) & SOC_INT_STATUS_USBIP_MASK) >> SOC_INT_STATUS_USBIP_LSB)
  256. #define SOC_INT_STATUS_USBIP_SET(x) (((x) << SOC_INT_STATUS_USBIP_LSB) & SOC_INT_STATUS_USBIP_MASK)
  257. #define SOC_INT_STATUS_THERM_MSB 17
  258. #define SOC_INT_STATUS_THERM_LSB 17
  259. #define SOC_INT_STATUS_THERM_MASK 0x00020000
  260. #define SOC_INT_STATUS_THERM_GET(x) (((x) & SOC_INT_STATUS_THERM_MASK) >> SOC_INT_STATUS_THERM_LSB)
  261. #define SOC_INT_STATUS_THERM_SET(x) (((x) << SOC_INT_STATUS_THERM_LSB) & SOC_INT_STATUS_THERM_MASK)
  262. #define SOC_INT_STATUS_EFUSE_OVERWRITE_MSB 16
  263. #define SOC_INT_STATUS_EFUSE_OVERWRITE_LSB 16
  264. #define SOC_INT_STATUS_EFUSE_OVERWRITE_MASK 0x00010000
  265. #define SOC_INT_STATUS_EFUSE_OVERWRITE_GET(x) (((x) & SOC_INT_STATUS_EFUSE_OVERWRITE_MASK) >> SOC_INT_STATUS_EFUSE_OVERWRITE_LSB)
  266. #define SOC_INT_STATUS_EFUSE_OVERWRITE_SET(x) (((x) << SOC_INT_STATUS_EFUSE_OVERWRITE_LSB) & SOC_INT_STATUS_EFUSE_OVERWRITE_MASK)
  267. #define SOC_INT_STATUS_RDMA_MSB 15
  268. #define SOC_INT_STATUS_RDMA_LSB 15
  269. #define SOC_INT_STATUS_RDMA_MASK 0x00008000
  270. #define SOC_INT_STATUS_RDMA_GET(x) (((x) & SOC_INT_STATUS_RDMA_MASK) >> SOC_INT_STATUS_RDMA_LSB)
  271. #define SOC_INT_STATUS_RDMA_SET(x) (((x) << SOC_INT_STATUS_RDMA_LSB) & SOC_INT_STATUS_RDMA_MASK)
  272. #define SOC_INT_STATUS_BTCOEX_MSB 14
  273. #define SOC_INT_STATUS_BTCOEX_LSB 14
  274. #define SOC_INT_STATUS_BTCOEX_MASK 0x00004000
  275. #define SOC_INT_STATUS_BTCOEX_GET(x) (((x) & SOC_INT_STATUS_BTCOEX_MASK) >> SOC_INT_STATUS_BTCOEX_LSB)
  276. #define SOC_INT_STATUS_BTCOEX_SET(x) (((x) << SOC_INT_STATUS_BTCOEX_LSB) & SOC_INT_STATUS_BTCOEX_MASK)
  277. #define SOC_INT_STATUS_RTC_POWER_MSB 13
  278. #define SOC_INT_STATUS_RTC_POWER_LSB 13
  279. #define SOC_INT_STATUS_RTC_POWER_MASK 0x00002000
  280. #define SOC_INT_STATUS_RTC_POWER_GET(x) (((x) & SOC_INT_STATUS_RTC_POWER_MASK) >> SOC_INT_STATUS_RTC_POWER_LSB)
  281. #define SOC_INT_STATUS_RTC_POWER_SET(x) (((x) << SOC_INT_STATUS_RTC_POWER_LSB) & SOC_INT_STATUS_RTC_POWER_MASK)
  282. #define SOC_INT_STATUS_MAC_MSB 12
  283. #define SOC_INT_STATUS_MAC_LSB 12
  284. #define SOC_INT_STATUS_MAC_MASK 0x00001000
  285. #define SOC_INT_STATUS_MAC_GET(x) (((x) & SOC_INT_STATUS_MAC_MASK) >> SOC_INT_STATUS_MAC_LSB)
  286. #define SOC_INT_STATUS_MAC_SET(x) (((x) << SOC_INT_STATUS_MAC_LSB) & SOC_INT_STATUS_MAC_MASK)
  287. #define SOC_INT_STATUS_MAILBOX_MSB 11
  288. #define SOC_INT_STATUS_MAILBOX_LSB 11
  289. #define SOC_INT_STATUS_MAILBOX_MASK 0x00000800
  290. #define SOC_INT_STATUS_MAILBOX_GET(x) (((x) & SOC_INT_STATUS_MAILBOX_MASK) >> SOC_INT_STATUS_MAILBOX_LSB)
  291. #define SOC_INT_STATUS_MAILBOX_SET(x) (((x) << SOC_INT_STATUS_MAILBOX_LSB) & SOC_INT_STATUS_MAILBOX_MASK)
  292. #define SOC_INT_STATUS_RTC_ALARM_MSB 10
  293. #define SOC_INT_STATUS_RTC_ALARM_LSB 10
  294. #define SOC_INT_STATUS_RTC_ALARM_MASK 0x00000400
  295. #define SOC_INT_STATUS_RTC_ALARM_GET(x) (((x) & SOC_INT_STATUS_RTC_ALARM_MASK) >> SOC_INT_STATUS_RTC_ALARM_LSB)
  296. #define SOC_INT_STATUS_RTC_ALARM_SET(x) (((x) << SOC_INT_STATUS_RTC_ALARM_LSB) & SOC_INT_STATUS_RTC_ALARM_MASK)
  297. #define SOC_INT_STATUS_HF_TIMER_MSB 9
  298. #define SOC_INT_STATUS_HF_TIMER_LSB 9
  299. #define SOC_INT_STATUS_HF_TIMER_MASK 0x00000200
  300. #define SOC_INT_STATUS_HF_TIMER_GET(x) (((x) & SOC_INT_STATUS_HF_TIMER_MASK) >> SOC_INT_STATUS_HF_TIMER_LSB)
  301. #define SOC_INT_STATUS_HF_TIMER_SET(x) (((x) << SOC_INT_STATUS_HF_TIMER_LSB) & SOC_INT_STATUS_HF_TIMER_MASK)
  302. #define SOC_INT_STATUS_LF_TIMER3_MSB 8
  303. #define SOC_INT_STATUS_LF_TIMER3_LSB 8
  304. #define SOC_INT_STATUS_LF_TIMER3_MASK 0x00000100
  305. #define SOC_INT_STATUS_LF_TIMER3_GET(x) (((x) & SOC_INT_STATUS_LF_TIMER3_MASK) >> SOC_INT_STATUS_LF_TIMER3_LSB)
  306. #define SOC_INT_STATUS_LF_TIMER3_SET(x) (((x) << SOC_INT_STATUS_LF_TIMER3_LSB) & SOC_INT_STATUS_LF_TIMER3_MASK)
  307. #define SOC_INT_STATUS_LF_TIMER2_MSB 7
  308. #define SOC_INT_STATUS_LF_TIMER2_LSB 7
  309. #define SOC_INT_STATUS_LF_TIMER2_MASK 0x00000080
  310. #define SOC_INT_STATUS_LF_TIMER2_GET(x) (((x) & SOC_INT_STATUS_LF_TIMER2_MASK) >> SOC_INT_STATUS_LF_TIMER2_LSB)
  311. #define SOC_INT_STATUS_LF_TIMER2_SET(x) (((x) << SOC_INT_STATUS_LF_TIMER2_LSB) & SOC_INT_STATUS_LF_TIMER2_MASK)
  312. #define SOC_INT_STATUS_LF_TIMER1_MSB 6
  313. #define SOC_INT_STATUS_LF_TIMER1_LSB 6
  314. #define SOC_INT_STATUS_LF_TIMER1_MASK 0x00000040
  315. #define SOC_INT_STATUS_LF_TIMER1_GET(x) (((x) & SOC_INT_STATUS_LF_TIMER1_MASK) >> SOC_INT_STATUS_LF_TIMER1_LSB)
  316. #define SOC_INT_STATUS_LF_TIMER1_SET(x) (((x) << SOC_INT_STATUS_LF_TIMER1_LSB) & SOC_INT_STATUS_LF_TIMER1_MASK)
  317. #define SOC_INT_STATUS_LF_TIMER0_MSB 5
  318. #define SOC_INT_STATUS_LF_TIMER0_LSB 5
  319. #define SOC_INT_STATUS_LF_TIMER0_MASK 0x00000020
  320. #define SOC_INT_STATUS_LF_TIMER0_GET(x) (((x) & SOC_INT_STATUS_LF_TIMER0_MASK) >> SOC_INT_STATUS_LF_TIMER0_LSB)
  321. #define SOC_INT_STATUS_LF_TIMER0_SET(x) (((x) << SOC_INT_STATUS_LF_TIMER0_LSB) & SOC_INT_STATUS_LF_TIMER0_MASK)
  322. #define SOC_INT_STATUS_SI_MSB 4
  323. #define SOC_INT_STATUS_SI_LSB 4
  324. #define SOC_INT_STATUS_SI_MASK 0x00000010
  325. #define SOC_INT_STATUS_SI_GET(x) (((x) & SOC_INT_STATUS_SI_MASK) >> SOC_INT_STATUS_SI_LSB)
  326. #define SOC_INT_STATUS_SI_SET(x) (((x) << SOC_INT_STATUS_SI_LSB) & SOC_INT_STATUS_SI_MASK)
  327. #define SOC_INT_STATUS_GPIO_MSB 3
  328. #define SOC_INT_STATUS_GPIO_LSB 3
  329. #define SOC_INT_STATUS_GPIO_MASK 0x00000008
  330. #define SOC_INT_STATUS_GPIO_GET(x) (((x) & SOC_INT_STATUS_GPIO_MASK) >> SOC_INT_STATUS_GPIO_LSB)
  331. #define SOC_INT_STATUS_GPIO_SET(x) (((x) << SOC_INT_STATUS_GPIO_LSB) & SOC_INT_STATUS_GPIO_MASK)
  332. #define SOC_INT_STATUS_DEBUG_UART_MSB 2
  333. #define SOC_INT_STATUS_DEBUG_UART_LSB 2
  334. #define SOC_INT_STATUS_DEBUG_UART_MASK 0x00000004
  335. #define SOC_INT_STATUS_DEBUG_UART_GET(x) (((x) & SOC_INT_STATUS_DEBUG_UART_MASK) >> SOC_INT_STATUS_DEBUG_UART_LSB)
  336. #define SOC_INT_STATUS_DEBUG_UART_SET(x) (((x) << SOC_INT_STATUS_DEBUG_UART_LSB) & SOC_INT_STATUS_DEBUG_UART_MASK)
  337. #define SOC_INT_STATUS_ERROR_MSB 1
  338. #define SOC_INT_STATUS_ERROR_LSB 1
  339. #define SOC_INT_STATUS_ERROR_MASK 0x00000002
  340. #define SOC_INT_STATUS_ERROR_GET(x) (((x) & SOC_INT_STATUS_ERROR_MASK) >> SOC_INT_STATUS_ERROR_LSB)
  341. #define SOC_INT_STATUS_ERROR_SET(x) (((x) << SOC_INT_STATUS_ERROR_LSB) & SOC_INT_STATUS_ERROR_MASK)
  342. #define SOC_INT_STATUS_WDT_INT_MSB 0
  343. #define SOC_INT_STATUS_WDT_INT_LSB 0
  344. #define SOC_INT_STATUS_WDT_INT_MASK 0x00000001
  345. #define SOC_INT_STATUS_WDT_INT_GET(x) (((x) & SOC_INT_STATUS_WDT_INT_MASK) >> SOC_INT_STATUS_WDT_INT_LSB)
  346. #define SOC_INT_STATUS_WDT_INT_SET(x) (((x) << SOC_INT_STATUS_WDT_INT_LSB) & SOC_INT_STATUS_WDT_INT_MASK)
  347. #define SOC_LF_TIMER0_ADDRESS 0x00000048
  348. #define SOC_LF_TIMER0_OFFSET 0x00000048
  349. #define SOC_LF_TIMER0_TARGET_MSB 31
  350. #define SOC_LF_TIMER0_TARGET_LSB 0
  351. #define SOC_LF_TIMER0_TARGET_MASK 0xffffffff
  352. #define SOC_LF_TIMER0_TARGET_GET(x) (((x) & SOC_LF_TIMER0_TARGET_MASK) >> SOC_LF_TIMER0_TARGET_LSB)
  353. #define SOC_LF_TIMER0_TARGET_SET(x) (((x) << SOC_LF_TIMER0_TARGET_LSB) & SOC_LF_TIMER0_TARGET_MASK)
  354. #define SOC_LF_TIMER_COUNT0_ADDRESS 0x0000004c
  355. #define SOC_LF_TIMER_COUNT0_OFFSET 0x0000004c
  356. #define SOC_LF_TIMER_COUNT0_VALUE_MSB 31
  357. #define SOC_LF_TIMER_COUNT0_VALUE_LSB 0
  358. #define SOC_LF_TIMER_COUNT0_VALUE_MASK 0xffffffff
  359. #define SOC_LF_TIMER_COUNT0_VALUE_GET(x) (((x) & SOC_LF_TIMER_COUNT0_VALUE_MASK) >> SOC_LF_TIMER_COUNT0_VALUE_LSB)
  360. #define SOC_LF_TIMER_COUNT0_VALUE_SET(x) (((x) << SOC_LF_TIMER_COUNT0_VALUE_LSB) & SOC_LF_TIMER_COUNT0_VALUE_MASK)
  361. #define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
  362. #define SOC_LF_TIMER_CONTROL0_OFFSET 0x00000050
  363. #define SOC_LF_TIMER_CONTROL0_ENABLE_MSB 2
  364. #define SOC_LF_TIMER_CONTROL0_ENABLE_LSB 2
  365. #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
  366. #define SOC_LF_TIMER_CONTROL0_ENABLE_GET(x) (((x) & SOC_LF_TIMER_CONTROL0_ENABLE_MASK) >> SOC_LF_TIMER_CONTROL0_ENABLE_LSB)
  367. #define SOC_LF_TIMER_CONTROL0_ENABLE_SET(x) (((x) << SOC_LF_TIMER_CONTROL0_ENABLE_LSB) & SOC_LF_TIMER_CONTROL0_ENABLE_MASK)
  368. #define SOC_LF_TIMER_CONTROL0_AUTO_RESTART_MSB 1
  369. #define SOC_LF_TIMER_CONTROL0_AUTO_RESTART_LSB 1
  370. #define SOC_LF_TIMER_CONTROL0_AUTO_RESTART_MASK 0x00000002
  371. #define SOC_LF_TIMER_CONTROL0_AUTO_RESTART_GET(x) (((x) & SOC_LF_TIMER_CONTROL0_AUTO_RESTART_MASK) >> SOC_LF_TIMER_CONTROL0_AUTO_RESTART_LSB)
  372. #define SOC_LF_TIMER_CONTROL0_AUTO_RESTART_SET(x) (((x) << SOC_LF_TIMER_CONTROL0_AUTO_RESTART_LSB) & SOC_LF_TIMER_CONTROL0_AUTO_RESTART_MASK)
  373. #define SOC_LF_TIMER_CONTROL0_RESET_MSB 0
  374. #define SOC_LF_TIMER_CONTROL0_RESET_LSB 0
  375. #define SOC_LF_TIMER_CONTROL0_RESET_MASK 0x00000001
  376. #define SOC_LF_TIMER_CONTROL0_RESET_GET(x) (((x) & SOC_LF_TIMER_CONTROL0_RESET_MASK) >> SOC_LF_TIMER_CONTROL0_RESET_LSB)
  377. #define SOC_LF_TIMER_CONTROL0_RESET_SET(x) (((x) << SOC_LF_TIMER_CONTROL0_RESET_LSB) & SOC_LF_TIMER_CONTROL0_RESET_MASK)
  378. #define SOC_LF_TIMER_STATUS0_ADDRESS 0x00000054
  379. #define SOC_LF_TIMER_STATUS0_OFFSET 0x00000054
  380. #define SOC_LF_TIMER_STATUS0_INTERRUPT_MSB 0
  381. #define SOC_LF_TIMER_STATUS0_INTERRUPT_LSB 0
  382. #define SOC_LF_TIMER_STATUS0_INTERRUPT_MASK 0x00000001
  383. #define SOC_LF_TIMER_STATUS0_INTERRUPT_GET(x) (((x) & SOC_LF_TIMER_STATUS0_INTERRUPT_MASK) >> SOC_LF_TIMER_STATUS0_INTERRUPT_LSB)
  384. #define SOC_LF_TIMER_STATUS0_INTERRUPT_SET(x) (((x) << SOC_LF_TIMER_STATUS0_INTERRUPT_LSB) & SOC_LF_TIMER_STATUS0_INTERRUPT_MASK)
  385. #define SOC_LF_TIMER1_ADDRESS 0x00000058
  386. #define SOC_LF_TIMER1_OFFSET 0x00000058
  387. #define SOC_LF_TIMER1_TARGET_MSB 31
  388. #define SOC_LF_TIMER1_TARGET_LSB 0
  389. #define SOC_LF_TIMER1_TARGET_MASK 0xffffffff
  390. #define SOC_LF_TIMER1_TARGET_GET(x) (((x) & SOC_LF_TIMER1_TARGET_MASK) >> SOC_LF_TIMER1_TARGET_LSB)
  391. #define SOC_LF_TIMER1_TARGET_SET(x) (((x) << SOC_LF_TIMER1_TARGET_LSB) & SOC_LF_TIMER1_TARGET_MASK)
  392. #define SOC_LF_TIMER_COUNT1_ADDRESS 0x0000005c
  393. #define SOC_LF_TIMER_COUNT1_OFFSET 0x0000005c
  394. #define SOC_LF_TIMER_COUNT1_VALUE_MSB 31
  395. #define SOC_LF_TIMER_COUNT1_VALUE_LSB 0
  396. #define SOC_LF_TIMER_COUNT1_VALUE_MASK 0xffffffff
  397. #define SOC_LF_TIMER_COUNT1_VALUE_GET(x) (((x) & SOC_LF_TIMER_COUNT1_VALUE_MASK) >> SOC_LF_TIMER_COUNT1_VALUE_LSB)
  398. #define SOC_LF_TIMER_COUNT1_VALUE_SET(x) (((x) << SOC_LF_TIMER_COUNT1_VALUE_LSB) & SOC_LF_TIMER_COUNT1_VALUE_MASK)
  399. #define SOC_LF_TIMER_CONTROL1_ADDRESS 0x00000060
  400. #define SOC_LF_TIMER_CONTROL1_OFFSET 0x00000060
  401. #define SOC_LF_TIMER_CONTROL1_ENABLE_MSB 2
  402. #define SOC_LF_TIMER_CONTROL1_ENABLE_LSB 2
  403. #define SOC_LF_TIMER_CONTROL1_ENABLE_MASK 0x00000004
  404. #define SOC_LF_TIMER_CONTROL1_ENABLE_GET(x) (((x) & SOC_LF_TIMER_CONTROL1_ENABLE_MASK) >> SOC_LF_TIMER_CONTROL1_ENABLE_LSB)
  405. #define SOC_LF_TIMER_CONTROL1_ENABLE_SET(x) (((x) << SOC_LF_TIMER_CONTROL1_ENABLE_LSB) & SOC_LF_TIMER_CONTROL1_ENABLE_MASK)
  406. #define SOC_LF_TIMER_CONTROL1_AUTO_RESTART_MSB 1
  407. #define SOC_LF_TIMER_CONTROL1_AUTO_RESTART_LSB 1
  408. #define SOC_LF_TIMER_CONTROL1_AUTO_RESTART_MASK 0x00000002
  409. #define SOC_LF_TIMER_CONTROL1_AUTO_RESTART_GET(x) (((x) & SOC_LF_TIMER_CONTROL1_AUTO_RESTART_MASK) >> SOC_LF_TIMER_CONTROL1_AUTO_RESTART_LSB)
  410. #define SOC_LF_TIMER_CONTROL1_AUTO_RESTART_SET(x) (((x) << SOC_LF_TIMER_CONTROL1_AUTO_RESTART_LSB) & SOC_LF_TIMER_CONTROL1_AUTO_RESTART_MASK)
  411. #define SOC_LF_TIMER_CONTROL1_RESET_MSB 0
  412. #define SOC_LF_TIMER_CONTROL1_RESET_LSB 0
  413. #define SOC_LF_TIMER_CONTROL1_RESET_MASK 0x00000001
  414. #define SOC_LF_TIMER_CONTROL1_RESET_GET(x) (((x) & SOC_LF_TIMER_CONTROL1_RESET_MASK) >> SOC_LF_TIMER_CONTROL1_RESET_LSB)
  415. #define SOC_LF_TIMER_CONTROL1_RESET_SET(x) (((x) << SOC_LF_TIMER_CONTROL1_RESET_LSB) & SOC_LF_TIMER_CONTROL1_RESET_MASK)
  416. #define SOC_LF_TIMER_STATUS1_ADDRESS 0x00000064
  417. #define SOC_LF_TIMER_STATUS1_OFFSET 0x00000064
  418. #define SOC_LF_TIMER_STATUS1_INTERRUPT_MSB 0
  419. #define SOC_LF_TIMER_STATUS1_INTERRUPT_LSB 0
  420. #define SOC_LF_TIMER_STATUS1_INTERRUPT_MASK 0x00000001
  421. #define SOC_LF_TIMER_STATUS1_INTERRUPT_GET(x) (((x) & SOC_LF_TIMER_STATUS1_INTERRUPT_MASK) >> SOC_LF_TIMER_STATUS1_INTERRUPT_LSB)
  422. #define SOC_LF_TIMER_STATUS1_INTERRUPT_SET(x) (((x) << SOC_LF_TIMER_STATUS1_INTERRUPT_LSB) & SOC_LF_TIMER_STATUS1_INTERRUPT_MASK)
  423. #define SOC_LF_TIMER2_ADDRESS 0x00000068
  424. #define SOC_LF_TIMER2_OFFSET 0x00000068
  425. #define SOC_LF_TIMER2_TARGET_MSB 31
  426. #define SOC_LF_TIMER2_TARGET_LSB 0
  427. #define SOC_LF_TIMER2_TARGET_MASK 0xffffffff
  428. #define SOC_LF_TIMER2_TARGET_GET(x) (((x) & SOC_LF_TIMER2_TARGET_MASK) >> SOC_LF_TIMER2_TARGET_LSB)
  429. #define SOC_LF_TIMER2_TARGET_SET(x) (((x) << SOC_LF_TIMER2_TARGET_LSB) & SOC_LF_TIMER2_TARGET_MASK)
  430. #define SOC_LF_TIMER_COUNT2_ADDRESS 0x0000006c
  431. #define SOC_LF_TIMER_COUNT2_OFFSET 0x0000006c
  432. #define SOC_LF_TIMER_COUNT2_VALUE_MSB 31
  433. #define SOC_LF_TIMER_COUNT2_VALUE_LSB 0
  434. #define SOC_LF_TIMER_COUNT2_VALUE_MASK 0xffffffff
  435. #define SOC_LF_TIMER_COUNT2_VALUE_GET(x) (((x) & SOC_LF_TIMER_COUNT2_VALUE_MASK) >> SOC_LF_TIMER_COUNT2_VALUE_LSB)
  436. #define SOC_LF_TIMER_COUNT2_VALUE_SET(x) (((x) << SOC_LF_TIMER_COUNT2_VALUE_LSB) & SOC_LF_TIMER_COUNT2_VALUE_MASK)
  437. #define SOC_LF_TIMER_CONTROL2_ADDRESS 0x00000070
  438. #define SOC_LF_TIMER_CONTROL2_OFFSET 0x00000070
  439. #define SOC_LF_TIMER_CONTROL2_ENABLE_MSB 2
  440. #define SOC_LF_TIMER_CONTROL2_ENABLE_LSB 2
  441. #define SOC_LF_TIMER_CONTROL2_ENABLE_MASK 0x00000004
  442. #define SOC_LF_TIMER_CONTROL2_ENABLE_GET(x) (((x) & SOC_LF_TIMER_CONTROL2_ENABLE_MASK) >> SOC_LF_TIMER_CONTROL2_ENABLE_LSB)
  443. #define SOC_LF_TIMER_CONTROL2_ENABLE_SET(x) (((x) << SOC_LF_TIMER_CONTROL2_ENABLE_LSB) & SOC_LF_TIMER_CONTROL2_ENABLE_MASK)
  444. #define SOC_LF_TIMER_CONTROL2_AUTO_RESTART_MSB 1
  445. #define SOC_LF_TIMER_CONTROL2_AUTO_RESTART_LSB 1
  446. #define SOC_LF_TIMER_CONTROL2_AUTO_RESTART_MASK 0x00000002
  447. #define SOC_LF_TIMER_CONTROL2_AUTO_RESTART_GET(x) (((x) & SOC_LF_TIMER_CONTROL2_AUTO_RESTART_MASK) >> SOC_LF_TIMER_CONTROL2_AUTO_RESTART_LSB)
  448. #define SOC_LF_TIMER_CONTROL2_AUTO_RESTART_SET(x) (((x) << SOC_LF_TIMER_CONTROL2_AUTO_RESTART_LSB) & SOC_LF_TIMER_CONTROL2_AUTO_RESTART_MASK)
  449. #define SOC_LF_TIMER_CONTROL2_RESET_MSB 0
  450. #define SOC_LF_TIMER_CONTROL2_RESET_LSB 0
  451. #define SOC_LF_TIMER_CONTROL2_RESET_MASK 0x00000001
  452. #define SOC_LF_TIMER_CONTROL2_RESET_GET(x) (((x) & SOC_LF_TIMER_CONTROL2_RESET_MASK) >> SOC_LF_TIMER_CONTROL2_RESET_LSB)
  453. #define SOC_LF_TIMER_CONTROL2_RESET_SET(x) (((x) << SOC_LF_TIMER_CONTROL2_RESET_LSB) & SOC_LF_TIMER_CONTROL2_RESET_MASK)
  454. #define SOC_LF_TIMER_STATUS2_ADDRESS 0x00000074
  455. #define SOC_LF_TIMER_STATUS2_OFFSET 0x00000074
  456. #define SOC_LF_TIMER_STATUS2_INTERRUPT_MSB 0
  457. #define SOC_LF_TIMER_STATUS2_INTERRUPT_LSB 0
  458. #define SOC_LF_TIMER_STATUS2_INTERRUPT_MASK 0x00000001
  459. #define SOC_LF_TIMER_STATUS2_INTERRUPT_GET(x) (((x) & SOC_LF_TIMER_STATUS2_INTERRUPT_MASK) >> SOC_LF_TIMER_STATUS2_INTERRUPT_LSB)
  460. #define SOC_LF_TIMER_STATUS2_INTERRUPT_SET(x) (((x) << SOC_LF_TIMER_STATUS2_INTERRUPT_LSB) & SOC_LF_TIMER_STATUS2_INTERRUPT_MASK)
  461. #define SOC_LF_TIMER3_ADDRESS 0x00000078
  462. #define SOC_LF_TIMER3_OFFSET 0x00000078
  463. #define SOC_LF_TIMER3_TARGET_MSB 31
  464. #define SOC_LF_TIMER3_TARGET_LSB 0
  465. #define SOC_LF_TIMER3_TARGET_MASK 0xffffffff
  466. #define SOC_LF_TIMER3_TARGET_GET(x) (((x) & SOC_LF_TIMER3_TARGET_MASK) >> SOC_LF_TIMER3_TARGET_LSB)
  467. #define SOC_LF_TIMER3_TARGET_SET(x) (((x) << SOC_LF_TIMER3_TARGET_LSB) & SOC_LF_TIMER3_TARGET_MASK)
  468. #define SOC_LF_TIMER_COUNT3_ADDRESS 0x0000007c
  469. #define SOC_LF_TIMER_COUNT3_OFFSET 0x0000007c
  470. #define SOC_LF_TIMER_COUNT3_VALUE_MSB 31
  471. #define SOC_LF_TIMER_COUNT3_VALUE_LSB 0
  472. #define SOC_LF_TIMER_COUNT3_VALUE_MASK 0xffffffff
  473. #define SOC_LF_TIMER_COUNT3_VALUE_GET(x) (((x) & SOC_LF_TIMER_COUNT3_VALUE_MASK) >> SOC_LF_TIMER_COUNT3_VALUE_LSB)
  474. #define SOC_LF_TIMER_COUNT3_VALUE_SET(x) (((x) << SOC_LF_TIMER_COUNT3_VALUE_LSB) & SOC_LF_TIMER_COUNT3_VALUE_MASK)
  475. #define SOC_LF_TIMER_CONTROL3_ADDRESS 0x00000080
  476. #define SOC_LF_TIMER_CONTROL3_OFFSET 0x00000080
  477. #define SOC_LF_TIMER_CONTROL3_ENABLE_MSB 2
  478. #define SOC_LF_TIMER_CONTROL3_ENABLE_LSB 2
  479. #define SOC_LF_TIMER_CONTROL3_ENABLE_MASK 0x00000004
  480. #define SOC_LF_TIMER_CONTROL3_ENABLE_GET(x) (((x) & SOC_LF_TIMER_CONTROL3_ENABLE_MASK) >> SOC_LF_TIMER_CONTROL3_ENABLE_LSB)
  481. #define SOC_LF_TIMER_CONTROL3_ENABLE_SET(x) (((x) << SOC_LF_TIMER_CONTROL3_ENABLE_LSB) & SOC_LF_TIMER_CONTROL3_ENABLE_MASK)
  482. #define SOC_LF_TIMER_CONTROL3_AUTO_RESTART_MSB 1
  483. #define SOC_LF_TIMER_CONTROL3_AUTO_RESTART_LSB 1
  484. #define SOC_LF_TIMER_CONTROL3_AUTO_RESTART_MASK 0x00000002
  485. #define SOC_LF_TIMER_CONTROL3_AUTO_RESTART_GET(x) (((x) & SOC_LF_TIMER_CONTROL3_AUTO_RESTART_MASK) >> SOC_LF_TIMER_CONTROL3_AUTO_RESTART_LSB)
  486. #define SOC_LF_TIMER_CONTROL3_AUTO_RESTART_SET(x) (((x) << SOC_LF_TIMER_CONTROL3_AUTO_RESTART_LSB) & SOC_LF_TIMER_CONTROL3_AUTO_RESTART_MASK)
  487. #define SOC_LF_TIMER_CONTROL3_RESET_MSB 0
  488. #define SOC_LF_TIMER_CONTROL3_RESET_LSB 0
  489. #define SOC_LF_TIMER_CONTROL3_RESET_MASK 0x00000001
  490. #define SOC_LF_TIMER_CONTROL3_RESET_GET(x) (((x) & SOC_LF_TIMER_CONTROL3_RESET_MASK) >> SOC_LF_TIMER_CONTROL3_RESET_LSB)
  491. #define SOC_LF_TIMER_CONTROL3_RESET_SET(x) (((x) << SOC_LF_TIMER_CONTROL3_RESET_LSB) & SOC_LF_TIMER_CONTROL3_RESET_MASK)
  492. #define SOC_LF_TIMER_STATUS3_ADDRESS 0x00000084
  493. #define SOC_LF_TIMER_STATUS3_OFFSET 0x00000084
  494. #define SOC_LF_TIMER_STATUS3_INTERRUPT_MSB 0
  495. #define SOC_LF_TIMER_STATUS3_INTERRUPT_LSB 0
  496. #define SOC_LF_TIMER_STATUS3_INTERRUPT_MASK 0x00000001
  497. #define SOC_LF_TIMER_STATUS3_INTERRUPT_GET(x) (((x) & SOC_LF_TIMER_STATUS3_INTERRUPT_MASK) >> SOC_LF_TIMER_STATUS3_INTERRUPT_LSB)
  498. #define SOC_LF_TIMER_STATUS3_INTERRUPT_SET(x) (((x) << SOC_LF_TIMER_STATUS3_INTERRUPT_LSB) & SOC_LF_TIMER_STATUS3_INTERRUPT_MASK)
  499. #define SOC_HF_TIMER_ADDRESS 0x00000088
  500. #define SOC_HF_TIMER_OFFSET 0x00000088
  501. #define SOC_HF_TIMER_TARGET_MSB 31
  502. #define SOC_HF_TIMER_TARGET_LSB 12
  503. #define SOC_HF_TIMER_TARGET_MASK 0xfffff000
  504. #define SOC_HF_TIMER_TARGET_GET(x) (((x) & SOC_HF_TIMER_TARGET_MASK) >> SOC_HF_TIMER_TARGET_LSB)
  505. #define SOC_HF_TIMER_TARGET_SET(x) (((x) << SOC_HF_TIMER_TARGET_LSB) & SOC_HF_TIMER_TARGET_MASK)
  506. #define SOC_HF_TIMER_COUNT_ADDRESS 0x0000008c
  507. #define SOC_HF_TIMER_COUNT_OFFSET 0x0000008c
  508. #define SOC_HF_TIMER_COUNT_VALUE_MSB 31
  509. #define SOC_HF_TIMER_COUNT_VALUE_LSB 12
  510. #define SOC_HF_TIMER_COUNT_VALUE_MASK 0xfffff000
  511. #define SOC_HF_TIMER_COUNT_VALUE_GET(x) (((x) & SOC_HF_TIMER_COUNT_VALUE_MASK) >> SOC_HF_TIMER_COUNT_VALUE_LSB)
  512. #define SOC_HF_TIMER_COUNT_VALUE_SET(x) (((x) << SOC_HF_TIMER_COUNT_VALUE_LSB) & SOC_HF_TIMER_COUNT_VALUE_MASK)
  513. #define SOC_HF_LF_COUNT_ADDRESS 0x00000090
  514. #define SOC_HF_LF_COUNT_OFFSET 0x00000090
  515. #define SOC_HF_LF_COUNT_VALUE_MSB 31
  516. #define SOC_HF_LF_COUNT_VALUE_LSB 0
  517. #define SOC_HF_LF_COUNT_VALUE_MASK 0xffffffff
  518. #define SOC_HF_LF_COUNT_VALUE_GET(x) (((x) & SOC_HF_LF_COUNT_VALUE_MASK) >> SOC_HF_LF_COUNT_VALUE_LSB)
  519. #define SOC_HF_LF_COUNT_VALUE_SET(x) (((x) << SOC_HF_LF_COUNT_VALUE_LSB) & SOC_HF_LF_COUNT_VALUE_MASK)
  520. #define SOC_HF_TIMER_CONTROL_ADDRESS 0x00000094
  521. #define SOC_HF_TIMER_CONTROL_OFFSET 0x00000094
  522. #define SOC_HF_TIMER_CONTROL_ENABLE_MSB 3
  523. #define SOC_HF_TIMER_CONTROL_ENABLE_LSB 3
  524. #define SOC_HF_TIMER_CONTROL_ENABLE_MASK 0x00000008
  525. #define SOC_HF_TIMER_CONTROL_ENABLE_GET(x) (((x) & SOC_HF_TIMER_CONTROL_ENABLE_MASK) >> SOC_HF_TIMER_CONTROL_ENABLE_LSB)
  526. #define SOC_HF_TIMER_CONTROL_ENABLE_SET(x) (((x) << SOC_HF_TIMER_CONTROL_ENABLE_LSB) & SOC_HF_TIMER_CONTROL_ENABLE_MASK)
  527. #define SOC_HF_TIMER_CONTROL_ON_MSB 2
  528. #define SOC_HF_TIMER_CONTROL_ON_LSB 2
  529. #define SOC_HF_TIMER_CONTROL_ON_MASK 0x00000004
  530. #define SOC_HF_TIMER_CONTROL_ON_GET(x) (((x) & SOC_HF_TIMER_CONTROL_ON_MASK) >> SOC_HF_TIMER_CONTROL_ON_LSB)
  531. #define SOC_HF_TIMER_CONTROL_ON_SET(x) (((x) << SOC_HF_TIMER_CONTROL_ON_LSB) & SOC_HF_TIMER_CONTROL_ON_MASK)
  532. #define SOC_HF_TIMER_CONTROL_AUTO_RESTART_MSB 1
  533. #define SOC_HF_TIMER_CONTROL_AUTO_RESTART_LSB 1
  534. #define SOC_HF_TIMER_CONTROL_AUTO_RESTART_MASK 0x00000002
  535. #define SOC_HF_TIMER_CONTROL_AUTO_RESTART_GET(x) (((x) & SOC_HF_TIMER_CONTROL_AUTO_RESTART_MASK) >> SOC_HF_TIMER_CONTROL_AUTO_RESTART_LSB)
  536. #define SOC_HF_TIMER_CONTROL_AUTO_RESTART_SET(x) (((x) << SOC_HF_TIMER_CONTROL_AUTO_RESTART_LSB) & SOC_HF_TIMER_CONTROL_AUTO_RESTART_MASK)
  537. #define SOC_HF_TIMER_CONTROL_RESET_MSB 0
  538. #define SOC_HF_TIMER_CONTROL_RESET_LSB 0
  539. #define SOC_HF_TIMER_CONTROL_RESET_MASK 0x00000001
  540. #define SOC_HF_TIMER_CONTROL_RESET_GET(x) (((x) & SOC_HF_TIMER_CONTROL_RESET_MASK) >> SOC_HF_TIMER_CONTROL_RESET_LSB)
  541. #define SOC_HF_TIMER_CONTROL_RESET_SET(x) (((x) << SOC_HF_TIMER_CONTROL_RESET_LSB) & SOC_HF_TIMER_CONTROL_RESET_MASK)
  542. #define SOC_HF_TIMER_STATUS_ADDRESS 0x00000098
  543. #define SOC_HF_TIMER_STATUS_OFFSET 0x00000098
  544. #define SOC_HF_TIMER_STATUS_INTERRUPT_MSB 0
  545. #define SOC_HF_TIMER_STATUS_INTERRUPT_LSB 0
  546. #define SOC_HF_TIMER_STATUS_INTERRUPT_MASK 0x00000001
  547. #define SOC_HF_TIMER_STATUS_INTERRUPT_GET(x) (((x) & SOC_HF_TIMER_STATUS_INTERRUPT_MASK) >> SOC_HF_TIMER_STATUS_INTERRUPT_LSB)
  548. #define SOC_HF_TIMER_STATUS_INTERRUPT_SET(x) (((x) << SOC_HF_TIMER_STATUS_INTERRUPT_LSB) & SOC_HF_TIMER_STATUS_INTERRUPT_MASK)
  549. #define SOC_RTC_CONTROL_ADDRESS 0x0000009c
  550. #define SOC_RTC_CONTROL_OFFSET 0x0000009c
  551. #define SOC_RTC_CONTROL_ENABLE_MSB 2
  552. #define SOC_RTC_CONTROL_ENABLE_LSB 2
  553. #define SOC_RTC_CONTROL_ENABLE_MASK 0x00000004
  554. #define SOC_RTC_CONTROL_ENABLE_GET(x) (((x) & SOC_RTC_CONTROL_ENABLE_MASK) >> SOC_RTC_CONTROL_ENABLE_LSB)
  555. #define SOC_RTC_CONTROL_ENABLE_SET(x) (((x) << SOC_RTC_CONTROL_ENABLE_LSB) & SOC_RTC_CONTROL_ENABLE_MASK)
  556. #define SOC_RTC_CONTROL_LOAD_RTC_MSB 1
  557. #define SOC_RTC_CONTROL_LOAD_RTC_LSB 1
  558. #define SOC_RTC_CONTROL_LOAD_RTC_MASK 0x00000002
  559. #define SOC_RTC_CONTROL_LOAD_RTC_GET(x) (((x) & SOC_RTC_CONTROL_LOAD_RTC_MASK) >> SOC_RTC_CONTROL_LOAD_RTC_LSB)
  560. #define SOC_RTC_CONTROL_LOAD_RTC_SET(x) (((x) << SOC_RTC_CONTROL_LOAD_RTC_LSB) & SOC_RTC_CONTROL_LOAD_RTC_MASK)
  561. #define SOC_RTC_CONTROL_LOAD_ALARM_MSB 0
  562. #define SOC_RTC_CONTROL_LOAD_ALARM_LSB 0
  563. #define SOC_RTC_CONTROL_LOAD_ALARM_MASK 0x00000001
  564. #define SOC_RTC_CONTROL_LOAD_ALARM_GET(x) (((x) & SOC_RTC_CONTROL_LOAD_ALARM_MASK) >> SOC_RTC_CONTROL_LOAD_ALARM_LSB)
  565. #define SOC_RTC_CONTROL_LOAD_ALARM_SET(x) (((x) << SOC_RTC_CONTROL_LOAD_ALARM_LSB) & SOC_RTC_CONTROL_LOAD_ALARM_MASK)
  566. #define SOC_RTC_TIME_ADDRESS 0x000000a0
  567. #define SOC_RTC_TIME_OFFSET 0x000000a0
  568. #define SOC_RTC_TIME_WEEK_DAY_MSB 26
  569. #define SOC_RTC_TIME_WEEK_DAY_LSB 24
  570. #define SOC_RTC_TIME_WEEK_DAY_MASK 0x07000000
  571. #define SOC_RTC_TIME_WEEK_DAY_GET(x) (((x) & SOC_RTC_TIME_WEEK_DAY_MASK) >> SOC_RTC_TIME_WEEK_DAY_LSB)
  572. #define SOC_RTC_TIME_WEEK_DAY_SET(x) (((x) << SOC_RTC_TIME_WEEK_DAY_LSB) & SOC_RTC_TIME_WEEK_DAY_MASK)
  573. #define SOC_RTC_TIME_HOUR_MSB 21
  574. #define SOC_RTC_TIME_HOUR_LSB 16
  575. #define SOC_RTC_TIME_HOUR_MASK 0x003f0000
  576. #define SOC_RTC_TIME_HOUR_GET(x) (((x) & SOC_RTC_TIME_HOUR_MASK) >> SOC_RTC_TIME_HOUR_LSB)
  577. #define SOC_RTC_TIME_HOUR_SET(x) (((x) << SOC_RTC_TIME_HOUR_LSB) & SOC_RTC_TIME_HOUR_MASK)
  578. #define SOC_RTC_TIME_MINUTE_MSB 14
  579. #define SOC_RTC_TIME_MINUTE_LSB 8
  580. #define SOC_RTC_TIME_MINUTE_MASK 0x00007f00
  581. #define SOC_RTC_TIME_MINUTE_GET(x) (((x) & SOC_RTC_TIME_MINUTE_MASK) >> SOC_RTC_TIME_MINUTE_LSB)
  582. #define SOC_RTC_TIME_MINUTE_SET(x) (((x) << SOC_RTC_TIME_MINUTE_LSB) & SOC_RTC_TIME_MINUTE_MASK)
  583. #define SOC_RTC_TIME_SECOND_MSB 6
  584. #define SOC_RTC_TIME_SECOND_LSB 0
  585. #define SOC_RTC_TIME_SECOND_MASK 0x0000007f
  586. #define SOC_RTC_TIME_SECOND_GET(x) (((x) & SOC_RTC_TIME_SECOND_MASK) >> SOC_RTC_TIME_SECOND_LSB)
  587. #define SOC_RTC_TIME_SECOND_SET(x) (((x) << SOC_RTC_TIME_SECOND_LSB) & SOC_RTC_TIME_SECOND_MASK)
  588. #define SOC_RTC_DATE_ADDRESS 0x000000a4
  589. #define SOC_RTC_DATE_OFFSET 0x000000a4
  590. #define SOC_RTC_DATE_YEAR_MSB 23
  591. #define SOC_RTC_DATE_YEAR_LSB 16
  592. #define SOC_RTC_DATE_YEAR_MASK 0x00ff0000
  593. #define SOC_RTC_DATE_YEAR_GET(x) (((x) & SOC_RTC_DATE_YEAR_MASK) >> SOC_RTC_DATE_YEAR_LSB)
  594. #define SOC_RTC_DATE_YEAR_SET(x) (((x) << SOC_RTC_DATE_YEAR_LSB) & SOC_RTC_DATE_YEAR_MASK)
  595. #define SOC_RTC_DATE_MONTH_MSB 12
  596. #define SOC_RTC_DATE_MONTH_LSB 8
  597. #define SOC_RTC_DATE_MONTH_MASK 0x00001f00
  598. #define SOC_RTC_DATE_MONTH_GET(x) (((x) & SOC_RTC_DATE_MONTH_MASK) >> SOC_RTC_DATE_MONTH_LSB)
  599. #define SOC_RTC_DATE_MONTH_SET(x) (((x) << SOC_RTC_DATE_MONTH_LSB) & SOC_RTC_DATE_MONTH_MASK)
  600. #define SOC_RTC_DATE_MONTH_DAY_MSB 5
  601. #define SOC_RTC_DATE_MONTH_DAY_LSB 0
  602. #define SOC_RTC_DATE_MONTH_DAY_MASK 0x0000003f
  603. #define SOC_RTC_DATE_MONTH_DAY_GET(x) (((x) & SOC_RTC_DATE_MONTH_DAY_MASK) >> SOC_RTC_DATE_MONTH_DAY_LSB)
  604. #define SOC_RTC_DATE_MONTH_DAY_SET(x) (((x) << SOC_RTC_DATE_MONTH_DAY_LSB) & SOC_RTC_DATE_MONTH_DAY_MASK)
  605. #define SOC_RTC_SET_TIME_ADDRESS 0x000000a8
  606. #define SOC_RTC_SET_TIME_OFFSET 0x000000a8
  607. #define SOC_RTC_SET_TIME_WEEK_DAY_MSB 26
  608. #define SOC_RTC_SET_TIME_WEEK_DAY_LSB 24
  609. #define SOC_RTC_SET_TIME_WEEK_DAY_MASK 0x07000000
  610. #define SOC_RTC_SET_TIME_WEEK_DAY_GET(x) (((x) & SOC_RTC_SET_TIME_WEEK_DAY_MASK) >> SOC_RTC_SET_TIME_WEEK_DAY_LSB)
  611. #define SOC_RTC_SET_TIME_WEEK_DAY_SET(x) (((x) << SOC_RTC_SET_TIME_WEEK_DAY_LSB) & SOC_RTC_SET_TIME_WEEK_DAY_MASK)
  612. #define SOC_RTC_SET_TIME_HOUR_MSB 21
  613. #define SOC_RTC_SET_TIME_HOUR_LSB 16
  614. #define SOC_RTC_SET_TIME_HOUR_MASK 0x003f0000
  615. #define SOC_RTC_SET_TIME_HOUR_GET(x) (((x) & SOC_RTC_SET_TIME_HOUR_MASK) >> SOC_RTC_SET_TIME_HOUR_LSB)
  616. #define SOC_RTC_SET_TIME_HOUR_SET(x) (((x) << SOC_RTC_SET_TIME_HOUR_LSB) & SOC_RTC_SET_TIME_HOUR_MASK)
  617. #define SOC_RTC_SET_TIME_MINUTE_MSB 14
  618. #define SOC_RTC_SET_TIME_MINUTE_LSB 8
  619. #define SOC_RTC_SET_TIME_MINUTE_MASK 0x00007f00
  620. #define SOC_RTC_SET_TIME_MINUTE_GET(x) (((x) & SOC_RTC_SET_TIME_MINUTE_MASK) >> SOC_RTC_SET_TIME_MINUTE_LSB)
  621. #define SOC_RTC_SET_TIME_MINUTE_SET(x) (((x) << SOC_RTC_SET_TIME_MINUTE_LSB) & SOC_RTC_SET_TIME_MINUTE_MASK)
  622. #define SOC_RTC_SET_TIME_SECOND_MSB 6
  623. #define SOC_RTC_SET_TIME_SECOND_LSB 0
  624. #define SOC_RTC_SET_TIME_SECOND_MASK 0x0000007f
  625. #define SOC_RTC_SET_TIME_SECOND_GET(x) (((x) & SOC_RTC_SET_TIME_SECOND_MASK) >> SOC_RTC_SET_TIME_SECOND_LSB)
  626. #define SOC_RTC_SET_TIME_SECOND_SET(x) (((x) << SOC_RTC_SET_TIME_SECOND_LSB) & SOC_RTC_SET_TIME_SECOND_MASK)
  627. #define SOC_RTC_SET_DATE_ADDRESS 0x000000ac
  628. #define SOC_RTC_SET_DATE_OFFSET 0x000000ac
  629. #define SOC_RTC_SET_DATE_YEAR_MSB 23
  630. #define SOC_RTC_SET_DATE_YEAR_LSB 16
  631. #define SOC_RTC_SET_DATE_YEAR_MASK 0x00ff0000
  632. #define SOC_RTC_SET_DATE_YEAR_GET(x) (((x) & SOC_RTC_SET_DATE_YEAR_MASK) >> SOC_RTC_SET_DATE_YEAR_LSB)
  633. #define SOC_RTC_SET_DATE_YEAR_SET(x) (((x) << SOC_RTC_SET_DATE_YEAR_LSB) & SOC_RTC_SET_DATE_YEAR_MASK)
  634. #define SOC_RTC_SET_DATE_MONTH_MSB 12
  635. #define SOC_RTC_SET_DATE_MONTH_LSB 8
  636. #define SOC_RTC_SET_DATE_MONTH_MASK 0x00001f00
  637. #define SOC_RTC_SET_DATE_MONTH_GET(x) (((x) & SOC_RTC_SET_DATE_MONTH_MASK) >> SOC_RTC_SET_DATE_MONTH_LSB)
  638. #define SOC_RTC_SET_DATE_MONTH_SET(x) (((x) << SOC_RTC_SET_DATE_MONTH_LSB) & SOC_RTC_SET_DATE_MONTH_MASK)
  639. #define SOC_RTC_SET_DATE_MONTH_DAY_MSB 5
  640. #define SOC_RTC_SET_DATE_MONTH_DAY_LSB 0
  641. #define SOC_RTC_SET_DATE_MONTH_DAY_MASK 0x0000003f
  642. #define SOC_RTC_SET_DATE_MONTH_DAY_GET(x) (((x) & SOC_RTC_SET_DATE_MONTH_DAY_MASK) >> SOC_RTC_SET_DATE_MONTH_DAY_LSB)
  643. #define SOC_RTC_SET_DATE_MONTH_DAY_SET(x) (((x) << SOC_RTC_SET_DATE_MONTH_DAY_LSB) & SOC_RTC_SET_DATE_MONTH_DAY_MASK)
  644. #define SOC_RTC_SET_ALARM_ADDRESS 0x000000b0
  645. #define SOC_RTC_SET_ALARM_OFFSET 0x000000b0
  646. #define SOC_RTC_SET_ALARM_HOUR_MSB 21
  647. #define SOC_RTC_SET_ALARM_HOUR_LSB 16
  648. #define SOC_RTC_SET_ALARM_HOUR_MASK 0x003f0000
  649. #define SOC_RTC_SET_ALARM_HOUR_GET(x) (((x) & SOC_RTC_SET_ALARM_HOUR_MASK) >> SOC_RTC_SET_ALARM_HOUR_LSB)
  650. #define SOC_RTC_SET_ALARM_HOUR_SET(x) (((x) << SOC_RTC_SET_ALARM_HOUR_LSB) & SOC_RTC_SET_ALARM_HOUR_MASK)
  651. #define SOC_RTC_SET_ALARM_MINUTE_MSB 14
  652. #define SOC_RTC_SET_ALARM_MINUTE_LSB 8
  653. #define SOC_RTC_SET_ALARM_MINUTE_MASK 0x00007f00
  654. #define SOC_RTC_SET_ALARM_MINUTE_GET(x) (((x) & SOC_RTC_SET_ALARM_MINUTE_MASK) >> SOC_RTC_SET_ALARM_MINUTE_LSB)
  655. #define SOC_RTC_SET_ALARM_MINUTE_SET(x) (((x) << SOC_RTC_SET_ALARM_MINUTE_LSB) & SOC_RTC_SET_ALARM_MINUTE_MASK)
  656. #define SOC_RTC_SET_ALARM_SECOND_MSB 6
  657. #define SOC_RTC_SET_ALARM_SECOND_LSB 0
  658. #define SOC_RTC_SET_ALARM_SECOND_MASK 0x0000007f
  659. #define SOC_RTC_SET_ALARM_SECOND_GET(x) (((x) & SOC_RTC_SET_ALARM_SECOND_MASK) >> SOC_RTC_SET_ALARM_SECOND_LSB)
  660. #define SOC_RTC_SET_ALARM_SECOND_SET(x) (((x) << SOC_RTC_SET_ALARM_SECOND_LSB) & SOC_RTC_SET_ALARM_SECOND_MASK)
  661. #define SOC_RTC_CONFIG_ADDRESS 0x000000b4
  662. #define SOC_RTC_CONFIG_OFFSET 0x000000b4
  663. #define SOC_RTC_CONFIG_BCD_MSB 2
  664. #define SOC_RTC_CONFIG_BCD_LSB 2
  665. #define SOC_RTC_CONFIG_BCD_MASK 0x00000004
  666. #define SOC_RTC_CONFIG_BCD_GET(x) (((x) & SOC_RTC_CONFIG_BCD_MASK) >> SOC_RTC_CONFIG_BCD_LSB)
  667. #define SOC_RTC_CONFIG_BCD_SET(x) (((x) << SOC_RTC_CONFIG_BCD_LSB) & SOC_RTC_CONFIG_BCD_MASK)
  668. #define SOC_RTC_CONFIG_TWELVE_HOUR_MSB 1
  669. #define SOC_RTC_CONFIG_TWELVE_HOUR_LSB 1
  670. #define SOC_RTC_CONFIG_TWELVE_HOUR_MASK 0x00000002
  671. #define SOC_RTC_CONFIG_TWELVE_HOUR_GET(x) (((x) & SOC_RTC_CONFIG_TWELVE_HOUR_MASK) >> SOC_RTC_CONFIG_TWELVE_HOUR_LSB)
  672. #define SOC_RTC_CONFIG_TWELVE_HOUR_SET(x) (((x) << SOC_RTC_CONFIG_TWELVE_HOUR_LSB) & SOC_RTC_CONFIG_TWELVE_HOUR_MASK)
  673. #define SOC_RTC_CONFIG_DSE_MSB 0
  674. #define SOC_RTC_CONFIG_DSE_LSB 0
  675. #define SOC_RTC_CONFIG_DSE_MASK 0x00000001
  676. #define SOC_RTC_CONFIG_DSE_GET(x) (((x) & SOC_RTC_CONFIG_DSE_MASK) >> SOC_RTC_CONFIG_DSE_LSB)
  677. #define SOC_RTC_CONFIG_DSE_SET(x) (((x) << SOC_RTC_CONFIG_DSE_LSB) & SOC_RTC_CONFIG_DSE_MASK)
  678. #define SOC_RTC_ALARM_STATUS_ADDRESS 0x000000b8
  679. #define SOC_RTC_ALARM_STATUS_OFFSET 0x000000b8
  680. #define SOC_RTC_ALARM_STATUS_ENABLE_MSB 1
  681. #define SOC_RTC_ALARM_STATUS_ENABLE_LSB 1
  682. #define SOC_RTC_ALARM_STATUS_ENABLE_MASK 0x00000002
  683. #define SOC_RTC_ALARM_STATUS_ENABLE_GET(x) (((x) & SOC_RTC_ALARM_STATUS_ENABLE_MASK) >> SOC_RTC_ALARM_STATUS_ENABLE_LSB)
  684. #define SOC_RTC_ALARM_STATUS_ENABLE_SET(x) (((x) << SOC_RTC_ALARM_STATUS_ENABLE_LSB) & SOC_RTC_ALARM_STATUS_ENABLE_MASK)
  685. #define SOC_RTC_ALARM_STATUS_INTERRUPT_MSB 0
  686. #define SOC_RTC_ALARM_STATUS_INTERRUPT_LSB 0
  687. #define SOC_RTC_ALARM_STATUS_INTERRUPT_MASK 0x00000001
  688. #define SOC_RTC_ALARM_STATUS_INTERRUPT_GET(x) (((x) & SOC_RTC_ALARM_STATUS_INTERRUPT_MASK) >> SOC_RTC_ALARM_STATUS_INTERRUPT_LSB)
  689. #define SOC_RTC_ALARM_STATUS_INTERRUPT_SET(x) (((x) << SOC_RTC_ALARM_STATUS_INTERRUPT_LSB) & SOC_RTC_ALARM_STATUS_INTERRUPT_MASK)
  690. #define SOC_UART_WAKEUP_ADDRESS 0x000000bc
  691. #define SOC_UART_WAKEUP_OFFSET 0x000000bc
  692. #define SOC_UART_WAKEUP_ENABLE_MSB 0
  693. #define SOC_UART_WAKEUP_ENABLE_LSB 0
  694. #define SOC_UART_WAKEUP_ENABLE_MASK 0x00000001
  695. #define SOC_UART_WAKEUP_ENABLE_GET(x) (((x) & SOC_UART_WAKEUP_ENABLE_MASK) >> SOC_UART_WAKEUP_ENABLE_LSB)
  696. #define SOC_UART_WAKEUP_ENABLE_SET(x) (((x) << SOC_UART_WAKEUP_ENABLE_LSB) & SOC_UART_WAKEUP_ENABLE_MASK)
  697. #define SOC_RESET_CAUSE_ADDRESS 0x000000c0
  698. #define SOC_RESET_CAUSE_OFFSET 0x000000c0
  699. #define SOC_RESET_CAUSE_LAST_MSB 2
  700. #define SOC_RESET_CAUSE_LAST_LSB 0
  701. #define SOC_RESET_CAUSE_LAST_MASK 0x00000007
  702. #define SOC_RESET_CAUSE_LAST_GET(x) (((x) & SOC_RESET_CAUSE_LAST_MASK) >> SOC_RESET_CAUSE_LAST_LSB)
  703. #define SOC_RESET_CAUSE_LAST_SET(x) (((x) << SOC_RESET_CAUSE_LAST_LSB) & SOC_RESET_CAUSE_LAST_MASK)
  704. #define SOC_SYSTEM_SLEEP_ADDRESS 0x000000c4
  705. #define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
  706. #define SOC_SYSTEM_SLEEP_MCI_MSB 5
  707. #define SOC_SYSTEM_SLEEP_MCI_LSB 5
  708. #define SOC_SYSTEM_SLEEP_MCI_MASK 0x00000020
  709. #define SOC_SYSTEM_SLEEP_MCI_GET(x) (((x) & SOC_SYSTEM_SLEEP_MCI_MASK) >> SOC_SYSTEM_SLEEP_MCI_LSB)
  710. #define SOC_SYSTEM_SLEEP_MCI_SET(x) (((x) << SOC_SYSTEM_SLEEP_MCI_LSB) & SOC_SYSTEM_SLEEP_MCI_MASK)
  711. #define SOC_SYSTEM_SLEEP_HOST_IF_MSB 4
  712. #define SOC_SYSTEM_SLEEP_HOST_IF_LSB 4
  713. #define SOC_SYSTEM_SLEEP_HOST_IF_MASK 0x00000010
  714. #define SOC_SYSTEM_SLEEP_HOST_IF_GET(x) (((x) & SOC_SYSTEM_SLEEP_HOST_IF_MASK) >> SOC_SYSTEM_SLEEP_HOST_IF_LSB)
  715. #define SOC_SYSTEM_SLEEP_HOST_IF_SET(x) (((x) << SOC_SYSTEM_SLEEP_HOST_IF_LSB) & SOC_SYSTEM_SLEEP_HOST_IF_MASK)
  716. #define SOC_SYSTEM_SLEEP_MBOX_MSB 3
  717. #define SOC_SYSTEM_SLEEP_MBOX_LSB 3
  718. #define SOC_SYSTEM_SLEEP_MBOX_MASK 0x00000008
  719. #define SOC_SYSTEM_SLEEP_MBOX_GET(x) (((x) & SOC_SYSTEM_SLEEP_MBOX_MASK) >> SOC_SYSTEM_SLEEP_MBOX_LSB)
  720. #define SOC_SYSTEM_SLEEP_MBOX_SET(x) (((x) << SOC_SYSTEM_SLEEP_MBOX_LSB) & SOC_SYSTEM_SLEEP_MBOX_MASK)
  721. #define SOC_SYSTEM_SLEEP_MAC_IF_MSB 2
  722. #define SOC_SYSTEM_SLEEP_MAC_IF_LSB 2
  723. #define SOC_SYSTEM_SLEEP_MAC_IF_MASK 0x00000004
  724. #define SOC_SYSTEM_SLEEP_MAC_IF_GET(x) (((x) & SOC_SYSTEM_SLEEP_MAC_IF_MASK) >> SOC_SYSTEM_SLEEP_MAC_IF_LSB)
  725. #define SOC_SYSTEM_SLEEP_MAC_IF_SET(x) (((x) << SOC_SYSTEM_SLEEP_MAC_IF_LSB) & SOC_SYSTEM_SLEEP_MAC_IF_MASK)
  726. #define SOC_SYSTEM_SLEEP_LIGHT_MSB 1
  727. #define SOC_SYSTEM_SLEEP_LIGHT_LSB 1
  728. #define SOC_SYSTEM_SLEEP_LIGHT_MASK 0x00000002
  729. #define SOC_SYSTEM_SLEEP_LIGHT_GET(x) (((x) & SOC_SYSTEM_SLEEP_LIGHT_MASK) >> SOC_SYSTEM_SLEEP_LIGHT_LSB)
  730. #define SOC_SYSTEM_SLEEP_LIGHT_SET(x) (((x) << SOC_SYSTEM_SLEEP_LIGHT_LSB) & SOC_SYSTEM_SLEEP_LIGHT_MASK)
  731. #define SOC_SYSTEM_SLEEP_DISABLE_MSB 0
  732. #define SOC_SYSTEM_SLEEP_DISABLE_LSB 0
  733. #define SOC_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
  734. #define SOC_SYSTEM_SLEEP_DISABLE_GET(x) (((x) & SOC_SYSTEM_SLEEP_DISABLE_MASK) >> SOC_SYSTEM_SLEEP_DISABLE_LSB)
  735. #define SOC_SYSTEM_SLEEP_DISABLE_SET(x) (((x) << SOC_SYSTEM_SLEEP_DISABLE_LSB) & SOC_SYSTEM_SLEEP_DISABLE_MASK)
  736. #define SOC_SDIO_WRAPPER_ADDRESS 0x000000c8
  737. #define SOC_SDIO_WRAPPER_OFFSET 0x000000c8
  738. #define SOC_SDIO_WRAPPER_SLEEP_MSB 3
  739. #define SOC_SDIO_WRAPPER_SLEEP_LSB 3
  740. #define SOC_SDIO_WRAPPER_SLEEP_MASK 0x00000008
  741. #define SOC_SDIO_WRAPPER_SLEEP_GET(x) (((x) & SOC_SDIO_WRAPPER_SLEEP_MASK) >> SOC_SDIO_WRAPPER_SLEEP_LSB)
  742. #define SOC_SDIO_WRAPPER_SLEEP_SET(x) (((x) << SOC_SDIO_WRAPPER_SLEEP_LSB) & SOC_SDIO_WRAPPER_SLEEP_MASK)
  743. #define SOC_SDIO_WRAPPER_WAKEUP_MSB 2
  744. #define SOC_SDIO_WRAPPER_WAKEUP_LSB 2
  745. #define SOC_SDIO_WRAPPER_WAKEUP_MASK 0x00000004
  746. #define SOC_SDIO_WRAPPER_WAKEUP_GET(x) (((x) & SOC_SDIO_WRAPPER_WAKEUP_MASK) >> SOC_SDIO_WRAPPER_WAKEUP_LSB)
  747. #define SOC_SDIO_WRAPPER_WAKEUP_SET(x) (((x) << SOC_SDIO_WRAPPER_WAKEUP_LSB) & SOC_SDIO_WRAPPER_WAKEUP_MASK)
  748. #define SOC_SDIO_WRAPPER_SOC_ON_MSB 1
  749. #define SOC_SDIO_WRAPPER_SOC_ON_LSB 1
  750. #define SOC_SDIO_WRAPPER_SOC_ON_MASK 0x00000002
  751. #define SOC_SDIO_WRAPPER_SOC_ON_GET(x) (((x) & SOC_SDIO_WRAPPER_SOC_ON_MASK) >> SOC_SDIO_WRAPPER_SOC_ON_LSB)
  752. #define SOC_SDIO_WRAPPER_SOC_ON_SET(x) (((x) << SOC_SDIO_WRAPPER_SOC_ON_LSB) & SOC_SDIO_WRAPPER_SOC_ON_MASK)
  753. #define SOC_SDIO_WRAPPER_ON_MSB 0
  754. #define SOC_SDIO_WRAPPER_ON_LSB 0
  755. #define SOC_SDIO_WRAPPER_ON_MASK 0x00000001
  756. #define SOC_SDIO_WRAPPER_ON_GET(x) (((x) & SOC_SDIO_WRAPPER_ON_MASK) >> SOC_SDIO_WRAPPER_ON_LSB)
  757. #define SOC_SDIO_WRAPPER_ON_SET(x) (((x) << SOC_SDIO_WRAPPER_ON_LSB) & SOC_SDIO_WRAPPER_ON_MASK)
  758. #define SOC_INT_SLEEP_MASK_ADDRESS 0x000000cc
  759. #define SOC_INT_SLEEP_MASK_OFFSET 0x000000cc
  760. #define SOC_INT_SLEEP_MASK_BITMAP_MSB 31
  761. #define SOC_INT_SLEEP_MASK_BITMAP_LSB 0
  762. #define SOC_INT_SLEEP_MASK_BITMAP_MASK 0xffffffff
  763. #define SOC_INT_SLEEP_MASK_BITMAP_GET(x) (((x) & SOC_INT_SLEEP_MASK_BITMAP_MASK) >> SOC_INT_SLEEP_MASK_BITMAP_LSB)
  764. #define SOC_INT_SLEEP_MASK_BITMAP_SET(x) (((x) << SOC_INT_SLEEP_MASK_BITMAP_LSB) & SOC_INT_SLEEP_MASK_BITMAP_MASK)
  765. #define SOC_LPO_CAL_TIME_ADDRESS 0x000000d4
  766. #define SOC_LPO_CAL_TIME_OFFSET 0x000000d4
  767. #define SOC_LPO_CAL_TIME_LENGTH_MSB 13
  768. #define SOC_LPO_CAL_TIME_LENGTH_LSB 0
  769. #define SOC_LPO_CAL_TIME_LENGTH_MASK 0x00003fff
  770. #define SOC_LPO_CAL_TIME_LENGTH_GET(x) (((x) & SOC_LPO_CAL_TIME_LENGTH_MASK) >> SOC_LPO_CAL_TIME_LENGTH_LSB)
  771. #define SOC_LPO_CAL_TIME_LENGTH_SET(x) (((x) << SOC_LPO_CAL_TIME_LENGTH_LSB) & SOC_LPO_CAL_TIME_LENGTH_MASK)
  772. #define SOC_LPO_INIT_DIVIDEND_INT_ADDRESS 0x000000d8
  773. #define SOC_LPO_INIT_DIVIDEND_INT_OFFSET 0x000000d8
  774. #define SOC_LPO_INIT_DIVIDEND_INT_VALUE_MSB 23
  775. #define SOC_LPO_INIT_DIVIDEND_INT_VALUE_LSB 0
  776. #define SOC_LPO_INIT_DIVIDEND_INT_VALUE_MASK 0x00ffffff
  777. #define SOC_LPO_INIT_DIVIDEND_INT_VALUE_GET(x) (((x) & SOC_LPO_INIT_DIVIDEND_INT_VALUE_MASK) >> SOC_LPO_INIT_DIVIDEND_INT_VALUE_LSB)
  778. #define SOC_LPO_INIT_DIVIDEND_INT_VALUE_SET(x) (((x) << SOC_LPO_INIT_DIVIDEND_INT_VALUE_LSB) & SOC_LPO_INIT_DIVIDEND_INT_VALUE_MASK)
  779. #define SOC_LPO_INIT_DIVIDEND_FRACTION_ADDRESS 0x000000dc
  780. #define SOC_LPO_INIT_DIVIDEND_FRACTION_OFFSET 0x000000dc
  781. #define SOC_LPO_INIT_DIVIDEND_FRACTION_VALUE_MSB 10
  782. #define SOC_LPO_INIT_DIVIDEND_FRACTION_VALUE_LSB 0
  783. #define SOC_LPO_INIT_DIVIDEND_FRACTION_VALUE_MASK 0x000007ff
  784. #define SOC_LPO_INIT_DIVIDEND_FRACTION_VALUE_GET(x) (((x) & SOC_LPO_INIT_DIVIDEND_FRACTION_VALUE_MASK) >> SOC_LPO_INIT_DIVIDEND_FRACTION_VALUE_LSB)
  785. #define SOC_LPO_INIT_DIVIDEND_FRACTION_VALUE_SET(x) (((x) << SOC_LPO_INIT_DIVIDEND_FRACTION_VALUE_LSB) & SOC_LPO_INIT_DIVIDEND_FRACTION_VALUE_MASK)
  786. #define SOC_LPO_CAL_ADDRESS 0x000000e0
  787. #define SOC_LPO_CAL_OFFSET 0x000000e0
  788. #define SOC_LPO_CAL_ENABLE_MSB 20
  789. #define SOC_LPO_CAL_ENABLE_LSB 20
  790. #define SOC_LPO_CAL_ENABLE_MASK 0x00100000
  791. #define SOC_LPO_CAL_ENABLE_GET(x) (((x) & SOC_LPO_CAL_ENABLE_MASK) >> SOC_LPO_CAL_ENABLE_LSB)
  792. #define SOC_LPO_CAL_ENABLE_SET(x) (((x) << SOC_LPO_CAL_ENABLE_LSB) & SOC_LPO_CAL_ENABLE_MASK)
  793. #define SOC_LPO_CAL_COUNT_MSB 19
  794. #define SOC_LPO_CAL_COUNT_LSB 0
  795. #define SOC_LPO_CAL_COUNT_MASK 0x000fffff
  796. #define SOC_LPO_CAL_COUNT_GET(x) (((x) & SOC_LPO_CAL_COUNT_MASK) >> SOC_LPO_CAL_COUNT_LSB)
  797. #define SOC_LPO_CAL_COUNT_SET(x) (((x) << SOC_LPO_CAL_COUNT_LSB) & SOC_LPO_CAL_COUNT_MASK)
  798. #define SOC_LPO_CAL_TEST_CONTROL_ADDRESS 0x000000e4
  799. #define SOC_LPO_CAL_TEST_CONTROL_OFFSET 0x000000e4
  800. #define SOC_LPO_CAL_TEST_CONTROL_ENABLE_MSB 16
  801. #define SOC_LPO_CAL_TEST_CONTROL_ENABLE_LSB 16
  802. #define SOC_LPO_CAL_TEST_CONTROL_ENABLE_MASK 0x00010000
  803. #define SOC_LPO_CAL_TEST_CONTROL_ENABLE_GET(x) (((x) & SOC_LPO_CAL_TEST_CONTROL_ENABLE_MASK) >> SOC_LPO_CAL_TEST_CONTROL_ENABLE_LSB)
  804. #define SOC_LPO_CAL_TEST_CONTROL_ENABLE_SET(x) (((x) << SOC_LPO_CAL_TEST_CONTROL_ENABLE_LSB) & SOC_LPO_CAL_TEST_CONTROL_ENABLE_MASK)
  805. #define SOC_LPO_CAL_TEST_CONTROL_RTC_CYCLES_MSB 15
  806. #define SOC_LPO_CAL_TEST_CONTROL_RTC_CYCLES_LSB 0
  807. #define SOC_LPO_CAL_TEST_CONTROL_RTC_CYCLES_MASK 0x0000ffff
  808. #define SOC_LPO_CAL_TEST_CONTROL_RTC_CYCLES_GET(x) (((x) & SOC_LPO_CAL_TEST_CONTROL_RTC_CYCLES_MASK) >> SOC_LPO_CAL_TEST_CONTROL_RTC_CYCLES_LSB)
  809. #define SOC_LPO_CAL_TEST_CONTROL_RTC_CYCLES_SET(x) (((x) << SOC_LPO_CAL_TEST_CONTROL_RTC_CYCLES_LSB) & SOC_LPO_CAL_TEST_CONTROL_RTC_CYCLES_MASK)
  810. #define SOC_LPO_CAL_TEST_STATUS_ADDRESS 0x000000e8
  811. #define SOC_LPO_CAL_TEST_STATUS_OFFSET 0x000000e8
  812. #define SOC_LPO_CAL_TEST_STATUS_READY_MSB 16
  813. #define SOC_LPO_CAL_TEST_STATUS_READY_LSB 16
  814. #define SOC_LPO_CAL_TEST_STATUS_READY_MASK 0x00010000
  815. #define SOC_LPO_CAL_TEST_STATUS_READY_GET(x) (((x) & SOC_LPO_CAL_TEST_STATUS_READY_MASK) >> SOC_LPO_CAL_TEST_STATUS_READY_LSB)
  816. #define SOC_LPO_CAL_TEST_STATUS_READY_SET(x) (((x) << SOC_LPO_CAL_TEST_STATUS_READY_LSB) & SOC_LPO_CAL_TEST_STATUS_READY_MASK)
  817. #define SOC_LPO_CAL_TEST_STATUS_COUNT_MSB 15
  818. #define SOC_LPO_CAL_TEST_STATUS_COUNT_LSB 0
  819. #define SOC_LPO_CAL_TEST_STATUS_COUNT_MASK 0x0000ffff
  820. #define SOC_LPO_CAL_TEST_STATUS_COUNT_GET(x) (((x) & SOC_LPO_CAL_TEST_STATUS_COUNT_MASK) >> SOC_LPO_CAL_TEST_STATUS_COUNT_LSB)
  821. #define SOC_LPO_CAL_TEST_STATUS_COUNT_SET(x) (((x) << SOC_LPO_CAL_TEST_STATUS_COUNT_LSB) & SOC_LPO_CAL_TEST_STATUS_COUNT_MASK)
  822. #define LEGACY_SOC_CHIP_ID_ADDRESS 0x000000ec
  823. #define LEGACY_SOC_CHIP_ID_OFFSET 0x000000ec
  824. #define LEGACY_SOC_CHIP_ID_DEVICE_ID_MSB 31
  825. #define LEGACY_SOC_CHIP_ID_DEVICE_ID_LSB 16
  826. #define LEGACY_SOC_CHIP_ID_DEVICE_ID_MASK 0xffff0000
  827. #define LEGACY_SOC_CHIP_ID_DEVICE_ID_GET(x) (((x) & LEGACY_SOC_CHIP_ID_DEVICE_ID_MASK) >> LEGACY_SOC_CHIP_ID_DEVICE_ID_LSB)
  828. #define LEGACY_SOC_CHIP_ID_DEVICE_ID_SET(x) (((x) << LEGACY_SOC_CHIP_ID_DEVICE_ID_LSB) & LEGACY_SOC_CHIP_ID_DEVICE_ID_MASK)
  829. #define LEGACY_SOC_CHIP_ID_CONFIG_ID_MSB 15
  830. #define LEGACY_SOC_CHIP_ID_CONFIG_ID_LSB 4
  831. #define LEGACY_SOC_CHIP_ID_CONFIG_ID_MASK 0x0000fff0
  832. #define LEGACY_SOC_CHIP_ID_CONFIG_ID_GET(x) (((x) & LEGACY_SOC_CHIP_ID_CONFIG_ID_MASK) >> LEGACY_SOC_CHIP_ID_CONFIG_ID_LSB)
  833. #define LEGACY_SOC_CHIP_ID_CONFIG_ID_SET(x) (((x) << LEGACY_SOC_CHIP_ID_CONFIG_ID_LSB) & LEGACY_SOC_CHIP_ID_CONFIG_ID_MASK)
  834. #define LEGACY_SOC_CHIP_ID_VERSION_ID_MSB 3
  835. #define LEGACY_SOC_CHIP_ID_VERSION_ID_LSB 0
  836. #define LEGACY_SOC_CHIP_ID_VERSION_ID_MASK 0x0000000f
  837. #define LEGACY_SOC_CHIP_ID_VERSION_ID_GET(x) (((x) & LEGACY_SOC_CHIP_ID_VERSION_ID_MASK) >> LEGACY_SOC_CHIP_ID_VERSION_ID_LSB)
  838. #define LEGACY_SOC_CHIP_ID_VERSION_ID_SET(x) (((x) << LEGACY_SOC_CHIP_ID_VERSION_ID_LSB) & LEGACY_SOC_CHIP_ID_VERSION_ID_MASK)
  839. #define SOC_CHIP_ID_ADDRESS 0x000000f0
  840. #define SOC_CHIP_ID_OFFSET 0x000000f0
  841. #define SOC_CHIP_ID_DEVICE_ID_MSB 31
  842. #define SOC_CHIP_ID_DEVICE_ID_LSB 16
  843. #define SOC_CHIP_ID_DEVICE_ID_MASK 0xffff0000
  844. #define SOC_CHIP_ID_DEVICE_ID_GET(x) (((x) & SOC_CHIP_ID_DEVICE_ID_MASK) >> SOC_CHIP_ID_DEVICE_ID_LSB)
  845. #define SOC_CHIP_ID_DEVICE_ID_SET(x) (((x) << SOC_CHIP_ID_DEVICE_ID_LSB) & SOC_CHIP_ID_DEVICE_ID_MASK)
  846. #define SOC_CHIP_ID_CONFIG_ID_MSB 15
  847. #define SOC_CHIP_ID_CONFIG_ID_LSB 4
  848. #define SOC_CHIP_ID_CONFIG_ID_MASK 0x0000fff0
  849. #define SOC_CHIP_ID_CONFIG_ID_GET(x) (((x) & SOC_CHIP_ID_CONFIG_ID_MASK) >> SOC_CHIP_ID_CONFIG_ID_LSB)
  850. #define SOC_CHIP_ID_CONFIG_ID_SET(x) (((x) << SOC_CHIP_ID_CONFIG_ID_LSB) & SOC_CHIP_ID_CONFIG_ID_MASK)
  851. #define SOC_CHIP_ID_VERSION_ID_MSB 3
  852. #define SOC_CHIP_ID_VERSION_ID_LSB 0
  853. #define SOC_CHIP_ID_VERSION_ID_MASK 0x0000000f
  854. #define SOC_CHIP_ID_VERSION_ID_GET(x) (((x) & SOC_CHIP_ID_VERSION_ID_MASK) >> SOC_CHIP_ID_VERSION_ID_LSB)
  855. #define SOC_CHIP_ID_VERSION_ID_SET(x) (((x) << SOC_CHIP_ID_VERSION_ID_LSB) & SOC_CHIP_ID_VERSION_ID_MASK)
  856. #define SOC_POWER_REG_ADDRESS 0x0000010c
  857. #define SOC_POWER_REG_OFFSET 0x0000010c
  858. #define SOC_POWER_REG_DISCON_MODE_EN_MSB 16
  859. #define SOC_POWER_REG_DISCON_MODE_EN_LSB 16
  860. #define SOC_POWER_REG_DISCON_MODE_EN_MASK 0x00010000
  861. #define SOC_POWER_REG_DISCON_MODE_EN_GET(x) (((x) & SOC_POWER_REG_DISCON_MODE_EN_MASK) >> SOC_POWER_REG_DISCON_MODE_EN_LSB)
  862. #define SOC_POWER_REG_DISCON_MODE_EN_SET(x) (((x) << SOC_POWER_REG_DISCON_MODE_EN_LSB) & SOC_POWER_REG_DISCON_MODE_EN_MASK)
  863. #define SOC_POWER_REG_DEEP_SLEEP_EN_MSB 15
  864. #define SOC_POWER_REG_DEEP_SLEEP_EN_LSB 15
  865. #define SOC_POWER_REG_DEEP_SLEEP_EN_MASK 0x00008000
  866. #define SOC_POWER_REG_DEEP_SLEEP_EN_GET(x) (((x) & SOC_POWER_REG_DEEP_SLEEP_EN_MASK) >> SOC_POWER_REG_DEEP_SLEEP_EN_LSB)
  867. #define SOC_POWER_REG_DEEP_SLEEP_EN_SET(x) (((x) << SOC_POWER_REG_DEEP_SLEEP_EN_LSB) & SOC_POWER_REG_DEEP_SLEEP_EN_MASK)
  868. #define SOC_POWER_REG_DEBUG_EN_MSB 14
  869. #define SOC_POWER_REG_DEBUG_EN_LSB 14
  870. #define SOC_POWER_REG_DEBUG_EN_MASK 0x00004000
  871. #define SOC_POWER_REG_DEBUG_EN_GET(x) (((x) & SOC_POWER_REG_DEBUG_EN_MASK) >> SOC_POWER_REG_DEBUG_EN_LSB)
  872. #define SOC_POWER_REG_DEBUG_EN_SET(x) (((x) << SOC_POWER_REG_DEBUG_EN_LSB) & SOC_POWER_REG_DEBUG_EN_MASK)
  873. #define SOC_POWER_REG_WLAN_BB_PWD_EN_MSB 13
  874. #define SOC_POWER_REG_WLAN_BB_PWD_EN_LSB 13
  875. #define SOC_POWER_REG_WLAN_BB_PWD_EN_MASK 0x00002000
  876. #define SOC_POWER_REG_WLAN_BB_PWD_EN_GET(x) (((x) & SOC_POWER_REG_WLAN_BB_PWD_EN_MASK) >> SOC_POWER_REG_WLAN_BB_PWD_EN_LSB)
  877. #define SOC_POWER_REG_WLAN_BB_PWD_EN_SET(x) (((x) << SOC_POWER_REG_WLAN_BB_PWD_EN_LSB) & SOC_POWER_REG_WLAN_BB_PWD_EN_MASK)
  878. #define SOC_POWER_REG_WLAN_MAC_PWD_EN_MSB 12
  879. #define SOC_POWER_REG_WLAN_MAC_PWD_EN_LSB 12
  880. #define SOC_POWER_REG_WLAN_MAC_PWD_EN_MASK 0x00001000
  881. #define SOC_POWER_REG_WLAN_MAC_PWD_EN_GET(x) (((x) & SOC_POWER_REG_WLAN_MAC_PWD_EN_MASK) >> SOC_POWER_REG_WLAN_MAC_PWD_EN_LSB)
  882. #define SOC_POWER_REG_WLAN_MAC_PWD_EN_SET(x) (((x) << SOC_POWER_REG_WLAN_MAC_PWD_EN_LSB) & SOC_POWER_REG_WLAN_MAC_PWD_EN_MASK)
  883. #define SOC_POWER_REG_CPU_INT_ENABLE_MSB 7
  884. #define SOC_POWER_REG_CPU_INT_ENABLE_LSB 7
  885. #define SOC_POWER_REG_CPU_INT_ENABLE_MASK 0x00000080
  886. #define SOC_POWER_REG_CPU_INT_ENABLE_GET(x) (((x) & SOC_POWER_REG_CPU_INT_ENABLE_MASK) >> SOC_POWER_REG_CPU_INT_ENABLE_LSB)
  887. #define SOC_POWER_REG_CPU_INT_ENABLE_SET(x) (((x) << SOC_POWER_REG_CPU_INT_ENABLE_LSB) & SOC_POWER_REG_CPU_INT_ENABLE_MASK)
  888. #define SOC_POWER_REG_WLAN_ISO_DIS_MSB 6
  889. #define SOC_POWER_REG_WLAN_ISO_DIS_LSB 6
  890. #define SOC_POWER_REG_WLAN_ISO_DIS_MASK 0x00000040
  891. #define SOC_POWER_REG_WLAN_ISO_DIS_GET(x) (((x) & SOC_POWER_REG_WLAN_ISO_DIS_MASK) >> SOC_POWER_REG_WLAN_ISO_DIS_LSB)
  892. #define SOC_POWER_REG_WLAN_ISO_DIS_SET(x) (((x) << SOC_POWER_REG_WLAN_ISO_DIS_LSB) & SOC_POWER_REG_WLAN_ISO_DIS_MASK)
  893. #define SOC_POWER_REG_WLAN_ISO_CNTL_MSB 5
  894. #define SOC_POWER_REG_WLAN_ISO_CNTL_LSB 5
  895. #define SOC_POWER_REG_WLAN_ISO_CNTL_MASK 0x00000020
  896. #define SOC_POWER_REG_WLAN_ISO_CNTL_GET(x) (((x) & SOC_POWER_REG_WLAN_ISO_CNTL_MASK) >> SOC_POWER_REG_WLAN_ISO_CNTL_LSB)
  897. #define SOC_POWER_REG_WLAN_ISO_CNTL_SET(x) (((x) << SOC_POWER_REG_WLAN_ISO_CNTL_LSB) & SOC_POWER_REG_WLAN_ISO_CNTL_MASK)
  898. #define SOC_POWER_REG_RADIO_PWD_EN_MSB 4
  899. #define SOC_POWER_REG_RADIO_PWD_EN_LSB 4
  900. #define SOC_POWER_REG_RADIO_PWD_EN_MASK 0x00000010
  901. #define SOC_POWER_REG_RADIO_PWD_EN_GET(x) (((x) & SOC_POWER_REG_RADIO_PWD_EN_MASK) >> SOC_POWER_REG_RADIO_PWD_EN_LSB)
  902. #define SOC_POWER_REG_RADIO_PWD_EN_SET(x) (((x) << SOC_POWER_REG_RADIO_PWD_EN_LSB) & SOC_POWER_REG_RADIO_PWD_EN_MASK)
  903. #define SOC_POWER_REG_SOC_ISO_EN_MSB 3
  904. #define SOC_POWER_REG_SOC_ISO_EN_LSB 3
  905. #define SOC_POWER_REG_SOC_ISO_EN_MASK 0x00000008
  906. #define SOC_POWER_REG_SOC_ISO_EN_GET(x) (((x) & SOC_POWER_REG_SOC_ISO_EN_MASK) >> SOC_POWER_REG_SOC_ISO_EN_LSB)
  907. #define SOC_POWER_REG_SOC_ISO_EN_SET(x) (((x) << SOC_POWER_REG_SOC_ISO_EN_LSB) & SOC_POWER_REG_SOC_ISO_EN_MASK)
  908. #define SOC_POWER_REG_WLAN_ISO_EN_MSB 2
  909. #define SOC_POWER_REG_WLAN_ISO_EN_LSB 2
  910. #define SOC_POWER_REG_WLAN_ISO_EN_MASK 0x00000004
  911. #define SOC_POWER_REG_WLAN_ISO_EN_GET(x) (((x) & SOC_POWER_REG_WLAN_ISO_EN_MASK) >> SOC_POWER_REG_WLAN_ISO_EN_LSB)
  912. #define SOC_POWER_REG_WLAN_ISO_EN_SET(x) (((x) << SOC_POWER_REG_WLAN_ISO_EN_LSB) & SOC_POWER_REG_WLAN_ISO_EN_MASK)
  913. #define SOC_POWER_REG_WLAN_PWD_EN_MSB 1
  914. #define SOC_POWER_REG_WLAN_PWD_EN_LSB 1
  915. #define SOC_POWER_REG_WLAN_PWD_EN_MASK 0x00000002
  916. #define SOC_POWER_REG_WLAN_PWD_EN_GET(x) (((x) & SOC_POWER_REG_WLAN_PWD_EN_MASK) >> SOC_POWER_REG_WLAN_PWD_EN_LSB)
  917. #define SOC_POWER_REG_WLAN_PWD_EN_SET(x) (((x) << SOC_POWER_REG_WLAN_PWD_EN_LSB) & SOC_POWER_REG_WLAN_PWD_EN_MASK)
  918. #define SOC_POWER_REG_POWER_EN_MSB 0
  919. #define SOC_POWER_REG_POWER_EN_LSB 0
  920. #define SOC_POWER_REG_POWER_EN_MASK 0x00000001
  921. #define SOC_POWER_REG_POWER_EN_GET(x) (((x) & SOC_POWER_REG_POWER_EN_MASK) >> SOC_POWER_REG_POWER_EN_LSB)
  922. #define SOC_POWER_REG_POWER_EN_SET(x) (((x) << SOC_POWER_REG_POWER_EN_LSB) & SOC_POWER_REG_POWER_EN_MASK)
  923. #define SOC_CORE_CLK_CTRL_ADDRESS 0x00000110
  924. #define SOC_CORE_CLK_CTRL_OFFSET 0x00000110
  925. #define SOC_CORE_CLK_CTRL_DIV_MSB 2
  926. #define SOC_CORE_CLK_CTRL_DIV_LSB 0
  927. #define SOC_CORE_CLK_CTRL_DIV_MASK 0x00000007
  928. #define SOC_CORE_CLK_CTRL_DIV_GET(x) (((x) & SOC_CORE_CLK_CTRL_DIV_MASK) >> SOC_CORE_CLK_CTRL_DIV_LSB)
  929. #define SOC_CORE_CLK_CTRL_DIV_SET(x) (((x) << SOC_CORE_CLK_CTRL_DIV_LSB) & SOC_CORE_CLK_CTRL_DIV_MASK)
  930. #define SOC_GPIO_WAKEUP_CONTROL_ADDRESS 0x00000114
  931. #define SOC_GPIO_WAKEUP_CONTROL_OFFSET 0x00000114
  932. #define SOC_GPIO_WAKEUP_CONTROL_ENABLE_MSB 0
  933. #define SOC_GPIO_WAKEUP_CONTROL_ENABLE_LSB 0
  934. #define SOC_GPIO_WAKEUP_CONTROL_ENABLE_MASK 0x00000001
  935. #define SOC_GPIO_WAKEUP_CONTROL_ENABLE_GET(x) (((x) & SOC_GPIO_WAKEUP_CONTROL_ENABLE_MASK) >> SOC_GPIO_WAKEUP_CONTROL_ENABLE_LSB)
  936. #define SOC_GPIO_WAKEUP_CONTROL_ENABLE_SET(x) (((x) << SOC_GPIO_WAKEUP_CONTROL_ENABLE_LSB) & SOC_GPIO_WAKEUP_CONTROL_ENABLE_MASK)
  937. #define SLEEP_RETENTION_ADDRESS 0x00000214
  938. #define SLEEP_RETENTION_OFFSET 0x00000214
  939. #define SLEEP_RETENTION_GREEN_SAVE_MSB 10
  940. #define SLEEP_RETENTION_GREEN_SAVE_LSB 10
  941. #define SLEEP_RETENTION_GREEN_SAVE_MASK 0x00000400
  942. #define SLEEP_RETENTION_GREEN_SAVE_GET(x) (((x) & SLEEP_RETENTION_GREEN_SAVE_MASK) >> SLEEP_RETENTION_GREEN_SAVE_LSB)
  943. #define SLEEP_RETENTION_GREEN_SAVE_SET(x) (((x) << SLEEP_RETENTION_GREEN_SAVE_LSB) & SLEEP_RETENTION_GREEN_SAVE_MASK)
  944. #define SLEEP_RETENTION_TIME_MSB 9
  945. #define SLEEP_RETENTION_TIME_LSB 2
  946. #define SLEEP_RETENTION_TIME_MASK 0x000003fc
  947. #define SLEEP_RETENTION_TIME_GET(x) (((x) & SLEEP_RETENTION_TIME_MASK) >> SLEEP_RETENTION_TIME_LSB)
  948. #define SLEEP_RETENTION_TIME_SET(x) (((x) << SLEEP_RETENTION_TIME_LSB) & SLEEP_RETENTION_TIME_MASK)
  949. #define SLEEP_RETENTION_MODE_MSB 1
  950. #define SLEEP_RETENTION_MODE_LSB 1
  951. #define SLEEP_RETENTION_MODE_MASK 0x00000002
  952. #define SLEEP_RETENTION_MODE_GET(x) (((x) & SLEEP_RETENTION_MODE_MASK) >> SLEEP_RETENTION_MODE_LSB)
  953. #define SLEEP_RETENTION_MODE_SET(x) (((x) << SLEEP_RETENTION_MODE_LSB) & SLEEP_RETENTION_MODE_MASK)
  954. #define SLEEP_RETENTION_ENABLE_MSB 0
  955. #define SLEEP_RETENTION_ENABLE_LSB 0
  956. #define SLEEP_RETENTION_ENABLE_MASK 0x00000001
  957. #define SLEEP_RETENTION_ENABLE_GET(x) (((x) & SLEEP_RETENTION_ENABLE_MASK) >> SLEEP_RETENTION_ENABLE_LSB)
  958. #define SLEEP_RETENTION_ENABLE_SET(x) (((x) << SLEEP_RETENTION_ENABLE_LSB) & SLEEP_RETENTION_ENABLE_MASK)
  959. #define LP_PERF_COUNTER_ADDRESS 0x00000284
  960. #define LP_PERF_COUNTER_OFFSET 0x00000284
  961. #define LP_PERF_COUNTER_EN_MSB 0
  962. #define LP_PERF_COUNTER_EN_LSB 0
  963. #define LP_PERF_COUNTER_EN_MASK 0x00000001
  964. #define LP_PERF_COUNTER_EN_GET(x) (((x) & LP_PERF_COUNTER_EN_MASK) >> LP_PERF_COUNTER_EN_LSB)
  965. #define LP_PERF_COUNTER_EN_SET(x) (((x) << LP_PERF_COUNTER_EN_LSB) & LP_PERF_COUNTER_EN_MASK)
  966. #define LP_PERF_LIGHT_SLEEP_ADDRESS 0x00000288
  967. #define LP_PERF_LIGHT_SLEEP_OFFSET 0x00000288
  968. #define LP_PERF_LIGHT_SLEEP_CNT_MSB 31
  969. #define LP_PERF_LIGHT_SLEEP_CNT_LSB 0
  970. #define LP_PERF_LIGHT_SLEEP_CNT_MASK 0xffffffff
  971. #define LP_PERF_LIGHT_SLEEP_CNT_GET(x) (((x) & LP_PERF_LIGHT_SLEEP_CNT_MASK) >> LP_PERF_LIGHT_SLEEP_CNT_LSB)
  972. #define LP_PERF_LIGHT_SLEEP_CNT_SET(x) (((x) << LP_PERF_LIGHT_SLEEP_CNT_LSB) & LP_PERF_LIGHT_SLEEP_CNT_MASK)
  973. #define LP_PERF_DEEP_SLEEP_ADDRESS 0x0000028c
  974. #define LP_PERF_DEEP_SLEEP_OFFSET 0x0000028c
  975. #define LP_PERF_DEEP_SLEEP_CNT_MSB 31
  976. #define LP_PERF_DEEP_SLEEP_CNT_LSB 0
  977. #define LP_PERF_DEEP_SLEEP_CNT_MASK 0xffffffff
  978. #define LP_PERF_DEEP_SLEEP_CNT_GET(x) (((x) & LP_PERF_DEEP_SLEEP_CNT_MASK) >> LP_PERF_DEEP_SLEEP_CNT_LSB)
  979. #define LP_PERF_DEEP_SLEEP_CNT_SET(x) (((x) << LP_PERF_DEEP_SLEEP_CNT_LSB) & LP_PERF_DEEP_SLEEP_CNT_MASK)
  980. #define LP_PERF_ON_ADDRESS 0x00000290
  981. #define LP_PERF_ON_OFFSET 0x00000290
  982. #define LP_PERF_ON_CNT_MSB 31
  983. #define LP_PERF_ON_CNT_LSB 0
  984. #define LP_PERF_ON_CNT_MASK 0xffffffff
  985. #define LP_PERF_ON_CNT_GET(x) (((x) & LP_PERF_ON_CNT_MASK) >> LP_PERF_ON_CNT_LSB)
  986. #define LP_PERF_ON_CNT_SET(x) (((x) << LP_PERF_ON_CNT_LSB) & LP_PERF_ON_CNT_MASK)
  987. #define CHIP_MODE_ADDRESS 0x000002a8
  988. #define CHIP_MODE_OFFSET 0x000002a8
  989. #define CHIP_MODE_BIT_MSB 1
  990. #define CHIP_MODE_BIT_LSB 0
  991. #define CHIP_MODE_BIT_MASK 0x00000003
  992. #define CHIP_MODE_BIT_GET(x) (((x) & CHIP_MODE_BIT_MASK) >> CHIP_MODE_BIT_LSB)
  993. #define CHIP_MODE_BIT_SET(x) (((x) << CHIP_MODE_BIT_LSB) & CHIP_MODE_BIT_MASK)
  994. #define CLK_REQ_FALL_EDGE_ADDRESS 0x000002ac
  995. #define CLK_REQ_FALL_EDGE_OFFSET 0x000002ac
  996. #define CLK_REQ_FALL_EDGE_EN_MSB 31
  997. #define CLK_REQ_FALL_EDGE_EN_LSB 31
  998. #define CLK_REQ_FALL_EDGE_EN_MASK 0x80000000
  999. #define CLK_REQ_FALL_EDGE_EN_GET(x) (((x) & CLK_REQ_FALL_EDGE_EN_MASK) >> CLK_REQ_FALL_EDGE_EN_LSB)
  1000. #define CLK_REQ_FALL_EDGE_EN_SET(x) (((x) << CLK_REQ_FALL_EDGE_EN_LSB) & CLK_REQ_FALL_EDGE_EN_MASK)
  1001. #define CLK_REQ_FALL_EDGE_DELAY_MSB 7
  1002. #define CLK_REQ_FALL_EDGE_DELAY_LSB 0
  1003. #define CLK_REQ_FALL_EDGE_DELAY_MASK 0x000000ff
  1004. #define CLK_REQ_FALL_EDGE_DELAY_GET(x) (((x) & CLK_REQ_FALL_EDGE_DELAY_MASK) >> CLK_REQ_FALL_EDGE_DELAY_LSB)
  1005. #define CLK_REQ_FALL_EDGE_DELAY_SET(x) (((x) << CLK_REQ_FALL_EDGE_DELAY_LSB) & CLK_REQ_FALL_EDGE_DELAY_MASK)
  1006. #define OTP_ADDRESS 0x000002b0
  1007. #define OTP_OFFSET 0x000002b0
  1008. #define OTP_LDO25_EN_MSB 1
  1009. #define OTP_LDO25_EN_LSB 1
  1010. #define OTP_LDO25_EN_MASK 0x00000002
  1011. #define OTP_LDO25_EN_GET(x) (((x) & OTP_LDO25_EN_MASK) >> OTP_LDO25_EN_LSB)
  1012. #define OTP_LDO25_EN_SET(x) (((x) << OTP_LDO25_EN_LSB) & OTP_LDO25_EN_MASK)
  1013. #define OTP_VDD12_EN_MSB 0
  1014. #define OTP_VDD12_EN_LSB 0
  1015. #define OTP_VDD12_EN_MASK 0x00000001
  1016. #define OTP_VDD12_EN_GET(x) (((x) & OTP_VDD12_EN_MASK) >> OTP_VDD12_EN_LSB)
  1017. #define OTP_VDD12_EN_SET(x) (((x) << OTP_VDD12_EN_LSB) & OTP_VDD12_EN_MASK)
  1018. #define OTP_STATUS_ADDRESS 0x000002b4
  1019. #define OTP_STATUS_OFFSET 0x000002b4
  1020. #define OTP_STATUS_LDO25_EN_READY_MSB 1
  1021. #define OTP_STATUS_LDO25_EN_READY_LSB 1
  1022. #define OTP_STATUS_LDO25_EN_READY_MASK 0x00000002
  1023. #define OTP_STATUS_LDO25_EN_READY_GET(x) (((x) & OTP_STATUS_LDO25_EN_READY_MASK) >> OTP_STATUS_LDO25_EN_READY_LSB)
  1024. #define OTP_STATUS_LDO25_EN_READY_SET(x) (((x) << OTP_STATUS_LDO25_EN_READY_LSB) & OTP_STATUS_LDO25_EN_READY_MASK)
  1025. #define OTP_STATUS_VDD12_EN_READY_MSB 0
  1026. #define OTP_STATUS_VDD12_EN_READY_LSB 0
  1027. #define OTP_STATUS_VDD12_EN_READY_MASK 0x00000001
  1028. #define OTP_STATUS_VDD12_EN_READY_GET(x) (((x) & OTP_STATUS_VDD12_EN_READY_MASK) >> OTP_STATUS_VDD12_EN_READY_LSB)
  1029. #define OTP_STATUS_VDD12_EN_READY_SET(x) (((x) << OTP_STATUS_VDD12_EN_READY_LSB) & OTP_STATUS_VDD12_EN_READY_MASK)
  1030. #define PMU_ADDRESS 0x000002b8
  1031. #define PMU_OFFSET 0x000002b8
  1032. #define PMU_REG_WAKEUP_TIME_SEL_MSB 1
  1033. #define PMU_REG_WAKEUP_TIME_SEL_LSB 0
  1034. #define PMU_REG_WAKEUP_TIME_SEL_MASK 0x00000003
  1035. #define PMU_REG_WAKEUP_TIME_SEL_GET(x) (((x) & PMU_REG_WAKEUP_TIME_SEL_MASK) >> PMU_REG_WAKEUP_TIME_SEL_LSB)
  1036. #define PMU_REG_WAKEUP_TIME_SEL_SET(x) (((x) << PMU_REG_WAKEUP_TIME_SEL_LSB) & PMU_REG_WAKEUP_TIME_SEL_MASK)
  1037. #define PMU_CONFIG_ADDRESS 0x000002bc
  1038. #define PMU_CONFIG_OFFSET 0x000002bc
  1039. #define PMU_CONFIG_VALUE_MSB 4
  1040. #define PMU_CONFIG_VALUE_LSB 0
  1041. #define PMU_CONFIG_VALUE_MASK 0x0000001f
  1042. #define PMU_CONFIG_VALUE_GET(x) (((x) & PMU_CONFIG_VALUE_MASK) >> PMU_CONFIG_VALUE_LSB)
  1043. #define PMU_CONFIG_VALUE_SET(x) (((x) << PMU_CONFIG_VALUE_LSB) & PMU_CONFIG_VALUE_MASK)
  1044. #define PMU_PAREG_ADDRESS 0x000002c0
  1045. #define PMU_PAREG_OFFSET 0x000002c0
  1046. #define PMU_PAREG_LVL_CTR_MSB 2
  1047. #define PMU_PAREG_LVL_CTR_LSB 0
  1048. #define PMU_PAREG_LVL_CTR_MASK 0x00000007
  1049. #define PMU_PAREG_LVL_CTR_GET(x) (((x) & PMU_PAREG_LVL_CTR_MASK) >> PMU_PAREG_LVL_CTR_LSB)
  1050. #define PMU_PAREG_LVL_CTR_SET(x) (((x) << PMU_PAREG_LVL_CTR_LSB) & PMU_PAREG_LVL_CTR_MASK)
  1051. #define PMU_BYPASS_ADDRESS 0x000002c4
  1052. #define PMU_BYPASS_OFFSET 0x000002c4
  1053. #define PMU_BYPASS_SWREG_MSB 2
  1054. #define PMU_BYPASS_SWREG_LSB 2
  1055. #define PMU_BYPASS_SWREG_MASK 0x00000004
  1056. #define PMU_BYPASS_SWREG_GET(x) (((x) & PMU_BYPASS_SWREG_MASK) >> PMU_BYPASS_SWREG_LSB)
  1057. #define PMU_BYPASS_SWREG_SET(x) (((x) << PMU_BYPASS_SWREG_LSB) & PMU_BYPASS_SWREG_MASK)
  1058. #define PMU_BYPASS_DREG_MSB 1
  1059. #define PMU_BYPASS_DREG_LSB 1
  1060. #define PMU_BYPASS_DREG_MASK 0x00000002
  1061. #define PMU_BYPASS_DREG_GET(x) (((x) & PMU_BYPASS_DREG_MASK) >> PMU_BYPASS_DREG_LSB)
  1062. #define PMU_BYPASS_DREG_SET(x) (((x) << PMU_BYPASS_DREG_LSB) & PMU_BYPASS_DREG_MASK)
  1063. #define PMU_BYPASS_PAREG_MSB 0
  1064. #define PMU_BYPASS_PAREG_LSB 0
  1065. #define PMU_BYPASS_PAREG_MASK 0x00000001
  1066. #define PMU_BYPASS_PAREG_GET(x) (((x) & PMU_BYPASS_PAREG_MASK) >> PMU_BYPASS_PAREG_LSB)
  1067. #define PMU_BYPASS_PAREG_SET(x) (((x) << PMU_BYPASS_PAREG_LSB) & PMU_BYPASS_PAREG_MASK)
  1068. #define THERM_CTRL1_ADDRESS 0x000002dc
  1069. #define THERM_CTRL1_OFFSET 0x000002dc
  1070. #define THERM_CTRL1_BYPASS_MSB 16
  1071. #define THERM_CTRL1_BYPASS_LSB 16
  1072. #define THERM_CTRL1_BYPASS_MASK 0x00010000
  1073. #define THERM_CTRL1_BYPASS_GET(x) (((x) & THERM_CTRL1_BYPASS_MASK) >> THERM_CTRL1_BYPASS_LSB)
  1074. #define THERM_CTRL1_BYPASS_SET(x) (((x) << THERM_CTRL1_BYPASS_LSB) & THERM_CTRL1_BYPASS_MASK)
  1075. #define THERM_CTRL1_WIDTH_ARBITOR_MSB 15
  1076. #define THERM_CTRL1_WIDTH_ARBITOR_LSB 12
  1077. #define THERM_CTRL1_WIDTH_ARBITOR_MASK 0x0000f000
  1078. #define THERM_CTRL1_WIDTH_ARBITOR_GET(x) (((x) & THERM_CTRL1_WIDTH_ARBITOR_MASK) >> THERM_CTRL1_WIDTH_ARBITOR_LSB)
  1079. #define THERM_CTRL1_WIDTH_ARBITOR_SET(x) (((x) << THERM_CTRL1_WIDTH_ARBITOR_LSB) & THERM_CTRL1_WIDTH_ARBITOR_MASK)
  1080. #define THERM_CTRL1_WIDTH_MSB 11
  1081. #define THERM_CTRL1_WIDTH_LSB 5
  1082. #define THERM_CTRL1_WIDTH_MASK 0x00000fe0
  1083. #define THERM_CTRL1_WIDTH_GET(x) (((x) & THERM_CTRL1_WIDTH_MASK) >> THERM_CTRL1_WIDTH_LSB)
  1084. #define THERM_CTRL1_WIDTH_SET(x) (((x) << THERM_CTRL1_WIDTH_LSB) & THERM_CTRL1_WIDTH_MASK)
  1085. #define THERM_CTRL1_TYPE_MSB 4
  1086. #define THERM_CTRL1_TYPE_LSB 3
  1087. #define THERM_CTRL1_TYPE_MASK 0x00000018
  1088. #define THERM_CTRL1_TYPE_GET(x) (((x) & THERM_CTRL1_TYPE_MASK) >> THERM_CTRL1_TYPE_LSB)
  1089. #define THERM_CTRL1_TYPE_SET(x) (((x) << THERM_CTRL1_TYPE_LSB) & THERM_CTRL1_TYPE_MASK)
  1090. #define THERM_CTRL1_MEASURE_MSB 2
  1091. #define THERM_CTRL1_MEASURE_LSB 2
  1092. #define THERM_CTRL1_MEASURE_MASK 0x00000004
  1093. #define THERM_CTRL1_MEASURE_GET(x) (((x) & THERM_CTRL1_MEASURE_MASK) >> THERM_CTRL1_MEASURE_LSB)
  1094. #define THERM_CTRL1_MEASURE_SET(x) (((x) << THERM_CTRL1_MEASURE_LSB) & THERM_CTRL1_MEASURE_MASK)
  1095. #define THERM_CTRL1_INT_EN_MSB 1
  1096. #define THERM_CTRL1_INT_EN_LSB 1
  1097. #define THERM_CTRL1_INT_EN_MASK 0x00000002
  1098. #define THERM_CTRL1_INT_EN_GET(x) (((x) & THERM_CTRL1_INT_EN_MASK) >> THERM_CTRL1_INT_EN_LSB)
  1099. #define THERM_CTRL1_INT_EN_SET(x) (((x) << THERM_CTRL1_INT_EN_LSB) & THERM_CTRL1_INT_EN_MASK)
  1100. #define THERM_CTRL1_INT_STATUS_MSB 0
  1101. #define THERM_CTRL1_INT_STATUS_LSB 0
  1102. #define THERM_CTRL1_INT_STATUS_MASK 0x00000001
  1103. #define THERM_CTRL1_INT_STATUS_GET(x) (((x) & THERM_CTRL1_INT_STATUS_MASK) >> THERM_CTRL1_INT_STATUS_LSB)
  1104. #define THERM_CTRL1_INT_STATUS_SET(x) (((x) << THERM_CTRL1_INT_STATUS_LSB) & THERM_CTRL1_INT_STATUS_MASK)
  1105. #define THERM_CTRL2_ADDRESS 0x000002e0
  1106. #define THERM_CTRL2_OFFSET 0x000002e0
  1107. #define THERM_CTRL2_ADC_OFF_MSB 25
  1108. #define THERM_CTRL2_ADC_OFF_LSB 25
  1109. #define THERM_CTRL2_ADC_OFF_MASK 0x02000000
  1110. #define THERM_CTRL2_ADC_OFF_GET(x) (((x) & THERM_CTRL2_ADC_OFF_MASK) >> THERM_CTRL2_ADC_OFF_LSB)
  1111. #define THERM_CTRL2_ADC_OFF_SET(x) (((x) << THERM_CTRL2_ADC_OFF_LSB) & THERM_CTRL2_ADC_OFF_MASK)
  1112. #define THERM_CTRL2_ADC_ON_MSB 24
  1113. #define THERM_CTRL2_ADC_ON_LSB 24
  1114. #define THERM_CTRL2_ADC_ON_MASK 0x01000000
  1115. #define THERM_CTRL2_ADC_ON_GET(x) (((x) & THERM_CTRL2_ADC_ON_MASK) >> THERM_CTRL2_ADC_ON_LSB)
  1116. #define THERM_CTRL2_ADC_ON_SET(x) (((x) << THERM_CTRL2_ADC_ON_LSB) & THERM_CTRL2_ADC_ON_MASK)
  1117. #define THERM_CTRL2_SAMPLE_MSB 23
  1118. #define THERM_CTRL2_SAMPLE_LSB 16
  1119. #define THERM_CTRL2_SAMPLE_MASK 0x00ff0000
  1120. #define THERM_CTRL2_SAMPLE_GET(x) (((x) & THERM_CTRL2_SAMPLE_MASK) >> THERM_CTRL2_SAMPLE_LSB)
  1121. #define THERM_CTRL2_SAMPLE_SET(x) (((x) << THERM_CTRL2_SAMPLE_LSB) & THERM_CTRL2_SAMPLE_MASK)
  1122. #define THERM_CTRL2_HIGH_MSB 15
  1123. #define THERM_CTRL2_HIGH_LSB 8
  1124. #define THERM_CTRL2_HIGH_MASK 0x0000ff00
  1125. #define THERM_CTRL2_HIGH_GET(x) (((x) & THERM_CTRL2_HIGH_MASK) >> THERM_CTRL2_HIGH_LSB)
  1126. #define THERM_CTRL2_HIGH_SET(x) (((x) << THERM_CTRL2_HIGH_LSB) & THERM_CTRL2_HIGH_MASK)
  1127. #define THERM_CTRL2_LOW_MSB 7
  1128. #define THERM_CTRL2_LOW_LSB 0
  1129. #define THERM_CTRL2_LOW_MASK 0x000000ff
  1130. #define THERM_CTRL2_LOW_GET(x) (((x) & THERM_CTRL2_LOW_MASK) >> THERM_CTRL2_LOW_LSB)
  1131. #define THERM_CTRL2_LOW_SET(x) (((x) << THERM_CTRL2_LOW_LSB) & THERM_CTRL2_LOW_MASK)
  1132. #define THERM_CTRL3_ADDRESS 0x000002e4
  1133. #define THERM_CTRL3_OFFSET 0x000002e4
  1134. #define THERM_CTRL3_ADC_GAIN_MSB 16
  1135. #define THERM_CTRL3_ADC_GAIN_LSB 8
  1136. #define THERM_CTRL3_ADC_GAIN_MASK 0x0001ff00
  1137. #define THERM_CTRL3_ADC_GAIN_GET(x) (((x) & THERM_CTRL3_ADC_GAIN_MASK) >> THERM_CTRL3_ADC_GAIN_LSB)
  1138. #define THERM_CTRL3_ADC_GAIN_SET(x) (((x) << THERM_CTRL3_ADC_GAIN_LSB) & THERM_CTRL3_ADC_GAIN_MASK)
  1139. #define THERM_CTRL3_ADC_OFFSET_MSB 7
  1140. #define THERM_CTRL3_ADC_OFFSET_LSB 0
  1141. #define THERM_CTRL3_ADC_OFFSET_MASK 0x000000ff
  1142. #define THERM_CTRL3_ADC_OFFSET_GET(x) (((x) & THERM_CTRL3_ADC_OFFSET_MASK) >> THERM_CTRL3_ADC_OFFSET_LSB)
  1143. #define THERM_CTRL3_ADC_OFFSET_SET(x) (((x) << THERM_CTRL3_ADC_OFFSET_LSB) & THERM_CTRL3_ADC_OFFSET_MASK)
  1144. #define LISTEN_MODE1_ADDRESS 0x000002e8
  1145. #define LISTEN_MODE1_OFFSET 0x000002e8
  1146. #define LISTEN_MODE1_TIMER_CLEAR_MSB 19
  1147. #define LISTEN_MODE1_TIMER_CLEAR_LSB 19
  1148. #define LISTEN_MODE1_TIMER_CLEAR_MASK 0x00080000
  1149. #define LISTEN_MODE1_TIMER_CLEAR_GET(x) (((x) & LISTEN_MODE1_TIMER_CLEAR_MASK) >> LISTEN_MODE1_TIMER_CLEAR_LSB)
  1150. #define LISTEN_MODE1_TIMER_CLEAR_SET(x) (((x) << LISTEN_MODE1_TIMER_CLEAR_LSB) & LISTEN_MODE1_TIMER_CLEAR_MASK)
  1151. #define LISTEN_MODE1_TIMER_THRESH_WAKE_MSB 18
  1152. #define LISTEN_MODE1_TIMER_THRESH_WAKE_LSB 3
  1153. #define LISTEN_MODE1_TIMER_THRESH_WAKE_MASK 0x0007fff8
  1154. #define LISTEN_MODE1_TIMER_THRESH_WAKE_GET(x) (((x) & LISTEN_MODE1_TIMER_THRESH_WAKE_MASK) >> LISTEN_MODE1_TIMER_THRESH_WAKE_LSB)
  1155. #define LISTEN_MODE1_TIMER_THRESH_WAKE_SET(x) (((x) << LISTEN_MODE1_TIMER_THRESH_WAKE_LSB) & LISTEN_MODE1_TIMER_THRESH_WAKE_MASK)
  1156. #define LISTEN_MODE1_TIMER_OVERFLOW_WAKE_MSB 2
  1157. #define LISTEN_MODE1_TIMER_OVERFLOW_WAKE_LSB 2
  1158. #define LISTEN_MODE1_TIMER_OVERFLOW_WAKE_MASK 0x00000004
  1159. #define LISTEN_MODE1_TIMER_OVERFLOW_WAKE_GET(x) (((x) & LISTEN_MODE1_TIMER_OVERFLOW_WAKE_MASK) >> LISTEN_MODE1_TIMER_OVERFLOW_WAKE_LSB)
  1160. #define LISTEN_MODE1_TIMER_OVERFLOW_WAKE_SET(x) (((x) << LISTEN_MODE1_TIMER_OVERFLOW_WAKE_LSB) & LISTEN_MODE1_TIMER_OVERFLOW_WAKE_MASK)
  1161. #define LISTEN_MODE1_CLOCK_GATE_MSB 1
  1162. #define LISTEN_MODE1_CLOCK_GATE_LSB 1
  1163. #define LISTEN_MODE1_CLOCK_GATE_MASK 0x00000002
  1164. #define LISTEN_MODE1_CLOCK_GATE_GET(x) (((x) & LISTEN_MODE1_CLOCK_GATE_MASK) >> LISTEN_MODE1_CLOCK_GATE_LSB)
  1165. #define LISTEN_MODE1_CLOCK_GATE_SET(x) (((x) << LISTEN_MODE1_CLOCK_GATE_LSB) & LISTEN_MODE1_CLOCK_GATE_MASK)
  1166. #define LISTEN_MODE1_ENABLE_MSB 0
  1167. #define LISTEN_MODE1_ENABLE_LSB 0
  1168. #define LISTEN_MODE1_ENABLE_MASK 0x00000001
  1169. #define LISTEN_MODE1_ENABLE_GET(x) (((x) & LISTEN_MODE1_ENABLE_MASK) >> LISTEN_MODE1_ENABLE_LSB)
  1170. #define LISTEN_MODE1_ENABLE_SET(x) (((x) << LISTEN_MODE1_ENABLE_LSB) & LISTEN_MODE1_ENABLE_MASK)
  1171. #define LISTEN_MODE2_ADDRESS 0x000002ec
  1172. #define LISTEN_MODE2_OFFSET 0x000002ec
  1173. #define LISTEN_MODE2_TIMER_TRIGGER_WAKE_MSB 15
  1174. #define LISTEN_MODE2_TIMER_TRIGGER_WAKE_LSB 0
  1175. #define LISTEN_MODE2_TIMER_TRIGGER_WAKE_MASK 0x0000ffff
  1176. #define LISTEN_MODE2_TIMER_TRIGGER_WAKE_GET(x) (((x) & LISTEN_MODE2_TIMER_TRIGGER_WAKE_MASK) >> LISTEN_MODE2_TIMER_TRIGGER_WAKE_LSB)
  1177. #define LISTEN_MODE2_TIMER_TRIGGER_WAKE_SET(x) (((x) << LISTEN_MODE2_TIMER_TRIGGER_WAKE_LSB) & LISTEN_MODE2_TIMER_TRIGGER_WAKE_MASK)
  1178. #define AUDIO_PLL_CONFIG_ADDRESS 0x000002f0
  1179. #define AUDIO_PLL_CONFIG_OFFSET 0x000002f0
  1180. #define AUDIO_PLL_CONFIG_UPDATING_MSB 31
  1181. #define AUDIO_PLL_CONFIG_UPDATING_LSB 31
  1182. #define AUDIO_PLL_CONFIG_UPDATING_MASK 0x80000000
  1183. #define AUDIO_PLL_CONFIG_UPDATING_GET(x) (((x) & AUDIO_PLL_CONFIG_UPDATING_MASK) >> AUDIO_PLL_CONFIG_UPDATING_LSB)
  1184. #define AUDIO_PLL_CONFIG_UPDATING_SET(x) (((x) << AUDIO_PLL_CONFIG_UPDATING_LSB) & AUDIO_PLL_CONFIG_UPDATING_MASK)
  1185. #define AUDIO_PLL_CONFIG_EXT_DIV_MSB 14
  1186. #define AUDIO_PLL_CONFIG_EXT_DIV_LSB 12
  1187. #define AUDIO_PLL_CONFIG_EXT_DIV_MASK 0x00007000
  1188. #define AUDIO_PLL_CONFIG_EXT_DIV_GET(x) (((x) & AUDIO_PLL_CONFIG_EXT_DIV_MASK) >> AUDIO_PLL_CONFIG_EXT_DIV_LSB)
  1189. #define AUDIO_PLL_CONFIG_EXT_DIV_SET(x) (((x) << AUDIO_PLL_CONFIG_EXT_DIV_LSB) & AUDIO_PLL_CONFIG_EXT_DIV_MASK)
  1190. #define AUDIO_PLL_CONFIG_POSTPLLDIV_MSB 9
  1191. #define AUDIO_PLL_CONFIG_POSTPLLDIV_LSB 7
  1192. #define AUDIO_PLL_CONFIG_POSTPLLDIV_MASK 0x00000380
  1193. #define AUDIO_PLL_CONFIG_POSTPLLDIV_GET(x) (((x) & AUDIO_PLL_CONFIG_POSTPLLDIV_MASK) >> AUDIO_PLL_CONFIG_POSTPLLDIV_LSB)
  1194. #define AUDIO_PLL_CONFIG_POSTPLLDIV_SET(x) (((x) << AUDIO_PLL_CONFIG_POSTPLLDIV_LSB) & AUDIO_PLL_CONFIG_POSTPLLDIV_MASK)
  1195. #define AUDIO_PLL_CONFIG_PLLPWD_MSB 5
  1196. #define AUDIO_PLL_CONFIG_PLLPWD_LSB 5
  1197. #define AUDIO_PLL_CONFIG_PLLPWD_MASK 0x00000020
  1198. #define AUDIO_PLL_CONFIG_PLLPWD_GET(x) (((x) & AUDIO_PLL_CONFIG_PLLPWD_MASK) >> AUDIO_PLL_CONFIG_PLLPWD_LSB)
  1199. #define AUDIO_PLL_CONFIG_PLLPWD_SET(x) (((x) << AUDIO_PLL_CONFIG_PLLPWD_LSB) & AUDIO_PLL_CONFIG_PLLPWD_MASK)
  1200. #define AUDIO_PLL_CONFIG_BYPASS_MSB 4
  1201. #define AUDIO_PLL_CONFIG_BYPASS_LSB 4
  1202. #define AUDIO_PLL_CONFIG_BYPASS_MASK 0x00000010
  1203. #define AUDIO_PLL_CONFIG_BYPASS_GET(x) (((x) & AUDIO_PLL_CONFIG_BYPASS_MASK) >> AUDIO_PLL_CONFIG_BYPASS_LSB)
  1204. #define AUDIO_PLL_CONFIG_BYPASS_SET(x) (((x) << AUDIO_PLL_CONFIG_BYPASS_LSB) & AUDIO_PLL_CONFIG_BYPASS_MASK)
  1205. #define AUDIO_PLL_CONFIG_REFDIV_MSB 3
  1206. #define AUDIO_PLL_CONFIG_REFDIV_LSB 0
  1207. #define AUDIO_PLL_CONFIG_REFDIV_MASK 0x0000000f
  1208. #define AUDIO_PLL_CONFIG_REFDIV_GET(x) (((x) & AUDIO_PLL_CONFIG_REFDIV_MASK) >> AUDIO_PLL_CONFIG_REFDIV_LSB)
  1209. #define AUDIO_PLL_CONFIG_REFDIV_SET(x) (((x) << AUDIO_PLL_CONFIG_REFDIV_LSB) & AUDIO_PLL_CONFIG_REFDIV_MASK)
  1210. #define AUDIO_PLL_MODULATION_ADDRESS 0x000002f4
  1211. #define AUDIO_PLL_MODULATION_OFFSET 0x000002f4
  1212. #define AUDIO_PLL_MODULATION_TGT_DIV_FRAC_MSB 28
  1213. #define AUDIO_PLL_MODULATION_TGT_DIV_FRAC_LSB 11
  1214. #define AUDIO_PLL_MODULATION_TGT_DIV_FRAC_MASK 0x1ffff800
  1215. #define AUDIO_PLL_MODULATION_TGT_DIV_FRAC_GET(x) (((x) & AUDIO_PLL_MODULATION_TGT_DIV_FRAC_MASK) >> AUDIO_PLL_MODULATION_TGT_DIV_FRAC_LSB)
  1216. #define AUDIO_PLL_MODULATION_TGT_DIV_FRAC_SET(x) (((x) << AUDIO_PLL_MODULATION_TGT_DIV_FRAC_LSB) & AUDIO_PLL_MODULATION_TGT_DIV_FRAC_MASK)
  1217. #define AUDIO_PLL_MODULATION_TGT_DIV_INT_MSB 6
  1218. #define AUDIO_PLL_MODULATION_TGT_DIV_INT_LSB 1
  1219. #define AUDIO_PLL_MODULATION_TGT_DIV_INT_MASK 0x0000007e
  1220. #define AUDIO_PLL_MODULATION_TGT_DIV_INT_GET(x) (((x) & AUDIO_PLL_MODULATION_TGT_DIV_INT_MASK) >> AUDIO_PLL_MODULATION_TGT_DIV_INT_LSB)
  1221. #define AUDIO_PLL_MODULATION_TGT_DIV_INT_SET(x) (((x) << AUDIO_PLL_MODULATION_TGT_DIV_INT_LSB) & AUDIO_PLL_MODULATION_TGT_DIV_INT_MASK)
  1222. #define AUDIO_PLL_MODULATION_START_MSB 0
  1223. #define AUDIO_PLL_MODULATION_START_LSB 0
  1224. #define AUDIO_PLL_MODULATION_START_MASK 0x00000001
  1225. #define AUDIO_PLL_MODULATION_START_GET(x) (((x) & AUDIO_PLL_MODULATION_START_MASK) >> AUDIO_PLL_MODULATION_START_LSB)
  1226. #define AUDIO_PLL_MODULATION_START_SET(x) (((x) << AUDIO_PLL_MODULATION_START_LSB) & AUDIO_PLL_MODULATION_START_MASK)
  1227. #define AUDIO_PLL_MOD_STEP_ADDRESS 0x000002f8
  1228. #define AUDIO_PLL_MOD_STEP_OFFSET 0x000002f8
  1229. #define AUDIO_PLL_MOD_STEP_FRAC_MSB 31
  1230. #define AUDIO_PLL_MOD_STEP_FRAC_LSB 14
  1231. #define AUDIO_PLL_MOD_STEP_FRAC_MASK 0xffffc000
  1232. #define AUDIO_PLL_MOD_STEP_FRAC_GET(x) (((x) & AUDIO_PLL_MOD_STEP_FRAC_MASK) >> AUDIO_PLL_MOD_STEP_FRAC_LSB)
  1233. #define AUDIO_PLL_MOD_STEP_FRAC_SET(x) (((x) << AUDIO_PLL_MOD_STEP_FRAC_LSB) & AUDIO_PLL_MOD_STEP_FRAC_MASK)
  1234. #define AUDIO_PLL_MOD_STEP_INT_MSB 13
  1235. #define AUDIO_PLL_MOD_STEP_INT_LSB 4
  1236. #define AUDIO_PLL_MOD_STEP_INT_MASK 0x00003ff0
  1237. #define AUDIO_PLL_MOD_STEP_INT_GET(x) (((x) & AUDIO_PLL_MOD_STEP_INT_MASK) >> AUDIO_PLL_MOD_STEP_INT_LSB)
  1238. #define AUDIO_PLL_MOD_STEP_INT_SET(x) (((x) << AUDIO_PLL_MOD_STEP_INT_LSB) & AUDIO_PLL_MOD_STEP_INT_MASK)
  1239. #define AUDIO_PLL_MOD_STEP_UPDATE_CNT_MSB 3
  1240. #define AUDIO_PLL_MOD_STEP_UPDATE_CNT_LSB 0
  1241. #define AUDIO_PLL_MOD_STEP_UPDATE_CNT_MASK 0x0000000f
  1242. #define AUDIO_PLL_MOD_STEP_UPDATE_CNT_GET(x) (((x) & AUDIO_PLL_MOD_STEP_UPDATE_CNT_MASK) >> AUDIO_PLL_MOD_STEP_UPDATE_CNT_LSB)
  1243. #define AUDIO_PLL_MOD_STEP_UPDATE_CNT_SET(x) (((x) << AUDIO_PLL_MOD_STEP_UPDATE_CNT_LSB) & AUDIO_PLL_MOD_STEP_UPDATE_CNT_MASK)
  1244. #define CURRENT_AUDIO_PLL_MODULATION_ADDRESS 0x000002fc
  1245. #define CURRENT_AUDIO_PLL_MODULATION_OFFSET 0x000002fc
  1246. #define CURRENT_AUDIO_PLL_MODULATION_FRAC_MSB 27
  1247. #define CURRENT_AUDIO_PLL_MODULATION_FRAC_LSB 10
  1248. #define CURRENT_AUDIO_PLL_MODULATION_FRAC_MASK 0x0ffffc00
  1249. #define CURRENT_AUDIO_PLL_MODULATION_FRAC_GET(x) (((x) & CURRENT_AUDIO_PLL_MODULATION_FRAC_MASK) >> CURRENT_AUDIO_PLL_MODULATION_FRAC_LSB)
  1250. #define CURRENT_AUDIO_PLL_MODULATION_FRAC_SET(x) (((x) << CURRENT_AUDIO_PLL_MODULATION_FRAC_LSB) & CURRENT_AUDIO_PLL_MODULATION_FRAC_MASK)
  1251. #define CURRENT_AUDIO_PLL_MODULATION_INT_MSB 6
  1252. #define CURRENT_AUDIO_PLL_MODULATION_INT_LSB 1
  1253. #define CURRENT_AUDIO_PLL_MODULATION_INT_MASK 0x0000007e
  1254. #define CURRENT_AUDIO_PLL_MODULATION_INT_GET(x) (((x) & CURRENT_AUDIO_PLL_MODULATION_INT_MASK) >> CURRENT_AUDIO_PLL_MODULATION_INT_LSB)
  1255. #define CURRENT_AUDIO_PLL_MODULATION_INT_SET(x) (((x) << CURRENT_AUDIO_PLL_MODULATION_INT_LSB) & CURRENT_AUDIO_PLL_MODULATION_INT_MASK)
  1256. #define ETH_PLL_CONFIG_ADDRESS 0x00000300
  1257. #define ETH_PLL_CONFIG_OFFSET 0x00000300
  1258. #define ETH_PLL_CONFIG_GE0_MASTER_MSB 30
  1259. #define ETH_PLL_CONFIG_GE0_MASTER_LSB 30
  1260. #define ETH_PLL_CONFIG_GE0_MASTER_MASK 0x40000000
  1261. #define ETH_PLL_CONFIG_GE0_MASTER_GET(x) (((x) & ETH_PLL_CONFIG_GE0_MASTER_MASK) >> ETH_PLL_CONFIG_GE0_MASTER_LSB)
  1262. #define ETH_PLL_CONFIG_GE0_MASTER_SET(x) (((x) << ETH_PLL_CONFIG_GE0_MASTER_LSB) & ETH_PLL_CONFIG_GE0_MASTER_MASK)
  1263. #define ETH_PLL_CONFIG_GE0_MSB 29
  1264. #define ETH_PLL_CONFIG_GE0_LSB 29
  1265. #define ETH_PLL_CONFIG_GE0_MASK 0x20000000
  1266. #define ETH_PLL_CONFIG_GE0_GET(x) (((x) & ETH_PLL_CONFIG_GE0_MASK) >> ETH_PLL_CONFIG_GE0_LSB)
  1267. #define ETH_PLL_CONFIG_GE0_SET(x) (((x) << ETH_PLL_CONFIG_GE0_LSB) & ETH_PLL_CONFIG_GE0_MASK)
  1268. #define ETH_PLL_CONFIG_RANGE_MSB 28
  1269. #define ETH_PLL_CONFIG_RANGE_LSB 28
  1270. #define ETH_PLL_CONFIG_RANGE_MASK 0x10000000
  1271. #define ETH_PLL_CONFIG_RANGE_GET(x) (((x) & ETH_PLL_CONFIG_RANGE_MASK) >> ETH_PLL_CONFIG_RANGE_LSB)
  1272. #define ETH_PLL_CONFIG_RANGE_SET(x) (((x) << ETH_PLL_CONFIG_RANGE_LSB) & ETH_PLL_CONFIG_RANGE_MASK)
  1273. #define ETH_PLL_CONFIG_FRAC_MSB 27
  1274. #define ETH_PLL_CONFIG_FRAC_LSB 18
  1275. #define ETH_PLL_CONFIG_FRAC_MASK 0x0ffc0000
  1276. #define ETH_PLL_CONFIG_FRAC_GET(x) (((x) & ETH_PLL_CONFIG_FRAC_MASK) >> ETH_PLL_CONFIG_FRAC_LSB)
  1277. #define ETH_PLL_CONFIG_FRAC_SET(x) (((x) << ETH_PLL_CONFIG_FRAC_LSB) & ETH_PLL_CONFIG_FRAC_MASK)
  1278. #define ETH_PLL_CONFIG_INT_MSB 17
  1279. #define ETH_PLL_CONFIG_INT_LSB 12
  1280. #define ETH_PLL_CONFIG_INT_MASK 0x0003f000
  1281. #define ETH_PLL_CONFIG_INT_GET(x) (((x) & ETH_PLL_CONFIG_INT_MASK) >> ETH_PLL_CONFIG_INT_LSB)
  1282. #define ETH_PLL_CONFIG_INT_SET(x) (((x) << ETH_PLL_CONFIG_INT_LSB) & ETH_PLL_CONFIG_INT_MASK)
  1283. #define ETH_PLL_CONFIG_OUTDIV_MSB 9
  1284. #define ETH_PLL_CONFIG_OUTDIV_LSB 7
  1285. #define ETH_PLL_CONFIG_OUTDIV_MASK 0x00000380
  1286. #define ETH_PLL_CONFIG_OUTDIV_GET(x) (((x) & ETH_PLL_CONFIG_OUTDIV_MASK) >> ETH_PLL_CONFIG_OUTDIV_LSB)
  1287. #define ETH_PLL_CONFIG_OUTDIV_SET(x) (((x) << ETH_PLL_CONFIG_OUTDIV_LSB) & ETH_PLL_CONFIG_OUTDIV_MASK)
  1288. #define ETH_PLL_CONFIG_PLLPWD_MSB 6
  1289. #define ETH_PLL_CONFIG_PLLPWD_LSB 6
  1290. #define ETH_PLL_CONFIG_PLLPWD_MASK 0x00000040
  1291. #define ETH_PLL_CONFIG_PLLPWD_GET(x) (((x) & ETH_PLL_CONFIG_PLLPWD_MASK) >> ETH_PLL_CONFIG_PLLPWD_LSB)
  1292. #define ETH_PLL_CONFIG_PLLPWD_SET(x) (((x) << ETH_PLL_CONFIG_PLLPWD_LSB) & ETH_PLL_CONFIG_PLLPWD_MASK)
  1293. #define ETH_PLL_CONFIG_BYPASS_MSB 5
  1294. #define ETH_PLL_CONFIG_BYPASS_LSB 5
  1295. #define ETH_PLL_CONFIG_BYPASS_MASK 0x00000020
  1296. #define ETH_PLL_CONFIG_BYPASS_GET(x) (((x) & ETH_PLL_CONFIG_BYPASS_MASK) >> ETH_PLL_CONFIG_BYPASS_LSB)
  1297. #define ETH_PLL_CONFIG_BYPASS_SET(x) (((x) << ETH_PLL_CONFIG_BYPASS_LSB) & ETH_PLL_CONFIG_BYPASS_MASK)
  1298. #define ETH_PLL_CONFIG_REFDIV_MSB 4
  1299. #define ETH_PLL_CONFIG_REFDIV_LSB 0
  1300. #define ETH_PLL_CONFIG_REFDIV_MASK 0x0000001f
  1301. #define ETH_PLL_CONFIG_REFDIV_GET(x) (((x) & ETH_PLL_CONFIG_REFDIV_MASK) >> ETH_PLL_CONFIG_REFDIV_LSB)
  1302. #define ETH_PLL_CONFIG_REFDIV_SET(x) (((x) << ETH_PLL_CONFIG_REFDIV_LSB) & ETH_PLL_CONFIG_REFDIV_MASK)
  1303. #define CPU_PLL_CONFIG_ADDRESS 0x00000304
  1304. #define CPU_PLL_CONFIG_OFFSET 0x00000304
  1305. #define CPU_PLL_CONFIG_RANGE_MSB 28
  1306. #define CPU_PLL_CONFIG_RANGE_LSB 28
  1307. #define CPU_PLL_CONFIG_RANGE_MASK 0x10000000
  1308. #define CPU_PLL_CONFIG_RANGE_GET(x) (((x) & CPU_PLL_CONFIG_RANGE_MASK) >> CPU_PLL_CONFIG_RANGE_LSB)
  1309. #define CPU_PLL_CONFIG_RANGE_SET(x) (((x) << CPU_PLL_CONFIG_RANGE_LSB) & CPU_PLL_CONFIG_RANGE_MASK)
  1310. #define CPU_PLL_CONFIG_FRAC_MSB 25
  1311. #define CPU_PLL_CONFIG_FRAC_LSB 20
  1312. #define CPU_PLL_CONFIG_FRAC_MASK 0x03f00000
  1313. #define CPU_PLL_CONFIG_FRAC_GET(x) (((x) & CPU_PLL_CONFIG_FRAC_MASK) >> CPU_PLL_CONFIG_FRAC_LSB)
  1314. #define CPU_PLL_CONFIG_FRAC_SET(x) (((x) << CPU_PLL_CONFIG_FRAC_LSB) & CPU_PLL_CONFIG_FRAC_MASK)
  1315. #define CPU_PLL_CONFIG_INT_MSB 17
  1316. #define CPU_PLL_CONFIG_INT_LSB 12
  1317. #define CPU_PLL_CONFIG_INT_MASK 0x0003f000
  1318. #define CPU_PLL_CONFIG_INT_GET(x) (((x) & CPU_PLL_CONFIG_INT_MASK) >> CPU_PLL_CONFIG_INT_LSB)
  1319. #define CPU_PLL_CONFIG_INT_SET(x) (((x) << CPU_PLL_CONFIG_INT_LSB) & CPU_PLL_CONFIG_INT_MASK)
  1320. #define CPU_PLL_CONFIG_OUTDIV_MSB 9
  1321. #define CPU_PLL_CONFIG_OUTDIV_LSB 7
  1322. #define CPU_PLL_CONFIG_OUTDIV_MASK 0x00000380
  1323. #define CPU_PLL_CONFIG_OUTDIV_GET(x) (((x) & CPU_PLL_CONFIG_OUTDIV_MASK) >> CPU_PLL_CONFIG_OUTDIV_LSB)
  1324. #define CPU_PLL_CONFIG_OUTDIV_SET(x) (((x) << CPU_PLL_CONFIG_OUTDIV_LSB) & CPU_PLL_CONFIG_OUTDIV_MASK)
  1325. #define CPU_PLL_CONFIG_PLLPWD_MSB 6
  1326. #define CPU_PLL_CONFIG_PLLPWD_LSB 6
  1327. #define CPU_PLL_CONFIG_PLLPWD_MASK 0x00000040
  1328. #define CPU_PLL_CONFIG_PLLPWD_GET(x) (((x) & CPU_PLL_CONFIG_PLLPWD_MASK) >> CPU_PLL_CONFIG_PLLPWD_LSB)
  1329. #define CPU_PLL_CONFIG_PLLPWD_SET(x) (((x) << CPU_PLL_CONFIG_PLLPWD_LSB) & CPU_PLL_CONFIG_PLLPWD_MASK)
  1330. #define CPU_PLL_CONFIG_REFDIV_MSB 4
  1331. #define CPU_PLL_CONFIG_REFDIV_LSB 0
  1332. #define CPU_PLL_CONFIG_REFDIV_MASK 0x0000001f
  1333. #define CPU_PLL_CONFIG_REFDIV_GET(x) (((x) & CPU_PLL_CONFIG_REFDIV_MASK) >> CPU_PLL_CONFIG_REFDIV_LSB)
  1334. #define CPU_PLL_CONFIG_REFDIV_SET(x) (((x) << CPU_PLL_CONFIG_REFDIV_LSB) & CPU_PLL_CONFIG_REFDIV_MASK)
  1335. #define BB_PLL_CONFIG_ADDRESS 0x00000308
  1336. #define BB_PLL_CONFIG_OFFSET 0x00000308
  1337. #define BB_PLL_CONFIG_FRAC_MSB 17
  1338. #define BB_PLL_CONFIG_FRAC_LSB 0
  1339. #define BB_PLL_CONFIG_FRAC_MASK 0x0003ffff
  1340. #define BB_PLL_CONFIG_FRAC_GET(x) (((x) & BB_PLL_CONFIG_FRAC_MASK) >> BB_PLL_CONFIG_FRAC_LSB)
  1341. #define BB_PLL_CONFIG_FRAC_SET(x) (((x) << BB_PLL_CONFIG_FRAC_LSB) & BB_PLL_CONFIG_FRAC_MASK)
  1342. #define ETH_XMII_ADDRESS 0x0000030c
  1343. #define ETH_XMII_OFFSET 0x0000030c
  1344. #define ETH_XMII_TX_INVERT_MSB 31
  1345. #define ETH_XMII_TX_INVERT_LSB 31
  1346. #define ETH_XMII_TX_INVERT_MASK 0x80000000
  1347. #define ETH_XMII_TX_INVERT_GET(x) (((x) & ETH_XMII_TX_INVERT_MASK) >> ETH_XMII_TX_INVERT_LSB)
  1348. #define ETH_XMII_TX_INVERT_SET(x) (((x) << ETH_XMII_TX_INVERT_LSB) & ETH_XMII_TX_INVERT_MASK)
  1349. #define ETH_XMII_GIGE_QUAD_MSB 30
  1350. #define ETH_XMII_GIGE_QUAD_LSB 30
  1351. #define ETH_XMII_GIGE_QUAD_MASK 0x40000000
  1352. #define ETH_XMII_GIGE_QUAD_GET(x) (((x) & ETH_XMII_GIGE_QUAD_MASK) >> ETH_XMII_GIGE_QUAD_LSB)
  1353. #define ETH_XMII_GIGE_QUAD_SET(x) (((x) << ETH_XMII_GIGE_QUAD_LSB) & ETH_XMII_GIGE_QUAD_MASK)
  1354. #define ETH_XMII_RX_DELAY_MSB 29
  1355. #define ETH_XMII_RX_DELAY_LSB 28
  1356. #define ETH_XMII_RX_DELAY_MASK 0x30000000
  1357. #define ETH_XMII_RX_DELAY_GET(x) (((x) & ETH_XMII_RX_DELAY_MASK) >> ETH_XMII_RX_DELAY_LSB)
  1358. #define ETH_XMII_RX_DELAY_SET(x) (((x) << ETH_XMII_RX_DELAY_LSB) & ETH_XMII_RX_DELAY_MASK)
  1359. #define ETH_XMII_TX_DELAY_MSB 27
  1360. #define ETH_XMII_TX_DELAY_LSB 26
  1361. #define ETH_XMII_TX_DELAY_MASK 0x0c000000
  1362. #define ETH_XMII_TX_DELAY_GET(x) (((x) & ETH_XMII_TX_DELAY_MASK) >> ETH_XMII_TX_DELAY_LSB)
  1363. #define ETH_XMII_TX_DELAY_SET(x) (((x) << ETH_XMII_TX_DELAY_LSB) & ETH_XMII_TX_DELAY_MASK)
  1364. #define ETH_XMII_GIGE_MSB 25
  1365. #define ETH_XMII_GIGE_LSB 25
  1366. #define ETH_XMII_GIGE_MASK 0x02000000
  1367. #define ETH_XMII_GIGE_GET(x) (((x) & ETH_XMII_GIGE_MASK) >> ETH_XMII_GIGE_LSB)
  1368. #define ETH_XMII_GIGE_SET(x) (((x) << ETH_XMII_GIGE_LSB) & ETH_XMII_GIGE_MASK)
  1369. #define ETH_XMII_OFFSET_PHASE_MSB 24
  1370. #define ETH_XMII_OFFSET_PHASE_LSB 24
  1371. #define ETH_XMII_OFFSET_PHASE_MASK 0x01000000
  1372. #define ETH_XMII_OFFSET_PHASE_GET(x) (((x) & ETH_XMII_OFFSET_PHASE_MASK) >> ETH_XMII_OFFSET_PHASE_LSB)
  1373. #define ETH_XMII_OFFSET_PHASE_SET(x) (((x) << ETH_XMII_OFFSET_PHASE_LSB) & ETH_XMII_OFFSET_PHASE_MASK)
  1374. #define ETH_XMII_OFFSET_COUNT_MSB 23
  1375. #define ETH_XMII_OFFSET_COUNT_LSB 16
  1376. #define ETH_XMII_OFFSET_COUNT_MASK 0x00ff0000
  1377. #define ETH_XMII_OFFSET_COUNT_GET(x) (((x) & ETH_XMII_OFFSET_COUNT_MASK) >> ETH_XMII_OFFSET_COUNT_LSB)
  1378. #define ETH_XMII_OFFSET_COUNT_SET(x) (((x) << ETH_XMII_OFFSET_COUNT_LSB) & ETH_XMII_OFFSET_COUNT_MASK)
  1379. #define ETH_XMII_PHASE1_COUNT_MSB 15
  1380. #define ETH_XMII_PHASE1_COUNT_LSB 8
  1381. #define ETH_XMII_PHASE1_COUNT_MASK 0x0000ff00
  1382. #define ETH_XMII_PHASE1_COUNT_GET(x) (((x) & ETH_XMII_PHASE1_COUNT_MASK) >> ETH_XMII_PHASE1_COUNT_LSB)
  1383. #define ETH_XMII_PHASE1_COUNT_SET(x) (((x) << ETH_XMII_PHASE1_COUNT_LSB) & ETH_XMII_PHASE1_COUNT_MASK)
  1384. #define ETH_XMII_PHASE0_COUNT_MSB 7
  1385. #define ETH_XMII_PHASE0_COUNT_LSB 0
  1386. #define ETH_XMII_PHASE0_COUNT_MASK 0x000000ff
  1387. #define ETH_XMII_PHASE0_COUNT_GET(x) (((x) & ETH_XMII_PHASE0_COUNT_MASK) >> ETH_XMII_PHASE0_COUNT_LSB)
  1388. #define ETH_XMII_PHASE0_COUNT_SET(x) (((x) << ETH_XMII_PHASE0_COUNT_LSB) & ETH_XMII_PHASE0_COUNT_MASK)
  1389. #define USB_PHY_CONFIG_ADDRESS 0x00000310
  1390. #define USB_PHY_CONFIG_OFFSET 0x00000310
  1391. #define USB_PHY_CONFIG_REFCLK_SEL_MSB 7
  1392. #define USB_PHY_CONFIG_REFCLK_SEL_LSB 4
  1393. #define USB_PHY_CONFIG_REFCLK_SEL_MASK 0x000000f0
  1394. #define USB_PHY_CONFIG_REFCLK_SEL_GET(x) (((x) & USB_PHY_CONFIG_REFCLK_SEL_MASK) >> USB_PHY_CONFIG_REFCLK_SEL_LSB)
  1395. #define USB_PHY_CONFIG_REFCLK_SEL_SET(x) (((x) << USB_PHY_CONFIG_REFCLK_SEL_LSB) & USB_PHY_CONFIG_REFCLK_SEL_MASK)
  1396. #define USB_PHY_CONFIG_REFDIV_MSB 3
  1397. #define USB_PHY_CONFIG_REFDIV_LSB 3
  1398. #define USB_PHY_CONFIG_REFDIV_MASK 0x00000008
  1399. #define USB_PHY_CONFIG_REFDIV_GET(x) (((x) & USB_PHY_CONFIG_REFDIV_MASK) >> USB_PHY_CONFIG_REFDIV_LSB)
  1400. #define USB_PHY_CONFIG_REFDIV_SET(x) (((x) << USB_PHY_CONFIG_REFDIV_LSB) & USB_PHY_CONFIG_REFDIV_MASK)
  1401. #define USB_PHY_CONFIG_TESTMODE_MSB 2
  1402. #define USB_PHY_CONFIG_TESTMODE_LSB 2
  1403. #define USB_PHY_CONFIG_TESTMODE_MASK 0x00000004
  1404. #define USB_PHY_CONFIG_TESTMODE_GET(x) (((x) & USB_PHY_CONFIG_TESTMODE_MASK) >> USB_PHY_CONFIG_TESTMODE_LSB)
  1405. #define USB_PHY_CONFIG_TESTMODE_SET(x) (((x) << USB_PHY_CONFIG_TESTMODE_LSB) & USB_PHY_CONFIG_TESTMODE_MASK)
  1406. #define USB_PHY_CONFIG_PLL_PWD_MSB 1
  1407. #define USB_PHY_CONFIG_PLL_PWD_LSB 1
  1408. #define USB_PHY_CONFIG_PLL_PWD_MASK 0x00000002
  1409. #define USB_PHY_CONFIG_PLL_PWD_GET(x) (((x) & USB_PHY_CONFIG_PLL_PWD_MASK) >> USB_PHY_CONFIG_PLL_PWD_LSB)
  1410. #define USB_PHY_CONFIG_PLL_PWD_SET(x) (((x) << USB_PHY_CONFIG_PLL_PWD_LSB) & USB_PHY_CONFIG_PLL_PWD_MASK)
  1411. #define USB_PHY_CONFIG_HOSTMODE_MSB 0
  1412. #define USB_PHY_CONFIG_HOSTMODE_LSB 0
  1413. #define USB_PHY_CONFIG_HOSTMODE_MASK 0x00000001
  1414. #define USB_PHY_CONFIG_HOSTMODE_GET(x) (((x) & USB_PHY_CONFIG_HOSTMODE_MASK) >> USB_PHY_CONFIG_HOSTMODE_LSB)
  1415. #define USB_PHY_CONFIG_HOSTMODE_SET(x) (((x) << USB_PHY_CONFIG_HOSTMODE_LSB) & USB_PHY_CONFIG_HOSTMODE_MASK)
  1416. #define USBCORE_CLK60M_ADDRESS 0x00000314
  1417. #define USBCORE_CLK60M_OFFSET 0x00000314
  1418. #define USBCORE_CLK60M_SEL_MSB 0
  1419. #define USBCORE_CLK60M_SEL_LSB 0
  1420. #define USBCORE_CLK60M_SEL_MASK 0x00000001
  1421. #define USBCORE_CLK60M_SEL_GET(x) (((x) & USBCORE_CLK60M_SEL_MASK) >> USBCORE_CLK60M_SEL_LSB)
  1422. #define USBCORE_CLK60M_SEL_SET(x) (((x) << USBCORE_CLK60M_SEL_LSB) & USBCORE_CLK60M_SEL_MASK)
  1423. #define USBPHY_UTMI_CLK_ADDRESS 0x00000318
  1424. #define USBPHY_UTMI_CLK_OFFSET 0x00000318
  1425. #define USBPHY_UTMI_CLK_EN_MSB 0
  1426. #define USBPHY_UTMI_CLK_EN_LSB 0
  1427. #define USBPHY_UTMI_CLK_EN_MASK 0x00000001
  1428. #define USBPHY_UTMI_CLK_EN_GET(x) (((x) & USBPHY_UTMI_CLK_EN_MASK) >> USBPHY_UTMI_CLK_EN_LSB)
  1429. #define USBPHY_UTMI_CLK_EN_SET(x) (((x) << USBPHY_UTMI_CLK_EN_LSB) & USBPHY_UTMI_CLK_EN_MASK)
  1430. #define USB_TXVALID_DLY_CONFIG_ADDRESS 0x0000031c
  1431. #define USB_TXVALID_DLY_CONFIG_OFFSET 0x0000031c
  1432. #define USB_TXVALID_DLY_CONFIG_UTMI16_MSB 7
  1433. #define USB_TXVALID_DLY_CONFIG_UTMI16_LSB 4
  1434. #define USB_TXVALID_DLY_CONFIG_UTMI16_MASK 0x000000f0
  1435. #define USB_TXVALID_DLY_CONFIG_UTMI16_GET(x) (((x) & USB_TXVALID_DLY_CONFIG_UTMI16_MASK) >> USB_TXVALID_DLY_CONFIG_UTMI16_LSB)
  1436. #define USB_TXVALID_DLY_CONFIG_UTMI16_SET(x) (((x) << USB_TXVALID_DLY_CONFIG_UTMI16_LSB) & USB_TXVALID_DLY_CONFIG_UTMI16_MASK)
  1437. #define USB_TXVALID_DLY_CONFIG_UTMI8_MSB 3
  1438. #define USB_TXVALID_DLY_CONFIG_UTMI8_LSB 0
  1439. #define USB_TXVALID_DLY_CONFIG_UTMI8_MASK 0x0000000f
  1440. #define USB_TXVALID_DLY_CONFIG_UTMI8_GET(x) (((x) & USB_TXVALID_DLY_CONFIG_UTMI8_MASK) >> USB_TXVALID_DLY_CONFIG_UTMI8_LSB)
  1441. #define USB_TXVALID_DLY_CONFIG_UTMI8_SET(x) (((x) << USB_TXVALID_DLY_CONFIG_UTMI8_LSB) & USB_TXVALID_DLY_CONFIG_UTMI8_MASK)
  1442. #define SECOND_HOST_INFT_ADDRESS 0x00000320
  1443. #define SECOND_HOST_INFT_OFFSET 0x00000320
  1444. #define SECOND_HOST_INFT_SDIO_MODE_MSB 0
  1445. #define SECOND_HOST_INFT_SDIO_MODE_LSB 0
  1446. #define SECOND_HOST_INFT_SDIO_MODE_MASK 0x00000001
  1447. #define SECOND_HOST_INFT_SDIO_MODE_GET(x) (((x) & SECOND_HOST_INFT_SDIO_MODE_MASK) >> SECOND_HOST_INFT_SDIO_MODE_LSB)
  1448. #define SECOND_HOST_INFT_SDIO_MODE_SET(x) (((x) << SECOND_HOST_INFT_SDIO_MODE_LSB) & SECOND_HOST_INFT_SDIO_MODE_MASK)
  1449. #define SDIO_HOST_ADDRESS 0x00000324
  1450. #define SDIO_HOST_OFFSET 0x00000324
  1451. #define SDIO_HOST_RESET_MSB 0
  1452. #define SDIO_HOST_RESET_LSB 0
  1453. #define SDIO_HOST_RESET_MASK 0x00000001
  1454. #define SDIO_HOST_RESET_GET(x) (((x) & SDIO_HOST_RESET_MASK) >> SDIO_HOST_RESET_LSB)
  1455. #define SDIO_HOST_RESET_SET(x) (((x) << SDIO_HOST_RESET_LSB) & SDIO_HOST_RESET_MASK)
  1456. #define ENTERPRISE_CONFIG_ADDRESS 0x00000328
  1457. #define ENTERPRISE_CONFIG_OFFSET 0x00000328
  1458. #define ENTERPRISE_CONFIG_TPC_LOWER_PERFORMANCE_MSB 12
  1459. #define ENTERPRISE_CONFIG_TPC_LOWER_PERFORMANCE_LSB 12
  1460. #define ENTERPRISE_CONFIG_TPC_LOWER_PERFORMANCE_MASK 0x00001000
  1461. #define ENTERPRISE_CONFIG_TPC_LOWER_PERFORMANCE_GET(x) (((x) & ENTERPRISE_CONFIG_TPC_LOWER_PERFORMANCE_MASK) >> ENTERPRISE_CONFIG_TPC_LOWER_PERFORMANCE_LSB)
  1462. #define ENTERPRISE_CONFIG_TPC_LOWER_PERFORMANCE_SET(x) (((x) << ENTERPRISE_CONFIG_TPC_LOWER_PERFORMANCE_LSB) & ENTERPRISE_CONFIG_TPC_LOWER_PERFORMANCE_MASK)
  1463. #define ENTERPRISE_CONFIG_SWCOM_IDLE_MODE_MSB 11
  1464. #define ENTERPRISE_CONFIG_SWCOM_IDLE_MODE_LSB 11
  1465. #define ENTERPRISE_CONFIG_SWCOM_IDLE_MODE_MASK 0x00000800
  1466. #define ENTERPRISE_CONFIG_SWCOM_IDLE_MODE_GET(x) (((x) & ENTERPRISE_CONFIG_SWCOM_IDLE_MODE_MASK) >> ENTERPRISE_CONFIG_SWCOM_IDLE_MODE_LSB)
  1467. #define ENTERPRISE_CONFIG_SWCOM_IDLE_MODE_SET(x) (((x) << ENTERPRISE_CONFIG_SWCOM_IDLE_MODE_LSB) & ENTERPRISE_CONFIG_SWCOM_IDLE_MODE_MASK)
  1468. #define ENTERPRISE_CONFIG_STBC_DISABLE_MSB 10
  1469. #define ENTERPRISE_CONFIG_STBC_DISABLE_LSB 10
  1470. #define ENTERPRISE_CONFIG_STBC_DISABLE_MASK 0x00000400
  1471. #define ENTERPRISE_CONFIG_STBC_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_STBC_DISABLE_MASK) >> ENTERPRISE_CONFIG_STBC_DISABLE_LSB)
  1472. #define ENTERPRISE_CONFIG_STBC_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_STBC_DISABLE_LSB) & ENTERPRISE_CONFIG_STBC_DISABLE_MASK)
  1473. #define ENTERPRISE_CONFIG_LDPC_DISABLE_MSB 9
  1474. #define ENTERPRISE_CONFIG_LDPC_DISABLE_LSB 9
  1475. #define ENTERPRISE_CONFIG_LDPC_DISABLE_MASK 0x00000200
  1476. #define ENTERPRISE_CONFIG_LDPC_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_LDPC_DISABLE_MASK) >> ENTERPRISE_CONFIG_LDPC_DISABLE_LSB)
  1477. #define ENTERPRISE_CONFIG_LDPC_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_LDPC_DISABLE_LSB) & ENTERPRISE_CONFIG_LDPC_DISABLE_MASK)
  1478. #define ENTERPRISE_CONFIG_GREEN_TX_DISABLE_MSB 8
  1479. #define ENTERPRISE_CONFIG_GREEN_TX_DISABLE_LSB 8
  1480. #define ENTERPRISE_CONFIG_GREEN_TX_DISABLE_MASK 0x00000100
  1481. #define ENTERPRISE_CONFIG_GREEN_TX_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_GREEN_TX_DISABLE_MASK) >> ENTERPRISE_CONFIG_GREEN_TX_DISABLE_LSB)
  1482. #define ENTERPRISE_CONFIG_GREEN_TX_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_GREEN_TX_DISABLE_LSB) & ENTERPRISE_CONFIG_GREEN_TX_DISABLE_MASK)
  1483. #define ENTERPRISE_CONFIG_DUAL_BAND_DISABLE_MSB 7
  1484. #define ENTERPRISE_CONFIG_DUAL_BAND_DISABLE_LSB 7
  1485. #define ENTERPRISE_CONFIG_DUAL_BAND_DISABLE_MASK 0x00000080
  1486. #define ENTERPRISE_CONFIG_DUAL_BAND_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_DUAL_BAND_DISABLE_MASK) >> ENTERPRISE_CONFIG_DUAL_BAND_DISABLE_LSB)
  1487. #define ENTERPRISE_CONFIG_DUAL_BAND_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_DUAL_BAND_DISABLE_LSB) & ENTERPRISE_CONFIG_DUAL_BAND_DISABLE_MASK)
  1488. #define ENTERPRISE_CONFIG_CHAIN1_DISABLE_MSB 6
  1489. #define ENTERPRISE_CONFIG_CHAIN1_DISABLE_LSB 6
  1490. #define ENTERPRISE_CONFIG_CHAIN1_DISABLE_MASK 0x00000040
  1491. #define ENTERPRISE_CONFIG_CHAIN1_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_CHAIN1_DISABLE_MASK) >> ENTERPRISE_CONFIG_CHAIN1_DISABLE_LSB)
  1492. #define ENTERPRISE_CONFIG_CHAIN1_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_CHAIN1_DISABLE_LSB) & ENTERPRISE_CONFIG_CHAIN1_DISABLE_MASK)
  1493. #define ENTERPRISE_CONFIG_CH_5MHZ_DISABLE_MSB 5
  1494. #define ENTERPRISE_CONFIG_CH_5MHZ_DISABLE_LSB 5
  1495. #define ENTERPRISE_CONFIG_CH_5MHZ_DISABLE_MASK 0x00000020
  1496. #define ENTERPRISE_CONFIG_CH_5MHZ_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_CH_5MHZ_DISABLE_MASK) >> ENTERPRISE_CONFIG_CH_5MHZ_DISABLE_LSB)
  1497. #define ENTERPRISE_CONFIG_CH_5MHZ_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_CH_5MHZ_DISABLE_LSB) & ENTERPRISE_CONFIG_CH_5MHZ_DISABLE_MASK)
  1498. #define ENTERPRISE_CONFIG_CH_10MHZ_DISABLE_MSB 4
  1499. #define ENTERPRISE_CONFIG_CH_10MHZ_DISABLE_LSB 4
  1500. #define ENTERPRISE_CONFIG_CH_10MHZ_DISABLE_MASK 0x00000010
  1501. #define ENTERPRISE_CONFIG_CH_10MHZ_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_CH_10MHZ_DISABLE_MASK) >> ENTERPRISE_CONFIG_CH_10MHZ_DISABLE_LSB)
  1502. #define ENTERPRISE_CONFIG_CH_10MHZ_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_CH_10MHZ_DISABLE_LSB) & ENTERPRISE_CONFIG_CH_10MHZ_DISABLE_MASK)
  1503. #define ENTERPRISE_CONFIG_TXBF_DISABLE_MSB 3
  1504. #define ENTERPRISE_CONFIG_TXBF_DISABLE_LSB 3
  1505. #define ENTERPRISE_CONFIG_TXBF_DISABLE_MASK 0x00000008
  1506. #define ENTERPRISE_CONFIG_TXBF_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_TXBF_DISABLE_MASK) >> ENTERPRISE_CONFIG_TXBF_DISABLE_LSB)
  1507. #define ENTERPRISE_CONFIG_TXBF_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_TXBF_DISABLE_LSB) & ENTERPRISE_CONFIG_TXBF_DISABLE_MASK)
  1508. #define ENTERPRISE_CONFIG_MIN_PKT_SIZE_DISABLE_MSB 2
  1509. #define ENTERPRISE_CONFIG_MIN_PKT_SIZE_DISABLE_LSB 2
  1510. #define ENTERPRISE_CONFIG_MIN_PKT_SIZE_DISABLE_MASK 0x00000004
  1511. #define ENTERPRISE_CONFIG_MIN_PKT_SIZE_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_MIN_PKT_SIZE_DISABLE_MASK) >> ENTERPRISE_CONFIG_MIN_PKT_SIZE_DISABLE_LSB)
  1512. #define ENTERPRISE_CONFIG_MIN_PKT_SIZE_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_MIN_PKT_SIZE_DISABLE_LSB) & ENTERPRISE_CONFIG_MIN_PKT_SIZE_DISABLE_MASK)
  1513. #define ENTERPRISE_CONFIG_LOOPBACK_DISABLE_MSB 1
  1514. #define ENTERPRISE_CONFIG_LOOPBACK_DISABLE_LSB 1
  1515. #define ENTERPRISE_CONFIG_LOOPBACK_DISABLE_MASK 0x00000002
  1516. #define ENTERPRISE_CONFIG_LOOPBACK_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_LOOPBACK_DISABLE_MASK) >> ENTERPRISE_CONFIG_LOOPBACK_DISABLE_LSB)
  1517. #define ENTERPRISE_CONFIG_LOOPBACK_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_LOOPBACK_DISABLE_LSB) & ENTERPRISE_CONFIG_LOOPBACK_DISABLE_MASK)
  1518. #define ENTERPRISE_CONFIG_LOCATION_DISABLE_MSB 0
  1519. #define ENTERPRISE_CONFIG_LOCATION_DISABLE_LSB 0
  1520. #define ENTERPRISE_CONFIG_LOCATION_DISABLE_MASK 0x00000001
  1521. #define ENTERPRISE_CONFIG_LOCATION_DISABLE_GET(x) (((x) & ENTERPRISE_CONFIG_LOCATION_DISABLE_MASK) >> ENTERPRISE_CONFIG_LOCATION_DISABLE_LSB)
  1522. #define ENTERPRISE_CONFIG_LOCATION_DISABLE_SET(x) (((x) << ENTERPRISE_CONFIG_LOCATION_DISABLE_LSB) & ENTERPRISE_CONFIG_LOCATION_DISABLE_MASK)
  1523. #define RTC_DEBUG_BUS_ADDRESS 0x0000032c
  1524. #define RTC_DEBUG_BUS_OFFSET 0x0000032c
  1525. #define RTC_DEBUG_BUS_SEL_MSB 0
  1526. #define RTC_DEBUG_BUS_SEL_LSB 0
  1527. #define RTC_DEBUG_BUS_SEL_MASK 0x00000001
  1528. #define RTC_DEBUG_BUS_SEL_GET(x) (((x) & RTC_DEBUG_BUS_SEL_MASK) >> RTC_DEBUG_BUS_SEL_LSB)
  1529. #define RTC_DEBUG_BUS_SEL_SET(x) (((x) << RTC_DEBUG_BUS_SEL_LSB) & RTC_DEBUG_BUS_SEL_MASK)
  1530. #define RTC_EXT_CLK_BUF_ADDRESS 0x00000330
  1531. #define RTC_EXT_CLK_BUF_OFFSET 0x00000330
  1532. #define RTC_EXT_CLK_BUF_EN_MSB 0
  1533. #define RTC_EXT_CLK_BUF_EN_LSB 0
  1534. #define RTC_EXT_CLK_BUF_EN_MASK 0x00000001
  1535. #define RTC_EXT_CLK_BUF_EN_GET(x) (((x) & RTC_EXT_CLK_BUF_EN_MASK) >> RTC_EXT_CLK_BUF_EN_LSB)
  1536. #define RTC_EXT_CLK_BUF_EN_SET(x) (((x) << RTC_EXT_CLK_BUF_EN_LSB) & RTC_EXT_CLK_BUF_EN_MASK)
  1537. #define WLAN_AHB_BRIDGE_TIMEOUT_ADDRESS 0x00000334
  1538. #define WLAN_AHB_BRIDGE_TIMEOUT_OFFSET 0x00000334
  1539. #define WLAN_AHB_BRIDGE_TIMEOUT_CONFIG_MSB 13
  1540. #define WLAN_AHB_BRIDGE_TIMEOUT_CONFIG_LSB 0
  1541. #define WLAN_AHB_BRIDGE_TIMEOUT_CONFIG_MASK 0x00003fff
  1542. #define WLAN_AHB_BRIDGE_TIMEOUT_CONFIG_GET(x) (((x) & WLAN_AHB_BRIDGE_TIMEOUT_CONFIG_MASK) >> WLAN_AHB_BRIDGE_TIMEOUT_CONFIG_LSB)
  1543. #define WLAN_AHB_BRIDGE_TIMEOUT_CONFIG_SET(x) (((x) << WLAN_AHB_BRIDGE_TIMEOUT_CONFIG_LSB) & WLAN_AHB_BRIDGE_TIMEOUT_CONFIG_MASK)
  1544. #define WLAN_AHB_CONFIG_ADDRESS 0x00000338
  1545. #define WLAN_AHB_CONFIG_OFFSET 0x00000338
  1546. #define WLAN_AHB_CONFIG_MAX_BURST_16_MSB 2
  1547. #define WLAN_AHB_CONFIG_MAX_BURST_16_LSB 2
  1548. #define WLAN_AHB_CONFIG_MAX_BURST_16_MASK 0x00000004
  1549. #define WLAN_AHB_CONFIG_MAX_BURST_16_GET(x) (((x) & WLAN_AHB_CONFIG_MAX_BURST_16_MASK) >> WLAN_AHB_CONFIG_MAX_BURST_16_LSB)
  1550. #define WLAN_AHB_CONFIG_MAX_BURST_16_SET(x) (((x) << WLAN_AHB_CONFIG_MAX_BURST_16_LSB) & WLAN_AHB_CONFIG_MAX_BURST_16_MASK)
  1551. #define WLAN_AHB_CONFIG_MAX_BURST_8_MSB 1
  1552. #define WLAN_AHB_CONFIG_MAX_BURST_8_LSB 1
  1553. #define WLAN_AHB_CONFIG_MAX_BURST_8_MASK 0x00000002
  1554. #define WLAN_AHB_CONFIG_MAX_BURST_8_GET(x) (((x) & WLAN_AHB_CONFIG_MAX_BURST_8_MASK) >> WLAN_AHB_CONFIG_MAX_BURST_8_LSB)
  1555. #define WLAN_AHB_CONFIG_MAX_BURST_8_SET(x) (((x) << WLAN_AHB_CONFIG_MAX_BURST_8_LSB) & WLAN_AHB_CONFIG_MAX_BURST_8_MASK)
  1556. #define WLAN_AHB_CONFIG_MAX_BURST_4_MSB 0
  1557. #define WLAN_AHB_CONFIG_MAX_BURST_4_LSB 0
  1558. #define WLAN_AHB_CONFIG_MAX_BURST_4_MASK 0x00000001
  1559. #define WLAN_AHB_CONFIG_MAX_BURST_4_GET(x) (((x) & WLAN_AHB_CONFIG_MAX_BURST_4_MASK) >> WLAN_AHB_CONFIG_MAX_BURST_4_LSB)
  1560. #define WLAN_AHB_CONFIG_MAX_BURST_4_SET(x) (((x) << WLAN_AHB_CONFIG_MAX_BURST_4_LSB) & WLAN_AHB_CONFIG_MAX_BURST_4_MASK)
  1561. #define RTC_AXI_AHB_BRIDGE_ADDRESS 0x0000033c
  1562. #define RTC_AXI_AHB_BRIDGE_OFFSET 0x0000033c
  1563. #define RTC_AXI_AHB_BRIDGE_BURST_WR_ALIGN_EN_MSB 3
  1564. #define RTC_AXI_AHB_BRIDGE_BURST_WR_ALIGN_EN_LSB 3
  1565. #define RTC_AXI_AHB_BRIDGE_BURST_WR_ALIGN_EN_MASK 0x00000008
  1566. #define RTC_AXI_AHB_BRIDGE_BURST_WR_ALIGN_EN_GET(x) (((x) & RTC_AXI_AHB_BRIDGE_BURST_WR_ALIGN_EN_MASK) >> RTC_AXI_AHB_BRIDGE_BURST_WR_ALIGN_EN_LSB)
  1567. #define RTC_AXI_AHB_BRIDGE_BURST_WR_ALIGN_EN_SET(x) (((x) << RTC_AXI_AHB_BRIDGE_BURST_WR_ALIGN_EN_LSB) & RTC_AXI_AHB_BRIDGE_BURST_WR_ALIGN_EN_MASK)
  1568. #define RTC_AXI_AHB_BRIDGE_BURST_RD_ALIGN_EN_MSB 2
  1569. #define RTC_AXI_AHB_BRIDGE_BURST_RD_ALIGN_EN_LSB 2
  1570. #define RTC_AXI_AHB_BRIDGE_BURST_RD_ALIGN_EN_MASK 0x00000004
  1571. #define RTC_AXI_AHB_BRIDGE_BURST_RD_ALIGN_EN_GET(x) (((x) & RTC_AXI_AHB_BRIDGE_BURST_RD_ALIGN_EN_MASK) >> RTC_AXI_AHB_BRIDGE_BURST_RD_ALIGN_EN_LSB)
  1572. #define RTC_AXI_AHB_BRIDGE_BURST_RD_ALIGN_EN_SET(x) (((x) << RTC_AXI_AHB_BRIDGE_BURST_RD_ALIGN_EN_LSB) & RTC_AXI_AHB_BRIDGE_BURST_RD_ALIGN_EN_MASK)
  1573. #define RTC_AXI_AHB_BRIDGE_MAX_BEATS_MSB 1
  1574. #define RTC_AXI_AHB_BRIDGE_MAX_BEATS_LSB 0
  1575. #define RTC_AXI_AHB_BRIDGE_MAX_BEATS_MASK 0x00000003
  1576. #define RTC_AXI_AHB_BRIDGE_MAX_BEATS_GET(x) (((x) & RTC_AXI_AHB_BRIDGE_MAX_BEATS_MASK) >> RTC_AXI_AHB_BRIDGE_MAX_BEATS_LSB)
  1577. #define RTC_AXI_AHB_BRIDGE_MAX_BEATS_SET(x) (((x) << RTC_AXI_AHB_BRIDGE_MAX_BEATS_LSB) & RTC_AXI_AHB_BRIDGE_MAX_BEATS_MASK)
  1578. #define WLAN2BT_CPUCOM_INT_STS_ADDRESS 0x00000400
  1579. #define WLAN2BT_CPUCOM_INT_STS_OFFSET 0x00000400
  1580. #define WLAN2BT_CPUCOM_INT_STS_REG_MSB 31
  1581. #define WLAN2BT_CPUCOM_INT_STS_REG_LSB 0
  1582. #define WLAN2BT_CPUCOM_INT_STS_REG_MASK 0xffffffff
  1583. #define WLAN2BT_CPUCOM_INT_STS_REG_GET(x) (((x) & WLAN2BT_CPUCOM_INT_STS_REG_MASK) >> WLAN2BT_CPUCOM_INT_STS_REG_LSB)
  1584. #define WLAN2BT_CPUCOM_INT_STS_REG_SET(x) (((x) << WLAN2BT_CPUCOM_INT_STS_REG_LSB) & WLAN2BT_CPUCOM_INT_STS_REG_MASK)
  1585. #define WLAN2BT_CPUCOM_INT_MASK_N_ADDRESS 0x00000404
  1586. #define WLAN2BT_CPUCOM_INT_MASK_N_OFFSET 0x00000404
  1587. #define WLAN2BT_CPUCOM_INT_MASK_N_REG_MSB 31
  1588. #define WLAN2BT_CPUCOM_INT_MASK_N_REG_LSB 0
  1589. #define WLAN2BT_CPUCOM_INT_MASK_N_REG_MASK 0xffffffff
  1590. #define WLAN2BT_CPUCOM_INT_MASK_N_REG_GET(x) (((x) & WLAN2BT_CPUCOM_INT_MASK_N_REG_MASK) >> WLAN2BT_CPUCOM_INT_MASK_N_REG_LSB)
  1591. #define WLAN2BT_CPUCOM_INT_MASK_N_REG_SET(x) (((x) << WLAN2BT_CPUCOM_INT_MASK_N_REG_LSB) & WLAN2BT_CPUCOM_INT_MASK_N_REG_MASK)
  1592. #define WLAN2BT_CPUCOM_INT_EOI_ADDRESS 0x00000408
  1593. #define WLAN2BT_CPUCOM_INT_EOI_OFFSET 0x00000408
  1594. #define WLAN2BT_CPUCOM_INT_EOI_REG_MSB 31
  1595. #define WLAN2BT_CPUCOM_INT_EOI_REG_LSB 0
  1596. #define WLAN2BT_CPUCOM_INT_EOI_REG_MASK 0xffffffff
  1597. #define WLAN2BT_CPUCOM_INT_EOI_REG_GET(x) (((x) & WLAN2BT_CPUCOM_INT_EOI_REG_MASK) >> WLAN2BT_CPUCOM_INT_EOI_REG_LSB)
  1598. #define WLAN2BT_CPUCOM_INT_EOI_REG_SET(x) (((x) << WLAN2BT_CPUCOM_INT_EOI_REG_LSB) & WLAN2BT_CPUCOM_INT_EOI_REG_MASK)
  1599. #define WLAN2BT_CPUCOM_INT_ACK_STS_ADDRESS 0x0000040c
  1600. #define WLAN2BT_CPUCOM_INT_ACK_STS_OFFSET 0x0000040c
  1601. #define WLAN2BT_CPUCOM_INT_ACK_STS_REG_MSB 31
  1602. #define WLAN2BT_CPUCOM_INT_ACK_STS_REG_LSB 0
  1603. #define WLAN2BT_CPUCOM_INT_ACK_STS_REG_MASK 0xffffffff
  1604. #define WLAN2BT_CPUCOM_INT_ACK_STS_REG_GET(x) (((x) & WLAN2BT_CPUCOM_INT_ACK_STS_REG_MASK) >> WLAN2BT_CPUCOM_INT_ACK_STS_REG_LSB)
  1605. #define WLAN2BT_CPUCOM_INT_ACK_STS_REG_SET(x) (((x) << WLAN2BT_CPUCOM_INT_ACK_STS_REG_LSB) & WLAN2BT_CPUCOM_INT_ACK_STS_REG_MASK)
  1606. #define WLAN2BT_CPUCOM_INT_ACK_MASK_N_ADDRESS 0x00000410
  1607. #define WLAN2BT_CPUCOM_INT_ACK_MASK_N_OFFSET 0x00000410
  1608. #define WLAN2BT_CPUCOM_INT_ACK_MASK_N_REG_MSB 31
  1609. #define WLAN2BT_CPUCOM_INT_ACK_MASK_N_REG_LSB 0
  1610. #define WLAN2BT_CPUCOM_INT_ACK_MASK_N_REG_MASK 0xffffffff
  1611. #define WLAN2BT_CPUCOM_INT_ACK_MASK_N_REG_GET(x) (((x) & WLAN2BT_CPUCOM_INT_ACK_MASK_N_REG_MASK) >> WLAN2BT_CPUCOM_INT_ACK_MASK_N_REG_LSB)
  1612. #define WLAN2BT_CPUCOM_INT_ACK_MASK_N_REG_SET(x) (((x) << WLAN2BT_CPUCOM_INT_ACK_MASK_N_REG_LSB) & WLAN2BT_CPUCOM_INT_ACK_MASK_N_REG_MASK)
  1613. #define WLAN_CPUCOM_CRD_CNT0_ADDRESS 0x00000414
  1614. #define WLAN_CPUCOM_CRD_CNT0_OFFSET 0x00000414
  1615. #define WLAN_CPUCOM_CRD_CNT0_REG_MSB 15
  1616. #define WLAN_CPUCOM_CRD_CNT0_REG_LSB 0
  1617. #define WLAN_CPUCOM_CRD_CNT0_REG_MASK 0x0000ffff
  1618. #define WLAN_CPUCOM_CRD_CNT0_REG_GET(x) (((x) & WLAN_CPUCOM_CRD_CNT0_REG_MASK) >> WLAN_CPUCOM_CRD_CNT0_REG_LSB)
  1619. #define WLAN_CPUCOM_CRD_CNT0_REG_SET(x) (((x) << WLAN_CPUCOM_CRD_CNT0_REG_LSB) & WLAN_CPUCOM_CRD_CNT0_REG_MASK)
  1620. #define WLAN_CPUCOM_CRD_INC0_ADDRESS 0x00000418
  1621. #define WLAN_CPUCOM_CRD_INC0_OFFSET 0x00000418
  1622. #define WLAN_CPUCOM_CRD_INC0_REG_MSB 15
  1623. #define WLAN_CPUCOM_CRD_INC0_REG_LSB 0
  1624. #define WLAN_CPUCOM_CRD_INC0_REG_MASK 0x0000ffff
  1625. #define WLAN_CPUCOM_CRD_INC0_REG_GET(x) (((x) & WLAN_CPUCOM_CRD_INC0_REG_MASK) >> WLAN_CPUCOM_CRD_INC0_REG_LSB)
  1626. #define WLAN_CPUCOM_CRD_INC0_REG_SET(x) (((x) << WLAN_CPUCOM_CRD_INC0_REG_LSB) & WLAN_CPUCOM_CRD_INC0_REG_MASK)
  1627. #define WLAN_CPUCOM_CRD_DEC0_ADDRESS 0x0000041c
  1628. #define WLAN_CPUCOM_CRD_DEC0_OFFSET 0x0000041c
  1629. #define WLAN_CPUCOM_CRD_DEC0_REG_MSB 15
  1630. #define WLAN_CPUCOM_CRD_DEC0_REG_LSB 0
  1631. #define WLAN_CPUCOM_CRD_DEC0_REG_MASK 0x0000ffff
  1632. #define WLAN_CPUCOM_CRD_DEC0_REG_GET(x) (((x) & WLAN_CPUCOM_CRD_DEC0_REG_MASK) >> WLAN_CPUCOM_CRD_DEC0_REG_LSB)
  1633. #define WLAN_CPUCOM_CRD_DEC0_REG_SET(x) (((x) << WLAN_CPUCOM_CRD_DEC0_REG_LSB) & WLAN_CPUCOM_CRD_DEC0_REG_MASK)
  1634. #define WLAN_CPUCOM_CRD_CNT1_ADDRESS 0x00000420
  1635. #define WLAN_CPUCOM_CRD_CNT1_OFFSET 0x00000420
  1636. #define WLAN_CPUCOM_CRD_CNT1_REG_MSB 15
  1637. #define WLAN_CPUCOM_CRD_CNT1_REG_LSB 0
  1638. #define WLAN_CPUCOM_CRD_CNT1_REG_MASK 0x0000ffff
  1639. #define WLAN_CPUCOM_CRD_CNT1_REG_GET(x) (((x) & WLAN_CPUCOM_CRD_CNT1_REG_MASK) >> WLAN_CPUCOM_CRD_CNT1_REG_LSB)
  1640. #define WLAN_CPUCOM_CRD_CNT1_REG_SET(x) (((x) << WLAN_CPUCOM_CRD_CNT1_REG_LSB) & WLAN_CPUCOM_CRD_CNT1_REG_MASK)
  1641. #define WLAN_CPUCOM_CRD_INC1_ADDRESS 0x00000424
  1642. #define WLAN_CPUCOM_CRD_INC1_OFFSET 0x00000424
  1643. #define WLAN_CPUCOM_CRD_INC1_REG_MSB 15
  1644. #define WLAN_CPUCOM_CRD_INC1_REG_LSB 0
  1645. #define WLAN_CPUCOM_CRD_INC1_REG_MASK 0x0000ffff
  1646. #define WLAN_CPUCOM_CRD_INC1_REG_GET(x) (((x) & WLAN_CPUCOM_CRD_INC1_REG_MASK) >> WLAN_CPUCOM_CRD_INC1_REG_LSB)
  1647. #define WLAN_CPUCOM_CRD_INC1_REG_SET(x) (((x) << WLAN_CPUCOM_CRD_INC1_REG_LSB) & WLAN_CPUCOM_CRD_INC1_REG_MASK)
  1648. #define WLAN_CPUCOM_CRD_DEC1_ADDRESS 0x00000428
  1649. #define WLAN_CPUCOM_CRD_DEC1_OFFSET 0x00000428
  1650. #define WLAN_CPUCOM_CRD_DEC1_REG_MSB 15
  1651. #define WLAN_CPUCOM_CRD_DEC1_REG_LSB 0
  1652. #define WLAN_CPUCOM_CRD_DEC1_REG_MASK 0x0000ffff
  1653. #define WLAN_CPUCOM_CRD_DEC1_REG_GET(x) (((x) & WLAN_CPUCOM_CRD_DEC1_REG_MASK) >> WLAN_CPUCOM_CRD_DEC1_REG_LSB)
  1654. #define WLAN_CPUCOM_CRD_DEC1_REG_SET(x) (((x) << WLAN_CPUCOM_CRD_DEC1_REG_LSB) & WLAN_CPUCOM_CRD_DEC1_REG_MASK)
  1655. #define WLAN_CPUCOM_SCRATCH0_ADDRESS 0x0000042c
  1656. #define WLAN_CPUCOM_SCRATCH0_OFFSET 0x0000042c
  1657. #define WLAN_CPUCOM_SCRATCH0_REG_MSB 31
  1658. #define WLAN_CPUCOM_SCRATCH0_REG_LSB 0
  1659. #define WLAN_CPUCOM_SCRATCH0_REG_MASK 0xffffffff
  1660. #define WLAN_CPUCOM_SCRATCH0_REG_GET(x) (((x) & WLAN_CPUCOM_SCRATCH0_REG_MASK) >> WLAN_CPUCOM_SCRATCH0_REG_LSB)
  1661. #define WLAN_CPUCOM_SCRATCH0_REG_SET(x) (((x) << WLAN_CPUCOM_SCRATCH0_REG_LSB) & WLAN_CPUCOM_SCRATCH0_REG_MASK)
  1662. #define WLAN_CPUCOM_SCRATCH1_ADDRESS 0x00000430
  1663. #define WLAN_CPUCOM_SCRATCH1_OFFSET 0x00000430
  1664. #define WLAN_CPUCOM_SCRATCH1_REG_MSB 31
  1665. #define WLAN_CPUCOM_SCRATCH1_REG_LSB 0
  1666. #define WLAN_CPUCOM_SCRATCH1_REG_MASK 0xffffffff
  1667. #define WLAN_CPUCOM_SCRATCH1_REG_GET(x) (((x) & WLAN_CPUCOM_SCRATCH1_REG_MASK) >> WLAN_CPUCOM_SCRATCH1_REG_LSB)
  1668. #define WLAN_CPUCOM_SCRATCH1_REG_SET(x) (((x) << WLAN_CPUCOM_SCRATCH1_REG_LSB) & WLAN_CPUCOM_SCRATCH1_REG_MASK)
  1669. #define WLAN_CPUCOM_SCRATCH2_ADDRESS 0x00000434
  1670. #define WLAN_CPUCOM_SCRATCH2_OFFSET 0x00000434
  1671. #define WLAN_CPUCOM_SCRATCH2_REG_MSB 31
  1672. #define WLAN_CPUCOM_SCRATCH2_REG_LSB 0
  1673. #define WLAN_CPUCOM_SCRATCH2_REG_MASK 0xffffffff
  1674. #define WLAN_CPUCOM_SCRATCH2_REG_GET(x) (((x) & WLAN_CPUCOM_SCRATCH2_REG_MASK) >> WLAN_CPUCOM_SCRATCH2_REG_LSB)
  1675. #define WLAN_CPUCOM_SCRATCH2_REG_SET(x) (((x) << WLAN_CPUCOM_SCRATCH2_REG_LSB) & WLAN_CPUCOM_SCRATCH2_REG_MASK)
  1676. #define WLAN_CPUCOM_SCRATCH3_ADDRESS 0x00000438
  1677. #define WLAN_CPUCOM_SCRATCH3_OFFSET 0x00000438
  1678. #define WLAN_CPUCOM_SCRATCH3_REG_MSB 31
  1679. #define WLAN_CPUCOM_SCRATCH3_REG_LSB 0
  1680. #define WLAN_CPUCOM_SCRATCH3_REG_MASK 0xffffffff
  1681. #define WLAN_CPUCOM_SCRATCH3_REG_GET(x) (((x) & WLAN_CPUCOM_SCRATCH3_REG_MASK) >> WLAN_CPUCOM_SCRATCH3_REG_LSB)
  1682. #define WLAN_CPUCOM_SCRATCH3_REG_SET(x) (((x) << WLAN_CPUCOM_SCRATCH3_REG_LSB) & WLAN_CPUCOM_SCRATCH3_REG_MASK)
  1683. #define WLAN_CPUCOM_DBG_ADDRESS 0x0000043c
  1684. #define WLAN_CPUCOM_DBG_OFFSET 0x0000043c
  1685. #define WLAN_CPUCOM_DBG_RESERVE_MSB 7
  1686. #define WLAN_CPUCOM_DBG_RESERVE_LSB 4
  1687. #define WLAN_CPUCOM_DBG_RESERVE_MASK 0x000000f0
  1688. #define WLAN_CPUCOM_DBG_RESERVE_GET(x) (((x) & WLAN_CPUCOM_DBG_RESERVE_MASK) >> WLAN_CPUCOM_DBG_RESERVE_LSB)
  1689. #define WLAN_CPUCOM_DBG_RESERVE_SET(x) (((x) << WLAN_CPUCOM_DBG_RESERVE_LSB) & WLAN_CPUCOM_DBG_RESERVE_MASK)
  1690. #define WLAN_CPUCOM_DBG_CRD1_DEC_ERR_MSB 3
  1691. #define WLAN_CPUCOM_DBG_CRD1_DEC_ERR_LSB 3
  1692. #define WLAN_CPUCOM_DBG_CRD1_DEC_ERR_MASK 0x00000008
  1693. #define WLAN_CPUCOM_DBG_CRD1_DEC_ERR_GET(x) (((x) & WLAN_CPUCOM_DBG_CRD1_DEC_ERR_MASK) >> WLAN_CPUCOM_DBG_CRD1_DEC_ERR_LSB)
  1694. #define WLAN_CPUCOM_DBG_CRD1_DEC_ERR_SET(x) (((x) << WLAN_CPUCOM_DBG_CRD1_DEC_ERR_LSB) & WLAN_CPUCOM_DBG_CRD1_DEC_ERR_MASK)
  1695. #define WLAN_CPUCOM_DBG_CRD1_INC_ERR_MSB 2
  1696. #define WLAN_CPUCOM_DBG_CRD1_INC_ERR_LSB 2
  1697. #define WLAN_CPUCOM_DBG_CRD1_INC_ERR_MASK 0x00000004
  1698. #define WLAN_CPUCOM_DBG_CRD1_INC_ERR_GET(x) (((x) & WLAN_CPUCOM_DBG_CRD1_INC_ERR_MASK) >> WLAN_CPUCOM_DBG_CRD1_INC_ERR_LSB)
  1699. #define WLAN_CPUCOM_DBG_CRD1_INC_ERR_SET(x) (((x) << WLAN_CPUCOM_DBG_CRD1_INC_ERR_LSB) & WLAN_CPUCOM_DBG_CRD1_INC_ERR_MASK)
  1700. #define WLAN_CPUCOM_DBG_CRD0_DEC_ERR_MSB 1
  1701. #define WLAN_CPUCOM_DBG_CRD0_DEC_ERR_LSB 1
  1702. #define WLAN_CPUCOM_DBG_CRD0_DEC_ERR_MASK 0x00000002
  1703. #define WLAN_CPUCOM_DBG_CRD0_DEC_ERR_GET(x) (((x) & WLAN_CPUCOM_DBG_CRD0_DEC_ERR_MASK) >> WLAN_CPUCOM_DBG_CRD0_DEC_ERR_LSB)
  1704. #define WLAN_CPUCOM_DBG_CRD0_DEC_ERR_SET(x) (((x) << WLAN_CPUCOM_DBG_CRD0_DEC_ERR_LSB) & WLAN_CPUCOM_DBG_CRD0_DEC_ERR_MASK)
  1705. #define WLAN_CPUCOM_DBG_CRD0_INC_ERR_MSB 0
  1706. #define WLAN_CPUCOM_DBG_CRD0_INC_ERR_LSB 0
  1707. #define WLAN_CPUCOM_DBG_CRD0_INC_ERR_MASK 0x00000001
  1708. #define WLAN_CPUCOM_DBG_CRD0_INC_ERR_GET(x) (((x) & WLAN_CPUCOM_DBG_CRD0_INC_ERR_MASK) >> WLAN_CPUCOM_DBG_CRD0_INC_ERR_LSB)
  1709. #define WLAN_CPUCOM_DBG_CRD0_INC_ERR_SET(x) (((x) << WLAN_CPUCOM_DBG_CRD0_INC_ERR_LSB) & WLAN_CPUCOM_DBG_CRD0_INC_ERR_MASK)
  1710. #define WLAN2BT_CPUCOM_INT_ACK_EN_ADDRESS 0x00000440
  1711. #define WLAN2BT_CPUCOM_INT_ACK_EN_OFFSET 0x00000440
  1712. #define WLAN2BT_CPUCOM_INT_ACK_EN_REG_MSB 0
  1713. #define WLAN2BT_CPUCOM_INT_ACK_EN_REG_LSB 0
  1714. #define WLAN2BT_CPUCOM_INT_ACK_EN_REG_MASK 0x00000001
  1715. #define WLAN2BT_CPUCOM_INT_ACK_EN_REG_GET(x) (((x) & WLAN2BT_CPUCOM_INT_ACK_EN_REG_MASK) >> WLAN2BT_CPUCOM_INT_ACK_EN_REG_LSB)
  1716. #define WLAN2BT_CPUCOM_INT_ACK_EN_REG_SET(x) (((x) << WLAN2BT_CPUCOM_INT_ACK_EN_REG_LSB) & WLAN2BT_CPUCOM_INT_ACK_EN_REG_MASK)
  1717. #define BT2WLAN_CPUCOM_INT_EN_ADDRESS 0x00000444
  1718. #define BT2WLAN_CPUCOM_INT_EN_OFFSET 0x00000444
  1719. #define BT2WLAN_CPUCOM_INT_EN_REG_MSB 0
  1720. #define BT2WLAN_CPUCOM_INT_EN_REG_LSB 0
  1721. #define BT2WLAN_CPUCOM_INT_EN_REG_MASK 0x00000001
  1722. #define BT2WLAN_CPUCOM_INT_EN_REG_GET(x) (((x) & BT2WLAN_CPUCOM_INT_EN_REG_MASK) >> BT2WLAN_CPUCOM_INT_EN_REG_LSB)
  1723. #define BT2WLAN_CPUCOM_INT_EN_REG_SET(x) (((x) << BT2WLAN_CPUCOM_INT_EN_REG_LSB) & BT2WLAN_CPUCOM_INT_EN_REG_MASK)
  1724. #ifndef __ASSEMBLER__
  1725. typedef struct rtc_soc_reg_reg_s {
  1726. volatile unsigned int soc_reset_control;
  1727. volatile unsigned int soc_tcxo_detect;
  1728. volatile unsigned int soc_xtal_test;
  1729. unsigned char pad0[20]; /* pad to 0x20 */
  1730. volatile unsigned int soc_cpu_clock;
  1731. unsigned char pad1[4]; /* pad to 0x28 */
  1732. volatile unsigned int soc_clock_control;
  1733. unsigned char pad2[4]; /* pad to 0x30 */
  1734. volatile unsigned int soc_wdt_control;
  1735. volatile unsigned int soc_wdt_status;
  1736. volatile unsigned int soc_wdt;
  1737. volatile unsigned int soc_wdt_count;
  1738. volatile unsigned int soc_wdt_reset;
  1739. volatile unsigned int soc_int_status;
  1740. volatile unsigned int soc_lf_timer0;
  1741. volatile unsigned int soc_lf_timer_count0;
  1742. volatile unsigned int soc_lf_timer_control0;
  1743. volatile unsigned int soc_lf_timer_status0;
  1744. volatile unsigned int soc_lf_timer1;
  1745. volatile unsigned int soc_lf_timer_count1;
  1746. volatile unsigned int soc_lf_timer_control1;
  1747. volatile unsigned int soc_lf_timer_status1;
  1748. volatile unsigned int soc_lf_timer2;
  1749. volatile unsigned int soc_lf_timer_count2;
  1750. volatile unsigned int soc_lf_timer_control2;
  1751. volatile unsigned int soc_lf_timer_status2;
  1752. volatile unsigned int soc_lf_timer3;
  1753. volatile unsigned int soc_lf_timer_count3;
  1754. volatile unsigned int soc_lf_timer_control3;
  1755. volatile unsigned int soc_lf_timer_status3;
  1756. volatile unsigned int soc_hf_timer;
  1757. volatile unsigned int soc_hf_timer_count;
  1758. volatile unsigned int soc_hf_lf_count;
  1759. volatile unsigned int soc_hf_timer_control;
  1760. volatile unsigned int soc_hf_timer_status;
  1761. volatile unsigned int soc_rtc_control;
  1762. volatile unsigned int soc_rtc_time;
  1763. volatile unsigned int soc_rtc_date;
  1764. volatile unsigned int soc_rtc_set_time;
  1765. volatile unsigned int soc_rtc_set_date;
  1766. volatile unsigned int soc_rtc_set_alarm;
  1767. volatile unsigned int soc_rtc_config;
  1768. volatile unsigned int soc_rtc_alarm_status;
  1769. volatile unsigned int soc_uart_wakeup;
  1770. volatile unsigned int soc_reset_cause;
  1771. volatile unsigned int soc_system_sleep;
  1772. volatile unsigned int soc_sdio_wrapper;
  1773. volatile unsigned int soc_int_sleep_mask;
  1774. unsigned char pad3[4]; /* pad to 0xd4 */
  1775. volatile unsigned int soc_lpo_cal_time;
  1776. volatile unsigned int soc_lpo_init_dividend_int;
  1777. volatile unsigned int soc_lpo_init_dividend_fraction;
  1778. volatile unsigned int soc_lpo_cal;
  1779. volatile unsigned int soc_lpo_cal_test_control;
  1780. volatile unsigned int soc_lpo_cal_test_status;
  1781. volatile unsigned int legacy_soc_chip_id;
  1782. volatile unsigned int soc_chip_id;
  1783. unsigned char pad4[24]; /* pad to 0x10c */
  1784. volatile unsigned int soc_power_reg;
  1785. volatile unsigned int soc_core_clk_ctrl;
  1786. volatile unsigned int soc_gpio_wakeup_control;
  1787. unsigned char pad5[252]; /* pad to 0x214 */
  1788. volatile unsigned int sleep_retention;
  1789. unsigned char pad6[108]; /* pad to 0x284 */
  1790. volatile unsigned int lp_perf_counter;
  1791. volatile unsigned int lp_perf_light_sleep;
  1792. volatile unsigned int lp_perf_deep_sleep;
  1793. volatile unsigned int lp_perf_on;
  1794. unsigned char pad7[20]; /* pad to 0x2a8 */
  1795. volatile unsigned int chip_mode;
  1796. volatile unsigned int clk_req_fall_edge;
  1797. volatile unsigned int otp;
  1798. volatile unsigned int otp_status;
  1799. volatile unsigned int pmu;
  1800. volatile unsigned int pmu_config;
  1801. volatile unsigned int pmu_pareg;
  1802. volatile unsigned int pmu_bypass;
  1803. unsigned char pad8[20]; /* pad to 0x2dc */
  1804. volatile unsigned int therm_ctrl1;
  1805. volatile unsigned int therm_ctrl2;
  1806. volatile unsigned int therm_ctrl3;
  1807. volatile unsigned int listen_mode1;
  1808. volatile unsigned int listen_mode2;
  1809. volatile unsigned int audio_pll_config;
  1810. volatile unsigned int audio_pll_modulation;
  1811. volatile unsigned int audio_pll_mod_step;
  1812. volatile unsigned int current_audio_pll_modulation;
  1813. volatile unsigned int eth_pll_config;
  1814. volatile unsigned int cpu_pll_config;
  1815. volatile unsigned int bb_pll_config;
  1816. volatile unsigned int eth_xmii;
  1817. volatile unsigned int usb_phy_config;
  1818. volatile unsigned int usbcore_clk60m;
  1819. volatile unsigned int usbphy_utmi_clk;
  1820. volatile unsigned int usb_txvalid_dly_config;
  1821. volatile unsigned int second_host_inft;
  1822. volatile unsigned int sdio_host;
  1823. volatile unsigned int enterprise_config;
  1824. volatile unsigned int rtc_debug_bus;
  1825. volatile unsigned int rtc_ext_clk_buf;
  1826. volatile unsigned int wlan_ahb_bridge_timeout;
  1827. volatile unsigned int wlan_ahb_config;
  1828. volatile unsigned int rtc_axi_ahb_bridge;
  1829. unsigned char pad9[192]; /* pad to 0x400 */
  1830. volatile unsigned int wlan2bt_cpucom_int_sts;
  1831. volatile unsigned int wlan2bt_cpucom_int_mask_n;
  1832. volatile unsigned int wlan2bt_cpucom_int_eoi;
  1833. volatile unsigned int wlan2bt_cpucom_int_ack_sts;
  1834. volatile unsigned int wlan2bt_cpucom_int_ack_mask_n;
  1835. volatile unsigned int wlan_cpucom_crd_cnt0;
  1836. volatile unsigned int wlan_cpucom_crd_inc0[1];
  1837. volatile unsigned int wlan_cpucom_crd_dec0[1];
  1838. volatile unsigned int wlan_cpucom_crd_cnt1;
  1839. volatile unsigned int wlan_cpucom_crd_inc1[1];
  1840. volatile unsigned int wlan_cpucom_crd_dec1[1];
  1841. volatile unsigned int wlan_cpucom_scratch0;
  1842. volatile unsigned int wlan_cpucom_scratch1;
  1843. volatile unsigned int wlan_cpucom_scratch2;
  1844. volatile unsigned int wlan_cpucom_scratch3;
  1845. volatile unsigned int wlan_cpucom_dbg;
  1846. volatile unsigned int wlan2bt_cpucom_int_ack_en;
  1847. volatile unsigned int bt2wlan_cpucom_int_en;
  1848. } rtc_soc_reg_reg_t;
  1849. #endif /* __ASSEMBLER__ */
  1850. #endif /* _RTC_SOC_REG_H_ */