ubwcp_main.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/kernel.h>
  7. #include <linux/dma-buf.h>
  8. #include <linux/slab.h>
  9. #include <linux/cdev.h>
  10. #include <linux/hashtable.h>
  11. #include <linux/scatterlist.h>
  12. #include <linux/types.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/of.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/of_address.h>
  17. #include <linux/genalloc.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/numa.h>
  21. #include <linux/memory_hotplug.h>
  22. #include <asm/page.h>
  23. #include <linux/delay.h>
  24. #include <linux/ubwcp_dma_heap.h>
  25. #include <linux/debugfs.h>
  26. #include <linux/clk.h>
  27. #include <linux/iommu.h>
  28. #include <linux/set_memory.h>
  29. MODULE_IMPORT_NS(DMA_BUF);
  30. #include "include/kernel/ubwcp.h"
  31. #include "ubwcp_hw.h"
  32. #include "include/uapi/ubwcp_ioctl.h"
  33. #define CREATE_TRACE_POINTS
  34. #include "ubwcp_trace.h"
  35. #define UBWCP_NUM_DEVICES 1
  36. #define UBWCP_DEVICE_NAME "ubwcp"
  37. #define UBWCP_BUFFER_DESC_OFFSET 64
  38. #define UBWCP_BUFFER_DESC_COUNT 256
  39. #define CACHE_ADDR(x) ((x) >> 6)
  40. #define PAGE_ADDR(x) ((x) >> 12)
  41. #define UBWCP_ALIGN(_x, _y) ((((_x) + (_y) - 1)/(_y))*(_y))
  42. #define DBG_BUF_ATTR(fmt, args...) do { if (ubwcp_debug_trace_enable) \
  43. pr_err("ubwcp: %s(): " fmt "\n", __func__, ##args); \
  44. } while (0)
  45. #define DBG(fmt, args...) do { if (ubwcp_debug_trace_enable) \
  46. pr_err("ubwcp: %s(): " fmt "\n", __func__, ##args); \
  47. } while (0)
  48. #define ERR(fmt, args...) pr_err("ubwcp: %s(): ~~~ERROR~~~: " fmt "\n", __func__, ##args)
  49. #define ERR_RATE_LIMIT(fmt, args...) pr_err_ratelimited("ubwcp: %s(): ~~~ERROR~~~: " fmt "\n",\
  50. __func__, ##args)
  51. #define FENTRY() DBG("")
  52. #define META_DATA_PITCH_ALIGN 64
  53. #define META_DATA_HEIGHT_ALIGN 16
  54. #define META_DATA_SIZE_ALIGN 4096
  55. #define PIXEL_DATA_SIZE_ALIGN 4096
  56. #define UBWCP_SYNC_GRANULE 0x4000000L /* 64 MB */
  57. struct ubwcp_desc {
  58. int idx;
  59. void *ptr;
  60. };
  61. /* TBD: confirm size of width/height */
  62. struct ubwcp_dimension {
  63. u16 width;
  64. u16 height;
  65. };
  66. struct ubwcp_plane_info {
  67. u16 pixel_bytes;
  68. u16 per_pixel;
  69. struct ubwcp_dimension tilesize_p; /* pixels */
  70. struct ubwcp_dimension macrotilesize_p; /* pixels */
  71. };
  72. struct ubwcp_image_format_info {
  73. u16 planes;
  74. struct ubwcp_plane_info p_info[2];
  75. };
  76. enum ubwcp_std_image_format {
  77. RGBA = 0,
  78. NV12 = 1,
  79. NV124R = 2,
  80. P010 = 3,
  81. TP10 = 4,
  82. P016 = 5,
  83. INFO_FORMAT_LIST_SIZE,
  84. STD_IMAGE_FORMAT_INVALID = 0xFF
  85. };
  86. struct ubwcp_driver {
  87. /* cdev related */
  88. dev_t devt;
  89. struct class *dev_class; //sysfs dev class
  90. struct device *dev_sys; //sysfs dev
  91. struct cdev cdev; //char dev
  92. /* debugfs */
  93. struct dentry *debugfs_root;
  94. bool read_err_irq_en;
  95. bool write_err_irq_en;
  96. bool decode_err_irq_en;
  97. bool encode_err_irq_en;
  98. /* ubwcp devices */
  99. struct device *dev; //ubwcp device
  100. struct device *dev_desc_cb; //smmu dev for descriptors
  101. struct device *dev_buf_cb; //smmu dev for ubwcp buffers
  102. void __iomem *base; //ubwcp base address
  103. struct regulator *vdd;
  104. struct clk **clocks;
  105. int num_clocks;
  106. /* interrupts */
  107. int irq_range_ck_rd;
  108. int irq_range_ck_wr;
  109. int irq_encode;
  110. int irq_decode;
  111. /* ula address pool */
  112. u64 ula_pool_base;
  113. u64 ula_pool_size;
  114. struct gen_pool *ula_pool;
  115. configure_mmap mmap_config_fptr;
  116. /* HW version */
  117. u32 hw_ver_major;
  118. u32 hw_ver_minor;
  119. /* keep track of all potential buffers.
  120. * hash table index'ed using dma_buf ptr.
  121. * 2**13 = 8192 hash values
  122. */
  123. DECLARE_HASHTABLE(buf_table, 13);
  124. /* buffer descriptor */
  125. void *buffer_desc_base; /* CPU address */
  126. dma_addr_t buffer_desc_dma_handle; /* dma address */
  127. size_t buffer_desc_size;
  128. struct ubwcp_desc desc_list[UBWCP_BUFFER_DESC_COUNT];
  129. struct ubwcp_image_format_info format_info[INFO_FORMAT_LIST_SIZE];
  130. atomic_t num_non_lin_buffers;
  131. bool mem_online;
  132. struct mutex desc_lock; /* allocate/free descriptors */
  133. spinlock_t buf_table_lock; /* add/remove dma_buf into list of managed bufffers */
  134. struct mutex mem_hotplug_lock; /* memory hotplug lock */
  135. struct mutex ula_lock; /* allocate/free ula */
  136. struct mutex ubwcp_flush_lock; /* ubwcp flush */
  137. struct mutex hw_range_ck_lock; /* range ck */
  138. struct list_head err_handler_list; /* error handler list */
  139. spinlock_t err_handler_list_lock; /* err_handler_list lock */
  140. };
  141. struct ubwcp_buf {
  142. struct hlist_node hnode;
  143. struct ubwcp_driver *ubwcp;
  144. struct ubwcp_buffer_attrs buf_attr;
  145. bool perm;
  146. struct ubwcp_desc *desc;
  147. bool buf_attr_set;
  148. bool locked;
  149. enum dma_data_direction lock_dir;
  150. int lock_count;
  151. /* dma_buf info */
  152. struct dma_buf *dma_buf;
  153. struct dma_buf_attachment *attachment;
  154. struct sg_table *sgt;
  155. /* ula info */
  156. phys_addr_t ula_pa;
  157. size_t ula_size;
  158. /* meta metadata */
  159. struct ubwcp_hw_meta_metadata mmdata;
  160. struct mutex lock;
  161. };
  162. static struct ubwcp_driver *me;
  163. static u32 ubwcp_debug_trace_enable;
  164. static struct ubwcp_driver *ubwcp_get_driver(void)
  165. {
  166. if (!me)
  167. WARN(1, "ubwcp: driver ptr requested but driver not initialized");
  168. return me;
  169. }
  170. static void image_format_init(struct ubwcp_driver *ubwcp)
  171. { /* planes, bytes/p, Tp , MTp */
  172. ubwcp->format_info[RGBA] = (struct ubwcp_image_format_info)
  173. {1, {{4, 1, {16, 4}, {64, 16}}}};
  174. ubwcp->format_info[NV12] = (struct ubwcp_image_format_info)
  175. {2, {{1, 1, {32, 8}, {128, 32}},
  176. {2, 1, {16, 8}, { 64, 32}}}};
  177. ubwcp->format_info[NV124R] = (struct ubwcp_image_format_info)
  178. {2, {{1, 1, {64, 4}, {256, 16}},
  179. {2, 1, {32, 4}, {128, 16}}}};
  180. ubwcp->format_info[P010] = (struct ubwcp_image_format_info)
  181. {2, {{2, 1, {32, 4}, {128, 16}},
  182. {4, 1, {16, 4}, { 64, 16}}}};
  183. ubwcp->format_info[TP10] = (struct ubwcp_image_format_info)
  184. {2, {{4, 3, {48, 4}, {192, 16}},
  185. {8, 3, {24, 4}, { 96, 16}}}};
  186. ubwcp->format_info[P016] = (struct ubwcp_image_format_info)
  187. {2, {{2, 1, {32, 4}, {128, 16}},
  188. {4, 1, {16, 4}, { 64, 16}}}};
  189. }
  190. static void ubwcp_buf_desc_list_init(struct ubwcp_driver *ubwcp)
  191. {
  192. int idx;
  193. struct ubwcp_desc *desc_list = ubwcp->desc_list;
  194. for (idx = 0; idx < UBWCP_BUFFER_DESC_COUNT; idx++) {
  195. desc_list[idx].idx = -1;
  196. desc_list[idx].ptr = NULL;
  197. }
  198. }
  199. static int ubwcp_init_clocks(struct ubwcp_driver *ubwcp, struct device *dev)
  200. {
  201. const char *cname;
  202. struct property *prop;
  203. int i;
  204. ubwcp->num_clocks =
  205. of_property_count_strings(dev->of_node, "clock-names");
  206. if (ubwcp->num_clocks < 1) {
  207. ubwcp->num_clocks = 0;
  208. return 0;
  209. }
  210. ubwcp->clocks = devm_kzalloc(dev,
  211. sizeof(*ubwcp->clocks) * ubwcp->num_clocks, GFP_KERNEL);
  212. if (!ubwcp->clocks)
  213. return -ENOMEM;
  214. i = 0;
  215. of_property_for_each_string(dev->of_node, "clock-names",
  216. prop, cname) {
  217. struct clk *c = devm_clk_get(dev, cname);
  218. if (IS_ERR(c)) {
  219. ERR("Couldn't get clock: %s\n", cname);
  220. return PTR_ERR(c);
  221. }
  222. ubwcp->clocks[i] = c;
  223. ++i;
  224. }
  225. return 0;
  226. }
  227. static int ubwcp_enable_clocks(struct ubwcp_driver *ubwcp)
  228. {
  229. int i, ret = 0;
  230. for (i = 0; i < ubwcp->num_clocks; ++i) {
  231. ret = clk_prepare_enable(ubwcp->clocks[i]);
  232. if (ret) {
  233. ERR("Couldn't enable clock #%d\n", i);
  234. while (i--)
  235. clk_disable_unprepare(ubwcp->clocks[i]);
  236. break;
  237. }
  238. }
  239. return ret;
  240. }
  241. static void ubwcp_disable_clocks(struct ubwcp_driver *ubwcp)
  242. {
  243. int i;
  244. for (i = ubwcp->num_clocks; i; --i)
  245. clk_disable_unprepare(ubwcp->clocks[i - 1]);
  246. }
  247. /* UBWCP Power control */
  248. static int ubwcp_power(struct ubwcp_driver *ubwcp, bool enable)
  249. {
  250. int ret = 0;
  251. if (!ubwcp) {
  252. ERR("ubwcp ptr is NULL");
  253. return -1;
  254. }
  255. if (!ubwcp->vdd) {
  256. ERR("vdd is NULL");
  257. return -1;
  258. }
  259. if (enable) {
  260. ret = regulator_enable(ubwcp->vdd);
  261. if (ret < 0) {
  262. ERR("regulator_enable failed: %d", ret);
  263. ret = -1;
  264. } else {
  265. DBG("regulator_enable() success");
  266. }
  267. if (!ret) {
  268. ret = ubwcp_enable_clocks(ubwcp);
  269. if (ret) {
  270. ERR("enable clocks failed: %d", ret);
  271. regulator_disable(ubwcp->vdd);
  272. } else {
  273. DBG("enable clocks success");
  274. }
  275. }
  276. } else {
  277. ret = regulator_disable(ubwcp->vdd);
  278. if (ret < 0) {
  279. ERR("regulator_disable failed: %d", ret);
  280. ret = -1;
  281. } else {
  282. DBG("regulator_disable() success");
  283. }
  284. if (!ret) {
  285. ubwcp_disable_clocks(ubwcp);
  286. DBG("disable clocks success");
  287. }
  288. }
  289. return ret;
  290. }
  291. static int ubwcp_flush(struct ubwcp_driver *ubwcp)
  292. {
  293. int ret = 0;
  294. mutex_lock(&ubwcp->ubwcp_flush_lock);
  295. ret = ubwcp_hw_flush(ubwcp->base);
  296. mutex_unlock(&ubwcp->ubwcp_flush_lock);
  297. if (ret != 0)
  298. WARN(1, "ubwcp_hw_flush() failed!");
  299. return ret;
  300. }
  301. /* get dma_buf ptr for the given dma_buf fd */
  302. struct dma_buf *ubwcp_dma_buf_fd_to_dma_buf(int dma_buf_fd)
  303. {
  304. struct dma_buf *dmabuf;
  305. /* TBD: dma_buf_get() results in taking ref to buf and it won't ever get
  306. * free'ed until ref count goes to 0. So we must reduce the ref count
  307. * immediately after we find our corresponding ubwcp_buf.
  308. */
  309. dmabuf = dma_buf_get(dma_buf_fd);
  310. if (IS_ERR(dmabuf)) {
  311. ERR("dmabuf ptr not found for dma_buf_fd = %d", dma_buf_fd);
  312. return NULL;
  313. }
  314. dma_buf_put(dmabuf);
  315. return dmabuf;
  316. }
  317. EXPORT_SYMBOL(ubwcp_dma_buf_fd_to_dma_buf);
  318. /* get ubwcp_buf corresponding to the given dma_buf */
  319. static struct ubwcp_buf *dma_buf_to_ubwcp_buf(struct dma_buf *dmabuf)
  320. {
  321. struct ubwcp_buf *buf = NULL;
  322. struct ubwcp_driver *ubwcp = ubwcp_get_driver();
  323. unsigned long flags;
  324. if (!dmabuf || !ubwcp)
  325. return NULL;
  326. spin_lock_irqsave(&ubwcp->buf_table_lock, flags);
  327. /* look up ubwcp_buf corresponding to this dma_buf */
  328. hash_for_each_possible(ubwcp->buf_table, buf, hnode, (u64)dmabuf) {
  329. if (buf->dma_buf == dmabuf)
  330. break;
  331. }
  332. spin_unlock_irqrestore(&ubwcp->buf_table_lock, flags);
  333. return buf;
  334. }
  335. /* return ubwcp hardware version */
  336. int ubwcp_get_hw_version(struct ubwcp_ioctl_hw_version *ver)
  337. {
  338. struct ubwcp_driver *ubwcp;
  339. FENTRY();
  340. if (!ver) {
  341. ERR("invalid version ptr");
  342. return -EINVAL;
  343. }
  344. ubwcp = ubwcp_get_driver();
  345. if (!ubwcp)
  346. return -1;
  347. ver->major = ubwcp->hw_ver_major;
  348. ver->minor = ubwcp->hw_ver_minor;
  349. return 0;
  350. }
  351. EXPORT_SYMBOL(ubwcp_get_hw_version);
  352. static int add_ula_pa_memory(struct ubwcp_driver *ubwcp)
  353. {
  354. int ret;
  355. int nid;
  356. nid = memory_add_physaddr_to_nid(ubwcp->ula_pool_base);
  357. DBG("calling add_memory()...");
  358. trace_ubwcp_add_memory_start(ubwcp->ula_pool_size);
  359. ret = add_memory(nid, ubwcp->ula_pool_base, ubwcp->ula_pool_size, MHP_NONE);
  360. trace_ubwcp_add_memory_end(ubwcp->ula_pool_size);
  361. if (ret) {
  362. ERR("add_memory() failed st:0x%lx sz:0x%lx err: %d",
  363. ubwcp->ula_pool_base,
  364. ubwcp->ula_pool_size,
  365. ret);
  366. /* Fix to put driver in invalid state */
  367. } else {
  368. DBG("add_memory() ula_pool_base:0x%llx, size:0x%zx, kernel addr:0x%p",
  369. ubwcp->ula_pool_base,
  370. ubwcp->ula_pool_size,
  371. page_to_virt(pfn_to_page(PFN_DOWN(ubwcp->ula_pool_base))));
  372. }
  373. return ret;
  374. }
  375. static int inc_num_non_lin_buffers(struct ubwcp_driver *ubwcp)
  376. {
  377. int ret = 0;
  378. atomic_inc(&ubwcp->num_non_lin_buffers);
  379. mutex_lock(&ubwcp->mem_hotplug_lock);
  380. if (!ubwcp->mem_online) {
  381. if (atomic_read(&ubwcp->num_non_lin_buffers) == 0) {
  382. ret = -EINVAL;
  383. ERR("Bad state: num_non_lin_buffers should not be 0");
  384. /* Fix to put driver in invalid state */
  385. goto err_power_on;
  386. }
  387. ret = ubwcp_power(ubwcp, true);
  388. if (ret)
  389. goto err_power_on;
  390. ret = add_ula_pa_memory(ubwcp);
  391. if (ret)
  392. goto err_add_memory;
  393. ubwcp->mem_online = true;
  394. }
  395. mutex_unlock(&ubwcp->mem_hotplug_lock);
  396. return 0;
  397. err_add_memory:
  398. ubwcp_power(ubwcp, false);
  399. err_power_on:
  400. atomic_dec(&ubwcp->num_non_lin_buffers);
  401. mutex_unlock(&ubwcp->mem_hotplug_lock);
  402. return ret;
  403. }
  404. static int dec_num_non_lin_buffers(struct ubwcp_driver *ubwcp)
  405. {
  406. int ret = 0;
  407. atomic_dec(&ubwcp->num_non_lin_buffers);
  408. mutex_lock(&ubwcp->mem_hotplug_lock);
  409. /* If this is the last buffer being freed, power off ubwcp */
  410. if (atomic_read(&ubwcp->num_non_lin_buffers) == 0) {
  411. unsigned long sync_remain = 0;
  412. unsigned long sync_offset = 0;
  413. unsigned long sync_size = 0;
  414. unsigned long sync_granule = UBWCP_SYNC_GRANULE;
  415. DBG("last buffer: ~~~~~~~~~~~");
  416. if (!ubwcp->mem_online) {
  417. ret = -EINVAL;
  418. ERR("Bad state: mem_online should not be false");
  419. /* Fix to put driver in invalid state */
  420. goto err_remove_mem;
  421. }
  422. DBG("set_direct_map_range_uncached() for ULA PA pool st:0x%lx num pages:%lu",
  423. ubwcp->ula_pool_base, ubwcp->ula_pool_size >> PAGE_SHIFT);
  424. trace_ubwcp_set_direct_map_range_uncached_start(ubwcp->ula_pool_size);
  425. ret = set_direct_map_range_uncached((unsigned long)phys_to_virt(
  426. ubwcp->ula_pool_base), ubwcp->ula_pool_size >> PAGE_SHIFT);
  427. trace_ubwcp_set_direct_map_range_uncached_end(ubwcp->ula_pool_size);
  428. if (ret) {
  429. ERR("set_direct_map_range_uncached failed st:0x%lx num pages:%lu err: %d",
  430. ubwcp->ula_pool_base,
  431. ubwcp->ula_pool_size >> PAGE_SHIFT, ret);
  432. goto err_remove_mem;
  433. } else {
  434. DBG("DONE: calling set_direct_map_range_uncached() for ULA PA pool");
  435. }
  436. DBG("Calling dma_sync_single_for_cpu() for ULA PA pool");
  437. trace_ubwcp_offline_sync_start(ubwcp->ula_pool_size);
  438. sync_remain = ubwcp->ula_pool_size;
  439. sync_offset = 0;
  440. while (sync_remain > 0) {
  441. if (atomic_read(&ubwcp->num_non_lin_buffers) > 0) {
  442. trace_ubwcp_offline_sync_end(ubwcp->ula_pool_size);
  443. DBG("Cancel memory offlining");
  444. DBG("Calling offline_and_remove_memory() for ULA PA pool");
  445. trace_ubwcp_offline_and_remove_memory_start(ubwcp->ula_pool_size);
  446. ret = offline_and_remove_memory(ubwcp->ula_pool_base,
  447. ubwcp->ula_pool_size);
  448. trace_ubwcp_offline_and_remove_memory_end(ubwcp->ula_pool_size);
  449. if (ret) {
  450. ERR("remove memory failed st:0x%lx sz:0x%lx err: %d",
  451. ubwcp->ula_pool_base,
  452. ubwcp->ula_pool_size, ret);
  453. goto err_remove_mem;
  454. } else {
  455. DBG("DONE: calling remove memory for ULA PA pool");
  456. }
  457. ret = add_ula_pa_memory(ubwcp);
  458. if (ret) {
  459. ERR("Bad state: failed to add back memory");
  460. /* Fix to put driver in invalid state */
  461. ubwcp->mem_online = false;
  462. }
  463. mutex_unlock(&ubwcp->mem_hotplug_lock);
  464. return ret;
  465. }
  466. if (sync_granule > sync_remain) {
  467. sync_size = sync_remain;
  468. sync_remain = 0;
  469. } else {
  470. sync_size = sync_granule;
  471. sync_remain -= sync_granule;
  472. }
  473. DBG("Partial sync offset:0x%lx size:0x%lx", sync_offset, sync_size);
  474. trace_ubwcp_dma_sync_single_for_cpu_start(sync_size);
  475. dma_sync_single_for_cpu(ubwcp->dev, ubwcp->ula_pool_base + sync_offset,
  476. sync_size, DMA_BIDIRECTIONAL);
  477. trace_ubwcp_dma_sync_single_for_cpu_end(sync_size);
  478. sync_offset += sync_size;
  479. }
  480. trace_ubwcp_offline_sync_end(ubwcp->ula_pool_size);
  481. DBG("Calling offline_and_remove_memory() for ULA PA pool");
  482. trace_ubwcp_offline_and_remove_memory_start(ubwcp->ula_pool_size);
  483. ret = offline_and_remove_memory(ubwcp->ula_pool_base, ubwcp->ula_pool_size);
  484. trace_ubwcp_offline_and_remove_memory_end(ubwcp->ula_pool_size);
  485. if (ret) {
  486. ERR("offline_and_remove_memory failed st:0x%lx sz:0x%lx err: %d",
  487. ubwcp->ula_pool_base,
  488. ubwcp->ula_pool_size, ret);
  489. /* Fix to put driver in invalid state */
  490. goto err_remove_mem;
  491. } else {
  492. DBG("DONE: calling offline_and_remove_memory() for ULA PA pool");
  493. }
  494. DBG("Calling power OFF ...");
  495. ubwcp_power(ubwcp, false);
  496. ubwcp->mem_online = false;
  497. }
  498. mutex_unlock(&ubwcp->mem_hotplug_lock);
  499. return 0;
  500. err_remove_mem:
  501. atomic_inc(&ubwcp->num_non_lin_buffers);
  502. mutex_unlock(&ubwcp->mem_hotplug_lock);
  503. DBG("returning error: %d", ret);
  504. return ret;
  505. }
  506. /**
  507. *
  508. * Initialize ubwcp buffer for the given dma_buf. This
  509. * initializes ubwcp internal data structures and possibly hw to
  510. * use ubwcp for this buffer.
  511. *
  512. * @param dmabuf : ptr to the buffer to be configured for ubwcp
  513. *
  514. * @return int : 0 on success, otherwise error code
  515. */
  516. static int ubwcp_init_buffer(struct dma_buf *dmabuf)
  517. {
  518. struct ubwcp_buf *buf;
  519. struct ubwcp_driver *ubwcp = ubwcp_get_driver();
  520. unsigned long flags;
  521. FENTRY();
  522. trace_ubwcp_init_buffer_start(dmabuf);
  523. if (!ubwcp) {
  524. trace_ubwcp_init_buffer_end(dmabuf);
  525. return -1;
  526. }
  527. if (!dmabuf) {
  528. ERR("NULL dmabuf input ptr");
  529. trace_ubwcp_init_buffer_end(dmabuf);
  530. return -EINVAL;
  531. }
  532. if (dma_buf_to_ubwcp_buf(dmabuf)) {
  533. ERR("dma_buf already initialized for ubwcp");
  534. trace_ubwcp_init_buffer_end(dmabuf);
  535. return -EEXIST;
  536. }
  537. buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  538. if (!buf) {
  539. ERR("failed to alloc for new ubwcp_buf");
  540. trace_ubwcp_init_buffer_end(dmabuf);
  541. return -ENOMEM;
  542. }
  543. mutex_init(&buf->lock);
  544. buf->dma_buf = dmabuf;
  545. buf->ubwcp = ubwcp;
  546. buf->buf_attr.image_format = UBWCP_LINEAR;
  547. spin_lock_irqsave(&ubwcp->buf_table_lock, flags);
  548. hash_add(ubwcp->buf_table, &buf->hnode, (u64)buf->dma_buf);
  549. spin_unlock_irqrestore(&ubwcp->buf_table_lock, flags);
  550. trace_ubwcp_init_buffer_end(dmabuf);
  551. return 0;
  552. }
  553. static void dump_attributes(struct ubwcp_buffer_attrs *attr)
  554. {
  555. DBG_BUF_ATTR("");
  556. DBG_BUF_ATTR("image_format: %d", attr->image_format);
  557. DBG_BUF_ATTR("major_ubwc_ver: %d", attr->major_ubwc_ver);
  558. DBG_BUF_ATTR("minor_ubwc_ver: %d", attr->minor_ubwc_ver);
  559. DBG_BUF_ATTR("compression_type: %d", attr->compression_type);
  560. DBG_BUF_ATTR("lossy_params: %llu", attr->lossy_params);
  561. DBG_BUF_ATTR("width: %d", attr->width);
  562. DBG_BUF_ATTR("height: %d", attr->height);
  563. DBG_BUF_ATTR("stride: %d", attr->stride);
  564. DBG_BUF_ATTR("scanlines: %d", attr->scanlines);
  565. DBG_BUF_ATTR("planar_padding: %d", attr->planar_padding);
  566. DBG_BUF_ATTR("subsample: %d", attr->subsample);
  567. DBG_BUF_ATTR("sub_system_target: %d", attr->sub_system_target);
  568. DBG_BUF_ATTR("y_offset: %d", attr->y_offset);
  569. DBG_BUF_ATTR("batch_size: %d", attr->batch_size);
  570. DBG_BUF_ATTR("");
  571. }
  572. static enum ubwcp_std_image_format to_std_format(u16 ioctl_image_format)
  573. {
  574. switch (ioctl_image_format) {
  575. case UBWCP_RGBA8888:
  576. return RGBA;
  577. case UBWCP_NV12:
  578. case UBWCP_NV12_Y:
  579. case UBWCP_NV12_UV:
  580. return NV12;
  581. case UBWCP_NV124R:
  582. case UBWCP_NV124R_Y:
  583. case UBWCP_NV124R_UV:
  584. return NV124R;
  585. case UBWCP_TP10:
  586. case UBWCP_TP10_Y:
  587. case UBWCP_TP10_UV:
  588. return TP10;
  589. case UBWCP_P010:
  590. case UBWCP_P010_Y:
  591. case UBWCP_P010_UV:
  592. return P010;
  593. case UBWCP_P016:
  594. case UBWCP_P016_Y:
  595. case UBWCP_P016_UV:
  596. return P016;
  597. default:
  598. WARN(1, "Fix this!!!");
  599. return STD_IMAGE_FORMAT_INVALID;
  600. }
  601. }
  602. static int get_stride_alignment(enum ubwcp_std_image_format format, u16 *align)
  603. {
  604. switch (format) {
  605. case TP10:
  606. *align = 64;
  607. return 0;
  608. case NV12:
  609. *align = 128;
  610. return 0;
  611. case RGBA:
  612. case NV124R:
  613. case P010:
  614. case P016:
  615. *align = 256;
  616. return 0;
  617. default:
  618. return -1;
  619. }
  620. }
  621. /* returns stride of compressed image */
  622. static u32 get_compressed_stride(struct ubwcp_driver *ubwcp,
  623. enum ubwcp_std_image_format format, u32 width)
  624. {
  625. struct ubwcp_plane_info p_info;
  626. u16 macro_tile_width_p;
  627. u16 pixel_bytes;
  628. u16 per_pixel;
  629. p_info = ubwcp->format_info[format].p_info[0];
  630. macro_tile_width_p = p_info.macrotilesize_p.width;
  631. pixel_bytes = p_info.pixel_bytes;
  632. per_pixel = p_info.per_pixel;
  633. return UBWCP_ALIGN(width, macro_tile_width_p)*pixel_bytes/per_pixel;
  634. }
  635. /* check if linear stride conforms to hw limitations
  636. * always returns false for linear image
  637. */
  638. static bool stride_is_valid(struct ubwcp_driver *ubwcp,
  639. u16 ioctl_img_fmt, u32 width, u32 lin_stride)
  640. {
  641. u32 compressed_stride;
  642. enum ubwcp_std_image_format format = to_std_format(ioctl_img_fmt);
  643. if (format == STD_IMAGE_FORMAT_INVALID)
  644. return false;
  645. if ((lin_stride < width) || (lin_stride > 64*1024)) {
  646. ERR("stride is not valid (width <= stride <= 64K): %d", lin_stride);
  647. return false;
  648. }
  649. if (format == TP10) {
  650. if(!IS_ALIGNED(lin_stride, 64)) {
  651. ERR("stride must be aligned to 64: %d", lin_stride);
  652. return false;
  653. }
  654. } else {
  655. compressed_stride = get_compressed_stride(ubwcp, format, width);
  656. if (lin_stride != compressed_stride) {
  657. ERR("linear stride: %d must be same as compressed stride: %d",
  658. lin_stride, compressed_stride);
  659. return false;
  660. }
  661. }
  662. return true;
  663. }
  664. static bool ioctl_format_is_valid(u16 ioctl_image_format)
  665. {
  666. switch (ioctl_image_format) {
  667. case UBWCP_LINEAR:
  668. case UBWCP_RGBA8888:
  669. case UBWCP_NV12:
  670. case UBWCP_NV12_Y:
  671. case UBWCP_NV12_UV:
  672. case UBWCP_NV124R:
  673. case UBWCP_NV124R_Y:
  674. case UBWCP_NV124R_UV:
  675. case UBWCP_TP10:
  676. case UBWCP_TP10_Y:
  677. case UBWCP_TP10_UV:
  678. case UBWCP_P010:
  679. case UBWCP_P010_Y:
  680. case UBWCP_P010_UV:
  681. case UBWCP_P016:
  682. case UBWCP_P016_Y:
  683. case UBWCP_P016_UV:
  684. return true;
  685. default:
  686. return false;
  687. }
  688. }
  689. /* validate buffer attributes */
  690. static bool ubwcp_buf_attrs_valid(struct ubwcp_driver *ubwcp, struct ubwcp_buffer_attrs *attr)
  691. {
  692. if (!ioctl_format_is_valid(attr->image_format)) {
  693. ERR("invalid image format: %d", attr->image_format);
  694. goto err;
  695. }
  696. if (attr->major_ubwc_ver || attr->minor_ubwc_ver) {
  697. ERR("major/minor ubwc ver must be 0. major: %d minor: %d",
  698. attr->major_ubwc_ver, attr->minor_ubwc_ver);
  699. goto err;
  700. }
  701. if (attr->compression_type != UBWCP_COMPRESSION_LOSSLESS) {
  702. ERR("compression_type is not valid: %d",
  703. attr->compression_type);
  704. goto err;
  705. }
  706. if (attr->lossy_params != 0) {
  707. ERR("lossy_params is not valid: %d", attr->lossy_params);
  708. goto err;
  709. }
  710. //TBD: some upper limit for width?
  711. if (attr->width > 10*1024) {
  712. ERR("width is invalid (above upper limit): %d", attr->width);
  713. goto err;
  714. }
  715. //TBD: some upper limit for height?
  716. if (attr->height > 10*1024) {
  717. ERR("height is invalid (above upper limit): %d", attr->height);
  718. goto err;
  719. }
  720. if (attr->image_format != UBWCP_LINEAR)
  721. if(!stride_is_valid(ubwcp, attr->image_format, attr->width, attr->stride)) {
  722. ERR("stride is invalid: %d", attr->stride);
  723. goto err;
  724. }
  725. if ((attr->scanlines < attr->height) ||
  726. (attr->scanlines > attr->height + 32*1024)) {
  727. ERR("scanlines is not valid - height: %d scanlines: %d",
  728. attr->height, attr->scanlines);
  729. goto err;
  730. }
  731. if (attr->planar_padding > 4096) {
  732. ERR("planar_padding is not valid. (<= 4096): %d",
  733. attr->planar_padding);
  734. goto err;
  735. }
  736. if (attr->subsample != UBWCP_SUBSAMPLE_4_2_0) {
  737. ERR("subsample is not valid: %d", attr->subsample);
  738. goto err;
  739. }
  740. if (attr->sub_system_target & ~UBWCP_SUBSYSTEM_TARGET_CPU) {
  741. ERR("sub_system_target other that CPU is not supported: %d",
  742. attr->sub_system_target);
  743. goto err;
  744. }
  745. if (!(attr->sub_system_target & UBWCP_SUBSYSTEM_TARGET_CPU)) {
  746. ERR("sub_system_target is not set to CPU: %d",
  747. attr->sub_system_target);
  748. goto err;
  749. }
  750. if (attr->y_offset != 0) {
  751. ERR("y_offset is not valid: %d", attr->y_offset);
  752. goto err;
  753. }
  754. if (attr->batch_size != 1) {
  755. ERR("batch_size is not valid: %d", attr->batch_size);
  756. goto err;
  757. }
  758. dump_attributes(attr);
  759. return true;
  760. err:
  761. dump_attributes(attr);
  762. return false;
  763. }
  764. /* return true if image format has only Y plane*/
  765. bool ubwcp_image_y_only(u16 format)
  766. {
  767. switch (format) {
  768. case UBWCP_NV12_Y:
  769. case UBWCP_NV124R_Y:
  770. case UBWCP_TP10_Y:
  771. case UBWCP_P010_Y:
  772. case UBWCP_P016_Y:
  773. return true;
  774. default:
  775. return false;
  776. }
  777. }
  778. /* return true if image format has only UV plane*/
  779. bool ubwcp_image_uv_only(u16 format)
  780. {
  781. switch (format) {
  782. case UBWCP_NV12_UV:
  783. case UBWCP_NV124R_UV:
  784. case UBWCP_TP10_UV:
  785. case UBWCP_P010_UV:
  786. case UBWCP_P016_UV:
  787. return true;
  788. default:
  789. return false;
  790. }
  791. }
  792. /* calculate and return metadata buffer size for a given plane
  793. * and buffer attributes
  794. * NOTE: in this function, we will only pass in NV12 format.
  795. * NOT NV12_Y or NV12_UV etc.
  796. * the Y or UV information is in the "plane"
  797. * "format" here purely means "encoding format" and no information
  798. * if some plane data is missing.
  799. */
  800. static size_t metadata_buf_sz(struct ubwcp_driver *ubwcp,
  801. enum ubwcp_std_image_format format,
  802. u32 width, u32 height, u8 plane)
  803. {
  804. size_t size;
  805. u64 pitch;
  806. u64 lines;
  807. u64 tile_width;
  808. u32 tile_height;
  809. struct ubwcp_image_format_info f_info;
  810. struct ubwcp_plane_info p_info;
  811. f_info = ubwcp->format_info[format];
  812. DBG_BUF_ATTR("");
  813. DBG_BUF_ATTR("");
  814. DBG_BUF_ATTR("Calculating metadata buffer size: format = %d, plane = %d", format, plane);
  815. if (plane >= f_info.planes) {
  816. ERR("Format does not have requested plane info: format: %d, plane: %d",
  817. format, plane);
  818. WARN(1, "Fix this!!!!!");
  819. return 0;
  820. }
  821. p_info = f_info.p_info[plane];
  822. /* UV plane */
  823. if (plane == 1) {
  824. width = width/2;
  825. height = height/2;
  826. }
  827. tile_width = p_info.tilesize_p.width;
  828. tile_height = p_info.tilesize_p.height;
  829. /* pitch: # of tiles in a row
  830. * lines: # of tile rows
  831. */
  832. pitch = UBWCP_ALIGN((width + tile_width - 1)/tile_width, META_DATA_PITCH_ALIGN);
  833. lines = UBWCP_ALIGN((height + tile_height - 1)/tile_height, META_DATA_HEIGHT_ALIGN);
  834. DBG_BUF_ATTR("image params : %d x %d (pixels)", width, height);
  835. DBG_BUF_ATTR("tile params : %d x %d (pixels)", tile_width, tile_height);
  836. DBG_BUF_ATTR("pitch : %d (%d)", pitch, width/tile_width);
  837. DBG_BUF_ATTR("lines : %d (%d)", lines, height);
  838. DBG_BUF_ATTR("size (p*l*bytes) : %d", pitch*lines*1);
  839. /* x1 below is only to clarify that we are multiplying by 1 bytes/tile */
  840. size = UBWCP_ALIGN(pitch*lines*1, META_DATA_SIZE_ALIGN);
  841. DBG_BUF_ATTR("size (aligned 4K): %zu (0x%zx)", size, size);
  842. return size;
  843. }
  844. /* calculate and return size of pixel data buffer for a given plane
  845. * and buffer attributes
  846. */
  847. static size_t pixeldata_buf_sz(struct ubwcp_driver *ubwcp,
  848. u16 format, u32 width,
  849. u32 height, u8 plane)
  850. {
  851. size_t size;
  852. u64 pitch;
  853. u64 lines;
  854. u16 pixel_bytes;
  855. u16 per_pixel;
  856. u64 macro_tile_width_p;
  857. u64 macro_tile_height_p;
  858. struct ubwcp_image_format_info f_info;
  859. struct ubwcp_plane_info p_info;
  860. f_info = ubwcp->format_info[format];
  861. DBG_BUF_ATTR("");
  862. DBG_BUF_ATTR("");
  863. DBG_BUF_ATTR("Calculating Pixeldata buffer size: format = %d, plane = %d", format, plane);
  864. if (plane >= f_info.planes) {
  865. ERR("Format does not have requested plane info: format: %d, plane: %d",
  866. format, plane);
  867. WARN(1, "Fix this!!!!!");
  868. return 0;
  869. }
  870. p_info = f_info.p_info[plane];
  871. pixel_bytes = p_info.pixel_bytes;
  872. per_pixel = p_info.per_pixel;
  873. /* UV plane */
  874. if (plane == 1) {
  875. width = width/2;
  876. height = height/2;
  877. }
  878. macro_tile_width_p = p_info.macrotilesize_p.width;
  879. macro_tile_height_p = p_info.macrotilesize_p.height;
  880. /* align pixel width and height macro tile width and height */
  881. pitch = UBWCP_ALIGN(width, macro_tile_width_p);
  882. lines = UBWCP_ALIGN(height, macro_tile_height_p);
  883. DBG_BUF_ATTR("image params : %d x %d (pixels)", width, height);
  884. DBG_BUF_ATTR("macro tile params: %d x %d (pixels)", macro_tile_width_p,
  885. macro_tile_height_p);
  886. DBG_BUF_ATTR("bytes_per_pixel : %d/%d", pixel_bytes, per_pixel);
  887. DBG_BUF_ATTR("pitch : %d", pitch);
  888. DBG_BUF_ATTR("lines : %d", lines);
  889. DBG_BUF_ATTR("size (p*l*bytes) : %d", (pitch*lines*pixel_bytes)/per_pixel);
  890. size = UBWCP_ALIGN((pitch*lines*pixel_bytes)/per_pixel, PIXEL_DATA_SIZE_ALIGN);
  891. DBG_BUF_ATTR("size (aligned 4K): %zu (0x%zx)", size, size);
  892. return size;
  893. }
  894. static int get_tile_height(struct ubwcp_driver *ubwcp, enum ubwcp_std_image_format format,
  895. u8 plane)
  896. {
  897. struct ubwcp_image_format_info f_info;
  898. struct ubwcp_plane_info p_info;
  899. f_info = ubwcp->format_info[format];
  900. p_info = f_info.p_info[plane];
  901. return p_info.tilesize_p.height;
  902. }
  903. /*
  904. * plane: must be 0 or 1 (1st plane == 0, 2nd plane == 1)
  905. */
  906. static size_t ubwcp_ula_size(struct ubwcp_driver *ubwcp, u16 format,
  907. u32 stride_b, u32 scanlines, u8 plane,
  908. bool add_tile_pad)
  909. {
  910. size_t size;
  911. DBG_BUF_ATTR("%s(format = %d, plane = %d)", __func__, format, plane);
  912. /* UV plane */
  913. if (plane == 1)
  914. scanlines = scanlines/2;
  915. if (add_tile_pad) {
  916. int tile_height = get_tile_height(ubwcp, format, plane);
  917. /* Align plane size to plane tile height */
  918. scanlines = ((scanlines + tile_height - 1) / tile_height) * tile_height;
  919. }
  920. size = stride_b*scanlines;
  921. DBG_BUF_ATTR("Size of plane-%u: (%u * %u) = %zu (0x%zx)",
  922. plane, stride_b, scanlines, size, size);
  923. return size;
  924. }
  925. int missing_plane_from_format(u16 ioctl_image_format)
  926. {
  927. int missing_plane;
  928. switch (ioctl_image_format) {
  929. case UBWCP_NV12_Y:
  930. missing_plane = 2;
  931. break;
  932. case UBWCP_NV12_UV:
  933. missing_plane = 1;
  934. break;
  935. case UBWCP_NV124R_Y:
  936. missing_plane = 2;
  937. break;
  938. case UBWCP_NV124R_UV:
  939. missing_plane = 1;
  940. break;
  941. case UBWCP_TP10_Y:
  942. missing_plane = 2;
  943. break;
  944. case UBWCP_TP10_UV:
  945. missing_plane = 1;
  946. break;
  947. case UBWCP_P010_Y:
  948. missing_plane = 2;
  949. break;
  950. case UBWCP_P010_UV:
  951. missing_plane = 1;
  952. break;
  953. case UBWCP_P016_Y:
  954. missing_plane = 2;
  955. break;
  956. case UBWCP_P016_UV:
  957. missing_plane = 1;
  958. break;
  959. default:
  960. missing_plane = 0;
  961. }
  962. return missing_plane;
  963. }
  964. int planes_in_format(enum ubwcp_std_image_format format)
  965. {
  966. if (format == RGBA)
  967. return 1;
  968. else
  969. return 2;
  970. }
  971. unsigned int ubwcp_get_hw_image_format_value(u16 ioctl_image_format)
  972. {
  973. enum ubwcp_std_image_format format;
  974. format = to_std_format(ioctl_image_format);
  975. switch (format) {
  976. case RGBA:
  977. return HW_BUFFER_FORMAT_RGBA;
  978. case NV12:
  979. return HW_BUFFER_FORMAT_NV12;
  980. case NV124R:
  981. return HW_BUFFER_FORMAT_NV124R;
  982. case P010:
  983. return HW_BUFFER_FORMAT_P010;
  984. case TP10:
  985. return HW_BUFFER_FORMAT_TP10;
  986. case P016:
  987. return HW_BUFFER_FORMAT_P016;
  988. default:
  989. WARN(1, "Fix this!!!!!");
  990. return 0;
  991. }
  992. }
  993. static int ubwcp_validate_uv_align(struct ubwcp_driver *ubwcp,
  994. struct ubwcp_buffer_attrs *attr,
  995. size_t ula_y_plane_size,
  996. size_t uv_start_offset)
  997. {
  998. int ret = 0;
  999. size_t ula_y_plane_size_align;
  1000. size_t y_tile_align_bytes;
  1001. int y_tile_height;
  1002. int planes;
  1003. /* Only validate UV align if there is both a Y and UV plane */
  1004. planes = planes_in_format(to_std_format(attr->image_format));
  1005. if (planes != 2)
  1006. return 0;
  1007. /* Check it is cache line size aligned */
  1008. if ((uv_start_offset % 64) != 0) {
  1009. ret = -EINVAL;
  1010. ERR("uv_start_offset %zu not cache line aligned",
  1011. uv_start_offset);
  1012. goto err;
  1013. }
  1014. /*
  1015. * Check that UV plane does not overlap with any of the Y plane’s tiles
  1016. */
  1017. y_tile_height = get_tile_height(ubwcp, to_std_format(attr->image_format), 0);
  1018. y_tile_align_bytes = y_tile_height * attr->stride;
  1019. ula_y_plane_size_align = ((ula_y_plane_size + y_tile_align_bytes - 1) /
  1020. y_tile_align_bytes) * y_tile_align_bytes;
  1021. if (uv_start_offset < ula_y_plane_size_align) {
  1022. ret = -EINVAL;
  1023. ERR("uv offset %zu less than y plane align %zu for y plane size %zu",
  1024. uv_start_offset, ula_y_plane_size_align,
  1025. ula_y_plane_size);
  1026. goto err;
  1027. }
  1028. return 0;
  1029. err:
  1030. return ret;
  1031. }
  1032. /* calculate ULA buffer parms
  1033. * TBD: how do we make sure uv_start address (not the offset)
  1034. * is aligned per requirement: cache line
  1035. */
  1036. static int ubwcp_calc_ula_params(struct ubwcp_driver *ubwcp,
  1037. struct ubwcp_buffer_attrs *attr,
  1038. size_t *ula_size,
  1039. size_t *ula_y_plane_size,
  1040. size_t *uv_start_offset)
  1041. {
  1042. size_t size;
  1043. enum ubwcp_std_image_format format;
  1044. int planes;
  1045. int missing_plane;
  1046. u32 stride;
  1047. u32 scanlines;
  1048. u32 planar_padding;
  1049. stride = attr->stride;
  1050. scanlines = attr->scanlines;
  1051. planar_padding = attr->planar_padding;
  1052. /* convert ioctl image format to standard image format */
  1053. format = to_std_format(attr->image_format);
  1054. /* Number of "expected" planes in "the standard defined" image format */
  1055. planes = planes_in_format(format);
  1056. /* any plane missing?
  1057. * valid missing_plane values:
  1058. * 0 == no plane missing
  1059. * 1 == 1st plane missing
  1060. * 2 == 2nd plane missing
  1061. */
  1062. missing_plane = missing_plane_from_format(attr->image_format);
  1063. DBG_BUF_ATTR("ioctl_image_format : %d, std_format: %d", attr->image_format, format);
  1064. DBG_BUF_ATTR("planes_in_format : %d", planes);
  1065. DBG_BUF_ATTR("missing_plane : %d", missing_plane);
  1066. DBG_BUF_ATTR("Planar Padding : %d", planar_padding);
  1067. if (planes == 1) {
  1068. /* uv_start beyond ULA range */
  1069. size = ubwcp_ula_size(ubwcp, format, stride, scanlines, 0, true);
  1070. *uv_start_offset = size;
  1071. *ula_y_plane_size = size;
  1072. } else {
  1073. if (!missing_plane) {
  1074. /* size for both planes and padding */
  1075. /* Don't pad out Y plane as client would not expect this padding */
  1076. size = ubwcp_ula_size(ubwcp, format, stride, scanlines, 0, false);
  1077. *ula_y_plane_size = size;
  1078. size += planar_padding;
  1079. *uv_start_offset = size;
  1080. size += ubwcp_ula_size(ubwcp, format, stride, scanlines, 1, true);
  1081. } else {
  1082. if (missing_plane == 2) {
  1083. /* Y-only image, set uv_start beyond ULA range */
  1084. size = ubwcp_ula_size(ubwcp, format, stride, scanlines, 0, true);
  1085. *uv_start_offset = size;
  1086. *ula_y_plane_size = size;
  1087. } else {
  1088. /* first plane data is not there */
  1089. size = ubwcp_ula_size(ubwcp, format, stride, scanlines, 1, true);
  1090. *uv_start_offset = 0; /* uv data is at the beginning */
  1091. *ula_y_plane_size = 0;
  1092. }
  1093. }
  1094. }
  1095. //TBD: cleanup
  1096. *ula_size = size;
  1097. DBG_BUF_ATTR("Before page align: Total ULA_Size: %d (0x%x) (planes + planar padding)",
  1098. *ula_size, *ula_size);
  1099. *ula_size = UBWCP_ALIGN(size, 4096);
  1100. DBG_BUF_ATTR("After page align : Total ULA_Size: %d (0x%x) (planes + planar padding)",
  1101. *ula_size, *ula_size);
  1102. return 0;
  1103. }
  1104. /* calculate UBWCP buffer parms */
  1105. static int ubwcp_calc_ubwcp_buf_params(struct ubwcp_driver *ubwcp,
  1106. struct ubwcp_buffer_attrs *attr,
  1107. size_t *md_p0, size_t *pd_p0,
  1108. size_t *md_p1, size_t *pd_p1,
  1109. size_t *stride_tp10_b)
  1110. {
  1111. int planes;
  1112. int missing_plane;
  1113. enum ubwcp_std_image_format format;
  1114. size_t stride_tp10_p;
  1115. FENTRY();
  1116. /* convert ioctl image format to standard image format */
  1117. format = to_std_format(attr->image_format);
  1118. missing_plane = missing_plane_from_format(attr->image_format);
  1119. planes = planes_in_format(format); //pass in 0 (RGB) should return 1
  1120. DBG_BUF_ATTR("ioctl_image_format : %d, std_format: %d", attr->image_format, format);
  1121. DBG_BUF_ATTR("planes_in_format : %d", planes);
  1122. DBG_BUF_ATTR("missing_plane : %d", missing_plane);
  1123. if (!missing_plane) {
  1124. *md_p0 = metadata_buf_sz(ubwcp, format, attr->width, attr->height, 0);
  1125. *pd_p0 = pixeldata_buf_sz(ubwcp, format, attr->width, attr->height, 0);
  1126. if (planes == 2) {
  1127. *md_p1 = metadata_buf_sz(ubwcp, format, attr->width, attr->height, 1);
  1128. *pd_p1 = pixeldata_buf_sz(ubwcp, format, attr->width, attr->height, 1);
  1129. }
  1130. } else {
  1131. if (missing_plane == 1) {
  1132. *md_p0 = 0;
  1133. *pd_p0 = 0;
  1134. *md_p1 = metadata_buf_sz(ubwcp, format, attr->width, attr->height, 1);
  1135. *pd_p1 = pixeldata_buf_sz(ubwcp, format, attr->width, attr->height, 1);
  1136. } else {
  1137. *md_p0 = metadata_buf_sz(ubwcp, format, attr->width, attr->height, 0);
  1138. *pd_p0 = pixeldata_buf_sz(ubwcp, format, attr->width, attr->height, 0);
  1139. *md_p1 = 0;
  1140. *pd_p1 = 0;
  1141. }
  1142. }
  1143. if (format == TP10) {
  1144. stride_tp10_p = UBWCP_ALIGN(attr->width, 192);
  1145. *stride_tp10_b = (stride_tp10_p/3) + stride_tp10_p;
  1146. } else {
  1147. *stride_tp10_b = 0;
  1148. }
  1149. return 0;
  1150. }
  1151. /* reserve ULA address space of the given size */
  1152. static phys_addr_t ubwcp_ula_alloc(struct ubwcp_driver *ubwcp, size_t size)
  1153. {
  1154. phys_addr_t pa;
  1155. mutex_lock(&ubwcp->ula_lock);
  1156. pa = gen_pool_alloc(ubwcp->ula_pool, size);
  1157. DBG("addr: %p, size: %zx", pa, size);
  1158. mutex_unlock(&ubwcp->ula_lock);
  1159. return pa;
  1160. }
  1161. /* free ULA address space of the given address and size */
  1162. static void ubwcp_ula_free(struct ubwcp_driver *ubwcp, phys_addr_t pa, size_t size)
  1163. {
  1164. mutex_lock(&ubwcp->ula_lock);
  1165. if (!gen_pool_has_addr(ubwcp->ula_pool, pa, size)) {
  1166. ERR("Attempt to free mem not from gen_pool: pa: %p, size: %zx", pa, size);
  1167. goto err;
  1168. }
  1169. DBG("addr: %p, size: %zx", pa, size);
  1170. gen_pool_free(ubwcp->ula_pool, pa, size);
  1171. mutex_unlock(&ubwcp->ula_lock);
  1172. return;
  1173. err:
  1174. mutex_unlock(&ubwcp->ula_lock);
  1175. }
  1176. /* free up or expand current_pa and return the new pa */
  1177. static phys_addr_t ubwcp_ula_realloc(struct ubwcp_driver *ubwcp,
  1178. phys_addr_t pa,
  1179. size_t size,
  1180. size_t new_size)
  1181. {
  1182. if (size == new_size)
  1183. return pa;
  1184. if (pa)
  1185. ubwcp_ula_free(ubwcp, pa, size);
  1186. return ubwcp_ula_alloc(ubwcp, new_size);
  1187. }
  1188. /* unmap dma buf */
  1189. static void ubwcp_dma_unmap(struct ubwcp_buf *buf)
  1190. {
  1191. FENTRY();
  1192. if (buf->dma_buf && buf->attachment) {
  1193. DBG("Calling dma_buf_unmap_attachment()");
  1194. dma_buf_unmap_attachment(buf->attachment, buf->sgt, DMA_BIDIRECTIONAL);
  1195. buf->sgt = NULL;
  1196. dma_buf_detach(buf->dma_buf, buf->attachment);
  1197. buf->attachment = NULL;
  1198. }
  1199. }
  1200. /* dma map ubwcp buffer */
  1201. static int ubwcp_dma_map(struct ubwcp_buf *buf,
  1202. struct device *dev,
  1203. size_t iova_min_size,
  1204. dma_addr_t *iova)
  1205. {
  1206. int ret = 0;
  1207. struct dma_buf *dma_buf = buf->dma_buf;
  1208. struct dma_buf_attachment *attachment;
  1209. struct sg_table *sgt;
  1210. size_t dma_len;
  1211. /* Map buffer to SMMU and get IOVA */
  1212. attachment = dma_buf_attach(dma_buf, dev);
  1213. if (IS_ERR(attachment)) {
  1214. ret = PTR_ERR(attachment);
  1215. ERR("dma_buf_attach() failed: %d", ret);
  1216. goto err;
  1217. }
  1218. dma_set_max_seg_size(dev, DMA_BIT_MASK(32));
  1219. dma_set_seg_boundary(dev, (unsigned long)DMA_BIT_MASK(64));
  1220. sgt = dma_buf_map_attachment(attachment, DMA_BIDIRECTIONAL);
  1221. if (IS_ERR_OR_NULL(sgt)) {
  1222. ret = PTR_ERR(sgt);
  1223. ERR("dma_buf_map_attachment() failed: %d", ret);
  1224. goto err_detach;
  1225. }
  1226. if (sgt->nents != 1) {
  1227. ERR("nents = %d", sgt->nents);
  1228. goto err_unmap;
  1229. }
  1230. /* ensure that dma_buf is big enough for the new attrs */
  1231. dma_len = sg_dma_len(sgt->sgl);
  1232. if (dma_len < iova_min_size) {
  1233. ERR("dma len: %d is less than min ubwcp buffer size: %d",
  1234. dma_len, iova_min_size);
  1235. goto err_unmap;
  1236. }
  1237. *iova = sg_dma_address(sgt->sgl);
  1238. buf->attachment = attachment;
  1239. buf->sgt = sgt;
  1240. return ret;
  1241. err_unmap:
  1242. dma_buf_unmap_attachment(attachment, sgt, DMA_BIDIRECTIONAL);
  1243. err_detach:
  1244. dma_buf_detach(dma_buf, attachment);
  1245. err:
  1246. if (!ret)
  1247. ret = -1;
  1248. return ret;
  1249. }
  1250. static void
  1251. ubwcp_pixel_to_bytes(struct ubwcp_driver *ubwcp,
  1252. enum ubwcp_std_image_format format,
  1253. u32 width_p, u32 height_p,
  1254. u32 *width_b, u32 *height_b)
  1255. {
  1256. u16 pixel_bytes;
  1257. u16 per_pixel;
  1258. struct ubwcp_image_format_info f_info;
  1259. struct ubwcp_plane_info p_info;
  1260. f_info = ubwcp->format_info[format];
  1261. p_info = f_info.p_info[0];
  1262. pixel_bytes = p_info.pixel_bytes;
  1263. per_pixel = p_info.per_pixel;
  1264. *width_b = (width_p*pixel_bytes)/per_pixel;
  1265. *height_b = (height_p*pixel_bytes)/per_pixel;
  1266. }
  1267. static void reset_buf_attrs(struct ubwcp_buf *buf)
  1268. {
  1269. struct ubwcp_hw_meta_metadata *mmdata;
  1270. struct ubwcp_driver *ubwcp;
  1271. ubwcp = buf->ubwcp;
  1272. mmdata = &buf->mmdata;
  1273. ubwcp_dma_unmap(buf);
  1274. /* reset ula params */
  1275. if (buf->ula_size) {
  1276. ubwcp_ula_free(ubwcp, buf->ula_pa, buf->ula_size);
  1277. buf->ula_size = 0;
  1278. buf->ula_pa = 0;
  1279. }
  1280. /* reset ubwcp params */
  1281. memset(mmdata, 0, sizeof(*mmdata));
  1282. buf->buf_attr_set = false;
  1283. buf->buf_attr.image_format = UBWCP_LINEAR;
  1284. }
  1285. static void print_mmdata_desc(struct ubwcp_hw_meta_metadata *mmdata)
  1286. {
  1287. DBG_BUF_ATTR("");
  1288. DBG_BUF_ATTR("--------MM_DATA DESC ---------");
  1289. DBG_BUF_ATTR("uv_start_addr : 0x%08llx (cache addr) (actual: 0x%llx)",
  1290. mmdata->uv_start_addr, mmdata->uv_start_addr << 6);
  1291. DBG_BUF_ATTR("format : 0x%08x", mmdata->format);
  1292. DBG_BUF_ATTR("stride : 0x%08x (cache addr) (actual: 0x%x)",
  1293. mmdata->stride, mmdata->stride << 6);
  1294. DBG_BUF_ATTR("stride_ubwcp : 0x%08x (cache addr) (actual: 0x%zx)",
  1295. mmdata->stride_ubwcp, mmdata->stride_ubwcp << 6);
  1296. DBG_BUF_ATTR("metadata_base_y : 0x%08x (page addr) (actual: 0x%llx)",
  1297. mmdata->metadata_base_y, mmdata->metadata_base_y << 12);
  1298. DBG_BUF_ATTR("metadata_base_uv: 0x%08x (page addr) (actual: 0x%zx)",
  1299. mmdata->metadata_base_uv, mmdata->metadata_base_uv << 12);
  1300. DBG_BUF_ATTR("buffer_y_offset : 0x%08x (page addr) (actual: 0x%zx)",
  1301. mmdata->buffer_y_offset, mmdata->buffer_y_offset << 12);
  1302. DBG_BUF_ATTR("buffer_uv_offset: 0x%08x (page addr) (actual: 0x%zx)",
  1303. mmdata->buffer_uv_offset, mmdata->buffer_uv_offset << 12);
  1304. DBG_BUF_ATTR("width_height : 0x%08x (width: 0x%x height: 0x%x)",
  1305. mmdata->width_height, mmdata->width_height >> 16, mmdata->width_height & 0xFFFF);
  1306. DBG_BUF_ATTR("");
  1307. }
  1308. /* set buffer attributes:
  1309. * Failure:
  1310. * If a call to ubwcp_set_buf_attrs() fails, any attributes set from a previously
  1311. * successful ubwcp_set_buf_attrs() will be also removed. Thus,
  1312. * ubwcp_set_buf_attrs() implicitly does "unset previous attributes" and
  1313. * then "try to set these new attributes".
  1314. *
  1315. * The result of a failed call to ubwcp_set_buf_attrs() will leave the buffer
  1316. * in a linear mode, NOT with attributes from earlier successful call.
  1317. */
  1318. int ubwcp_set_buf_attrs(struct dma_buf *dmabuf, struct ubwcp_buffer_attrs *attr)
  1319. {
  1320. int ret = 0;
  1321. size_t ula_size = 0;
  1322. size_t uv_start_offset = 0;
  1323. size_t ula_y_plane_size = 0;
  1324. phys_addr_t ula_pa = 0x0;
  1325. struct ubwcp_buf *buf;
  1326. struct ubwcp_driver *ubwcp;
  1327. size_t metadata_p0;
  1328. size_t pixeldata_p0;
  1329. size_t metadata_p1;
  1330. size_t pixeldata_p1;
  1331. size_t iova_min_size;
  1332. size_t stride_tp10_b;
  1333. dma_addr_t iova_base;
  1334. struct ubwcp_hw_meta_metadata *mmdata;
  1335. u64 uv_start;
  1336. u32 stride_b;
  1337. u32 width_b;
  1338. u32 height_b;
  1339. enum ubwcp_std_image_format std_image_format;
  1340. bool is_non_lin_buf;
  1341. FENTRY();
  1342. trace_ubwcp_set_buf_attrs_start(dmabuf);
  1343. if (!dmabuf) {
  1344. ERR("NULL dmabuf input ptr");
  1345. trace_ubwcp_set_buf_attrs_end(dmabuf);
  1346. return -EINVAL;
  1347. }
  1348. if (!attr) {
  1349. ERR("NULL attr ptr");
  1350. trace_ubwcp_set_buf_attrs_end(dmabuf);
  1351. return -EINVAL;
  1352. }
  1353. buf = dma_buf_to_ubwcp_buf(dmabuf);
  1354. if (!buf) {
  1355. ERR("No corresponding ubwcp_buf for the passed in dma_buf");
  1356. trace_ubwcp_set_buf_attrs_end(dmabuf);
  1357. return -EINVAL;
  1358. }
  1359. mutex_lock(&buf->lock);
  1360. if (buf->locked) {
  1361. ERR("Cannot set attr when buffer is locked");
  1362. ret = -EBUSY;
  1363. goto unlock;
  1364. }
  1365. ubwcp = buf->ubwcp;
  1366. mmdata = &buf->mmdata;
  1367. is_non_lin_buf = (buf->buf_attr.image_format != UBWCP_LINEAR);
  1368. //TBD: now that we have single exit point for all errors,
  1369. //we can limit this call to error only?
  1370. //also see if this can be part of reset_buf_attrs()
  1371. DBG_BUF_ATTR("resetting mmap to linear");
  1372. /* remove any earlier dma buf mmap configuration */
  1373. ret = ubwcp->mmap_config_fptr(buf->dma_buf, true, 0, 0);
  1374. if (ret) {
  1375. ERR("dma_buf_mmap_config() failed: %d", ret);
  1376. goto unlock;
  1377. }
  1378. if (!ubwcp_buf_attrs_valid(ubwcp, attr)) {
  1379. ERR("Invalid buf attrs");
  1380. goto err;
  1381. }
  1382. if (attr->image_format == UBWCP_LINEAR) {
  1383. DBG_BUF_ATTR("Linear format requested");
  1384. /* linear format request with permanent range xlation doesn't
  1385. * make sense. need to define behavior if this happens.
  1386. * note: with perm set, desc is allocated to this buffer.
  1387. */
  1388. //TBD: UBWCP_ASSERT(!buf->perm);
  1389. if (buf->buf_attr_set)
  1390. reset_buf_attrs(buf);
  1391. if (is_non_lin_buf) {
  1392. /*
  1393. * Changing buffer from ubwc to linear so decrement
  1394. * number of ubwc buffers
  1395. */
  1396. ret = dec_num_non_lin_buffers(ubwcp);
  1397. }
  1398. mutex_unlock(&buf->lock);
  1399. trace_ubwcp_set_buf_attrs_end(dmabuf);
  1400. return ret;
  1401. }
  1402. std_image_format = to_std_format(attr->image_format);
  1403. if (std_image_format == STD_IMAGE_FORMAT_INVALID) {
  1404. ERR("Unable to map ioctl image format to std image format");
  1405. goto err;
  1406. }
  1407. /* Calculate uncompressed-buffer size. */
  1408. DBG_BUF_ATTR("");
  1409. DBG_BUF_ATTR("");
  1410. DBG_BUF_ATTR("Calculating ula params -->");
  1411. ret = ubwcp_calc_ula_params(ubwcp, attr, &ula_size, &ula_y_plane_size, &uv_start_offset);
  1412. if (ret) {
  1413. ERR("ubwcp_calc_ula_params() failed: %d", ret);
  1414. goto err;
  1415. }
  1416. ret = ubwcp_validate_uv_align(ubwcp, attr, ula_y_plane_size, uv_start_offset);
  1417. if (ret) {
  1418. ERR("ubwcp_validate_uv_align() failed: %d", ret);
  1419. goto err;
  1420. }
  1421. DBG_BUF_ATTR("");
  1422. DBG_BUF_ATTR("");
  1423. DBG_BUF_ATTR("Calculating ubwcp params -->");
  1424. ret = ubwcp_calc_ubwcp_buf_params(ubwcp, attr,
  1425. &metadata_p0, &pixeldata_p0,
  1426. &metadata_p1, &pixeldata_p1,
  1427. &stride_tp10_b);
  1428. if (ret) {
  1429. ERR("ubwcp_calc_buf_params() failed: %d", ret);
  1430. goto err;
  1431. }
  1432. iova_min_size = metadata_p0 + pixeldata_p0 + metadata_p1 + pixeldata_p1;
  1433. DBG_BUF_ATTR("");
  1434. DBG_BUF_ATTR("");
  1435. DBG_BUF_ATTR("------Summary ULA Calculated Params ------");
  1436. DBG_BUF_ATTR("ULA Size : %8zu (0x%8zx)", ula_size, ula_size);
  1437. DBG_BUF_ATTR("UV Start Offset : %8zu (0x%8zx)", uv_start_offset, uv_start_offset);
  1438. DBG_BUF_ATTR("------Summary UBCP Calculated Params ------");
  1439. DBG_BUF_ATTR("metadata_p0 : %8d (0x%8zx)", metadata_p0, metadata_p0);
  1440. DBG_BUF_ATTR("pixeldata_p0 : %8d (0x%8zx)", pixeldata_p0, pixeldata_p0);
  1441. DBG_BUF_ATTR("metadata_p1 : %8d (0x%8zx)", metadata_p1, metadata_p1);
  1442. DBG_BUF_ATTR("pixeldata_p1 : %8d (0x%8zx)", pixeldata_p1, pixeldata_p1);
  1443. DBG_BUF_ATTR("stride_tp10 : %8d (0x%8zx)", stride_tp10_b, stride_tp10_b);
  1444. DBG_BUF_ATTR("iova_min_size : %8d (0x%8zx)", iova_min_size, iova_min_size);
  1445. DBG_BUF_ATTR("");
  1446. if (buf->buf_attr_set) {
  1447. /* if buf attr were previously set, these must not be 0 */
  1448. /* TBD: do we need this check in production code? */
  1449. if (!buf->ula_pa) {
  1450. WARN(1, "ula_pa cannot be 0 if buf_attr_set is true!!!");
  1451. goto err;
  1452. }
  1453. if (!buf->ula_size) {
  1454. WARN(1, "ula_size cannot be 0 if buf_attr_set is true!!!");
  1455. goto err;
  1456. }
  1457. }
  1458. /* assign ULA PA with uncompressed-size range */
  1459. ula_pa = ubwcp_ula_realloc(ubwcp, buf->ula_pa, buf->ula_size, ula_size);
  1460. if (!ula_pa) {
  1461. ERR("ubwcp_ula_alloc/realloc() failed. running out of ULA PA space?");
  1462. goto err;
  1463. }
  1464. buf->ula_size = ula_size;
  1465. buf->ula_pa = ula_pa;
  1466. DBG_BUF_ATTR("Allocated ULA_PA: 0x%p of size: 0x%zx", ula_pa, ula_size);
  1467. DBG_BUF_ATTR("");
  1468. /* inform ULA-PA to dma-heap: needed for dma-heap to do CMOs later on */
  1469. DBG_BUF_ATTR("Calling mmap_config(): ULA_PA: 0x%p size: 0x%zx", ula_pa, ula_size);
  1470. ret = ubwcp->mmap_config_fptr(buf->dma_buf, false, buf->ula_pa,
  1471. buf->ula_size);
  1472. if (ret) {
  1473. ERR("dma_buf_mmap_config() failed: %d", ret);
  1474. goto err;
  1475. }
  1476. /* dma map only the first time attribute is set */
  1477. if (!buf->buf_attr_set) {
  1478. /* linear -> ubwcp. map ubwcp buffer */
  1479. ret = ubwcp_dma_map(buf, ubwcp->dev_buf_cb, iova_min_size, &iova_base);
  1480. if (ret) {
  1481. ERR("ubwcp_dma_map() failed: %d", ret);
  1482. goto err;
  1483. }
  1484. DBG_BUF_ATTR("dma_buf IOVA range: 0x%llx + min_size (0x%zx): 0x%llx",
  1485. iova_base, iova_min_size, iova_base + iova_min_size);
  1486. }
  1487. uv_start = ula_pa + uv_start_offset;
  1488. if (!IS_ALIGNED(uv_start, 64)) {
  1489. ERR("ERROR: uv_start is NOT aligned to cache line");
  1490. goto err;
  1491. }
  1492. /* Convert height and width to bytes for writing to mmdata */
  1493. if (std_image_format != TP10) {
  1494. ubwcp_pixel_to_bytes(ubwcp, std_image_format, attr->width,
  1495. attr->height, &width_b, &height_b);
  1496. } else {
  1497. /* for tp10 image compression, we need to program p010 width/height */
  1498. ubwcp_pixel_to_bytes(ubwcp, P010, attr->width,
  1499. attr->height, &width_b, &height_b);
  1500. }
  1501. stride_b = attr->stride;
  1502. /* create the mmdata descriptor */
  1503. memset(mmdata, 0, sizeof(*mmdata));
  1504. mmdata->uv_start_addr = CACHE_ADDR(uv_start);
  1505. mmdata->format = ubwcp_get_hw_image_format_value(attr->image_format);
  1506. if (std_image_format != TP10) {
  1507. mmdata->stride = CACHE_ADDR(stride_b); /* uncompressed stride */
  1508. } else {
  1509. mmdata->stride = CACHE_ADDR(stride_tp10_b); /* compressed stride */
  1510. mmdata->stride_ubwcp = CACHE_ADDR(stride_b); /* uncompressed stride */
  1511. }
  1512. mmdata->metadata_base_y = PAGE_ADDR(iova_base);
  1513. mmdata->metadata_base_uv = PAGE_ADDR(iova_base + metadata_p0 + pixeldata_p0);
  1514. mmdata->buffer_y_offset = PAGE_ADDR(metadata_p0);
  1515. mmdata->buffer_uv_offset = PAGE_ADDR(metadata_p1);
  1516. /* NOTE: For version 1.1, both width & height needs to be in bytes.
  1517. * For other versions, width in bytes & height in pixels.
  1518. */
  1519. if ((ubwcp->hw_ver_major == 1) && (ubwcp->hw_ver_minor == 1))
  1520. mmdata->width_height = width_b << 16 | height_b;
  1521. else
  1522. mmdata->width_height = width_b << 16 | attr->height;
  1523. print_mmdata_desc(mmdata);
  1524. if (!is_non_lin_buf) {
  1525. /*
  1526. * Changing buffer from linear to ubwc so increment
  1527. * number of ubwc buffers
  1528. */
  1529. ret = inc_num_non_lin_buffers(ubwcp);
  1530. }
  1531. if (ret) {
  1532. ERR("inc_num_non_lin_buffers failed: %d", ret);
  1533. goto err;
  1534. }
  1535. buf->buf_attr = *attr;
  1536. buf->buf_attr_set = true;
  1537. //TBD: UBWCP_ASSERT(!buf->perm);
  1538. mutex_unlock(&buf->lock);
  1539. trace_ubwcp_set_buf_attrs_end(dmabuf);
  1540. return 0;
  1541. err:
  1542. reset_buf_attrs(buf);
  1543. if (is_non_lin_buf) {
  1544. /*
  1545. * Changing buffer from ubwc to linear so decrement
  1546. * number of ubwc buffers
  1547. */
  1548. dec_num_non_lin_buffers(ubwcp);
  1549. }
  1550. unlock:
  1551. mutex_unlock(&buf->lock);
  1552. if (!ret)
  1553. ret = -1;
  1554. trace_ubwcp_set_buf_attrs_end(dmabuf);
  1555. return ret;
  1556. }
  1557. EXPORT_SYMBOL(ubwcp_set_buf_attrs);
  1558. /* Set buffer attributes ioctl */
  1559. static int ubwcp_set_buf_attrs_ioctl(struct ubwcp_ioctl_buffer_attrs *attr_ioctl)
  1560. {
  1561. struct dma_buf *dmabuf;
  1562. dmabuf = ubwcp_dma_buf_fd_to_dma_buf(attr_ioctl->fd);
  1563. return ubwcp_set_buf_attrs(dmabuf, &attr_ioctl->attr);
  1564. }
  1565. /* Free up the buffer descriptor */
  1566. static void ubwcp_buf_desc_free(struct ubwcp_driver *ubwcp, struct ubwcp_desc *desc)
  1567. {
  1568. int idx = desc->idx;
  1569. struct ubwcp_desc *desc_list = ubwcp->desc_list;
  1570. mutex_lock(&ubwcp->desc_lock);
  1571. desc_list[idx].idx = -1;
  1572. desc_list[idx].ptr = NULL;
  1573. DBG("freed descriptor_id: %d", idx);
  1574. mutex_unlock(&ubwcp->desc_lock);
  1575. }
  1576. /* Allocate next available buffer descriptor. */
  1577. static struct ubwcp_desc *ubwcp_buf_desc_allocate(struct ubwcp_driver *ubwcp)
  1578. {
  1579. int idx;
  1580. struct ubwcp_desc *desc_list = ubwcp->desc_list;
  1581. mutex_lock(&ubwcp->desc_lock);
  1582. for (idx = 0; idx < UBWCP_BUFFER_DESC_COUNT; idx++) {
  1583. if (desc_list[idx].idx == -1) {
  1584. desc_list[idx].idx = idx;
  1585. desc_list[idx].ptr = ubwcp->buffer_desc_base +
  1586. idx*UBWCP_BUFFER_DESC_OFFSET;
  1587. DBG("allocated descriptor_id: %d", idx);
  1588. mutex_unlock(&ubwcp->desc_lock);
  1589. return &desc_list[idx];
  1590. }
  1591. }
  1592. mutex_unlock(&ubwcp->desc_lock);
  1593. return NULL;
  1594. }
  1595. /**
  1596. * Lock buffer for CPU access. This prepares ubwcp hw to allow
  1597. * CPU access to the compressed buffer. It will perform
  1598. * necessary address translation configuration and cache maintenance ops
  1599. * so that CPU can safely access ubwcp buffer, if this call is
  1600. * successful.
  1601. * Allocate descriptor if not already,
  1602. * perform CMO and then enable range check
  1603. *
  1604. * @param dmabuf : ptr to the dma buf
  1605. * @param direction : direction of access
  1606. *
  1607. * @return int : 0 on success, otherwise error code
  1608. */
  1609. static int ubwcp_lock(struct dma_buf *dmabuf, enum dma_data_direction dir)
  1610. {
  1611. int ret = 0;
  1612. struct ubwcp_buf *buf;
  1613. struct ubwcp_driver *ubwcp;
  1614. FENTRY();
  1615. trace_ubwcp_lock_start(dmabuf);
  1616. if (!dmabuf) {
  1617. ERR("NULL dmabuf input ptr");
  1618. trace_ubwcp_lock_end(dmabuf);
  1619. return -EINVAL;
  1620. }
  1621. if (!valid_dma_direction(dir)) {
  1622. ERR("invalid direction: %d", dir);
  1623. trace_ubwcp_lock_end(dmabuf);
  1624. return -EINVAL;
  1625. }
  1626. buf = dma_buf_to_ubwcp_buf(dmabuf);
  1627. if (!buf) {
  1628. ERR("ubwcp_buf ptr not found");
  1629. trace_ubwcp_lock_end(dmabuf);
  1630. return -1;
  1631. }
  1632. mutex_lock(&buf->lock);
  1633. if (!buf->buf_attr_set) {
  1634. ERR("lock() called on buffer, but attr not set");
  1635. goto err;
  1636. }
  1637. if (buf->buf_attr.image_format == UBWCP_LINEAR) {
  1638. ERR("lock() called on linear buffer");
  1639. goto err;
  1640. }
  1641. if (!buf->locked) {
  1642. DBG("first lock on buffer");
  1643. ubwcp = buf->ubwcp;
  1644. /* buf->desc could already be allocated because of perm range xlation */
  1645. if (!buf->desc) {
  1646. /* allocate a buffer descriptor */
  1647. buf->desc = ubwcp_buf_desc_allocate(buf->ubwcp);
  1648. if (!buf->desc) {
  1649. ERR("ubwcp_allocate_buf_desc() failed");
  1650. goto err;
  1651. }
  1652. memcpy(buf->desc->ptr, &buf->mmdata, sizeof(buf->mmdata));
  1653. /* Flushing of updated mmdata:
  1654. * mmdata is iocoherent and ubwcp will get it from CPU cache -
  1655. * *as long as* it has not cached that itself during previous
  1656. * access to the same descriptor.
  1657. *
  1658. * During unlock of previous use of this descriptor,
  1659. * we do hw flush, which will get rid of this mmdata from
  1660. * ubwcp cache.
  1661. *
  1662. * In addition, we also do a hw flush after enable_range_ck().
  1663. * That will also get rid of any speculative fetch of mmdata
  1664. * by the ubwcp hw. At this time, the assumption is that ubwcp
  1665. * will cache mmdata only for active descriptor. But if ubwcp
  1666. * is speculatively fetching mmdata for all descriptors
  1667. * (irrespetive of enabled or not), the flush during lock
  1668. * will be necessary to make sure ubwcp sees updated mmdata
  1669. * that we just updated
  1670. */
  1671. /* program ULA range for this buffer */
  1672. DBG("setting range check: descriptor_id: %d, addr: %p, size: %zx",
  1673. buf->desc->idx, buf->ula_pa, buf->ula_size);
  1674. ubwcp_hw_set_range_check(ubwcp->base, buf->desc->idx, buf->ula_pa,
  1675. buf->ula_size);
  1676. }
  1677. /* enable range check */
  1678. DBG("enabling range check, descriptor_id: %d", buf->desc->idx);
  1679. mutex_lock(&ubwcp->hw_range_ck_lock);
  1680. ubwcp_hw_enable_range_check(ubwcp->base, buf->desc->idx);
  1681. mutex_unlock(&ubwcp->hw_range_ck_lock);
  1682. /* Flush/invalidate UBWCP caches */
  1683. /* Why: cpu could have done a speculative fetch before
  1684. * enable_range_ck() and ubwcp in process of returning "default" data
  1685. * we don't want that stashing of default data pending.
  1686. * we force completion of that and then we also cpu invalidate which
  1687. * will get rid of that line.
  1688. */
  1689. trace_ubwcp_hw_flush_start(buf->ula_size);
  1690. ubwcp_flush(ubwcp);
  1691. trace_ubwcp_hw_flush_end(buf->ula_size);
  1692. /* Flush/invalidate ULA PA from CPU caches
  1693. * TBD: if (dir == READ or BIDIRECTION) //NOT for write
  1694. * -- Confirm with Chris if this can be skipped for write
  1695. */
  1696. trace_ubwcp_dma_sync_single_for_cpu_start(buf->ula_size);
  1697. dma_sync_single_for_cpu(ubwcp->dev, buf->ula_pa, buf->ula_size, dir);
  1698. trace_ubwcp_dma_sync_single_for_cpu_end(buf->ula_size);
  1699. buf->lock_dir = dir;
  1700. buf->locked = true;
  1701. } else {
  1702. DBG("buf already locked");
  1703. /* TBD: what if new buffer direction is not same as previous?
  1704. * must update the dir.
  1705. */
  1706. }
  1707. buf->lock_count++;
  1708. DBG("new lock_count: %d", buf->lock_count);
  1709. mutex_unlock(&buf->lock);
  1710. trace_ubwcp_lock_end(dmabuf);
  1711. return ret;
  1712. err:
  1713. mutex_unlock(&buf->lock);
  1714. if (!ret)
  1715. ret = -1;
  1716. trace_ubwcp_lock_end(dmabuf);
  1717. return ret;
  1718. }
  1719. /* This can be called as a result of external unlock() call or
  1720. * internally if free() is called without unlock().
  1721. */
  1722. static int unlock_internal(struct ubwcp_buf *buf, enum dma_data_direction dir, bool free_buffer)
  1723. {
  1724. int ret = 0;
  1725. struct ubwcp_driver *ubwcp;
  1726. DBG("current lock_count: %d", buf->lock_count);
  1727. if (free_buffer) {
  1728. buf->lock_count = 0;
  1729. DBG("Forced lock_count: %d", buf->lock_count);
  1730. } else {
  1731. buf->lock_count--;
  1732. DBG("new lock_count: %d", buf->lock_count);
  1733. if (buf->lock_count) {
  1734. DBG("more than 1 lock on buffer. waiting until last unlock");
  1735. return 0;
  1736. }
  1737. }
  1738. ubwcp = buf->ubwcp;
  1739. /* Flush/invalidate ULA PA from CPU caches */
  1740. //TBD: if (dir == WRITE or BIDIRECTION)
  1741. trace_ubwcp_dma_sync_single_for_device_start(buf->ula_size);
  1742. dma_sync_single_for_device(ubwcp->dev, buf->ula_pa, buf->ula_size, dir);
  1743. trace_ubwcp_dma_sync_single_for_device_end(buf->ula_size);
  1744. /* disable range check with ubwcp flush */
  1745. DBG("disabling range check");
  1746. //TBD: could combine these 2 locks into a single lock to make it simpler
  1747. mutex_lock(&ubwcp->ubwcp_flush_lock);
  1748. mutex_lock(&ubwcp->hw_range_ck_lock);
  1749. trace_ubwcp_hw_flush_start(buf->ula_size);
  1750. ret = ubwcp_hw_disable_range_check_with_flush(ubwcp->base, buf->desc->idx);
  1751. trace_ubwcp_hw_flush_end(buf->ula_size);
  1752. if (ret)
  1753. ERR("disable_range_check_with_flush() failed: %d", ret);
  1754. mutex_unlock(&ubwcp->hw_range_ck_lock);
  1755. mutex_unlock(&ubwcp->ubwcp_flush_lock);
  1756. /* release descriptor if perm range xlation is not set */
  1757. if (!buf->perm) {
  1758. ubwcp_buf_desc_free(buf->ubwcp, buf->desc);
  1759. buf->desc = NULL;
  1760. }
  1761. buf->locked = false;
  1762. return ret;
  1763. }
  1764. /**
  1765. * Unlock buffer from CPU access. This prepares ubwcp hw to
  1766. * safely allow for device access to the compressed buffer including any
  1767. * necessary cache maintenance ops. It may also free up certain ubwcp
  1768. * resources that could result in error when accessed by CPU in
  1769. * unlocked state.
  1770. *
  1771. * @param dmabuf : ptr to the dma buf
  1772. * @param direction : direction of access
  1773. *
  1774. * @return int : 0 on success, otherwise error code
  1775. */
  1776. static int ubwcp_unlock(struct dma_buf *dmabuf, enum dma_data_direction dir)
  1777. {
  1778. struct ubwcp_buf *buf;
  1779. int ret;
  1780. FENTRY();
  1781. trace_ubwcp_unlock_start(dmabuf);
  1782. if (!dmabuf) {
  1783. ERR("NULL dmabuf input ptr");
  1784. trace_ubwcp_unlock_end(dmabuf);
  1785. return -EINVAL;
  1786. }
  1787. if (!valid_dma_direction(dir)) {
  1788. ERR("invalid direction: %d", dir);
  1789. trace_ubwcp_unlock_end(dmabuf);
  1790. return -EINVAL;
  1791. }
  1792. buf = dma_buf_to_ubwcp_buf(dmabuf);
  1793. if (!buf) {
  1794. ERR("ubwcp_buf not found");
  1795. trace_ubwcp_unlock_end(dmabuf);
  1796. return -1;
  1797. }
  1798. if (!buf->locked) {
  1799. ERR("unlock() called on buffer which not in locked state");
  1800. trace_ubwcp_unlock_end(dmabuf);
  1801. return -1;
  1802. }
  1803. mutex_lock(&buf->lock);
  1804. ret = unlock_internal(buf, dir, false);
  1805. mutex_unlock(&buf->lock);
  1806. trace_ubwcp_unlock_end(dmabuf);
  1807. return ret;
  1808. }
  1809. /* Return buffer attributes for the given buffer */
  1810. int ubwcp_get_buf_attrs(struct dma_buf *dmabuf, struct ubwcp_buffer_attrs *attr)
  1811. {
  1812. int ret = 0;
  1813. struct ubwcp_buf *buf;
  1814. FENTRY();
  1815. if (!dmabuf) {
  1816. ERR("NULL dmabuf input ptr");
  1817. return -EINVAL;
  1818. }
  1819. if (!attr) {
  1820. ERR("NULL attr ptr");
  1821. return -EINVAL;
  1822. }
  1823. buf = dma_buf_to_ubwcp_buf(dmabuf);
  1824. if (!buf) {
  1825. ERR("ubwcp_buf ptr not found");
  1826. return -1;
  1827. }
  1828. mutex_lock(&buf->lock);
  1829. if (!buf->buf_attr_set) {
  1830. ERR("buffer attributes not set");
  1831. mutex_unlock(&buf->lock);
  1832. return -1;
  1833. }
  1834. *attr = buf->buf_attr;
  1835. mutex_unlock(&buf->lock);
  1836. return ret;
  1837. }
  1838. EXPORT_SYMBOL(ubwcp_get_buf_attrs);
  1839. /* Set permanent range translation.
  1840. * enable: Descriptor will be reserved for this buffer until disabled,
  1841. * making lock/unlock quicker.
  1842. * disable: Descriptor will not be reserved for this buffer. Instead,
  1843. * descriptor will be allocated and released for each lock/unlock.
  1844. * If currently allocated but not being used, descriptor will be
  1845. * released.
  1846. */
  1847. int ubwcp_set_perm_range_translation(struct dma_buf *dmabuf, bool enable)
  1848. {
  1849. int ret = 0;
  1850. struct ubwcp_buf *buf;
  1851. FENTRY();
  1852. if (!dmabuf) {
  1853. ERR("NULL dmabuf input ptr");
  1854. return -EINVAL;
  1855. }
  1856. buf = dma_buf_to_ubwcp_buf(dmabuf);
  1857. if (!buf) {
  1858. ERR("ubwcp_buf not found");
  1859. return -1;
  1860. }
  1861. /* not implemented */
  1862. if (1) {
  1863. ERR("API not implemented yet");
  1864. return -1;
  1865. }
  1866. /* TBD: make sure we acquire buf lock while setting this so there is
  1867. * no race condition with attr_set/lock/unlock
  1868. */
  1869. buf->perm = enable;
  1870. /* if "disable" and we have allocated a desc and it is not being
  1871. * used currently, release it
  1872. */
  1873. if (!enable && buf->desc && !buf->locked) {
  1874. ubwcp_buf_desc_free(buf->ubwcp, buf->desc);
  1875. buf->desc = NULL;
  1876. /* Flush/invalidate UBWCP caches */
  1877. //TBD: need to do anything?
  1878. }
  1879. return ret;
  1880. }
  1881. EXPORT_SYMBOL(ubwcp_set_perm_range_translation);
  1882. /**
  1883. * Free up ubwcp resources for this buffer.
  1884. *
  1885. * @param dmabuf : ptr to the dma buf
  1886. *
  1887. * @return int : 0 on success, otherwise error code
  1888. */
  1889. static int ubwcp_free_buffer(struct dma_buf *dmabuf)
  1890. {
  1891. int ret = 0;
  1892. struct ubwcp_buf *buf;
  1893. struct ubwcp_driver *ubwcp;
  1894. unsigned long flags;
  1895. bool is_non_lin_buf;
  1896. FENTRY();
  1897. trace_ubwcp_free_buffer_start(dmabuf);
  1898. if (!dmabuf) {
  1899. ERR("NULL dmabuf input ptr");
  1900. trace_ubwcp_free_buffer_end(dmabuf);
  1901. return -EINVAL;
  1902. }
  1903. buf = dma_buf_to_ubwcp_buf(dmabuf);
  1904. if (!buf) {
  1905. ERR("ubwcp_buf ptr not found");
  1906. trace_ubwcp_free_buffer_end(dmabuf);
  1907. return -1;
  1908. }
  1909. mutex_lock(&buf->lock);
  1910. ubwcp = buf->ubwcp;
  1911. is_non_lin_buf = (buf->buf_attr.image_format != UBWCP_LINEAR);
  1912. if (buf->locked) {
  1913. DBG("free() called without unlock. unlock()'ing first...");
  1914. ret = unlock_internal(buf, buf->lock_dir, true);
  1915. if (ret)
  1916. ERR("unlock_internal(): failed : %d, but continuing free()", ret);
  1917. }
  1918. /* if we are still holding a desc, release it. this can happen only if perm == true */
  1919. if (buf->desc) {
  1920. WARN_ON(!buf->perm); /* TBD: change to BUG() later...*/
  1921. ubwcp_buf_desc_free(buf->ubwcp, buf->desc);
  1922. buf->desc = NULL;
  1923. }
  1924. if (buf->buf_attr_set)
  1925. reset_buf_attrs(buf);
  1926. spin_lock_irqsave(&ubwcp->buf_table_lock, flags);
  1927. hash_del(&buf->hnode);
  1928. spin_unlock_irqrestore(&ubwcp->buf_table_lock, flags);
  1929. kfree(buf);
  1930. if (is_non_lin_buf)
  1931. dec_num_non_lin_buffers(ubwcp);
  1932. trace_ubwcp_free_buffer_end(dmabuf);
  1933. return 0;
  1934. }
  1935. /* file open: TBD: increment ref count? */
  1936. static int ubwcp_open(struct inode *i, struct file *f)
  1937. {
  1938. return 0;
  1939. }
  1940. /* file open: TBD: decrement ref count? */
  1941. static int ubwcp_close(struct inode *i, struct file *f)
  1942. {
  1943. return 0;
  1944. }
  1945. /* handle IOCTLs */
  1946. static long ubwcp_ioctl(struct file *file, unsigned int ioctl_num, unsigned long ioctl_param)
  1947. {
  1948. struct ubwcp_ioctl_buffer_attrs buf_attr_ioctl;
  1949. struct ubwcp_ioctl_hw_version hw_ver;
  1950. struct ubwcp_ioctl_validate_stride validate_stride_ioctl;
  1951. struct ubwcp_ioctl_stride_align stride_align_ioctl;
  1952. enum ubwcp_std_image_format format;
  1953. struct ubwcp_driver *ubwcp;
  1954. switch (ioctl_num) {
  1955. case UBWCP_IOCTL_SET_BUF_ATTR:
  1956. if (copy_from_user(&buf_attr_ioctl, (const void __user *) ioctl_param,
  1957. sizeof(buf_attr_ioctl))) {
  1958. ERR("ERROR: copy_from_user() failed");
  1959. return -EFAULT;
  1960. }
  1961. DBG("IOCTL : SET_BUF_ATTR: fd = %d", buf_attr_ioctl.fd);
  1962. return ubwcp_set_buf_attrs_ioctl(&buf_attr_ioctl);
  1963. case UBWCP_IOCTL_GET_HW_VER:
  1964. DBG("IOCTL : GET_HW_VER");
  1965. ubwcp_get_hw_version(&hw_ver);
  1966. if (copy_to_user((void __user *)ioctl_param, &hw_ver, sizeof(hw_ver))) {
  1967. ERR("ERROR: copy_to_user() failed");
  1968. return -EFAULT;
  1969. }
  1970. break;
  1971. case UBWCP_IOCTL_GET_STRIDE_ALIGN:
  1972. DBG("IOCTL : GET_STRIDE_ALIGN");
  1973. if (copy_from_user(&stride_align_ioctl, (const void __user *) ioctl_param,
  1974. sizeof(stride_align_ioctl))) {
  1975. ERR("ERROR: copy_from_user() failed");
  1976. return -EFAULT;
  1977. }
  1978. format = to_std_format(stride_align_ioctl.image_format);
  1979. if (format == STD_IMAGE_FORMAT_INVALID)
  1980. return -EINVAL;
  1981. if (stride_align_ioctl.unused != 0)
  1982. return -EINVAL;
  1983. if (get_stride_alignment(format, &stride_align_ioctl.stride_align)) {
  1984. ERR("ERROR: copy_to_user() failed");
  1985. return -EFAULT;
  1986. }
  1987. if (copy_to_user((void __user *)ioctl_param, &stride_align_ioctl,
  1988. sizeof(stride_align_ioctl))) {
  1989. ERR("ERROR: copy_to_user() failed");
  1990. return -EFAULT;
  1991. }
  1992. break;
  1993. case UBWCP_IOCTL_VALIDATE_STRIDE:
  1994. DBG("IOCTL : VALIDATE_STRIDE");
  1995. ubwcp = ubwcp_get_driver();
  1996. if (!ubwcp)
  1997. return -EINVAL;
  1998. if (copy_from_user(&validate_stride_ioctl, (const void __user *) ioctl_param,
  1999. sizeof(validate_stride_ioctl))) {
  2000. ERR("ERROR: copy_from_user() failed");
  2001. return -EFAULT;
  2002. }
  2003. format = to_std_format(validate_stride_ioctl.image_format);
  2004. if (format == STD_IMAGE_FORMAT_INVALID) {
  2005. ERR("ERROR: invalid format: %d", validate_stride_ioctl.image_format);
  2006. return -EINVAL;
  2007. }
  2008. if (validate_stride_ioctl.unused1 || validate_stride_ioctl.unused2) {
  2009. ERR("ERROR: unused values must be set to 0");
  2010. return -EINVAL;
  2011. }
  2012. validate_stride_ioctl.valid = stride_is_valid(ubwcp,
  2013. validate_stride_ioctl.image_format,
  2014. validate_stride_ioctl.width,
  2015. validate_stride_ioctl.stride);
  2016. if (copy_to_user((void __user *)ioctl_param, &validate_stride_ioctl,
  2017. sizeof(validate_stride_ioctl))) {
  2018. ERR("ERROR: copy_to_user() failed");
  2019. return -EFAULT;
  2020. }
  2021. break;
  2022. default:
  2023. ERR("Invalid ioctl_num = %d", ioctl_num);
  2024. return -EINVAL;
  2025. }
  2026. return 0;
  2027. }
  2028. static const struct file_operations ubwcp_fops = {
  2029. .owner = THIS_MODULE,
  2030. .open = ubwcp_open,
  2031. .release = ubwcp_close,
  2032. .unlocked_ioctl = ubwcp_ioctl,
  2033. };
  2034. static int read_err_r_op(void *data, u64 *value)
  2035. {
  2036. struct ubwcp_driver *ubwcp = data;
  2037. *value = ubwcp->read_err_irq_en;
  2038. return 0;
  2039. }
  2040. static int read_err_w_op(void *data, u64 value)
  2041. {
  2042. struct ubwcp_driver *ubwcp = data;
  2043. if (ubwcp_power(ubwcp, true))
  2044. return -1;
  2045. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_READ_ERROR, value);
  2046. ubwcp->read_err_irq_en = value;
  2047. if (ubwcp_power(ubwcp, false))
  2048. return -1;
  2049. return 0;
  2050. }
  2051. static int write_err_r_op(void *data, u64 *value)
  2052. {
  2053. struct ubwcp_driver *ubwcp = data;
  2054. *value = ubwcp->write_err_irq_en;
  2055. return 0;
  2056. }
  2057. static int write_err_w_op(void *data, u64 value)
  2058. {
  2059. struct ubwcp_driver *ubwcp = data;
  2060. if (ubwcp_power(ubwcp, true))
  2061. return -1;
  2062. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_WRITE_ERROR, value);
  2063. ubwcp->write_err_irq_en = value;
  2064. if (ubwcp_power(ubwcp, false))
  2065. return -1;
  2066. return 0;
  2067. }
  2068. static int decode_err_r_op(void *data, u64 *value)
  2069. {
  2070. struct ubwcp_driver *ubwcp = data;
  2071. *value = ubwcp->decode_err_irq_en;
  2072. return 0;
  2073. }
  2074. static int decode_err_w_op(void *data, u64 value)
  2075. {
  2076. struct ubwcp_driver *ubwcp = data;
  2077. if (ubwcp_power(ubwcp, true))
  2078. return -1;
  2079. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_DECODE_ERROR, value);
  2080. ubwcp->decode_err_irq_en = value;
  2081. if (ubwcp_power(ubwcp, false))
  2082. return -1;
  2083. return 0;
  2084. }
  2085. static int encode_err_r_op(void *data, u64 *value)
  2086. {
  2087. struct ubwcp_driver *ubwcp = data;
  2088. *value = ubwcp->encode_err_irq_en;
  2089. return 0;
  2090. }
  2091. static int encode_err_w_op(void *data, u64 value)
  2092. {
  2093. struct ubwcp_driver *ubwcp = data;
  2094. if (ubwcp_power(ubwcp, true))
  2095. return -1;
  2096. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_ENCODE_ERROR, value);
  2097. ubwcp->encode_err_irq_en = value;
  2098. if (ubwcp_power(ubwcp, false))
  2099. return -1;
  2100. return 0;
  2101. }
  2102. static int reg_rw_trace_w_op(void *data, u64 value)
  2103. {
  2104. ubwcp_hw_trace_set(value);
  2105. return 0;
  2106. }
  2107. static int reg_rw_trace_r_op(void *data, u64 *value)
  2108. {
  2109. bool trace_status;
  2110. ubwcp_hw_trace_get(&trace_status);
  2111. *value = trace_status;
  2112. return 0;
  2113. }
  2114. DEFINE_DEBUGFS_ATTRIBUTE(read_err_fops, read_err_r_op, read_err_w_op, "%d\n");
  2115. DEFINE_DEBUGFS_ATTRIBUTE(decode_err_fops, decode_err_r_op, decode_err_w_op, "%d\n");
  2116. DEFINE_DEBUGFS_ATTRIBUTE(write_err_fops, write_err_r_op, write_err_w_op, "%d\n");
  2117. DEFINE_DEBUGFS_ATTRIBUTE(encode_err_fops, encode_err_r_op, encode_err_w_op, "%d\n");
  2118. DEFINE_DEBUGFS_ATTRIBUTE(reg_rw_trace_fops, reg_rw_trace_r_op, reg_rw_trace_w_op, "%d\n");
  2119. static void ubwcp_debugfs_init(struct ubwcp_driver *ubwcp)
  2120. {
  2121. struct dentry *debugfs_root;
  2122. struct dentry *dfile;
  2123. debugfs_root = debugfs_create_dir("ubwcp", NULL);
  2124. if (IS_ERR_OR_NULL(debugfs_root)) {
  2125. ERR("Failed to create debugfs for ubwcp\n");
  2126. return;
  2127. }
  2128. debugfs_create_u32("debug_trace_enable", 0644, debugfs_root, &ubwcp_debug_trace_enable);
  2129. dfile = debugfs_create_file("reg_rw_trace_en", 0644, debugfs_root, ubwcp, &reg_rw_trace_fops);
  2130. if (IS_ERR_OR_NULL(dfile)) {
  2131. ERR("failed to create reg_rw_trace_en debugfs file");
  2132. goto err;
  2133. }
  2134. dfile = debugfs_create_file("read_err_irq_en", 0644, debugfs_root, ubwcp, &read_err_fops);
  2135. if (IS_ERR_OR_NULL(dfile)) {
  2136. ERR("failed to create read_err_irq debugfs file");
  2137. goto err;
  2138. }
  2139. dfile = debugfs_create_file("write_err_irq_en", 0644, debugfs_root, ubwcp, &write_err_fops);
  2140. if (IS_ERR_OR_NULL(dfile)) {
  2141. ERR("failed to create write_err_irq debugfs file");
  2142. goto err;
  2143. }
  2144. dfile = debugfs_create_file("decode_err_irq_en", 0644, debugfs_root, ubwcp,
  2145. &decode_err_fops);
  2146. if (IS_ERR_OR_NULL(dfile)) {
  2147. ERR("failed to create decode_err_irq debugfs file");
  2148. goto err;
  2149. }
  2150. dfile = debugfs_create_file("encode_err_irq_en", 0644, debugfs_root, ubwcp,
  2151. &encode_err_fops);
  2152. if (IS_ERR_OR_NULL(dfile)) {
  2153. ERR("failed to create encode_err_irq debugfs file");
  2154. goto err;
  2155. }
  2156. ubwcp->debugfs_root = debugfs_root;
  2157. return;
  2158. err:
  2159. debugfs_remove_recursive(ubwcp->debugfs_root);
  2160. ubwcp->debugfs_root = NULL;
  2161. }
  2162. static void ubwcp_debugfs_deinit(struct ubwcp_driver *ubwcp)
  2163. {
  2164. debugfs_remove_recursive(ubwcp->debugfs_root);
  2165. }
  2166. /* ubwcp char device initialization */
  2167. static int ubwcp_cdev_init(struct ubwcp_driver *ubwcp)
  2168. {
  2169. int ret;
  2170. dev_t devt;
  2171. struct class *dev_class;
  2172. struct device *dev_sys;
  2173. /* allocate major device number (/proc/devices -> major_num ubwcp) */
  2174. ret = alloc_chrdev_region(&devt, 0, UBWCP_NUM_DEVICES, UBWCP_DEVICE_NAME);
  2175. if (ret) {
  2176. ERR("alloc_chrdev_region() failed: %d", ret);
  2177. return ret;
  2178. }
  2179. /* create device class (/sys/class/ubwcp_class) */
  2180. dev_class = class_create(THIS_MODULE, "ubwcp_class");
  2181. if (IS_ERR(dev_class)) {
  2182. ERR("class_create() failed");
  2183. return -1;
  2184. }
  2185. /* Create device and register with sysfs
  2186. * (/sys/class/ubwcp_class/ubwcp/... -> dev/power/subsystem/uevent)
  2187. */
  2188. dev_sys = device_create(dev_class, NULL, devt, NULL,
  2189. UBWCP_DEVICE_NAME);
  2190. if (IS_ERR(dev_sys)) {
  2191. ERR("device_create() failed");
  2192. return -1;
  2193. }
  2194. /* register file operations and get cdev */
  2195. cdev_init(&ubwcp->cdev, &ubwcp_fops);
  2196. /* associate cdev and device major/minor with file system
  2197. * can do file ops on /dev/ubwcp after this
  2198. */
  2199. ret = cdev_add(&ubwcp->cdev, devt, 1);
  2200. if (ret) {
  2201. ERR("cdev_add() failed");
  2202. return -1;
  2203. }
  2204. ubwcp->devt = devt;
  2205. ubwcp->dev_class = dev_class;
  2206. ubwcp->dev_sys = dev_sys;
  2207. return 0;
  2208. }
  2209. static void ubwcp_cdev_deinit(struct ubwcp_driver *ubwcp)
  2210. {
  2211. device_destroy(ubwcp->dev_class, ubwcp->devt);
  2212. class_destroy(ubwcp->dev_class);
  2213. cdev_del(&ubwcp->cdev);
  2214. unregister_chrdev_region(ubwcp->devt, UBWCP_NUM_DEVICES);
  2215. }
  2216. struct handler_node {
  2217. struct list_head list;
  2218. u32 client_id;
  2219. ubwcp_error_handler_t handler;
  2220. void *data;
  2221. };
  2222. int ubwcp_register_error_handler(u32 client_id, ubwcp_error_handler_t handler,
  2223. void *data)
  2224. {
  2225. struct handler_node *node;
  2226. unsigned long flags;
  2227. struct ubwcp_driver *ubwcp = ubwcp_get_driver();
  2228. if (!ubwcp)
  2229. return -EINVAL;
  2230. if (client_id != -1)
  2231. return -EINVAL;
  2232. if (!handler)
  2233. return -EINVAL;
  2234. node = kzalloc(sizeof(*node), GFP_KERNEL);
  2235. if (!node)
  2236. return -ENOMEM;
  2237. node->client_id = client_id;
  2238. node->handler = handler;
  2239. node->data = data;
  2240. spin_lock_irqsave(&ubwcp->err_handler_list_lock, flags);
  2241. list_add_tail(&node->list, &ubwcp->err_handler_list);
  2242. spin_unlock_irqrestore(&ubwcp->err_handler_list_lock, flags);
  2243. return 0;
  2244. }
  2245. EXPORT_SYMBOL(ubwcp_register_error_handler);
  2246. static void ubwcp_notify_error_handlers(struct ubwcp_err_info *err)
  2247. {
  2248. struct handler_node *node;
  2249. unsigned long flags;
  2250. struct ubwcp_driver *ubwcp = ubwcp_get_driver();
  2251. if (!ubwcp)
  2252. return;
  2253. spin_lock_irqsave(&ubwcp->err_handler_list_lock, flags);
  2254. list_for_each_entry(node, &ubwcp->err_handler_list, list)
  2255. node->handler(err, node->data);
  2256. spin_unlock_irqrestore(&ubwcp->err_handler_list_lock, flags);
  2257. }
  2258. int ubwcp_unregister_error_handler(u32 client_id)
  2259. {
  2260. int ret = -EINVAL;
  2261. struct handler_node *node;
  2262. unsigned long flags;
  2263. struct ubwcp_driver *ubwcp = ubwcp_get_driver();
  2264. if (!ubwcp)
  2265. return -EINVAL;
  2266. spin_lock_irqsave(&ubwcp->err_handler_list_lock, flags);
  2267. list_for_each_entry(node, &ubwcp->err_handler_list, list)
  2268. if (node->client_id == client_id) {
  2269. list_del(&node->list);
  2270. kfree(node);
  2271. ret = 0;
  2272. break;
  2273. }
  2274. spin_unlock_irqrestore(&ubwcp->err_handler_list_lock, flags);
  2275. return ret;
  2276. }
  2277. EXPORT_SYMBOL(ubwcp_unregister_error_handler);
  2278. /* get ubwcp_buf corresponding to the ULA PA*/
  2279. static struct dma_buf *get_dma_buf_from_ulapa(phys_addr_t addr)
  2280. {
  2281. struct ubwcp_buf *buf = NULL;
  2282. struct dma_buf *ret_buf = NULL;
  2283. struct ubwcp_driver *ubwcp = ubwcp_get_driver();
  2284. unsigned long flags;
  2285. u32 i;
  2286. if (!ubwcp)
  2287. return NULL;
  2288. spin_lock_irqsave(&ubwcp->buf_table_lock, flags);
  2289. hash_for_each(ubwcp->buf_table, i, buf, hnode) {
  2290. if (buf->ula_pa <= addr && addr < buf->ula_pa + buf->ula_size) {
  2291. ret_buf = buf->dma_buf;
  2292. break;
  2293. }
  2294. }
  2295. spin_unlock_irqrestore(&ubwcp->buf_table_lock, flags);
  2296. return ret_buf;
  2297. }
  2298. /* get ubwcp_buf corresponding to the IOVA*/
  2299. static struct dma_buf *get_dma_buf_from_iova(unsigned long addr)
  2300. {
  2301. struct ubwcp_buf *buf = NULL;
  2302. struct dma_buf *ret_buf = NULL;
  2303. struct ubwcp_driver *ubwcp = ubwcp_get_driver();
  2304. unsigned long flags;
  2305. u32 i;
  2306. if (!ubwcp)
  2307. return NULL;
  2308. spin_lock_irqsave(&ubwcp->buf_table_lock, flags);
  2309. hash_for_each(ubwcp->buf_table, i, buf, hnode) {
  2310. unsigned long iova_base;
  2311. unsigned int iova_size;
  2312. if (!buf->sgt)
  2313. continue;
  2314. iova_base = sg_dma_address(buf->sgt->sgl);
  2315. iova_size = sg_dma_len(buf->sgt->sgl);
  2316. if (iova_base <= addr && addr < iova_base + iova_size) {
  2317. ret_buf = buf->dma_buf;
  2318. break;
  2319. }
  2320. }
  2321. spin_unlock_irqrestore(&ubwcp->buf_table_lock, flags);
  2322. return ret_buf;
  2323. }
  2324. int ubwcp_iommu_fault_handler(struct iommu_domain *domain, struct device *dev,
  2325. unsigned long iova, int flags, void *data)
  2326. {
  2327. int ret = 0;
  2328. struct ubwcp_err_info err;
  2329. struct ubwcp_driver *ubwcp = ubwcp_get_driver();
  2330. struct device *cb_dev = (struct device *)data;
  2331. if (!ubwcp) {
  2332. ret = -EINVAL;
  2333. goto err;
  2334. }
  2335. err.err_code = UBWCP_SMMU_FAULT;
  2336. if (cb_dev == ubwcp->dev_desc_cb)
  2337. err.smmu_err.iommu_dev_id = UBWCP_DESC_CB_ID;
  2338. else if (cb_dev == ubwcp->dev_buf_cb)
  2339. err.smmu_err.iommu_dev_id = UBWCP_BUF_CB_ID;
  2340. else
  2341. err.smmu_err.iommu_dev_id = UBWCP_UNKNOWN_CB_ID;
  2342. err.smmu_err.dmabuf = get_dma_buf_from_iova(iova);
  2343. err.smmu_err.iova = iova;
  2344. err.smmu_err.iommu_fault_flags = flags;
  2345. ERR_RATE_LIMIT("ubwcp_err: err code: %d (smmu), iommu_dev_id: %d, iova: 0x%llx, flags: 0x%x",
  2346. err.err_code, err.smmu_err.iommu_dev_id, err.smmu_err.iova,
  2347. err.smmu_err.iommu_fault_flags);
  2348. ubwcp_notify_error_handlers(&err);
  2349. err:
  2350. return ret;
  2351. }
  2352. irqreturn_t ubwcp_irq_handler(int irq, void *ptr)
  2353. {
  2354. struct ubwcp_driver *ubwcp;
  2355. void __iomem *base;
  2356. phys_addr_t addr;
  2357. struct ubwcp_err_info err;
  2358. ubwcp = (struct ubwcp_driver *) ptr;
  2359. base = ubwcp->base;
  2360. if (irq == ubwcp->irq_range_ck_rd) {
  2361. addr = ubwcp_hw_interrupt_src_address(base, 0) << 6;
  2362. err.err_code = UBWCP_RANGE_TRANSLATION_ERROR;
  2363. err.translation_err.dmabuf = get_dma_buf_from_ulapa(addr);
  2364. err.translation_err.ula_pa = addr;
  2365. err.translation_err.read = true;
  2366. ERR_RATE_LIMIT("ubwcp_err: err code: %d (range), dmabuf: 0x%llx, read: %d, addr: 0x%llx",
  2367. err.err_code, err.translation_err.dmabuf, err.translation_err.read, addr);
  2368. ubwcp_notify_error_handlers(&err);
  2369. ubwcp_hw_interrupt_clear(ubwcp->base, 0);
  2370. } else if (irq == ubwcp->irq_range_ck_wr) {
  2371. addr = ubwcp_hw_interrupt_src_address(base, 1) << 6;
  2372. err.err_code = UBWCP_RANGE_TRANSLATION_ERROR;
  2373. err.translation_err.dmabuf = get_dma_buf_from_ulapa(addr);
  2374. err.translation_err.ula_pa = addr;
  2375. err.translation_err.read = false;
  2376. ERR_RATE_LIMIT("ubwcp_err: err code: %d (range), dmabuf: 0x%llx, read: %d, addr: 0x%llx",
  2377. err.err_code, err.translation_err.dmabuf, err.translation_err.read, addr);
  2378. ubwcp_notify_error_handlers(&err);
  2379. ubwcp_hw_interrupt_clear(ubwcp->base, 1);
  2380. } else if (irq == ubwcp->irq_encode) {
  2381. addr = ubwcp_hw_interrupt_src_address(base, 3) << 6;
  2382. err.err_code = UBWCP_ENCODE_ERROR;
  2383. err.enc_err.dmabuf = get_dma_buf_from_ulapa(addr);
  2384. err.enc_err.ula_pa = addr;
  2385. ERR_RATE_LIMIT("ubwcp_err: err code: %d (encode), dmabuf: 0x%llx, addr: 0x%llx",
  2386. err.err_code, err.enc_err.dmabuf, addr);
  2387. ubwcp_notify_error_handlers(&err);
  2388. ubwcp_hw_interrupt_clear(ubwcp->base, 3);
  2389. } else if (irq == ubwcp->irq_decode) {
  2390. addr = ubwcp_hw_interrupt_src_address(base, 2) << 6;
  2391. err.err_code = UBWCP_DECODE_ERROR;
  2392. err.dec_err.dmabuf = get_dma_buf_from_ulapa(addr);
  2393. err.dec_err.ula_pa = addr;
  2394. ERR_RATE_LIMIT("ubwcp_err: err code: %d (decode), dmabuf: 0x%llx, addr: 0x%llx",
  2395. err.err_code, err.enc_err.dmabuf, addr);
  2396. ubwcp_notify_error_handlers(&err);
  2397. ubwcp_hw_interrupt_clear(ubwcp->base, 2);
  2398. } else {
  2399. ERR("unknown irq: %d", irq);
  2400. return IRQ_NONE;
  2401. }
  2402. return IRQ_HANDLED;
  2403. }
  2404. static int ubwcp_interrupt_register(struct platform_device *pdev, struct ubwcp_driver *ubwcp)
  2405. {
  2406. int ret = 0;
  2407. struct device *dev = &pdev->dev;
  2408. FENTRY();
  2409. ubwcp->irq_range_ck_rd = platform_get_irq(pdev, 0);
  2410. if (ubwcp->irq_range_ck_rd < 0)
  2411. return ubwcp->irq_range_ck_rd;
  2412. ubwcp->irq_range_ck_wr = platform_get_irq(pdev, 1);
  2413. if (ubwcp->irq_range_ck_wr < 0)
  2414. return ubwcp->irq_range_ck_wr;
  2415. ubwcp->irq_encode = platform_get_irq(pdev, 2);
  2416. if (ubwcp->irq_encode < 0)
  2417. return ubwcp->irq_encode;
  2418. ubwcp->irq_decode = platform_get_irq(pdev, 3);
  2419. if (ubwcp->irq_decode < 0)
  2420. return ubwcp->irq_decode;
  2421. DBG("got irqs: %d %d %d %d", ubwcp->irq_range_ck_rd,
  2422. ubwcp->irq_range_ck_wr,
  2423. ubwcp->irq_encode,
  2424. ubwcp->irq_decode);
  2425. ret = devm_request_irq(dev, ubwcp->irq_range_ck_rd, ubwcp_irq_handler, 0, "ubwcp", ubwcp);
  2426. if (ret) {
  2427. ERR("request_irq() failed. irq: %d ret: %d",
  2428. ubwcp->irq_range_ck_rd, ret);
  2429. return ret;
  2430. }
  2431. ret = devm_request_irq(dev, ubwcp->irq_range_ck_wr, ubwcp_irq_handler, 0, "ubwcp", ubwcp);
  2432. if (ret) {
  2433. ERR("request_irq() failed. irq: %d ret: %d",
  2434. ubwcp->irq_range_ck_wr, ret);
  2435. return ret;
  2436. }
  2437. ret = devm_request_irq(dev, ubwcp->irq_encode, ubwcp_irq_handler, 0, "ubwcp", ubwcp);
  2438. if (ret) {
  2439. ERR("request_irq() failed. irq: %d ret: %d",
  2440. ubwcp->irq_encode, ret);
  2441. return ret;
  2442. }
  2443. ret = devm_request_irq(dev, ubwcp->irq_decode, ubwcp_irq_handler, 0, "ubwcp", ubwcp);
  2444. if (ret) {
  2445. ERR("request_irq() failed. irq: %d ret: %d",
  2446. ubwcp->irq_decode, ret);
  2447. return ret;
  2448. }
  2449. return ret;
  2450. }
  2451. /* ubwcp device probe */
  2452. static int qcom_ubwcp_probe(struct platform_device *pdev)
  2453. {
  2454. int ret = 0;
  2455. struct ubwcp_driver *ubwcp;
  2456. struct device *ubwcp_dev = &pdev->dev;
  2457. FENTRY();
  2458. ubwcp = devm_kzalloc(ubwcp_dev, sizeof(*ubwcp), GFP_KERNEL);
  2459. if (!ubwcp) {
  2460. ERR("devm_kzalloc() failed");
  2461. return -ENOMEM;
  2462. }
  2463. ubwcp->dev = &pdev->dev;
  2464. ret = dma_set_mask_and_coherent(ubwcp->dev, DMA_BIT_MASK(64));
  2465. #ifdef UBWCP_USE_SMC
  2466. {
  2467. struct resource res;
  2468. of_address_to_resource(ubwcp_dev->of_node, 0, &res);
  2469. ubwcp->base = (void __iomem *) res.start;
  2470. DBG("Using SMC calls. base: %p", ubwcp->base);
  2471. }
  2472. #else
  2473. ubwcp->base = devm_platform_ioremap_resource(pdev, 0);
  2474. if (IS_ERR(ubwcp->base)) {
  2475. ERR("devm ioremap() failed: %d", PTR_ERR(ubwcp->base));
  2476. return PTR_ERR(ubwcp->base);
  2477. }
  2478. DBG("ubwcp->base: %p", ubwcp->base);
  2479. #endif
  2480. ret = of_property_read_u64_index(ubwcp_dev->of_node, "ula_range", 0, &ubwcp->ula_pool_base);
  2481. if (ret) {
  2482. ERR("failed reading ula_range (base): %d", ret);
  2483. return ret;
  2484. }
  2485. DBG("ubwcp: ula_range: base = 0x%lx", ubwcp->ula_pool_base);
  2486. ret = of_property_read_u64_index(ubwcp_dev->of_node, "ula_range", 1, &ubwcp->ula_pool_size);
  2487. if (ret) {
  2488. ERR("failed reading ula_range (size): %d", ret);
  2489. return ret;
  2490. }
  2491. DBG("ubwcp: ula_range: size = 0x%lx", ubwcp->ula_pool_size);
  2492. INIT_LIST_HEAD(&ubwcp->err_handler_list);
  2493. atomic_set(&ubwcp->num_non_lin_buffers, 0);
  2494. ubwcp->mem_online = false;
  2495. mutex_init(&ubwcp->desc_lock);
  2496. spin_lock_init(&ubwcp->buf_table_lock);
  2497. mutex_init(&ubwcp->mem_hotplug_lock);
  2498. mutex_init(&ubwcp->ula_lock);
  2499. mutex_init(&ubwcp->ubwcp_flush_lock);
  2500. mutex_init(&ubwcp->hw_range_ck_lock);
  2501. spin_lock_init(&ubwcp->err_handler_list_lock);
  2502. /* Regulator */
  2503. ubwcp->vdd = devm_regulator_get(ubwcp_dev, "vdd");
  2504. if (IS_ERR_OR_NULL(ubwcp->vdd)) {
  2505. ret = PTR_ERR(ubwcp->vdd);
  2506. ERR("devm_regulator_get() failed: %d", ret);
  2507. return -1;
  2508. }
  2509. ret = ubwcp_init_clocks(ubwcp, ubwcp_dev);
  2510. if (ret) {
  2511. ERR("failed to initialize ubwcp clocks err: %d", ret);
  2512. return ret;
  2513. }
  2514. if (ubwcp_power(ubwcp, true))
  2515. return -1;
  2516. if (ubwcp_cdev_init(ubwcp))
  2517. return -1;
  2518. /* disable all interrupts (reset value has some interrupts enabled by default) */
  2519. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_READ_ERROR, false);
  2520. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_WRITE_ERROR, false);
  2521. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_ENCODE_ERROR, false);
  2522. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_DECODE_ERROR, false);
  2523. if (ubwcp_interrupt_register(pdev, ubwcp))
  2524. return -1;
  2525. ubwcp_debugfs_init(ubwcp);
  2526. /* create ULA pool */
  2527. ubwcp->ula_pool = gen_pool_create(12, -1);
  2528. if (!ubwcp->ula_pool) {
  2529. ERR("failed gen_pool_create()");
  2530. ret = -1;
  2531. goto err_pool_create;
  2532. }
  2533. ret = gen_pool_add(ubwcp->ula_pool, ubwcp->ula_pool_base, ubwcp->ula_pool_size, -1);
  2534. if (ret) {
  2535. ERR("failed gen_pool_add(): %d", ret);
  2536. ret = -1;
  2537. goto err_pool_add;
  2538. }
  2539. /* register the default config mmap function. */
  2540. ubwcp->mmap_config_fptr = msm_ubwcp_dma_buf_configure_mmap;
  2541. hash_init(ubwcp->buf_table);
  2542. ubwcp_buf_desc_list_init(ubwcp);
  2543. image_format_init(ubwcp);
  2544. /* one time hw init */
  2545. ubwcp_hw_one_time_init(ubwcp->base);
  2546. ubwcp_hw_version(ubwcp->base, &ubwcp->hw_ver_major, &ubwcp->hw_ver_minor);
  2547. pr_err("ubwcp: hw version: major %d, minor %d\n", ubwcp->hw_ver_major, ubwcp->hw_ver_minor);
  2548. if (ubwcp->hw_ver_major == 0) {
  2549. ERR("Failed to read HW version");
  2550. ret = -1;
  2551. goto err_pool_add;
  2552. }
  2553. /* set pdev->dev->driver_data = ubwcp */
  2554. platform_set_drvdata(pdev, ubwcp);
  2555. /* enable interrupts */
  2556. if (ubwcp->read_err_irq_en)
  2557. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_READ_ERROR, true);
  2558. if (ubwcp->write_err_irq_en)
  2559. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_WRITE_ERROR, true);
  2560. if (ubwcp->decode_err_irq_en)
  2561. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_DECODE_ERROR, true);
  2562. if (ubwcp->encode_err_irq_en)
  2563. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_ENCODE_ERROR, true);
  2564. /* Turn OFF until buffers are allocated */
  2565. if (ubwcp_power(ubwcp, false)) {
  2566. ret = -1;
  2567. goto err_power_off;
  2568. }
  2569. ret = msm_ubwcp_set_ops(ubwcp_init_buffer, ubwcp_free_buffer, ubwcp_lock, ubwcp_unlock);
  2570. if (ret) {
  2571. ERR("msm_ubwcp_set_ops() failed: %d, but IGNORED", ret);
  2572. /* TBD: ignore return error during testing phase.
  2573. * This allows us to rmmod/insmod for faster dev cycle.
  2574. * In final version: return error and de-register driver if set_ops fails.
  2575. */
  2576. ret = 0;
  2577. //goto err_power_off;
  2578. } else {
  2579. DBG("msm_ubwcp_set_ops(): success"); }
  2580. me = ubwcp;
  2581. return ret;
  2582. err_power_off:
  2583. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_READ_ERROR, false);
  2584. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_WRITE_ERROR, false);
  2585. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_ENCODE_ERROR, false);
  2586. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_DECODE_ERROR, false);
  2587. err_pool_add:
  2588. gen_pool_destroy(ubwcp->ula_pool);
  2589. err_pool_create:
  2590. ubwcp_cdev_deinit(ubwcp);
  2591. return ret;
  2592. }
  2593. /* buffer context bank device probe */
  2594. static int ubwcp_probe_cb_buf(struct platform_device *pdev)
  2595. {
  2596. struct ubwcp_driver *ubwcp;
  2597. struct iommu_domain *domain = NULL;
  2598. FENTRY();
  2599. ubwcp = dev_get_drvdata(pdev->dev.parent);
  2600. if (!ubwcp) {
  2601. ERR("failed to get ubwcp ptr");
  2602. return -EINVAL;
  2603. }
  2604. /* save the buffer cb device */
  2605. ubwcp->dev_buf_cb = &pdev->dev;
  2606. domain = iommu_get_domain_for_dev(ubwcp->dev_buf_cb);
  2607. if (domain)
  2608. iommu_set_fault_handler(domain, ubwcp_iommu_fault_handler, ubwcp->dev_buf_cb);
  2609. return 0;
  2610. }
  2611. /* descriptor context bank device probe */
  2612. static int ubwcp_probe_cb_desc(struct platform_device *pdev)
  2613. {
  2614. int ret = 0;
  2615. struct ubwcp_driver *ubwcp;
  2616. struct iommu_domain *domain = NULL;
  2617. FENTRY();
  2618. ubwcp = dev_get_drvdata(pdev->dev.parent);
  2619. if (!ubwcp) {
  2620. ERR("failed to get ubwcp ptr");
  2621. return -EINVAL;
  2622. }
  2623. ubwcp->buffer_desc_size = UBWCP_BUFFER_DESC_OFFSET *
  2624. UBWCP_BUFFER_DESC_COUNT;
  2625. ubwcp->dev_desc_cb = &pdev->dev;
  2626. dma_set_max_seg_size(ubwcp->dev_desc_cb, DMA_BIT_MASK(32));
  2627. dma_set_seg_boundary(ubwcp->dev_desc_cb, (unsigned long)DMA_BIT_MASK(64));
  2628. /* Allocate buffer descriptors. UBWCP is iocoherent device.
  2629. * Thus we don't need to flush after updates to buffer descriptors.
  2630. */
  2631. ubwcp->buffer_desc_base = dma_alloc_coherent(ubwcp->dev_desc_cb,
  2632. ubwcp->buffer_desc_size,
  2633. &ubwcp->buffer_desc_dma_handle,
  2634. GFP_KERNEL);
  2635. if (!ubwcp->buffer_desc_base) {
  2636. ERR("failed to allocate desc buffer");
  2637. return -ENOMEM;
  2638. }
  2639. DBG("desc_base = %p size = %zu", ubwcp->buffer_desc_base,
  2640. ubwcp->buffer_desc_size);
  2641. ret = ubwcp_power(ubwcp, true);
  2642. if (ret) {
  2643. ERR("failed to power on");
  2644. goto err;
  2645. }
  2646. ubwcp_hw_set_buf_desc(ubwcp->base, (u64) ubwcp->buffer_desc_dma_handle,
  2647. UBWCP_BUFFER_DESC_OFFSET);
  2648. ret = ubwcp_power(ubwcp, false);
  2649. if (ret) {
  2650. ERR("failed to power off");
  2651. goto err;
  2652. }
  2653. domain = iommu_get_domain_for_dev(ubwcp->dev_desc_cb);
  2654. if (domain)
  2655. iommu_set_fault_handler(domain, ubwcp_iommu_fault_handler, ubwcp->dev_desc_cb);
  2656. return ret;
  2657. err:
  2658. dma_free_coherent(ubwcp->dev_desc_cb,
  2659. ubwcp->buffer_desc_size,
  2660. ubwcp->buffer_desc_base,
  2661. ubwcp->buffer_desc_dma_handle);
  2662. ubwcp->buffer_desc_base = NULL;
  2663. ubwcp->buffer_desc_dma_handle = 0;
  2664. ubwcp->dev_desc_cb = NULL;
  2665. return -1;
  2666. }
  2667. /* buffer context bank device remove */
  2668. static int ubwcp_remove_cb_buf(struct platform_device *pdev)
  2669. {
  2670. struct ubwcp_driver *ubwcp;
  2671. FENTRY();
  2672. ubwcp = dev_get_drvdata(pdev->dev.parent);
  2673. if (!ubwcp) {
  2674. ERR("failed to get ubwcp ptr");
  2675. return -EINVAL;
  2676. }
  2677. /* remove buf_cb reference */
  2678. ubwcp->dev_buf_cb = NULL;
  2679. return 0;
  2680. }
  2681. /* descriptor context bank device remove */
  2682. static int ubwcp_remove_cb_desc(struct platform_device *pdev)
  2683. {
  2684. struct ubwcp_driver *ubwcp;
  2685. FENTRY();
  2686. ubwcp = dev_get_drvdata(pdev->dev.parent);
  2687. if (!ubwcp) {
  2688. ERR("failed to get ubwcp ptr");
  2689. return -EINVAL;
  2690. }
  2691. if (!ubwcp->dev_desc_cb) {
  2692. ERR("ubwcp->dev_desc_cb == NULL");
  2693. return -1;
  2694. }
  2695. ubwcp_power(ubwcp, true);
  2696. ubwcp_hw_set_buf_desc(ubwcp->base, 0x0, 0x0);
  2697. ubwcp_power(ubwcp, false);
  2698. dma_free_coherent(ubwcp->dev_desc_cb,
  2699. ubwcp->buffer_desc_size,
  2700. ubwcp->buffer_desc_base,
  2701. ubwcp->buffer_desc_dma_handle);
  2702. ubwcp->buffer_desc_base = NULL;
  2703. ubwcp->buffer_desc_dma_handle = 0;
  2704. return 0;
  2705. }
  2706. /* ubwcp device remove */
  2707. static int qcom_ubwcp_remove(struct platform_device *pdev)
  2708. {
  2709. size_t avail;
  2710. size_t psize;
  2711. struct ubwcp_driver *ubwcp;
  2712. FENTRY();
  2713. /* get pdev->dev->driver_data = ubwcp */
  2714. ubwcp = platform_get_drvdata(pdev);
  2715. if (!ubwcp) {
  2716. ERR("ubwcp == NULL");
  2717. return -1;
  2718. }
  2719. ubwcp_power(ubwcp, true);
  2720. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_READ_ERROR, false);
  2721. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_WRITE_ERROR, false);
  2722. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_ENCODE_ERROR, false);
  2723. ubwcp_hw_interrupt_enable(ubwcp->base, INTERRUPT_DECODE_ERROR, false);
  2724. ubwcp_power(ubwcp, false);
  2725. /* before destroying, make sure pool is empty. otherwise pool_destroy() panics.
  2726. * TBD: remove this check for production code and let it panic
  2727. */
  2728. avail = gen_pool_avail(ubwcp->ula_pool);
  2729. psize = gen_pool_size(ubwcp->ula_pool);
  2730. if (psize != avail) {
  2731. ERR("gen_pool is not empty! avail: %zx size: %zx", avail, psize);
  2732. ERR("skipping pool destroy....cause it will PANIC. Fix this!!!!");
  2733. WARN(1, "Fix this!");
  2734. } else {
  2735. gen_pool_destroy(ubwcp->ula_pool);
  2736. }
  2737. ubwcp_debugfs_deinit(ubwcp);
  2738. ubwcp_cdev_deinit(ubwcp);
  2739. return 0;
  2740. }
  2741. /* top level ubwcp device probe function */
  2742. static int ubwcp_probe(struct platform_device *pdev)
  2743. {
  2744. const char *compatible = "";
  2745. FENTRY();
  2746. trace_ubwcp_probe(pdev);
  2747. if (of_device_is_compatible(pdev->dev.of_node, "qcom,ubwcp"))
  2748. return qcom_ubwcp_probe(pdev);
  2749. else if (of_device_is_compatible(pdev->dev.of_node, "qcom,ubwcp-context-bank-desc"))
  2750. return ubwcp_probe_cb_desc(pdev);
  2751. else if (of_device_is_compatible(pdev->dev.of_node, "qcom,ubwcp-context-bank-buf"))
  2752. return ubwcp_probe_cb_buf(pdev);
  2753. of_property_read_string(pdev->dev.of_node, "compatible", &compatible);
  2754. ERR("unknown device: %s", compatible);
  2755. WARN_ON(1);
  2756. return -EINVAL;
  2757. }
  2758. /* top level ubwcp device remove function */
  2759. static int ubwcp_remove(struct platform_device *pdev)
  2760. {
  2761. const char *compatible = "";
  2762. FENTRY();
  2763. trace_ubwcp_remove(pdev);
  2764. /* TBD: what if buffers are still allocated? locked? etc.
  2765. * also should turn off power?
  2766. */
  2767. if (of_device_is_compatible(pdev->dev.of_node, "qcom,ubwcp"))
  2768. return qcom_ubwcp_remove(pdev);
  2769. else if (of_device_is_compatible(pdev->dev.of_node, "qcom,ubwcp-context-bank-desc"))
  2770. return ubwcp_remove_cb_desc(pdev);
  2771. else if (of_device_is_compatible(pdev->dev.of_node, "qcom,ubwcp-context-bank-buf"))
  2772. return ubwcp_remove_cb_buf(pdev);
  2773. of_property_read_string(pdev->dev.of_node, "compatible", &compatible);
  2774. ERR("unknown device: %s", compatible);
  2775. WARN_ON(1);
  2776. return -EINVAL;
  2777. }
  2778. static const struct of_device_id ubwcp_dt_match[] = {
  2779. {.compatible = "qcom,ubwcp"},
  2780. {.compatible = "qcom,ubwcp-context-bank-desc"},
  2781. {.compatible = "qcom,ubwcp-context-bank-buf"},
  2782. {}
  2783. };
  2784. struct platform_driver ubwcp_platform_driver = {
  2785. .probe = ubwcp_probe,
  2786. .remove = ubwcp_remove,
  2787. .driver = {
  2788. .name = "qcom,ubwcp",
  2789. .of_match_table = ubwcp_dt_match,
  2790. },
  2791. };
  2792. int ubwcp_init(void)
  2793. {
  2794. int ret = 0;
  2795. DBG("+++++++++++");
  2796. ret = platform_driver_register(&ubwcp_platform_driver);
  2797. if (ret)
  2798. ERR("platform_driver_register() failed: %d", ret);
  2799. return ret;
  2800. }
  2801. void ubwcp_exit(void)
  2802. {
  2803. platform_driver_unregister(&ubwcp_platform_driver);
  2804. DBG("-----------");
  2805. }
  2806. module_init(ubwcp_init);
  2807. module_exit(ubwcp_exit);
  2808. MODULE_LICENSE("GPL");