hal_9224.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_mem.h"
  22. #include "qdf_nbuf.h"
  23. #include "qdf_module.h"
  24. #include "target_type.h"
  25. #include "wcss_version.h"
  26. #include "hal_be_hw_headers.h"
  27. #include "hal_internal.h"
  28. #include "hal_api.h"
  29. #include "hal_flow.h"
  30. #include "rx_flow_search_entry.h"
  31. #include "hal_rx_flow_info.h"
  32. #include "hal_be_api.h"
  33. #include "tcl_entrance_from_ppe_ring.h"
  34. #include "sw_monitor_ring.h"
  35. #include "wcss_seq_hwioreg_umac.h"
  36. #include "wfss_ce_reg_seq_hwioreg.h"
  37. #include <uniform_reo_status_header.h>
  38. #include <wbm_release_ring_tx.h>
  39. #include <wbm_release_ring_rx.h>
  40. #include <phyrx_location.h>
  41. #include <hal_be_rx.h>
  42. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  43. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  44. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  45. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  46. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  47. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  48. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  49. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  50. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  51. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  52. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  53. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  54. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  55. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  62. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  63. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  64. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  65. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  66. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  67. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  68. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  69. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  70. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  71. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  76. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  77. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  78. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  79. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  80. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  81. STATUS_HEADER_REO_STATUS_NUMBER
  82. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  83. STATUS_HEADER_TIMESTAMP
  84. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  85. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  86. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  87. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  88. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  89. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  90. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  91. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  92. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  93. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  94. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  95. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  97. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  99. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  101. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  103. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  104. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  105. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  106. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  107. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  108. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  109. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  110. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  111. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  112. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  113. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  114. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  115. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  116. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  117. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  118. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  119. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  120. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  121. #define CMEM_REG_BASE 0x0010e000
  122. #define CMEM_WINDOW_ADDRESS_9224 \
  123. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  124. #endif
  125. #define CE_WINDOW_ADDRESS_9224 \
  126. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  127. #define UMAC_WINDOW_ADDRESS_9224 \
  128. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  129. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  130. #define WINDOW_CONFIGURATION_VALUE_9224 \
  131. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  132. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  133. CMEM_WINDOW_ADDRESS_9224 | \
  134. WINDOW_ENABLE_BIT)
  135. #else
  136. #define WINDOW_CONFIGURATION_VALUE_9224 \
  137. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  138. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  139. WINDOW_ENABLE_BIT)
  140. #endif
  141. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  142. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  143. #ifdef CONFIG_WORD_BASED_TLV
  144. #ifndef BIG_ENDIAN_HOST
  145. struct rx_msdu_end_compact_qca9224 {
  146. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  147. sw_frame_group_id : 7, // [8:2]
  148. reserved_0 : 7, // [15:9]
  149. phy_ppdu_id : 16; // [31:16]
  150. uint32_t ip_hdr_chksum : 16, // [15:0]
  151. reported_mpdu_length : 14, // [29:16]
  152. reserved_1a : 2; // [31:30]
  153. uint32_t key_id_octet : 8, // [7:0]
  154. cce_super_rule : 6, // [13:8]
  155. cce_classify_not_done_truncate : 1, // [14:14]
  156. cce_classify_not_done_cce_dis : 1, // [15:15]
  157. cumulative_l3_checksum : 16; // [31:16]
  158. uint32_t rule_indication_31_0 : 32; // [31:0]
  159. uint32_t rule_indication_63_32 : 32; // [31:0]
  160. uint32_t da_offset : 6, // [5:0]
  161. sa_offset : 6, // [11:6]
  162. da_offset_valid : 1, // [12:12]
  163. sa_offset_valid : 1, // [13:13]
  164. reserved_5a : 2, // [15:14]
  165. l3_type : 16; // [31:16]
  166. uint32_t ipv6_options_crc : 32; // [31:0]
  167. uint32_t tcp_seq_number : 32; // [31:0]
  168. uint32_t tcp_ack_number : 32; // [31:0]
  169. uint32_t tcp_flag : 9, // [8:0]
  170. lro_eligible : 1, // [9:9]
  171. reserved_9a : 6, // [15:10]
  172. window_size : 16; // [31:16]
  173. uint32_t tcp_udp_chksum : 16, // [15:0]
  174. sa_idx_timeout : 1, // [16:16]
  175. da_idx_timeout : 1, // [17:17]
  176. msdu_limit_error : 1, // [18:18]
  177. flow_idx_timeout : 1, // [19:19]
  178. flow_idx_invalid : 1, // [20:20]
  179. wifi_parser_error : 1, // [21:21]
  180. amsdu_parser_error : 1, // [22:22]
  181. sa_is_valid : 1, // [23:23]
  182. da_is_valid : 1, // [24:24]
  183. da_is_mcbc : 1, // [25:25]
  184. l3_header_padding : 2, // [27:26]
  185. first_msdu : 1, // [28:28]
  186. last_msdu : 1, // [29:29]
  187. tcp_udp_chksum_fail_copy : 1, // [30:30]
  188. ip_chksum_fail_copy : 1; // [31:31]
  189. uint32_t sa_idx : 16, // [15:0]
  190. da_idx_or_sw_peer_id : 16; // [31:16]
  191. uint32_t msdu_drop : 1, // [0:0]
  192. reo_destination_indication : 5, // [5:1]
  193. flow_idx : 20, // [25:6]
  194. use_ppe : 1, // [26:26]
  195. reserved_12a : 5; // [31:27]
  196. uint32_t fse_metadata : 32; // [31:0]
  197. uint32_t cce_metadata : 16, // [15:0]
  198. sa_sw_peer_id : 16; // [31:16]
  199. uint32_t aggregation_count : 8, // [7:0]
  200. flow_aggregation_continuation : 1, // [8:8]
  201. fisa_timeout : 1, // [9:9]
  202. reserved_15a : 22; // [31:10]
  203. uint32_t cumulative_l4_checksum : 16, // [15:0]
  204. cumulative_ip_length : 16; // [31:16]
  205. uint32_t reserved_17a : 6, // [5:0]
  206. service_code : 9, // [14:6]
  207. priority_valid : 1, // [15:15]
  208. intra_bss : 1, // [16:16]
  209. dest_chip_id : 2, // [18:17]
  210. multicast_echo : 1, // [19:19]
  211. wds_learning_event : 1, // [20:20]
  212. wds_roaming_event : 1, // [21:21]
  213. wds_keep_alive_event : 1, // [22:22]
  214. reserved_17b : 9; // [31:23]
  215. uint32_t msdu_length : 14, // [13:0]
  216. stbc : 1, // [14:14]
  217. ipsec_esp : 1, // [15:15]
  218. l3_offset : 7, // [22:16]
  219. ipsec_ah : 1, // [23:23]
  220. l4_offset : 8; // [31:24]
  221. uint32_t msdu_number : 8, // [7:0]
  222. decap_format : 2, // [9:8]
  223. ipv4_proto : 1, // [10:10]
  224. ipv6_proto : 1, // [11:11]
  225. tcp_proto : 1, // [12:12]
  226. udp_proto : 1, // [13:13]
  227. ip_frag : 1, // [14:14]
  228. tcp_only_ack : 1, // [15:15]
  229. da_is_bcast_mcast : 1, // [16:16]
  230. toeplitz_hash_sel : 2, // [18:17]
  231. ip_fixed_header_valid : 1, // [19:19]
  232. ip_extn_header_valid : 1, // [20:20]
  233. tcp_udp_header_valid : 1, // [21:21]
  234. mesh_control_present : 1, // [22:22]
  235. ldpc : 1, // [23:23]
  236. ip4_protocol_ip6_next_header : 8; // [31:24]
  237. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  238. uint32_t flow_id_toeplitz : 32; // [31:0]
  239. uint32_t user_rssi : 8, // [7:0]
  240. pkt_type : 4, // [11:8]
  241. sgi : 2, // [13:12]
  242. rate_mcs : 4, // [17:14]
  243. receive_bandwidth : 3, // [20:18]
  244. reception_type : 3, // [23:21]
  245. mimo_ss_bitmap : 8; // [31:24]
  246. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  247. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  248. uint32_t sw_phy_meta_data : 32; // [31:0]
  249. uint32_t vlan_ctag_ci : 16, // [15:0]
  250. vlan_stag_ci : 16; // [31:16]
  251. uint32_t reserved_27a : 32; // [31:0]
  252. uint32_t reserved_28a : 32; // [31:0]
  253. uint32_t reserved_29a : 32; // [31:0]
  254. uint32_t first_mpdu : 1, // [0:0]
  255. reserved_30a : 1, // [1:1]
  256. mcast_bcast : 1, // [2:2]
  257. ast_index_not_found : 1, // [3:3]
  258. ast_index_timeout : 1, // [4:4]
  259. power_mgmt : 1, // [5:5]
  260. non_qos : 1, // [6:6]
  261. null_data : 1, // [7:7]
  262. mgmt_type : 1, // [8:8]
  263. ctrl_type : 1, // [9:9]
  264. more_data : 1, // [10:10]
  265. eosp : 1, // [11:11]
  266. a_msdu_error : 1, // [12:12]
  267. fragment_flag : 1, // [13:13]
  268. order : 1, // [14:14]
  269. cce_match : 1, // [15:15]
  270. overflow_err : 1, // [16:16]
  271. msdu_length_err : 1, // [17:17]
  272. tcp_udp_chksum_fail : 1, // [18:18]
  273. ip_chksum_fail : 1, // [19:19]
  274. sa_idx_invalid : 1, // [20:20]
  275. da_idx_invalid : 1, // [21:21]
  276. reserved_30b : 1, // [22:22]
  277. rx_in_tx_decrypt_byp : 1, // [23:23]
  278. encrypt_required : 1, // [24:24]
  279. directed : 1, // [25:25]
  280. buffer_fragment : 1, // [26:26]
  281. mpdu_length_err : 1, // [27:27]
  282. tkip_mic_err : 1, // [28:28]
  283. decrypt_err : 1, // [29:29]
  284. unencrypted_frame_err : 1, // [30:30]
  285. fcs_err : 1; // [31:31]
  286. uint32_t reserved_31a : 10, // [9:0]
  287. decrypt_status_code : 3, // [12:10]
  288. rx_bitmap_not_updated : 1, // [13:13]
  289. reserved_31b : 17, // [30:14]
  290. msdu_done : 1; // [31:31]
  291. };
  292. struct rx_mpdu_start_compact_qca9224 {
  293. struct rxpt_classify_info rxpt_classify_info_details;
  294. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  295. uint32_t rx_reo_queue_desc_addr_39_32 : 8, // [7:0]
  296. receive_queue_number : 16, // [23:8]
  297. pre_delim_err_warning : 1, // [24:24]
  298. first_delim_err : 1, // [25:25]
  299. reserved_2a : 6; // [31:26]
  300. uint32_t pn_31_0 : 32; // [31:0]
  301. uint32_t pn_63_32 : 32; // [31:0]
  302. uint32_t pn_95_64 : 32; // [31:0]
  303. uint32_t pn_127_96 : 32; // [31:0]
  304. uint32_t epd_en : 1, // [0:0]
  305. all_frames_shall_be_encrypted : 1, // [1:1]
  306. encrypt_type : 4, // [5:2]
  307. wep_key_width_for_variable_key : 2, // [7:6]
  308. mesh_sta : 2, // [9:8]
  309. bssid_hit : 1, // [10:10]
  310. bssid_number : 4, // [14:11]
  311. tid : 4, // [18:15]
  312. reserved_7a : 13; // [31:19]
  313. uint32_t peer_meta_data : 32; // [31:0]
  314. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  315. sw_frame_group_id : 7, // [8:2]
  316. ndp_frame : 1, // [9:9]
  317. phy_err : 1, // [10:10]
  318. phy_err_during_mpdu_header : 1, // [11:11]
  319. protocol_version_err : 1, // [12:12]
  320. ast_based_lookup_valid : 1, // [13:13]
  321. ranging : 1, // [14:14]
  322. reserved_9a : 1, // [15:15]
  323. phy_ppdu_id : 16; // [31:16]
  324. uint32_t ast_index : 16, // [15:0]
  325. sw_peer_id : 16; // [31:16]
  326. uint32_t mpdu_frame_control_valid : 1, // [0:0]
  327. mpdu_duration_valid : 1, // [1:1]
  328. mac_addr_ad1_valid : 1, // [2:2]
  329. mac_addr_ad2_valid : 1, // [3:3]
  330. mac_addr_ad3_valid : 1, // [4:4]
  331. mac_addr_ad4_valid : 1, // [5:5]
  332. mpdu_sequence_control_valid : 1, // [6:6]
  333. mpdu_qos_control_valid : 1, // [7:7]
  334. mpdu_ht_control_valid : 1, // [8:8]
  335. frame_encryption_info_valid : 1, // [9:9]
  336. mpdu_fragment_number : 4, // [13:10]
  337. more_fragment_flag : 1, // [14:14]
  338. reserved_11a : 1, // [15:15]
  339. fr_ds : 1, // [16:16]
  340. to_ds : 1, // [17:17]
  341. encrypted : 1, // [18:18]
  342. mpdu_retry : 1, // [19:19]
  343. mpdu_sequence_number : 12; // [31:20]
  344. uint32_t key_id_octet : 8, // [7:0]
  345. new_peer_entry : 1, // [8:8]
  346. decrypt_needed : 1, // [9:9]
  347. decap_type : 2, // [11:10]
  348. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  349. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  350. strip_vlan_c_tag_decap : 1, // [14:14]
  351. strip_vlan_s_tag_decap : 1, // [15:15]
  352. pre_delim_count : 12, // [27:16]
  353. ampdu_flag : 1, // [28:28]
  354. bar_frame : 1, // [29:29]
  355. raw_mpdu : 1, // [30:30]
  356. reserved_12 : 1; // [31:31]
  357. uint32_t mpdu_length : 14, // [13:0]
  358. first_mpdu : 1, // [14:14]
  359. mcast_bcast : 1, // [15:15]
  360. ast_index_not_found : 1, // [16:16]
  361. ast_index_timeout : 1, // [17:17]
  362. power_mgmt : 1, // [18:18]
  363. non_qos : 1, // [19:19]
  364. null_data : 1, // [20:20]
  365. mgmt_type : 1, // [21:21]
  366. ctrl_type : 1, // [22:22]
  367. more_data : 1, // [23:23]
  368. eosp : 1, // [24:24]
  369. fragment_flag : 1, // [25:25]
  370. order : 1, // [26:26]
  371. u_apsd_trigger : 1, // [27:27]
  372. encrypt_required : 1, // [28:28]
  373. directed : 1, // [29:29]
  374. amsdu_present : 1, // [30:30]
  375. reserved_13 : 1; // [31:31]
  376. uint32_t mpdu_frame_control_field : 16, // [15:0]
  377. mpdu_duration_field : 16; // [31:16]
  378. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  379. uint32_t mac_addr_ad1_47_32 : 16, // [15:0]
  380. mac_addr_ad2_15_0 : 16; // [31:16]
  381. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  382. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  383. uint32_t mac_addr_ad3_47_32 : 16, // [15:0]
  384. mpdu_sequence_control_field : 16; // [31:16]
  385. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  386. uint32_t mac_addr_ad4_47_32 : 16, // [15:0]
  387. mpdu_qos_control_field : 16; // [31:16]
  388. uint32_t mpdu_ht_control_field : 32; // [31:0]
  389. uint32_t vdev_id : 8, // [7:0]
  390. service_code : 9, // [16:8]
  391. priority_valid : 1, // [17:17]
  392. src_info : 12, // [29:18]
  393. reserved_23a : 1, // [30:30]
  394. multi_link_addr_ad1_ad2_valid : 1; // [31:31]
  395. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  396. uint32_t multi_link_addr_ad1_47_32 : 16, // [15:0]
  397. multi_link_addr_ad2_15_0 : 16; // [31:16]
  398. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  399. uint32_t reserved_27a : 32; // [31:0]
  400. uint32_t reserved_28a : 32; // [31:0]
  401. uint32_t reserved_29a : 32; // [31:0]
  402. };
  403. #else
  404. struct rx_msdu_end_compact_qca9224 {
  405. uint32_t phy_ppdu_id : 16, // [31:16]
  406. reserved_0 : 7, // [15:9]
  407. sw_frame_group_id : 7, // [8:2]
  408. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  409. uint32_t reserved_1a : 2, // [31:30]
  410. reported_mpdu_length : 14, // [29:16]
  411. ip_hdr_chksum : 16; // [15:0]
  412. uint32_t cumulative_l3_checksum : 16, // [31:16]
  413. cce_classify_not_done_cce_dis : 1, // [15:15]
  414. cce_classify_not_done_truncate : 1, // [14:14]
  415. cce_super_rule : 6, // [13:8]
  416. key_id_octet : 8; // [7:0]
  417. uint32_t rule_indication_31_0 : 32; // [31:0]
  418. uint32_t rule_indication_63_32 : 32; // [31:0]
  419. uint32_t l3_type : 16, // [31:16]
  420. reserved_5a : 2, // [15:14]
  421. sa_offset_valid : 1, // [13:13]
  422. da_offset_valid : 1, // [12:12]
  423. sa_offset : 6, // [11:6]
  424. da_offset : 6; // [5:0]
  425. uint32_t ipv6_options_crc : 32; // [31:0]
  426. uint32_t tcp_seq_number : 32; // [31:0]
  427. uint32_t tcp_ack_number : 32; // [31:0]
  428. uint32_t window_size : 16, // [31:16]
  429. reserved_9a : 6, // [15:10]
  430. lro_eligible : 1, // [9:9]
  431. tcp_flag : 9; // [8:0]
  432. uint32_t ip_chksum_fail_copy : 1, // [31:31]
  433. tcp_udp_chksum_fail_copy : 1, // [30:30]
  434. last_msdu : 1, // [29:29]
  435. first_msdu : 1, // [28:28]
  436. l3_header_padding : 2, // [27:26]
  437. da_is_mcbc : 1, // [25:25]
  438. da_is_valid : 1, // [24:24]
  439. sa_is_valid : 1, // [23:23]
  440. amsdu_parser_error : 1, // [22:22]
  441. wifi_parser_error : 1, // [21:21]
  442. flow_idx_invalid : 1, // [20:20]
  443. flow_idx_timeout : 1, // [19:19]
  444. msdu_limit_error : 1, // [18:18]
  445. da_idx_timeout : 1, // [17:17]
  446. sa_idx_timeout : 1, // [16:16]
  447. tcp_udp_chksum : 16; // [15:0]
  448. uint32_t da_idx_or_sw_peer_id : 16, // [31:16]
  449. sa_idx : 16; // [15:0]
  450. uint32_t reserved_12a : 5, // [31:27]
  451. use_ppe : 1, // [26:26]
  452. flow_idx : 20, // [25:6]
  453. reo_destination_indication : 5, // [5:1]
  454. msdu_drop : 1; // [0:0]
  455. uint32_t fse_metadata : 32; // [31:0]
  456. uint32_t sa_sw_peer_id : 16, // [31:16]
  457. cce_metadata : 16; // [15:0]
  458. uint32_t reserved_15a : 22, // [31:10]
  459. fisa_timeout : 1, // [9:9]
  460. flow_aggregation_continuation : 1, // [8:8]
  461. aggregation_count : 8; // [7:0]
  462. uint32_t cumulative_ip_length : 16, // [31:16]
  463. cumulative_l4_checksum : 16; // [15:0]
  464. uint32_t reserved_17b : 9, // [31:23]
  465. wds_keep_alive_event : 1, // [22:22]
  466. wds_roaming_event : 1, // [21:21]
  467. wds_learning_event : 1, // [20:20]
  468. multicast_echo : 1, // [19:19]
  469. dest_chip_id : 2, // [18:17]
  470. intra_bss : 1, // [16:16]
  471. priority_valid : 1, // [15:15]
  472. service_code : 9, // [14:6]
  473. reserved_17a : 6; // [5:0]
  474. uint32_t l4_offset : 8, // [31:24]
  475. ipsec_ah : 1, // [23:23]
  476. l3_offset : 7, // [22:16]
  477. ipsec_esp : 1, // [15:15]
  478. stbc : 1, // [14:14]
  479. msdu_length : 14; // [13:0]
  480. uint32_t ip4_protocol_ip6_next_header : 8, // [31:24]
  481. ldpc : 1, // [23:23]
  482. mesh_control_present : 1, // [22:22]
  483. tcp_udp_header_valid : 1, // [21:21]
  484. ip_extn_header_valid : 1, // [20:20]
  485. ip_fixed_header_valid : 1, // [19:19]
  486. toeplitz_hash_sel : 2, // [18:17]
  487. da_is_bcast_mcast : 1, // [16:16]
  488. tcp_only_ack : 1, // [15:15]
  489. ip_frag : 1, // [14:14]
  490. udp_proto : 1, // [13:13]
  491. tcp_proto : 1, // [12:12]
  492. ipv6_proto : 1, // [11:11]
  493. ipv4_proto : 1, // [10:10]
  494. decap_format : 2, // [9:8]
  495. msdu_number : 8; // [7:0]
  496. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  497. uint32_t flow_id_toeplitz : 32; // [31:0]
  498. uint32_t mimo_ss_bitmap : 8, // [31:24]
  499. reception_type : 3, // [23:21]
  500. receive_bandwidth : 3, // [20:18]
  501. rate_mcs : 4, // [17:14]
  502. sgi : 2, // [13:12]
  503. pkt_type : 4, // [11:8]
  504. user_rssi : 8; // [7:0]
  505. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  506. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  507. uint32_t sw_phy_meta_data : 32; // [31:0]
  508. uint32_t vlan_stag_ci : 16, // [31:16]
  509. vlan_ctag_ci : 16; // [15:0]
  510. uint32_t reserved_27a : 32; // [31:0]
  511. uint32_t reserved_28a : 32; // [31:0]
  512. uint32_t reserved_29a : 32; // [31:0]
  513. uint32_t fcs_err : 1, // [31:31]
  514. unencrypted_frame_err : 1, // [30:30]
  515. decrypt_err : 1, // [29:29]
  516. tkip_mic_err : 1, // [28:28]
  517. mpdu_length_err : 1, // [27:27]
  518. buffer_fragment : 1, // [26:26]
  519. directed : 1, // [25:25]
  520. encrypt_required : 1, // [24:24]
  521. rx_in_tx_decrypt_byp : 1, // [23:23]
  522. reserved_30b : 1, // [22:22]
  523. da_idx_invalid : 1, // [21:21]
  524. sa_idx_invalid : 1, // [20:20]
  525. ip_chksum_fail : 1, // [19:19]
  526. tcp_udp_chksum_fail : 1, // [18:18]
  527. msdu_length_err : 1, // [17:17]
  528. overflow_err : 1, // [16:16]
  529. cce_match : 1, // [15:15]
  530. order : 1, // [14:14]
  531. fragment_flag : 1, // [13:13]
  532. a_msdu_error : 1, // [12:12]
  533. eosp : 1, // [11:11]
  534. more_data : 1, // [10:10]
  535. ctrl_type : 1, // [9:9]
  536. mgmt_type : 1, // [8:8]
  537. null_data : 1, // [7:7]
  538. non_qos : 1, // [6:6]
  539. power_mgmt : 1, // [5:5]
  540. ast_index_timeout : 1, // [4:4]
  541. ast_index_not_found : 1, // [3:3]
  542. mcast_bcast : 1, // [2:2]
  543. reserved_30a : 1, // [1:1]
  544. first_mpdu : 1; // [0:0]
  545. uint32_t msdu_done : 1, // [31:31]
  546. reserved_31b : 17, // [30:14]
  547. rx_bitmap_not_updated : 1, // [13:13]
  548. decrypt_status_code : 3, // [12:10]
  549. reserved_31a : 10; // [9:0]
  550. };
  551. struct rx_mpdu_start_compact_qca9224 {
  552. struct rxpt_classify_info rxpt_classify_info_details;
  553. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  554. uint32_t reserved_2a : 6, // [31:26]
  555. first_delim_err : 1, // [25:25]
  556. pre_delim_err_warning : 1, // [24:24]
  557. receive_queue_number : 16, // [23:8]
  558. rx_reo_queue_desc_addr_39_32 : 8; // [7:0]
  559. uint32_t pn_31_0 : 32; // [31:0]
  560. uint32_t pn_63_32 : 32; // [31:0]
  561. uint32_t pn_95_64 : 32; // [31:0]
  562. uint32_t pn_127_96 : 32; // [31:0]
  563. uint32_t reserved_7a : 13, // [31:19]
  564. tid : 4, // [18:15]
  565. bssid_number : 4, // [14:11]
  566. bssid_hit : 1, // [10:10]
  567. mesh_sta : 2, // [9:8]
  568. wep_key_width_for_variable_key : 2, // [7:6]
  569. encrypt_type : 4, // [5:2]
  570. all_frames_shall_be_encrypted : 1, // [1:1]
  571. epd_en : 1; // [0:0]
  572. uint32_t peer_meta_data : 32; // [31:0]
  573. uint32_t phy_ppdu_id : 16, // [31:16]
  574. reserved_9a : 1, // [15:15]
  575. ranging : 1, // [14:14]
  576. ast_based_lookup_valid : 1, // [13:13]
  577. protocol_version_err : 1, // [12:12]
  578. phy_err_during_mpdu_header : 1, // [11:11]
  579. phy_err : 1, // [10:10]
  580. ndp_frame : 1, // [9:9]
  581. sw_frame_group_id : 7, // [8:2]
  582. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  583. uint32_t sw_peer_id : 16, // [31:16]
  584. ast_index : 16; // [15:0]
  585. uint32_t mpdu_sequence_number : 12, // [31:20]
  586. mpdu_retry : 1, // [19:19]
  587. encrypted : 1, // [18:18]
  588. to_ds : 1, // [17:17]
  589. fr_ds : 1, // [16:16]
  590. reserved_11a : 1, // [15:15]
  591. more_fragment_flag : 1, // [14:14]
  592. mpdu_fragment_number : 4, // [13:10]
  593. frame_encryption_info_valid : 1, // [9:9]
  594. mpdu_ht_control_valid : 1, // [8:8]
  595. mpdu_qos_control_valid : 1, // [7:7]
  596. mpdu_sequence_control_valid : 1, // [6:6]
  597. mac_addr_ad4_valid : 1, // [5:5]
  598. mac_addr_ad3_valid : 1, // [4:4]
  599. mac_addr_ad2_valid : 1, // [3:3]
  600. mac_addr_ad1_valid : 1, // [2:2]
  601. mpdu_duration_valid : 1, // [1:1]
  602. mpdu_frame_control_valid : 1; // [0:0]
  603. uint32_t reserved_12 : 1, // [31:31]
  604. raw_mpdu : 1, // [30:30]
  605. bar_frame : 1, // [29:29]
  606. ampdu_flag : 1, // [28:28]
  607. pre_delim_count : 12, // [27:16]
  608. strip_vlan_s_tag_decap : 1, // [15:15]
  609. strip_vlan_c_tag_decap : 1, // [14:14]
  610. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  611. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  612. decap_type : 2, // [11:10]
  613. decrypt_needed : 1, // [9:9]
  614. new_peer_entry : 1, // [8:8]
  615. key_id_octet : 8; // [7:0]
  616. uint32_t reserved_13 : 1, // [31:31]
  617. amsdu_present : 1, // [30:30]
  618. directed : 1, // [29:29]
  619. encrypt_required : 1, // [28:28]
  620. u_apsd_trigger : 1, // [27:27]
  621. order : 1, // [26:26]
  622. fragment_flag : 1, // [25:25]
  623. eosp : 1, // [24:24]
  624. more_data : 1, // [23:23]
  625. ctrl_type : 1, // [22:22]
  626. mgmt_type : 1, // [21:21]
  627. null_data : 1, // [20:20]
  628. non_qos : 1, // [19:19]
  629. power_mgmt : 1, // [18:18]
  630. ast_index_timeout : 1, // [17:17]
  631. ast_index_not_found : 1, // [16:16]
  632. mcast_bcast : 1, // [15:15]
  633. first_mpdu : 1, // [14:14]
  634. mpdu_length : 14; // [13:0]
  635. uint32_t mpdu_duration_field : 16, // [31:16]
  636. mpdu_frame_control_field : 16; // [15:0]
  637. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  638. uint32_t mac_addr_ad2_15_0 : 16, // [31:16]
  639. mac_addr_ad1_47_32 : 16; // [15:0]
  640. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  641. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  642. uint32_t mpdu_sequence_control_field : 16, // [31:16]
  643. mac_addr_ad3_47_32 : 16; // [15:0]
  644. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  645. uint32_t mpdu_qos_control_field : 16, // [31:16]
  646. mac_addr_ad4_47_32 : 16; // [15:0]
  647. uint32_t mpdu_ht_control_field : 32; // [31:0]
  648. uint32_t multi_link_addr_ad1_ad2_valid : 1, // [31:31]
  649. reserved_23a : 1, // [30:30]
  650. src_info : 12, // [29:18]
  651. priority_valid : 1, // [17:17]
  652. service_code : 9, // [16:8]
  653. vdev_id : 8; // [7:0]
  654. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  655. uint32_t multi_link_addr_ad2_15_0 : 16, // [31:16]
  656. multi_link_addr_ad1_47_32 : 16; // [15:0]
  657. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  658. uint32_t reserved_27a : 32; // [31:0]
  659. uint32_t reserved_28a : 32; // [31:0]
  660. uint32_t reserved_29a : 32; // [31:0]
  661. };
  662. #endif /* BIG_ENDIAN_HOST */
  663. /* TLV struct for word based Tlv */
  664. typedef struct rx_mpdu_start_compact_qca9224 hal_rx_mpdu_start_t;
  665. typedef struct rx_msdu_end_compact_qca9224 hal_rx_msdu_end_t;
  666. #endif /* CONFIG_WORD_BASED_TLV */
  667. #include "hal_9224_rx.h"
  668. #include "hal_9224_tx.h"
  669. #include "hal_be_rx_tlv.h"
  670. #include <hal_be_generic_api.h>
  671. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  672. /**
  673. * hal_get_link_desc_size_9224(): API to get the link desc size
  674. *
  675. * Return: uint32_t
  676. */
  677. static uint32_t hal_get_link_desc_size_9224(void)
  678. {
  679. return LINK_DESC_SIZE;
  680. }
  681. /**
  682. * hal_rx_get_tlv_9224(): API to get the tlv
  683. *
  684. * @rx_tlv: TLV data extracted from the rx packet
  685. * Return: uint8_t
  686. */
  687. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  688. {
  689. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  690. }
  691. /**
  692. * hal_rx_wbm_err_msdu_continuation_get_9224 () - API to check if WBM
  693. * msdu continuation bit is set
  694. *
  695. *@wbm_desc: wbm release ring descriptor
  696. *
  697. * Return: true if msdu continuation bit is set.
  698. */
  699. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  700. {
  701. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  702. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  703. return (comp_desc &
  704. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  705. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  706. }
  707. /**
  708. * hal_rx_proc_phyrx_other_receive_info_tlv_9224(): API to get tlv info
  709. *
  710. * Return: uint32_t
  711. */
  712. static inline
  713. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  714. void *ppdu_info_hdl)
  715. {
  716. uint32_t tlv_tag, tlv_len;
  717. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  718. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  719. void *other_tlv_hdr = NULL;
  720. void *other_tlv = NULL;
  721. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  722. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  723. temp_len = 0;
  724. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  725. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  726. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  727. temp_len += other_tlv_len;
  728. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  729. switch (other_tlv_tag) {
  730. default:
  731. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  732. "%s unhandled TLV type: %d, TLV len:%d",
  733. __func__, other_tlv_tag, other_tlv_len);
  734. break;
  735. }
  736. }
  737. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  738. static inline
  739. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  740. {
  741. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  742. ppdu_info->cfr_info.bb_captured_channel =
  743. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  744. ppdu_info->cfr_info.bb_captured_timeout =
  745. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  746. ppdu_info->cfr_info.bb_captured_reason =
  747. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  748. }
  749. static inline
  750. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  751. {
  752. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  753. ppdu_info->cfr_info.rx_location_info_valid =
  754. HAL_RX_GET(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  755. RX_LOCATION_INFO_VALID);
  756. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  757. HAL_RX_GET(rx_tlv,
  758. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  759. RTT_CHE_BUFFER_POINTER_LOW32);
  760. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  761. HAL_RX_GET(rx_tlv,
  762. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  763. RTT_CHE_BUFFER_POINTER_HIGH8);
  764. ppdu_info->cfr_info.chan_capture_status =
  765. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  766. ppdu_info->cfr_info.rx_start_ts =
  767. HAL_RX_GET(rx_tlv,
  768. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  769. RX_START_TS);
  770. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  771. HAL_RX_GET(rx_tlv,
  772. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  773. RTT_CFO_MEASUREMENT);
  774. ppdu_info->cfr_info.agc_gain_info0 =
  775. HAL_RX_GET(rx_tlv,
  776. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  777. GAIN_CHAIN0);
  778. ppdu_info->cfr_info.agc_gain_info0 |=
  779. (((uint32_t)HAL_RX_GET(rx_tlv,
  780. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  781. GAIN_CHAIN1)) << 16);
  782. ppdu_info->cfr_info.agc_gain_info1 =
  783. HAL_RX_GET(rx_tlv,
  784. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  785. GAIN_CHAIN2);
  786. ppdu_info->cfr_info.agc_gain_info1 |=
  787. (((uint32_t)HAL_RX_GET(rx_tlv,
  788. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  789. GAIN_CHAIN3)) << 16);
  790. ppdu_info->cfr_info.agc_gain_info2 = 0;
  791. ppdu_info->cfr_info.agc_gain_info3 = 0;
  792. }
  793. #endif
  794. /**
  795. * hal_rx_dump_mpdu_start_tlv_9224: dump RX mpdu_start TLV in structured
  796. * human readable format.
  797. * @mpdu_start: pointer the rx_attention TLV in pkt.
  798. * @dbg_level: log level.
  799. *
  800. * Return: void
  801. */
  802. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  803. uint8_t dbg_level)
  804. {
  805. #ifdef CONFIG_WORD_BASED_TLV
  806. struct rx_mpdu_start_compact_qca9224 *mpdu_info =
  807. (struct rx_mpdu_start_compact_qca9224 *)mpdustart;
  808. #else
  809. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  810. struct rx_mpdu_info *mpdu_info =
  811. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  812. #endif
  813. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  814. "rx_mpdu_start tlv (1/5) - "
  815. "rx_reo_queue_desc_addr_39_32 :%x"
  816. "receive_queue_number:%x "
  817. "pre_delim_err_warning:%x "
  818. "first_delim_err:%x "
  819. "reserved_2a:%x "
  820. "pn_31_0:%x "
  821. "pn_63_32:%x "
  822. "pn_95_64:%x "
  823. "pn_127_96:%x "
  824. "epd_en:%x "
  825. "all_frames_shall_be_encrypted :%x"
  826. "encrypt_type:%x "
  827. "wep_key_width_for_variable_key :%x"
  828. "mesh_sta:%x "
  829. "bssid_hit:%x "
  830. "bssid_number:%x "
  831. "tid:%x "
  832. "reserved_7a:%x ",
  833. mpdu_info->rx_reo_queue_desc_addr_39_32,
  834. mpdu_info->receive_queue_number,
  835. mpdu_info->pre_delim_err_warning,
  836. mpdu_info->first_delim_err,
  837. mpdu_info->reserved_2a,
  838. mpdu_info->pn_31_0,
  839. mpdu_info->pn_63_32,
  840. mpdu_info->pn_95_64,
  841. mpdu_info->pn_127_96,
  842. mpdu_info->epd_en,
  843. mpdu_info->all_frames_shall_be_encrypted,
  844. mpdu_info->encrypt_type,
  845. mpdu_info->wep_key_width_for_variable_key,
  846. mpdu_info->mesh_sta,
  847. mpdu_info->bssid_hit,
  848. mpdu_info->bssid_number,
  849. mpdu_info->tid,
  850. mpdu_info->reserved_7a);
  851. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  852. "rx_mpdu_start tlv (2/5) - "
  853. "ast_index:%x "
  854. "sw_peer_id:%x "
  855. "mpdu_frame_control_valid:%x "
  856. "mpdu_duration_valid:%x "
  857. "mac_addr_ad1_valid:%x "
  858. "mac_addr_ad2_valid:%x "
  859. "mac_addr_ad3_valid:%x "
  860. "mac_addr_ad4_valid:%x "
  861. "mpdu_sequence_control_valid :%x"
  862. "mpdu_qos_control_valid:%x "
  863. "mpdu_ht_control_valid:%x "
  864. "frame_encryption_info_valid :%x",
  865. mpdu_info->ast_index,
  866. mpdu_info->sw_peer_id,
  867. mpdu_info->mpdu_frame_control_valid,
  868. mpdu_info->mpdu_duration_valid,
  869. mpdu_info->mac_addr_ad1_valid,
  870. mpdu_info->mac_addr_ad2_valid,
  871. mpdu_info->mac_addr_ad3_valid,
  872. mpdu_info->mac_addr_ad4_valid,
  873. mpdu_info->mpdu_sequence_control_valid,
  874. mpdu_info->mpdu_qos_control_valid,
  875. mpdu_info->mpdu_ht_control_valid,
  876. mpdu_info->frame_encryption_info_valid);
  877. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  878. "rx_mpdu_start tlv (3/5) - "
  879. "mpdu_fragment_number:%x "
  880. "more_fragment_flag:%x "
  881. "reserved_11a:%x "
  882. "fr_ds:%x "
  883. "to_ds:%x "
  884. "encrypted:%x "
  885. "mpdu_retry:%x "
  886. "mpdu_sequence_number:%x ",
  887. mpdu_info->mpdu_fragment_number,
  888. mpdu_info->more_fragment_flag,
  889. mpdu_info->reserved_11a,
  890. mpdu_info->fr_ds,
  891. mpdu_info->to_ds,
  892. mpdu_info->encrypted,
  893. mpdu_info->mpdu_retry,
  894. mpdu_info->mpdu_sequence_number);
  895. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  896. "rx_mpdu_start tlv (4/5) - "
  897. "mpdu_frame_control_field:%x "
  898. "mpdu_duration_field:%x ",
  899. mpdu_info->mpdu_frame_control_field,
  900. mpdu_info->mpdu_duration_field);
  901. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  902. "rx_mpdu_start tlv (5/5) - "
  903. "mac_addr_ad1_31_0:%x "
  904. "mac_addr_ad1_47_32:%x "
  905. "mac_addr_ad2_15_0:%x "
  906. "mac_addr_ad2_47_16:%x "
  907. "mac_addr_ad3_31_0:%x "
  908. "mac_addr_ad3_47_32:%x "
  909. "mpdu_sequence_control_field :%x"
  910. "mac_addr_ad4_31_0:%x "
  911. "mac_addr_ad4_47_32:%x "
  912. "mpdu_qos_control_field:%x ",
  913. mpdu_info->mac_addr_ad1_31_0,
  914. mpdu_info->mac_addr_ad1_47_32,
  915. mpdu_info->mac_addr_ad2_15_0,
  916. mpdu_info->mac_addr_ad2_47_16,
  917. mpdu_info->mac_addr_ad3_31_0,
  918. mpdu_info->mac_addr_ad3_47_32,
  919. mpdu_info->mpdu_sequence_control_field,
  920. mpdu_info->mac_addr_ad4_31_0,
  921. mpdu_info->mac_addr_ad4_47_32,
  922. mpdu_info->mpdu_qos_control_field);
  923. }
  924. /**
  925. * hal_rx_dump_msdu_end_tlv_9224: dump RX msdu_end TLV in structured
  926. * human readable format.
  927. * @ msdu_end: pointer the msdu_end TLV in pkt.
  928. * @ dbg_level: log level.
  929. *
  930. * Return: void
  931. */
  932. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  933. uint8_t dbg_level)
  934. {
  935. #ifdef CONFIG_WORD_BASED_TLV
  936. struct rx_msdu_end_compact_qca9224 *msdu_end =
  937. (struct rx_msdu_end_compact_qca9224 *)msduend;
  938. #else
  939. struct rx_msdu_end *msdu_end =
  940. (struct rx_msdu_end *)msduend;
  941. #endif
  942. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  943. "rx_msdu_end tlv - "
  944. "key_id_octet: %d "
  945. "cce_super_rule: %d "
  946. "cce_classify_not_done_truncat: %d "
  947. "cce_classify_not_done_cce_dis: %d "
  948. "rule_indication_31_0: %d "
  949. "tcp_udp_chksum: %d "
  950. "sa_idx_timeout: %d "
  951. "da_idx_timeout: %d "
  952. "msdu_limit_error: %d "
  953. "flow_idx_timeout: %d "
  954. "flow_idx_invalid: %d "
  955. "wifi_parser_error: %d "
  956. "sa_is_valid: %d "
  957. "da_is_valid: %d "
  958. "da_is_mcbc: %d "
  959. "l3_header_padding: %d "
  960. "first_msdu: %d "
  961. "last_msdu: %d "
  962. "sa_idx: %d "
  963. "msdu_drop: %d "
  964. "reo_destination_indication: %d "
  965. "flow_idx: %d "
  966. "fse_metadata: %d "
  967. "cce_metadata: %d "
  968. "sa_sw_peer_id: %d ",
  969. msdu_end->key_id_octet,
  970. msdu_end->cce_super_rule,
  971. msdu_end->cce_classify_not_done_truncate,
  972. msdu_end->cce_classify_not_done_cce_dis,
  973. msdu_end->rule_indication_31_0,
  974. msdu_end->tcp_udp_chksum,
  975. msdu_end->sa_idx_timeout,
  976. msdu_end->da_idx_timeout,
  977. msdu_end->msdu_limit_error,
  978. msdu_end->flow_idx_timeout,
  979. msdu_end->flow_idx_invalid,
  980. msdu_end->wifi_parser_error,
  981. msdu_end->sa_is_valid,
  982. msdu_end->da_is_valid,
  983. msdu_end->da_is_mcbc,
  984. msdu_end->l3_header_padding,
  985. msdu_end->first_msdu,
  986. msdu_end->last_msdu,
  987. msdu_end->sa_idx,
  988. msdu_end->msdu_drop,
  989. msdu_end->reo_destination_indication,
  990. msdu_end->flow_idx,
  991. msdu_end->fse_metadata,
  992. msdu_end->cce_metadata,
  993. msdu_end->sa_sw_peer_id);
  994. }
  995. /**
  996. * hal_reo_status_get_header_9224 - Process reo desc info
  997. * @d - Pointer to reo descriptior
  998. * @b - tlv type info
  999. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1000. *
  1001. * Return - none.
  1002. *
  1003. */
  1004. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  1005. int b, void *h1)
  1006. {
  1007. uint64_t *d = (uint64_t *)ring_desc;
  1008. uint64_t val1 = 0;
  1009. struct hal_reo_status_header *h =
  1010. (struct hal_reo_status_header *)h1;
  1011. /* Offsets of descriptor fields defined in HW headers start
  1012. * from the field after TLV header
  1013. */
  1014. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1015. switch (b) {
  1016. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1017. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1018. STATUS_HEADER_REO_STATUS_NUMBER)];
  1019. break;
  1020. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1021. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1022. STATUS_HEADER_REO_STATUS_NUMBER)];
  1023. break;
  1024. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1025. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1026. STATUS_HEADER_REO_STATUS_NUMBER)];
  1027. break;
  1028. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1029. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1030. STATUS_HEADER_REO_STATUS_NUMBER)];
  1031. break;
  1032. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1033. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1034. STATUS_HEADER_REO_STATUS_NUMBER)];
  1035. break;
  1036. case HAL_REO_DESC_THRES_STATUS_TLV:
  1037. val1 =
  1038. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1039. STATUS_HEADER_REO_STATUS_NUMBER)];
  1040. break;
  1041. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1042. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1043. STATUS_HEADER_REO_STATUS_NUMBER)];
  1044. break;
  1045. default:
  1046. qdf_nofl_err("ERROR: Unknown tlv\n");
  1047. break;
  1048. }
  1049. h->cmd_num =
  1050. HAL_GET_FIELD(
  1051. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1052. val1);
  1053. h->exec_time =
  1054. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1055. CMD_EXECUTION_TIME, val1);
  1056. h->status =
  1057. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1058. REO_CMD_EXECUTION_STATUS, val1);
  1059. switch (b) {
  1060. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1061. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1062. STATUS_HEADER_TIMESTAMP)];
  1063. break;
  1064. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1065. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1066. STATUS_HEADER_TIMESTAMP)];
  1067. break;
  1068. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1069. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1070. STATUS_HEADER_TIMESTAMP)];
  1071. break;
  1072. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1073. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1074. STATUS_HEADER_TIMESTAMP)];
  1075. break;
  1076. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1077. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1078. STATUS_HEADER_TIMESTAMP)];
  1079. break;
  1080. case HAL_REO_DESC_THRES_STATUS_TLV:
  1081. val1 =
  1082. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1083. STATUS_HEADER_TIMESTAMP)];
  1084. break;
  1085. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1086. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1087. STATUS_HEADER_TIMESTAMP)];
  1088. break;
  1089. default:
  1090. qdf_nofl_err("ERROR: Unknown tlv\n");
  1091. break;
  1092. }
  1093. h->tstamp =
  1094. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1095. }
  1096. static
  1097. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  1098. {
  1099. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1100. }
  1101. static
  1102. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  1103. {
  1104. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1105. }
  1106. static
  1107. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  1108. {
  1109. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1110. }
  1111. static
  1112. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  1113. {
  1114. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1115. }
  1116. /**
  1117. * hal_reo_config_9224(): Set reo config parameters
  1118. * @soc: hal soc handle
  1119. * @reg_val: value to be set
  1120. * @reo_params: reo parameters
  1121. *
  1122. * Return: void
  1123. */
  1124. static void
  1125. hal_reo_config_9224(struct hal_soc *soc,
  1126. uint32_t reg_val,
  1127. struct hal_reo_params *reo_params)
  1128. {
  1129. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1130. }
  1131. /**
  1132. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  1133. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1134. *
  1135. * Return - Pointer to rx_msdu_desc_info structure.
  1136. *
  1137. */
  1138. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  1139. {
  1140. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1141. }
  1142. /**
  1143. * hal_rx_link_desc_msdu0_ptr_9224 - Get pointer to rx_msdu details
  1144. * @link_desc - Pointer to link desc
  1145. *
  1146. * Return - Pointer to rx_msdu_details structure
  1147. *
  1148. */
  1149. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  1150. {
  1151. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1152. }
  1153. /**
  1154. * hal_get_window_address_9224(): Function to get hp/tp address
  1155. * @hal_soc: Pointer to hal_soc
  1156. * @addr: address offset of register
  1157. *
  1158. * Return: modified address offset of register
  1159. */
  1160. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  1161. qdf_iomem_t addr)
  1162. {
  1163. uint32_t offset = addr - hal_soc->dev_base_addr;
  1164. qdf_iomem_t new_offset;
  1165. /*
  1166. * If offset lies within DP register range, use 3rd window to write
  1167. * into DP region.
  1168. */
  1169. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  1170. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1171. (offset & WINDOW_RANGE_MASK));
  1172. /*
  1173. * If offset lies within CE register range, use 2nd window to write
  1174. * into CE region.
  1175. */
  1176. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1177. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1178. (offset & WINDOW_RANGE_MASK));
  1179. } else {
  1180. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1181. "%s: ERROR: Accessing Wrong register\n", __func__);
  1182. qdf_assert_always(0);
  1183. return 0;
  1184. }
  1185. return new_offset;
  1186. }
  1187. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1188. {
  1189. /* Write value into window configuration register */
  1190. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1191. WINDOW_CONFIGURATION_VALUE_9224);
  1192. }
  1193. static
  1194. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  1195. uint32_t *remap1, uint32_t *remap2)
  1196. {
  1197. switch (num_rings) {
  1198. case 1:
  1199. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1200. HAL_REO_REMAP_IX2(ring[0], 17) |
  1201. HAL_REO_REMAP_IX2(ring[0], 18) |
  1202. HAL_REO_REMAP_IX2(ring[0], 19) |
  1203. HAL_REO_REMAP_IX2(ring[0], 20) |
  1204. HAL_REO_REMAP_IX2(ring[0], 21) |
  1205. HAL_REO_REMAP_IX2(ring[0], 22) |
  1206. HAL_REO_REMAP_IX2(ring[0], 23);
  1207. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1208. HAL_REO_REMAP_IX3(ring[0], 25) |
  1209. HAL_REO_REMAP_IX3(ring[0], 26) |
  1210. HAL_REO_REMAP_IX3(ring[0], 27) |
  1211. HAL_REO_REMAP_IX3(ring[0], 28) |
  1212. HAL_REO_REMAP_IX3(ring[0], 29) |
  1213. HAL_REO_REMAP_IX3(ring[0], 30) |
  1214. HAL_REO_REMAP_IX3(ring[0], 31);
  1215. break;
  1216. case 2:
  1217. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1218. HAL_REO_REMAP_IX2(ring[0], 17) |
  1219. HAL_REO_REMAP_IX2(ring[1], 18) |
  1220. HAL_REO_REMAP_IX2(ring[1], 19) |
  1221. HAL_REO_REMAP_IX2(ring[0], 20) |
  1222. HAL_REO_REMAP_IX2(ring[0], 21) |
  1223. HAL_REO_REMAP_IX2(ring[1], 22) |
  1224. HAL_REO_REMAP_IX2(ring[1], 23);
  1225. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1226. HAL_REO_REMAP_IX3(ring[0], 25) |
  1227. HAL_REO_REMAP_IX3(ring[1], 26) |
  1228. HAL_REO_REMAP_IX3(ring[1], 27) |
  1229. HAL_REO_REMAP_IX3(ring[0], 28) |
  1230. HAL_REO_REMAP_IX3(ring[0], 29) |
  1231. HAL_REO_REMAP_IX3(ring[1], 30) |
  1232. HAL_REO_REMAP_IX3(ring[1], 31);
  1233. break;
  1234. case 3:
  1235. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1236. HAL_REO_REMAP_IX2(ring[1], 17) |
  1237. HAL_REO_REMAP_IX2(ring[2], 18) |
  1238. HAL_REO_REMAP_IX2(ring[0], 19) |
  1239. HAL_REO_REMAP_IX2(ring[1], 20) |
  1240. HAL_REO_REMAP_IX2(ring[2], 21) |
  1241. HAL_REO_REMAP_IX2(ring[0], 22) |
  1242. HAL_REO_REMAP_IX2(ring[1], 23);
  1243. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1244. HAL_REO_REMAP_IX3(ring[0], 25) |
  1245. HAL_REO_REMAP_IX3(ring[1], 26) |
  1246. HAL_REO_REMAP_IX3(ring[2], 27) |
  1247. HAL_REO_REMAP_IX3(ring[0], 28) |
  1248. HAL_REO_REMAP_IX3(ring[1], 29) |
  1249. HAL_REO_REMAP_IX3(ring[2], 30) |
  1250. HAL_REO_REMAP_IX3(ring[0], 31);
  1251. break;
  1252. case 4:
  1253. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1254. HAL_REO_REMAP_IX2(ring[1], 17) |
  1255. HAL_REO_REMAP_IX2(ring[2], 18) |
  1256. HAL_REO_REMAP_IX2(ring[3], 19) |
  1257. HAL_REO_REMAP_IX2(ring[0], 20) |
  1258. HAL_REO_REMAP_IX2(ring[1], 21) |
  1259. HAL_REO_REMAP_IX2(ring[2], 22) |
  1260. HAL_REO_REMAP_IX2(ring[3], 23);
  1261. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1262. HAL_REO_REMAP_IX3(ring[1], 25) |
  1263. HAL_REO_REMAP_IX3(ring[2], 26) |
  1264. HAL_REO_REMAP_IX3(ring[3], 27) |
  1265. HAL_REO_REMAP_IX3(ring[0], 28) |
  1266. HAL_REO_REMAP_IX3(ring[1], 29) |
  1267. HAL_REO_REMAP_IX3(ring[2], 30) |
  1268. HAL_REO_REMAP_IX3(ring[3], 31);
  1269. break;
  1270. }
  1271. }
  1272. /**
  1273. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1274. * @fst: Pointer to the Rx Flow Search Table
  1275. * @table_offset: offset into the table where the flow is to be setup
  1276. * @flow: Flow Parameters
  1277. *
  1278. * Return: Success/Failure
  1279. */
  1280. static void *
  1281. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1282. uint8_t *rx_flow)
  1283. {
  1284. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1285. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1286. uint8_t *fse;
  1287. bool fse_valid;
  1288. if (table_offset >= fst->max_entries) {
  1289. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1290. "HAL FSE table offset %u exceeds max entries %u",
  1291. table_offset, fst->max_entries);
  1292. return NULL;
  1293. }
  1294. fse = (uint8_t *)fst->base_vaddr +
  1295. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1296. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1297. if (fse_valid) {
  1298. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1299. "HAL FSE %pK already valid", fse);
  1300. return NULL;
  1301. }
  1302. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1303. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1304. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1305. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1306. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1307. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1308. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1309. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1310. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1311. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1312. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1313. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1314. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1315. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1316. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1317. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1318. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1319. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1320. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1321. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1322. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1323. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1324. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1325. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1326. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1327. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1328. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1329. (flow->tuple_info.dest_port));
  1330. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1331. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1332. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1333. (flow->tuple_info.src_port));
  1334. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1335. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1336. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1337. flow->tuple_info.l4_protocol);
  1338. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1339. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1340. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1341. flow->reo_destination_handler);
  1342. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1343. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1344. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1345. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1346. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1347. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1348. flow->fse_metadata);
  1349. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1350. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1351. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1352. REO_DESTINATION_INDICATION,
  1353. flow->reo_destination_indication);
  1354. /* Reset all the other fields in FSE */
  1355. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1356. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1357. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1358. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1359. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1360. return fse;
  1361. }
  1362. /**
  1363. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1364. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1365. * @ dbg_level: log level.
  1366. *
  1367. * Return: void
  1368. */
  1369. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1370. uint8_t dbg_level)
  1371. {
  1372. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1373. hal_verbose_debug("\n---------------\n"
  1374. "rx_pkt_hdr_tlv\n"
  1375. "---------------\n"
  1376. "phy_ppdu_id %llu ",
  1377. pkt_hdr_tlv->phy_ppdu_id);
  1378. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1379. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1380. }
  1381. /**
  1382. * hal_rx_dump_pkt_tlvs_9224(): API to print RX Pkt TLVS for 7850
  1383. * @hal_soc_hdl: hal_soc handle
  1384. * @buf: pointer the pkt buffer
  1385. * @dbg_level: log level
  1386. *
  1387. * Return: void
  1388. */
  1389. #ifdef CONFIG_WORD_BASED_TLV
  1390. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1391. uint8_t *buf, uint8_t dbg_level)
  1392. {
  1393. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1394. struct rx_msdu_end_compact_qca9224 *msdu_end =
  1395. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1396. struct rx_mpdu_start_compact_qca9224 *mpdu_start =
  1397. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1398. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1399. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1400. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1401. }
  1402. #else
  1403. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1404. uint8_t *buf, uint8_t dbg_level)
  1405. {
  1406. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1407. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1408. struct rx_mpdu_start *mpdu_start =
  1409. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1410. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1411. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1412. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1413. }
  1414. #endif
  1415. #define HAL_NUM_TCL_BANKS_9224 48
  1416. /**
  1417. * hal_cmem_write_9224() - function for CMEM buffer writing
  1418. * @hal_soc_hdl: HAL SOC handle
  1419. * @offset: CMEM address
  1420. * @value: value to write
  1421. *
  1422. * Return: None.
  1423. */
  1424. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1425. uint32_t offset,
  1426. uint32_t value)
  1427. {
  1428. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1429. pld_reg_write(hal->qdf_dev->dev, offset, value);
  1430. }
  1431. /**
  1432. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1433. *
  1434. * Returns: number of bank
  1435. */
  1436. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1437. {
  1438. return HAL_NUM_TCL_BANKS_9224;
  1439. }
  1440. static void hal_reo_setup_9224(struct hal_soc *soc, void *reoparams)
  1441. {
  1442. uint32_t reg_val;
  1443. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1444. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1445. REO_REG_REG_BASE));
  1446. hal_reo_config_9224(soc, reg_val, reo_params);
  1447. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1448. /* TODO: Setup destination ring mapping if enabled */
  1449. /* TODO: Error destination ring setting is left to default.
  1450. * Default setting is to send all errors to release ring.
  1451. */
  1452. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1453. hal_setup_reo_swap(soc);
  1454. HAL_REG_WRITE(soc,
  1455. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1456. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1457. HAL_REG_WRITE(soc,
  1458. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1459. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1460. HAL_REG_WRITE(soc,
  1461. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1462. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1463. HAL_REG_WRITE(soc,
  1464. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1465. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1466. /*
  1467. * When hash based routing is enabled, routing of the rx packet
  1468. * is done based on the following value: 1 _ _ _ _ The last 4
  1469. * bits are based on hash[3:0]. This means the possible values
  1470. * are 0x10 to 0x1f. This value is used to look-up the
  1471. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1472. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1473. * registers need to be configured to set-up the 16 entries to
  1474. * map the hash values to a ring number. There are 3 bits per
  1475. * hash entry – which are mapped as follows:
  1476. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1477. * 7: NOT_USED.
  1478. */
  1479. if (reo_params->rx_hash_enabled) {
  1480. HAL_REG_WRITE(soc,
  1481. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1482. (REO_REG_REG_BASE), reo_params->remap0);
  1483. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1484. HAL_REG_READ(soc,
  1485. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1486. REO_REG_REG_BASE)));
  1487. HAL_REG_WRITE(soc,
  1488. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1489. (REO_REG_REG_BASE), reo_params->remap1);
  1490. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1491. HAL_REG_READ(soc,
  1492. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1493. REO_REG_REG_BASE)));
  1494. HAL_REG_WRITE(soc,
  1495. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1496. (REO_REG_REG_BASE), reo_params->remap2);
  1497. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1498. HAL_REG_READ(soc,
  1499. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1500. REO_REG_REG_BASE)));
  1501. }
  1502. /* TODO: Check if the following registers shoould be setup by host:
  1503. * AGING_CONTROL
  1504. * HIGH_MEMORY_THRESHOLD
  1505. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1506. * GLOBAL_LINK_DESC_COUNT_CTRL
  1507. */
  1508. }
  1509. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1510. {
  1511. /* init and setup */
  1512. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1513. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1514. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1515. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1516. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1517. /* tx */
  1518. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1519. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1520. hal_soc->ops->hal_tx_comp_get_status =
  1521. hal_tx_comp_get_status_generic_be;
  1522. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1523. hal_tx_init_cmd_credit_ring_9224;
  1524. /* rx */
  1525. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1526. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1527. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1528. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1529. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1530. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1531. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1532. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1533. hal_rx_dump_mpdu_start_tlv_9224;
  1534. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1535. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1536. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1537. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1538. hal_rx_tlv_reception_type_get_be;
  1539. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1540. hal_rx_msdu_end_da_idx_get_be;
  1541. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1542. hal_rx_msdu_desc_info_get_ptr_9224;
  1543. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1544. hal_rx_link_desc_msdu0_ptr_9224;
  1545. hal_soc->ops->hal_reo_status_get_header =
  1546. hal_reo_status_get_header_9224;
  1547. hal_soc->ops->hal_rx_status_get_tlv_info =
  1548. hal_rx_status_get_tlv_info_generic_be;
  1549. hal_soc->ops->hal_rx_wbm_err_info_get =
  1550. hal_rx_wbm_err_info_get_generic_be;
  1551. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1552. hal_tx_set_pcp_tid_map_generic_be;
  1553. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1554. hal_tx_update_pcp_tid_generic_be;
  1555. hal_soc->ops->hal_tx_set_tidmap_prty =
  1556. hal_tx_update_tidmap_prty_generic_be;
  1557. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1558. hal_rx_get_rx_fragment_number_be,
  1559. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1560. hal_rx_tlv_da_is_mcbc_get_be;
  1561. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1562. hal_rx_tlv_sa_is_valid_get_be;
  1563. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1564. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1565. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1566. hal_rx_tlv_l3_hdr_padding_get_be;
  1567. hal_soc->ops->hal_rx_encryption_info_valid =
  1568. hal_rx_encryption_info_valid_be;
  1569. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1570. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1571. hal_rx_tlv_first_msdu_get_be;
  1572. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1573. hal_rx_tlv_da_is_valid_get_be;
  1574. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1575. hal_rx_tlv_last_msdu_get_be;
  1576. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1577. hal_rx_get_mpdu_mac_ad4_valid_be;
  1578. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1579. hal_rx_mpdu_start_sw_peer_id_get_be;
  1580. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1581. hal_rx_mpdu_peer_meta_data_get_be;
  1582. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1583. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1584. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1585. hal_rx_get_mpdu_frame_control_valid_be;
  1586. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1587. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1588. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1589. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1590. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1591. hal_rx_get_mpdu_sequence_control_valid_be;
  1592. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1593. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1594. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1595. hal_rx_hw_desc_get_ppduid_get_be;
  1596. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1597. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1598. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1599. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1600. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1601. hal_rx_msdu0_buffer_addr_lsb_9224;
  1602. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1603. hal_rx_msdu_desc_info_ptr_get_9224;
  1604. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1605. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1606. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1607. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1608. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1609. hal_rx_get_mac_addr2_valid_be;
  1610. hal_soc->ops->hal_rx_get_filter_category =
  1611. hal_rx_get_filter_category_be;
  1612. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1613. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1614. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1615. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1616. hal_rx_msdu_flow_idx_invalid_be;
  1617. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1618. hal_rx_msdu_flow_idx_timeout_be;
  1619. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1620. hal_rx_msdu_fse_metadata_get_be;
  1621. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1622. hal_rx_msdu_cce_match_get_be;
  1623. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1624. hal_rx_msdu_cce_metadata_get_be;
  1625. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1626. hal_rx_msdu_get_flow_params_be;
  1627. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1628. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1629. #if defined(QCA_WIFI_QCA9224) && defined(WLAN_CFR_ENABLE) && \
  1630. defined(WLAN_ENH_CFR_ENABLE)
  1631. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1632. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1633. #else
  1634. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1635. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1636. #endif
  1637. /* rx - msdu fast path info fields */
  1638. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1639. hal_rx_msdu_packet_metadata_get_generic_be;
  1640. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1641. hal_rx_mpdu_start_tlv_tag_valid_be;
  1642. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1643. hal_rx_wbm_err_msdu_continuation_get_9224;
  1644. /* rx - TLV struct offsets */
  1645. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1646. hal_rx_msdu_end_offset_get_generic;
  1647. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1648. hal_rx_mpdu_start_offset_get_generic;
  1649. #ifndef NO_RX_PKT_HDR_TLV
  1650. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1651. hal_rx_pkt_tlv_offset_get_generic;
  1652. #endif
  1653. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1654. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1655. hal_rx_flow_get_tuple_info_be;
  1656. hal_soc->ops->hal_rx_flow_delete_entry =
  1657. hal_rx_flow_delete_entry_be;
  1658. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1659. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1660. hal_compute_reo_remap_ix2_ix3_9224;
  1661. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1662. hal_rx_msdu_get_reo_destination_indication_be;
  1663. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1664. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1665. hal_rx_msdu_is_wlan_mcast_generic_be;
  1666. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1667. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1668. hal_rx_tlv_decap_format_get_be;
  1669. #ifdef RECEIVE_OFFLOAD
  1670. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1671. hal_rx_tlv_get_offload_info_be;
  1672. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1673. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1674. #endif
  1675. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1676. hal_rx_attn_phy_ppdu_id_get_be;
  1677. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1678. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1679. hal_rx_msdu_start_msdu_len_get_be;
  1680. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1681. hal_rx_get_frame_ctrl_field_be;
  1682. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1683. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1684. hal_rx_mpdu_info_ampdu_flag_get_be;
  1685. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1686. hal_rx_msdu_start_msdu_len_set_be;
  1687. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1688. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1689. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1690. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1691. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1692. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1693. hal_rx_tlv_decrypt_err_get_be;
  1694. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1695. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1696. hal_rx_tlv_get_is_decrypted_be;
  1697. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1698. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1699. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1700. hal_rx_priv_info_set_in_tlv_be;
  1701. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1702. hal_rx_priv_info_get_from_tlv_be;
  1703. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1704. hal_soc->ops->hal_reo_setup = hal_reo_setup_9224;
  1705. };
  1706. struct hal_hw_srng_config hw_srng_table_9224[] = {
  1707. /* TODO: max_rings can populated by querying HW capabilities */
  1708. { /* REO_DST */
  1709. .start_ring_id = HAL_SRNG_REO2SW1,
  1710. .max_rings = 8,
  1711. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1712. .lmac_ring = FALSE,
  1713. .ring_dir = HAL_SRNG_DST_RING,
  1714. .reg_start = {
  1715. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1716. REO_REG_REG_BASE),
  1717. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1718. REO_REG_REG_BASE)
  1719. },
  1720. .reg_size = {
  1721. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1722. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1723. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1724. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1725. },
  1726. .max_size =
  1727. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1728. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1729. },
  1730. { /* REO_EXCEPTION */
  1731. /* Designating REO2SW0 ring as exception ring. This ring is
  1732. * similar to other REO2SW rings though it is named as REO2SW0.
  1733. * Any of theREO2SW rings can be used as exception ring.
  1734. */
  1735. .start_ring_id = HAL_SRNG_REO2SW0,
  1736. .max_rings = 1,
  1737. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1738. .lmac_ring = FALSE,
  1739. .ring_dir = HAL_SRNG_DST_RING,
  1740. .reg_start = {
  1741. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1742. REO_REG_REG_BASE),
  1743. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1744. REO_REG_REG_BASE)
  1745. },
  1746. /* Single ring - provide ring size if multiple rings of this
  1747. * type are supported
  1748. */
  1749. .reg_size = {},
  1750. .max_size =
  1751. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1752. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1753. },
  1754. { /* REO_REINJECT */
  1755. .start_ring_id = HAL_SRNG_SW2REO,
  1756. .max_rings = 4,
  1757. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1758. .lmac_ring = FALSE,
  1759. .ring_dir = HAL_SRNG_SRC_RING,
  1760. .reg_start = {
  1761. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1762. REO_REG_REG_BASE),
  1763. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1764. REO_REG_REG_BASE)
  1765. },
  1766. /* Single ring - provide ring size if multiple rings of this
  1767. * type are supported
  1768. */
  1769. .reg_size = {
  1770. HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(0) -
  1771. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(0),
  1772. HWIO_REO_R2_SW2REO1_RING_HP_ADDR(0) -
  1773. HWIO_REO_R2_SW2REO_RING_HP_ADDR(0)
  1774. },
  1775. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1776. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1777. },
  1778. { /* REO_CMD */
  1779. .start_ring_id = HAL_SRNG_REO_CMD,
  1780. .max_rings = 1,
  1781. .entry_size = (sizeof(struct tlv_32_hdr) +
  1782. sizeof(struct reo_get_queue_stats)) >> 2,
  1783. .lmac_ring = FALSE,
  1784. .ring_dir = HAL_SRNG_SRC_RING,
  1785. .reg_start = {
  1786. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1787. REO_REG_REG_BASE),
  1788. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1789. REO_REG_REG_BASE),
  1790. },
  1791. /* Single ring - provide ring size if multiple rings of this
  1792. * type are supported
  1793. */
  1794. .reg_size = {},
  1795. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1796. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1797. },
  1798. { /* REO_STATUS */
  1799. .start_ring_id = HAL_SRNG_REO_STATUS,
  1800. .max_rings = 1,
  1801. .entry_size = (sizeof(struct tlv_32_hdr) +
  1802. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1803. .lmac_ring = FALSE,
  1804. .ring_dir = HAL_SRNG_DST_RING,
  1805. .reg_start = {
  1806. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1807. REO_REG_REG_BASE),
  1808. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1809. REO_REG_REG_BASE),
  1810. },
  1811. /* Single ring - provide ring size if multiple rings of this
  1812. * type are supported
  1813. */
  1814. .reg_size = {},
  1815. .max_size =
  1816. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1817. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1818. },
  1819. { /* TCL_DATA */
  1820. .start_ring_id = HAL_SRNG_SW2TCL1,
  1821. .max_rings = 6,
  1822. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1823. .lmac_ring = FALSE,
  1824. .ring_dir = HAL_SRNG_SRC_RING,
  1825. .reg_start = {
  1826. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1827. MAC_TCL_REG_REG_BASE),
  1828. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1829. MAC_TCL_REG_REG_BASE),
  1830. },
  1831. .reg_size = {
  1832. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1833. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1834. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1835. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1836. },
  1837. .max_size =
  1838. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1839. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1840. },
  1841. { /* TCL_CMD/CREDIT */
  1842. /* qca8074v2 and qcn9224 uses this ring for data commands */
  1843. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1844. .max_rings = 1,
  1845. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1846. .lmac_ring = FALSE,
  1847. .ring_dir = HAL_SRNG_SRC_RING,
  1848. .reg_start = {
  1849. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1850. MAC_TCL_REG_REG_BASE),
  1851. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1852. MAC_TCL_REG_REG_BASE),
  1853. },
  1854. /* Single ring - provide ring size if multiple rings of this
  1855. * type are supported
  1856. */
  1857. .reg_size = {},
  1858. .max_size =
  1859. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1860. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1861. },
  1862. { /* TCL_STATUS */
  1863. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1864. .max_rings = 1,
  1865. .entry_size = (sizeof(struct tlv_32_hdr) +
  1866. sizeof(struct tcl_status_ring)) >> 2,
  1867. .lmac_ring = FALSE,
  1868. .ring_dir = HAL_SRNG_DST_RING,
  1869. .reg_start = {
  1870. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1871. MAC_TCL_REG_REG_BASE),
  1872. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1873. MAC_TCL_REG_REG_BASE),
  1874. },
  1875. /* Single ring - provide ring size if multiple rings of this
  1876. * type are supported
  1877. */
  1878. .reg_size = {},
  1879. .max_size =
  1880. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1881. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1882. },
  1883. { /* CE_SRC */
  1884. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1885. .max_rings = 16,
  1886. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1887. .lmac_ring = FALSE,
  1888. .ring_dir = HAL_SRNG_SRC_RING,
  1889. .reg_start = {
  1890. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR(
  1891. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1892. HWIO_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR(
  1893. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1894. },
  1895. .reg_size = {
  1896. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1897. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1898. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1899. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1900. },
  1901. .max_size =
  1902. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1903. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1904. },
  1905. { /* CE_DST */
  1906. .start_ring_id = HAL_SRNG_CE_0_DST,
  1907. .max_rings = 16,
  1908. .entry_size = 8 >> 2,
  1909. /*TODO: entry_size above should actually be
  1910. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1911. * of struct ce_dst_desc in HW header files
  1912. */
  1913. .lmac_ring = FALSE,
  1914. .ring_dir = HAL_SRNG_SRC_RING,
  1915. .reg_start = {
  1916. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1917. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1918. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1919. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1920. },
  1921. .reg_size = {
  1922. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1923. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1924. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1925. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1926. },
  1927. .max_size =
  1928. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1929. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1930. },
  1931. { /* CE_DST_STATUS */
  1932. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1933. .max_rings = 16,
  1934. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1935. .lmac_ring = FALSE,
  1936. .ring_dir = HAL_SRNG_DST_RING,
  1937. .reg_start = {
  1938. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1939. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1940. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1941. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1942. },
  1943. /* TODO: check destination status ring registers */
  1944. .reg_size = {
  1945. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1946. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1947. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1948. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1949. },
  1950. .max_size =
  1951. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1952. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1953. },
  1954. { /* WBM_IDLE_LINK */
  1955. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1956. .max_rings = 1,
  1957. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1958. .lmac_ring = FALSE,
  1959. .ring_dir = HAL_SRNG_SRC_RING,
  1960. .reg_start = {
  1961. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1962. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1963. },
  1964. /* Single ring - provide ring size if multiple rings of this
  1965. * type are supported
  1966. */
  1967. .reg_size = {},
  1968. .max_size =
  1969. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1970. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1971. },
  1972. { /* SW2WBM_RELEASE */
  1973. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1974. .max_rings = 2,
  1975. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1976. .lmac_ring = FALSE,
  1977. .ring_dir = HAL_SRNG_SRC_RING,
  1978. .reg_start = {
  1979. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1980. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1981. },
  1982. .reg_size = {
  1983. HWIO_WBM_R0_SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1984. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1985. HWIO_WBM_R2_SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1986. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE)
  1987. },
  1988. .max_size =
  1989. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1990. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1991. },
  1992. { /* WBM2SW_RELEASE */
  1993. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1994. .max_rings = 8,
  1995. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1996. .lmac_ring = FALSE,
  1997. .ring_dir = HAL_SRNG_DST_RING,
  1998. .reg_start = {
  1999. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  2000. WBM_REG_REG_BASE),
  2001. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  2002. WBM_REG_REG_BASE),
  2003. },
  2004. .reg_size = {
  2005. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(
  2006. WBM_REG_REG_BASE) -
  2007. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  2008. WBM_REG_REG_BASE),
  2009. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(
  2010. WBM_REG_REG_BASE) -
  2011. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  2012. WBM_REG_REG_BASE),
  2013. },
  2014. .max_size =
  2015. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2016. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2017. },
  2018. { /* RXDMA_BUF */
  2019. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2020. #ifdef IPA_OFFLOAD
  2021. .max_rings = 3,
  2022. #else
  2023. .max_rings = 3,
  2024. #endif
  2025. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2026. .lmac_ring = TRUE,
  2027. .ring_dir = HAL_SRNG_SRC_RING,
  2028. /* reg_start is not set because LMAC rings are not accessed
  2029. * from host
  2030. */
  2031. .reg_start = {},
  2032. .reg_size = {},
  2033. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2034. },
  2035. { /* RXDMA_DST */
  2036. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2037. .max_rings = 0,
  2038. .entry_size = 0/*sizeof(struct reo_entrance_ring) >> 2*/,
  2039. .lmac_ring = TRUE,
  2040. .ring_dir = HAL_SRNG_DST_RING,
  2041. /* reg_start is not set because LMAC rings are not accessed
  2042. * from host
  2043. */
  2044. .reg_start = {},
  2045. .reg_size = {},
  2046. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2047. },
  2048. { /* RXDMA_MONITOR_BUF */
  2049. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2050. .max_rings = 1,
  2051. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2052. .lmac_ring = TRUE,
  2053. .ring_dir = HAL_SRNG_SRC_RING,
  2054. /* reg_start is not set because LMAC rings are not accessed
  2055. * from host
  2056. */
  2057. .reg_start = {},
  2058. .reg_size = {},
  2059. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2060. },
  2061. { /* RXDMA_MONITOR_STATUS */
  2062. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2063. .max_rings = 0,
  2064. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2065. .lmac_ring = TRUE,
  2066. .ring_dir = HAL_SRNG_SRC_RING,
  2067. /* reg_start is not set because LMAC rings are not accessed
  2068. * from host
  2069. */
  2070. .reg_start = {},
  2071. .reg_size = {},
  2072. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2073. },
  2074. { /* RXDMA_MONITOR_DST */
  2075. .start_ring_id = HAL_SRNG_WMAC1_RXMON2SW0,
  2076. .max_rings = 1,
  2077. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2078. .lmac_ring = TRUE,
  2079. .ring_dir = HAL_SRNG_DST_RING,
  2080. /* reg_start is not set because LMAC rings are not accessed
  2081. * from host
  2082. */
  2083. .reg_start = {},
  2084. .reg_size = {},
  2085. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2086. },
  2087. { /* RXDMA_MONITOR_DESC */
  2088. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2089. .max_rings = 0,
  2090. .entry_size = 0/*sizeof(struct sw_monitor_ring) >> 2*/,
  2091. .lmac_ring = TRUE,
  2092. .ring_dir = HAL_SRNG_DST_RING,
  2093. /* reg_start is not set because LMAC rings are not accessed
  2094. * from host
  2095. */
  2096. .reg_start = {},
  2097. .reg_size = {},
  2098. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2099. },
  2100. { /* DIR_BUF_RX_DMA_SRC */
  2101. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2102. /* one ring for spectral and one ring for cfr */
  2103. .max_rings = 2,
  2104. .entry_size = 2,
  2105. .lmac_ring = TRUE,
  2106. .ring_dir = HAL_SRNG_SRC_RING,
  2107. /* reg_start is not set because LMAC rings are not accessed
  2108. * from host
  2109. */
  2110. .reg_start = {},
  2111. .reg_size = {},
  2112. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2113. },
  2114. #ifdef WLAN_FEATURE_CIF_CFR
  2115. { /* WIFI_POS_SRC */
  2116. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2117. .max_rings = 1,
  2118. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2119. .lmac_ring = TRUE,
  2120. .ring_dir = HAL_SRNG_SRC_RING,
  2121. /* reg_start is not set because LMAC rings are not accessed
  2122. * from host
  2123. */
  2124. .reg_start = {},
  2125. .reg_size = {},
  2126. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2127. },
  2128. #endif
  2129. { /* REO2PPE */
  2130. .start_ring_id = HAL_SRNG_REO2PPE,
  2131. .max_rings = 1,
  2132. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2133. .lmac_ring = FALSE,
  2134. .ring_dir = HAL_SRNG_DST_RING,
  2135. .reg_start = {
  2136. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_ADDR(
  2137. REO_REG_REG_BASE),
  2138. HWIO_REO_R2_REO2PPE_RING_HP_ADDR(
  2139. REO_REG_REG_BASE),
  2140. },
  2141. /* Single ring - provide ring size if multiple rings of this
  2142. * type are supported
  2143. */
  2144. .reg_size = {},
  2145. .max_size =
  2146. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK >>
  2147. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT,
  2148. },
  2149. { /* PPE2TCL */
  2150. .start_ring_id = HAL_SRNG_PPE2TCL1,
  2151. .max_rings = 1,
  2152. .entry_size = sizeof(struct tcl_entrance_from_ppe_ring) >> 2,
  2153. .lmac_ring = FALSE,
  2154. .ring_dir = HAL_SRNG_SRC_RING,
  2155. .reg_start = {
  2156. HWIO_TCL_R0_PPE2TCL1_RING_BASE_LSB_ADDR(
  2157. MAC_TCL_REG_REG_BASE),
  2158. HWIO_TCL_R2_PPE2TCL1_RING_HP_ADDR(
  2159. MAC_TCL_REG_REG_BASE),
  2160. },
  2161. .reg_size = {},
  2162. .max_size =
  2163. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2164. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2165. },
  2166. { /* PPE_RELEASE */
  2167. .start_ring_id = HAL_SRNG_WBM_PPE_RELEASE,
  2168. .max_rings = 1,
  2169. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2170. .lmac_ring = FALSE,
  2171. .ring_dir = HAL_SRNG_SRC_RING,
  2172. .reg_start = {
  2173. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2174. HWIO_WBM_R2_PPE_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2175. },
  2176. .reg_size = {},
  2177. .max_size =
  2178. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2179. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2180. },
  2181. { /* TX_MONITOR_BUF */
  2182. .start_ring_id = HAL_SRNG_SW2TXMON_BUF0,
  2183. .max_rings = 1,
  2184. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2185. .lmac_ring = TRUE,
  2186. .ring_dir = HAL_SRNG_SRC_RING,
  2187. /* reg_start is not set because LMAC rings are not accessed
  2188. * from host
  2189. */
  2190. .reg_start = {},
  2191. .reg_size = {},
  2192. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2193. },
  2194. { /* TX_MONITOR_DST */
  2195. .start_ring_id = HAL_SRNG_WMAC1_TXMON2SW0,
  2196. .max_rings = 1,
  2197. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2198. .lmac_ring = TRUE,
  2199. .ring_dir = HAL_SRNG_DST_RING,
  2200. /* reg_start is not set because LMAC rings are not accessed
  2201. * from host
  2202. */
  2203. .reg_start = {},
  2204. .reg_size = {},
  2205. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2206. },
  2207. { /* SW2RXDMA */
  2208. .start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
  2209. .max_rings = 3,
  2210. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2211. .lmac_ring = TRUE,
  2212. .ring_dir = HAL_SRNG_SRC_RING,
  2213. /* reg_start is not set because LMAC rings are not accessed
  2214. * from host
  2215. */
  2216. .reg_start = {},
  2217. .reg_size = {},
  2218. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2219. },
  2220. };
  2221. /**
  2222. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  2223. * applicable only for WCN7850
  2224. * @hal_soc: HAL Soc handle
  2225. *
  2226. * Return: None
  2227. */
  2228. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  2229. {
  2230. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2231. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2232. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2233. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2234. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2235. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2236. }
  2237. /**
  2238. * hal_qcn9224_attach()- Attach 9224 target specific hal_soc ops,
  2239. * offset and srng table
  2240. * Return: void
  2241. */
  2242. void hal_qcn9224_attach(struct hal_soc *hal_soc)
  2243. {
  2244. hal_soc->hw_srng_table = hw_srng_table_9224;
  2245. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2246. hal_srng_hw_reg_offset_init_qcn9224(hal_soc);
  2247. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2248. hal_hw_txrx_ops_attach_qcn9224(hal_soc);
  2249. if (hal_soc->static_window_map)
  2250. hal_write_window_register(hal_soc);
  2251. hal_soc->dmac_cmn_src_rxbuf_ring = true;
  2252. }