hal_6390.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  32. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  34. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  35. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  36. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  37. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  38. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  39. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  41. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  42. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  43. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  44. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  55. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  56. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  57. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  58. PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET
  59. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  60. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  61. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  62. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  63. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  64. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  65. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  66. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  67. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  68. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  70. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  71. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  72. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  73. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  74. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  80. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  107. #include "hal_6390_tx.h"
  108. #include "hal_6390_rx.h"
  109. #include <hal_generic_api.h>
  110. #include "hal_li_rx.h"
  111. #include "hal_li_api.h"
  112. #include "hal_li_generic_api.h"
  113. /**
  114. * hal_rx_get_rx_fragment_number_6390(): Function to retrieve rx fragment number
  115. *
  116. * @nbuf: Network buffer
  117. * Returns: rx fragment number
  118. */
  119. static
  120. uint8_t hal_rx_get_rx_fragment_number_6390(uint8_t *buf)
  121. {
  122. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  123. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  124. /* Return first 4 bits as fragment number */
  125. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  126. DOT11_SEQ_FRAG_MASK);
  127. }
  128. /**
  129. * hal_rx_msdu_end_da_is_mcbc_get_6390(): API to check if pkt is MCBC
  130. * from rx_msdu_end TLV
  131. *
  132. * @ buf: pointer to the start of RX PKT TLV headers
  133. * Return: da_is_mcbc
  134. */
  135. static uint8_t
  136. hal_rx_msdu_end_da_is_mcbc_get_6390(uint8_t *buf)
  137. {
  138. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  139. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  140. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  141. }
  142. /**
  143. * hal_rx_msdu_end_sa_is_valid_get_6390(): API to get_6390 the
  144. * sa_is_valid bit from rx_msdu_end TLV
  145. *
  146. * @ buf: pointer to the start of RX PKT TLV headers
  147. * Return: sa_is_valid bit
  148. */
  149. static uint8_t
  150. hal_rx_msdu_end_sa_is_valid_get_6390(uint8_t *buf)
  151. {
  152. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  153. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  154. uint8_t sa_is_valid;
  155. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  156. return sa_is_valid;
  157. }
  158. /**
  159. * hal_rx_msdu_end_sa_idx_get_6390(): API to get_6390 the
  160. * sa_idx from rx_msdu_end TLV
  161. *
  162. * @ buf: pointer to the start of RX PKT TLV headers
  163. * Return: sa_idx (SA AST index)
  164. */
  165. static
  166. uint16_t hal_rx_msdu_end_sa_idx_get_6390(uint8_t *buf)
  167. {
  168. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  169. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  170. uint16_t sa_idx;
  171. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  172. return sa_idx;
  173. }
  174. /**
  175. * hal_rx_desc_is_first_msdu_6390() - Check if first msdu
  176. *
  177. * @hal_soc_hdl: hal_soc handle
  178. * @hw_desc_addr: hardware descriptor address
  179. *
  180. * Return: 0 - success/ non-zero failure
  181. */
  182. static uint32_t hal_rx_desc_is_first_msdu_6390(void *hw_desc_addr)
  183. {
  184. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  185. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  186. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  187. }
  188. /**
  189. * hal_rx_msdu_end_l3_hdr_padding_get_6390(): API to get_6390 the
  190. * l3_header padding from rx_msdu_end TLV
  191. *
  192. * @ buf: pointer to the start of RX PKT TLV headers
  193. * Return: number of l3 header padding bytes
  194. */
  195. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6390(uint8_t *buf)
  196. {
  197. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  198. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  199. uint32_t l3_header_padding;
  200. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  201. return l3_header_padding;
  202. }
  203. /*
  204. * @ hal_rx_encryption_info_valid_6390: Returns encryption type.
  205. *
  206. * @ buf: rx_tlv_hdr of the received packet
  207. * @ Return: encryption type
  208. */
  209. static uint32_t hal_rx_encryption_info_valid_6390(uint8_t *buf)
  210. {
  211. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  212. struct rx_mpdu_start *mpdu_start =
  213. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  214. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  215. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  216. return encryption_info;
  217. }
  218. /*
  219. * @ hal_rx_print_pn_6390: Prints the PN of rx packet.
  220. *
  221. * @ buf: rx_tlv_hdr of the received packet
  222. * @ Return: void
  223. */
  224. static void hal_rx_print_pn_6390(uint8_t *buf)
  225. {
  226. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  227. struct rx_mpdu_start *mpdu_start =
  228. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  229. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  230. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  231. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  232. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  233. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  234. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  235. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  236. }
  237. /**
  238. * hal_rx_msdu_end_first_msduget_6390: API to get first msdu status
  239. * from rx_msdu_end TLV
  240. *
  241. * @ buf: pointer to the start of RX PKT TLV headers
  242. * Return: first_msdu
  243. */
  244. static uint8_t hal_rx_msdu_end_first_msdu_get_6390(uint8_t *buf)
  245. {
  246. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  247. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  248. uint8_t first_msdu;
  249. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  250. return first_msdu;
  251. }
  252. /**
  253. * hal_rx_msdu_end_da_is_valid_get_6390: API to check if da is valid
  254. * from rx_msdu_end TLV
  255. *
  256. * @ buf: pointer to the start of RX PKT TLV headers
  257. * Return: da_is_valid
  258. */
  259. static uint8_t hal_rx_msdu_end_da_is_valid_get_6390(uint8_t *buf)
  260. {
  261. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  262. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  263. uint8_t da_is_valid;
  264. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  265. return da_is_valid;
  266. }
  267. /**
  268. * hal_rx_msdu_end_last_msdu_get_6390: API to get last msdu status
  269. * from rx_msdu_end TLV
  270. *
  271. * @ buf: pointer to the start of RX PKT TLV headers
  272. * Return: last_msdu
  273. */
  274. static uint8_t hal_rx_msdu_end_last_msdu_get_6390(uint8_t *buf)
  275. {
  276. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  277. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  278. uint8_t last_msdu;
  279. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  280. return last_msdu;
  281. }
  282. /*
  283. * hal_rx_get_mpdu_mac_ad4_valid_6390(): Retrieves if mpdu 4th addr is valid
  284. *
  285. * @nbuf: Network buffer
  286. * Returns: value of mpdu 4th address valid field
  287. */
  288. static bool hal_rx_get_mpdu_mac_ad4_valid_6390(uint8_t *buf)
  289. {
  290. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  291. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  292. bool ad4_valid = 0;
  293. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  294. return ad4_valid;
  295. }
  296. /**
  297. * hal_rx_mpdu_start_sw_peer_id_get_6390: Retrieve sw peer_id
  298. * @buf: network buffer
  299. *
  300. * Return: sw peer_id
  301. */
  302. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6390(uint8_t *buf)
  303. {
  304. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  305. struct rx_mpdu_start *mpdu_start =
  306. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  307. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  308. &mpdu_start->rx_mpdu_info_details);
  309. }
  310. /*
  311. * hal_rx_mpdu_get_to_ds_6390(): API to get the tods info
  312. * from rx_mpdu_start
  313. *
  314. * @buf: pointer to the start of RX PKT TLV header
  315. * Return: uint32_t(to_ds)
  316. */
  317. static uint32_t hal_rx_mpdu_get_to_ds_6390(uint8_t *buf)
  318. {
  319. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  320. struct rx_mpdu_start *mpdu_start =
  321. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  322. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  323. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  324. }
  325. /*
  326. * hal_rx_mpdu_get_fr_ds_6390(): API to get the from ds info
  327. * from rx_mpdu_start
  328. *
  329. * @buf: pointer to the start of RX PKT TLV header
  330. * Return: uint32_t(fr_ds)
  331. */
  332. static uint32_t hal_rx_mpdu_get_fr_ds_6390(uint8_t *buf)
  333. {
  334. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  335. struct rx_mpdu_start *mpdu_start =
  336. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  337. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  338. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  339. }
  340. /*
  341. * hal_rx_get_mpdu_frame_control_valid_6390(): Retrieves mpdu
  342. * frame control valid
  343. *
  344. * @nbuf: Network buffer
  345. * Returns: value of frame control valid field
  346. */
  347. static uint8_t hal_rx_get_mpdu_frame_control_valid_6390(uint8_t *buf)
  348. {
  349. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  350. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  351. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  352. }
  353. /*
  354. * hal_rx_mpdu_get_addr1_6390(): API to check get address1 of the mpdu
  355. *
  356. * @buf: pointer to the start of RX PKT TLV headera
  357. * @mac_addr: pointer to mac address
  358. * Return: success/failure
  359. */
  360. static QDF_STATUS hal_rx_mpdu_get_addr1_6390(uint8_t *buf, uint8_t *mac_addr)
  361. {
  362. struct __attribute__((__packed__)) hal_addr1 {
  363. uint32_t ad1_31_0;
  364. uint16_t ad1_47_32;
  365. };
  366. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  367. struct rx_mpdu_start *mpdu_start =
  368. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  369. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  370. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  371. uint32_t mac_addr_ad1_valid;
  372. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  373. if (mac_addr_ad1_valid) {
  374. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  375. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  376. return QDF_STATUS_SUCCESS;
  377. }
  378. return QDF_STATUS_E_FAILURE;
  379. }
  380. /*
  381. * hal_rx_mpdu_get_addr2_6390(): API to check get address2 of the mpdu
  382. * in the packet
  383. *
  384. * @buf: pointer to the start of RX PKT TLV header
  385. * @mac_addr: pointer to mac address
  386. * Return: success/failure
  387. */
  388. static QDF_STATUS hal_rx_mpdu_get_addr2_6390(uint8_t *buf,
  389. uint8_t *mac_addr)
  390. {
  391. struct __attribute__((__packed__)) hal_addr2 {
  392. uint16_t ad2_15_0;
  393. uint32_t ad2_47_16;
  394. };
  395. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  396. struct rx_mpdu_start *mpdu_start =
  397. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  398. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  399. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  400. uint32_t mac_addr_ad2_valid;
  401. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  402. if (mac_addr_ad2_valid) {
  403. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  404. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  405. return QDF_STATUS_SUCCESS;
  406. }
  407. return QDF_STATUS_E_FAILURE;
  408. }
  409. /*
  410. * hal_rx_mpdu_get_addr3_6390(): API to get address3 of the mpdu
  411. * in the packet
  412. *
  413. * @buf: pointer to the start of RX PKT TLV header
  414. * @mac_addr: pointer to mac address
  415. * Return: success/failure
  416. */
  417. static QDF_STATUS hal_rx_mpdu_get_addr3_6390(uint8_t *buf, uint8_t *mac_addr)
  418. {
  419. struct __attribute__((__packed__)) hal_addr3 {
  420. uint32_t ad3_31_0;
  421. uint16_t ad3_47_32;
  422. };
  423. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  424. struct rx_mpdu_start *mpdu_start =
  425. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  426. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  427. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  428. uint32_t mac_addr_ad3_valid;
  429. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  430. if (mac_addr_ad3_valid) {
  431. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  432. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  433. return QDF_STATUS_SUCCESS;
  434. }
  435. return QDF_STATUS_E_FAILURE;
  436. }
  437. /*
  438. * hal_rx_mpdu_get_addr4_6390(): API to get address4 of the mpdu
  439. * in the packet
  440. *
  441. * @buf: pointer to the start of RX PKT TLV header
  442. * @mac_addr: pointer to mac address
  443. * Return: success/failure
  444. */
  445. static QDF_STATUS hal_rx_mpdu_get_addr4_6390(uint8_t *buf, uint8_t *mac_addr)
  446. {
  447. struct __attribute__((__packed__)) hal_addr4 {
  448. uint32_t ad4_31_0;
  449. uint16_t ad4_47_32;
  450. };
  451. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  452. struct rx_mpdu_start *mpdu_start =
  453. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  454. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  455. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  456. uint32_t mac_addr_ad4_valid;
  457. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  458. if (mac_addr_ad4_valid) {
  459. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  460. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  461. return QDF_STATUS_SUCCESS;
  462. }
  463. return QDF_STATUS_E_FAILURE;
  464. }
  465. /*
  466. * hal_rx_get_mpdu_sequence_control_valid_6390(): Get mpdu
  467. * sequence control valid
  468. *
  469. * @nbuf: Network buffer
  470. * Returns: value of sequence control valid field
  471. */
  472. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6390(uint8_t *buf)
  473. {
  474. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  475. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  476. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  477. }
  478. /**
  479. * hal_rx_is_unicast_6390: check packet is unicast frame or not.
  480. *
  481. * @ buf: pointer to rx pkt TLV.
  482. *
  483. * Return: true on unicast.
  484. */
  485. static bool hal_rx_is_unicast_6390(uint8_t *buf)
  486. {
  487. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  488. struct rx_mpdu_start *mpdu_start =
  489. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  490. uint32_t grp_id;
  491. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  492. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  493. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  494. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  495. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  496. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  497. }
  498. /**
  499. * hal_rx_tid_get_6390: get tid based on qos control valid.
  500. * @hal_soc_hdl: hal soc handle
  501. * @buf: pointer to rx pkt TLV.
  502. *
  503. * Return: tid
  504. */
  505. static uint32_t hal_rx_tid_get_6390(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  506. {
  507. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  508. struct rx_mpdu_start *mpdu_start =
  509. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  510. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  511. uint8_t qos_control_valid =
  512. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  513. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  514. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  515. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  516. if (qos_control_valid)
  517. return hal_rx_mpdu_start_tid_get_6390(buf);
  518. return HAL_RX_NON_QOS_TID;
  519. }
  520. /**
  521. * hal_rx_hw_desc_get_ppduid_get_6390(): retrieve ppdu id
  522. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  523. * @rxdma_dst_ring_desc: Rx HW descriptor
  524. *
  525. * Return: ppdu id
  526. */
  527. static uint32_t hal_rx_hw_desc_get_ppduid_get_6390(void *rx_tlv_hdr,
  528. void *rxdma_dst_ring_desc)
  529. {
  530. struct rx_mpdu_info *rx_mpdu_info;
  531. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  532. rx_mpdu_info =
  533. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  534. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  535. }
  536. /**
  537. * hal_reo_status_get_header_6390 - Process reo desc info
  538. * @ring_desc: REO status ring descriptor
  539. * @b - tlv type info
  540. * @h1 - Pointer to hal_reo_status_header where info to be stored
  541. *
  542. * Return - none.
  543. *
  544. */
  545. static void hal_reo_status_get_header_6390(hal_ring_desc_t ring_desc, int b,
  546. void *h1)
  547. {
  548. uint32_t *d = (uint32_t *)ring_desc;
  549. uint32_t val1 = 0;
  550. struct hal_reo_status_header *h =
  551. (struct hal_reo_status_header *)h1;
  552. /* Offsets of descriptor fields defined in HW headers start
  553. * from the field after TLV header
  554. */
  555. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  556. switch (b) {
  557. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  558. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  559. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  560. break;
  561. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  562. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  563. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  564. break;
  565. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  566. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  567. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  568. break;
  569. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  570. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  571. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  572. break;
  573. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  574. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  575. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  576. break;
  577. case HAL_REO_DESC_THRES_STATUS_TLV:
  578. val1 =
  579. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  580. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  581. break;
  582. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  583. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  584. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  585. break;
  586. default:
  587. qdf_nofl_err("ERROR: Unknown tlv\n");
  588. break;
  589. }
  590. h->cmd_num =
  591. HAL_GET_FIELD(
  592. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  593. val1);
  594. h->exec_time =
  595. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  596. CMD_EXECUTION_TIME, val1);
  597. h->status =
  598. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  599. REO_CMD_EXECUTION_STATUS, val1);
  600. switch (b) {
  601. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  602. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  603. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  604. break;
  605. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  606. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  607. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  608. break;
  609. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  610. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  611. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  612. break;
  613. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  614. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  615. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  616. break;
  617. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  618. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  619. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  620. break;
  621. case HAL_REO_DESC_THRES_STATUS_TLV:
  622. val1 =
  623. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  624. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  625. break;
  626. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  627. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  628. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  629. break;
  630. default:
  631. qdf_nofl_err("ERROR: Unknown tlv\n");
  632. break;
  633. }
  634. h->tstamp =
  635. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  636. }
  637. /**
  638. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6390():
  639. * Retrieve qos control valid bit from the tlv.
  640. * @buf: pointer to rx pkt TLV.
  641. *
  642. * Return: qos control value.
  643. */
  644. static inline uint32_t
  645. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6390(uint8_t *buf)
  646. {
  647. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  648. struct rx_mpdu_start *mpdu_start =
  649. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  650. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  651. &mpdu_start->rx_mpdu_info_details);
  652. }
  653. /**
  654. * hal_rx_msdu_end_sa_sw_peer_id_get_6390(): API to get the
  655. * sa_sw_peer_id from rx_msdu_end TLV
  656. * @buf: pointer to the start of RX PKT TLV headers
  657. *
  658. * Return: sa_sw_peer_id index
  659. */
  660. static inline uint32_t
  661. hal_rx_msdu_end_sa_sw_peer_id_get_6390(uint8_t *buf)
  662. {
  663. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  664. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  665. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  666. }
  667. /**
  668. * hal_tx_desc_set_mesh_en_6390 - Set mesh_enable flag in Tx descriptor
  669. * @desc: Handle to Tx Descriptor
  670. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  671. * enabling the interpretation of the 'Mesh Control Present' bit
  672. * (bit 8) of QoS Control (otherwise this bit is ignored),
  673. * For native WiFi frames, this indicates that a 'Mesh Control' field
  674. * is present between the header and the LLC.
  675. *
  676. * Return: void
  677. */
  678. static inline
  679. void hal_tx_desc_set_mesh_en_6390(void *desc, uint8_t en)
  680. {
  681. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  682. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  683. }
  684. static
  685. void *hal_rx_msdu0_buffer_addr_lsb_6390(void *link_desc_va)
  686. {
  687. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  688. }
  689. static
  690. void *hal_rx_msdu_desc_info_ptr_get_6390(void *msdu0)
  691. {
  692. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  693. }
  694. static
  695. void *hal_ent_mpdu_desc_info_6390(void *ent_ring_desc)
  696. {
  697. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  698. }
  699. static
  700. void *hal_dst_mpdu_desc_info_6390(void *dst_ring_desc)
  701. {
  702. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  703. }
  704. static
  705. uint8_t hal_rx_get_fc_valid_6390(uint8_t *buf)
  706. {
  707. return HAL_RX_GET_FC_VALID(buf);
  708. }
  709. static uint8_t hal_rx_get_to_ds_flag_6390(uint8_t *buf)
  710. {
  711. return HAL_RX_GET_TO_DS_FLAG(buf);
  712. }
  713. static uint8_t hal_rx_get_mac_addr2_valid_6390(uint8_t *buf)
  714. {
  715. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  716. }
  717. static uint8_t hal_rx_get_filter_category_6390(uint8_t *buf)
  718. {
  719. return HAL_RX_GET_FILTER_CATEGORY(buf);
  720. }
  721. static uint32_t
  722. hal_rx_get_ppdu_id_6390(uint8_t *buf)
  723. {
  724. return HAL_RX_GET_PPDU_ID(buf);
  725. }
  726. /**
  727. * hal_reo_config_6390(): Set reo config parameters
  728. * @soc: hal soc handle
  729. * @reg_val: value to be set
  730. * @reo_params: reo parameters
  731. *
  732. * Return: void
  733. */
  734. static
  735. void hal_reo_config_6390(struct hal_soc *soc,
  736. uint32_t reg_val,
  737. struct hal_reo_params *reo_params)
  738. {
  739. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  740. }
  741. /**
  742. * hal_rx_msdu_desc_info_get_ptr_6390() - Get msdu desc info ptr
  743. * @msdu_details_ptr - Pointer to msdu_details_ptr
  744. * Return - Pointer to rx_msdu_desc_info structure.
  745. *
  746. */
  747. static void *hal_rx_msdu_desc_info_get_ptr_6390(void *msdu_details_ptr)
  748. {
  749. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  750. }
  751. /**
  752. * hal_rx_link_desc_msdu0_ptr_6390 - Get pointer to rx_msdu details
  753. * @link_desc - Pointer to link desc
  754. * Return - Pointer to rx_msdu_details structure
  755. *
  756. */
  757. static void *hal_rx_link_desc_msdu0_ptr_6390(void *link_desc)
  758. {
  759. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  760. }
  761. /**
  762. * hal_rx_msdu_flow_idx_get_6390: API to get flow index
  763. * from rx_msdu_end TLV
  764. * @buf: pointer to the start of RX PKT TLV headers
  765. *
  766. * Return: flow index value from MSDU END TLV
  767. */
  768. static inline uint32_t hal_rx_msdu_flow_idx_get_6390(uint8_t *buf)
  769. {
  770. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  771. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  772. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  773. }
  774. /**
  775. * hal_rx_msdu_flow_idx_invalid_6390: API to get flow index invalid
  776. * from rx_msdu_end TLV
  777. * @buf: pointer to the start of RX PKT TLV headers
  778. *
  779. * Return: flow index invalid value from MSDU END TLV
  780. */
  781. static bool hal_rx_msdu_flow_idx_invalid_6390(uint8_t *buf)
  782. {
  783. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  784. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  785. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  786. }
  787. /**
  788. * hal_rx_msdu_flow_idx_timeout_6390: API to get flow index timeout
  789. * from rx_msdu_end TLV
  790. * @buf: pointer to the start of RX PKT TLV headers
  791. *
  792. * Return: flow index timeout value from MSDU END TLV
  793. */
  794. static bool hal_rx_msdu_flow_idx_timeout_6390(uint8_t *buf)
  795. {
  796. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  797. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  798. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  799. }
  800. /**
  801. * hal_rx_msdu_fse_metadata_get_6390: API to get FSE metadata
  802. * from rx_msdu_end TLV
  803. * @buf: pointer to the start of RX PKT TLV headers
  804. *
  805. * Return: fse metadata value from MSDU END TLV
  806. */
  807. static uint32_t hal_rx_msdu_fse_metadata_get_6390(uint8_t *buf)
  808. {
  809. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  810. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  811. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  812. }
  813. /**
  814. * hal_rx_msdu_cce_metadata_get_6390: API to get CCE metadata
  815. * from rx_msdu_end TLV
  816. * @buf: pointer to the start of RX PKT TLV headers
  817. *
  818. * Return: cce metadata
  819. */
  820. static uint16_t
  821. hal_rx_msdu_cce_metadata_get_6390(uint8_t *buf)
  822. {
  823. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  824. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  825. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  826. }
  827. /**
  828. * hal_rx_msdu_get_flow_params_6390: API to get flow index, flow index invalid
  829. * and flow index timeout from rx_msdu_end TLV
  830. * @buf: pointer to the start of RX PKT TLV headers
  831. * @flow_invalid: pointer to return value of flow_idx_valid
  832. * @flow_timeout: pointer to return value of flow_idx_timeout
  833. * @flow_index: pointer to return value of flow_idx
  834. *
  835. * Return: none
  836. */
  837. static inline void
  838. hal_rx_msdu_get_flow_params_6390(uint8_t *buf,
  839. bool *flow_invalid,
  840. bool *flow_timeout,
  841. uint32_t *flow_index)
  842. {
  843. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  844. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  845. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  846. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  847. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  848. }
  849. /**
  850. * hal_rx_tlv_get_tcp_chksum_6390() - API to get tcp checksum
  851. * @buf: rx_tlv_hdr
  852. *
  853. * Return: tcp checksum
  854. */
  855. static uint16_t
  856. hal_rx_tlv_get_tcp_chksum_6390(uint8_t *buf)
  857. {
  858. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  859. }
  860. /**
  861. * hal_rx_get_rx_sequence_6390(): Function to retrieve rx sequence number
  862. *
  863. * @nbuf: Network buffer
  864. * Returns: rx sequence number
  865. */
  866. static
  867. uint16_t hal_rx_get_rx_sequence_6390(uint8_t *buf)
  868. {
  869. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  870. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  871. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  872. }
  873. /**
  874. * hal_rx_mpdu_start_tlv_tag_valid_6390 () - API to check if RX_MPDU_START
  875. * tlv tag is valid
  876. *
  877. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  878. *
  879. * Return: true if RX_MPDU_START is valied, else false.
  880. */
  881. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6390(void *rx_tlv_hdr)
  882. {
  883. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  884. uint32_t tlv_tag;
  885. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  886. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  887. }
  888. /**
  889. * hal_get_window_address_6390(): Function to get hp/tp address
  890. * @hal_soc: Pointer to hal_soc
  891. * @addr: address offset of register
  892. *
  893. * Return: modified address offset of register
  894. */
  895. static inline qdf_iomem_t hal_get_window_address_6390(struct hal_soc *hal_soc,
  896. qdf_iomem_t addr)
  897. {
  898. return addr;
  899. }
  900. /**
  901. * hal_reo_set_err_dst_remap_6390(): Function to set REO error destination
  902. * ring remap register
  903. * @hal_soc: Pointer to hal_soc
  904. *
  905. * Return: none.
  906. */
  907. static void
  908. hal_reo_set_err_dst_remap_6390(void *hal_soc)
  909. {
  910. /*
  911. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  912. * frame routed to REO2TCL ring.
  913. */
  914. uint32_t dst_remap_ix0 =
  915. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  916. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  917. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  918. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  919. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  920. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  921. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  922. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7) |
  923. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 8) |
  924. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 9);
  925. HAL_REG_WRITE(hal_soc,
  926. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  927. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  928. dst_remap_ix0);
  929. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  930. HAL_REG_READ(
  931. hal_soc,
  932. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  933. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  934. }
  935. static
  936. void hal_compute_reo_remap_ix2_ix3_6390(uint32_t *ring, uint32_t num_rings,
  937. uint32_t *remap1, uint32_t *remap2)
  938. {
  939. switch (num_rings) {
  940. case 3:
  941. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  942. HAL_REO_REMAP_IX2(ring[1], 17) |
  943. HAL_REO_REMAP_IX2(ring[2], 18) |
  944. HAL_REO_REMAP_IX2(ring[0], 19) |
  945. HAL_REO_REMAP_IX2(ring[1], 20) |
  946. HAL_REO_REMAP_IX2(ring[2], 21) |
  947. HAL_REO_REMAP_IX2(ring[0], 22) |
  948. HAL_REO_REMAP_IX2(ring[1], 23);
  949. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  950. HAL_REO_REMAP_IX3(ring[0], 25) |
  951. HAL_REO_REMAP_IX3(ring[1], 26) |
  952. HAL_REO_REMAP_IX3(ring[2], 27) |
  953. HAL_REO_REMAP_IX3(ring[0], 28) |
  954. HAL_REO_REMAP_IX3(ring[1], 29) |
  955. HAL_REO_REMAP_IX3(ring[2], 30) |
  956. HAL_REO_REMAP_IX3(ring[0], 31);
  957. break;
  958. case 4:
  959. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  960. HAL_REO_REMAP_IX2(ring[1], 17) |
  961. HAL_REO_REMAP_IX2(ring[2], 18) |
  962. HAL_REO_REMAP_IX2(ring[3], 19) |
  963. HAL_REO_REMAP_IX2(ring[0], 20) |
  964. HAL_REO_REMAP_IX2(ring[1], 21) |
  965. HAL_REO_REMAP_IX2(ring[2], 22) |
  966. HAL_REO_REMAP_IX2(ring[3], 23);
  967. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  968. HAL_REO_REMAP_IX3(ring[1], 25) |
  969. HAL_REO_REMAP_IX3(ring[2], 26) |
  970. HAL_REO_REMAP_IX3(ring[3], 27) |
  971. HAL_REO_REMAP_IX3(ring[0], 28) |
  972. HAL_REO_REMAP_IX3(ring[1], 29) |
  973. HAL_REO_REMAP_IX3(ring[2], 30) |
  974. HAL_REO_REMAP_IX3(ring[3], 31);
  975. break;
  976. }
  977. }
  978. static void hal_hw_txrx_ops_attach_qca6390(struct hal_soc *hal_soc)
  979. {
  980. /* init and setup */
  981. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  982. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  983. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  984. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  985. hal_soc->ops->hal_get_window_address = hal_get_window_address_6390;
  986. hal_soc->ops->hal_reo_set_err_dst_remap =
  987. hal_reo_set_err_dst_remap_6390;
  988. /* tx */
  989. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  990. hal_tx_desc_set_dscp_tid_table_id_6390;
  991. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6390;
  992. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6390;
  993. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6390;
  994. hal_soc->ops->hal_tx_desc_set_buf_addr =
  995. hal_tx_desc_set_buf_addr_generic_li;
  996. hal_soc->ops->hal_tx_desc_set_search_type =
  997. hal_tx_desc_set_search_type_generic_li;
  998. hal_soc->ops->hal_tx_desc_set_search_index =
  999. hal_tx_desc_set_search_index_generic_li;
  1000. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1001. hal_tx_desc_set_cache_set_num_generic_li;
  1002. hal_soc->ops->hal_tx_comp_get_status =
  1003. hal_tx_comp_get_status_generic_li;
  1004. hal_soc->ops->hal_tx_comp_get_release_reason =
  1005. hal_tx_comp_get_release_reason_generic_li;
  1006. hal_soc->ops->hal_get_wbm_internal_error =
  1007. hal_get_wbm_internal_error_generic_li;
  1008. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6390;
  1009. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1010. hal_tx_init_cmd_credit_ring_6390;
  1011. /* rx */
  1012. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1013. hal_rx_msdu_start_nss_get_6390;
  1014. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1015. hal_rx_mon_hw_desc_get_mpdu_status_6390;
  1016. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6390;
  1017. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1018. hal_rx_proc_phyrx_other_receive_info_tlv_6390;
  1019. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1020. hal_rx_dump_msdu_start_tlv_6390;
  1021. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6390;
  1022. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6390;
  1023. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1024. hal_rx_mpdu_start_tid_get_6390;
  1025. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1026. hal_rx_msdu_start_reception_type_get_6390;
  1027. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1028. hal_rx_msdu_end_da_idx_get_6390;
  1029. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1030. hal_rx_msdu_desc_info_get_ptr_6390;
  1031. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1032. hal_rx_link_desc_msdu0_ptr_6390;
  1033. hal_soc->ops->hal_reo_status_get_header =
  1034. hal_reo_status_get_header_6390;
  1035. hal_soc->ops->hal_rx_status_get_tlv_info =
  1036. hal_rx_status_get_tlv_info_generic_li;
  1037. hal_soc->ops->hal_rx_wbm_err_info_get =
  1038. hal_rx_wbm_err_info_get_generic_li;
  1039. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1040. hal_rx_dump_mpdu_start_tlv_generic_li;
  1041. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1042. hal_tx_set_pcp_tid_map_generic_li;
  1043. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1044. hal_tx_update_pcp_tid_generic_li;
  1045. hal_soc->ops->hal_tx_set_tidmap_prty =
  1046. hal_tx_update_tidmap_prty_generic_li;
  1047. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1048. hal_rx_get_rx_fragment_number_6390;
  1049. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1050. hal_rx_msdu_end_da_is_mcbc_get_6390;
  1051. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1052. hal_rx_msdu_end_sa_is_valid_get_6390;
  1053. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1054. hal_rx_msdu_end_sa_idx_get_6390;
  1055. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1056. hal_rx_desc_is_first_msdu_6390;
  1057. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1058. hal_rx_msdu_end_l3_hdr_padding_get_6390;
  1059. hal_soc->ops->hal_rx_encryption_info_valid =
  1060. hal_rx_encryption_info_valid_6390;
  1061. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6390;
  1062. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1063. hal_rx_msdu_end_first_msdu_get_6390;
  1064. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1065. hal_rx_msdu_end_da_is_valid_get_6390;
  1066. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1067. hal_rx_msdu_end_last_msdu_get_6390;
  1068. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1069. hal_rx_get_mpdu_mac_ad4_valid_6390;
  1070. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1071. hal_rx_mpdu_start_sw_peer_id_get_6390;
  1072. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1073. hal_rx_mpdu_peer_meta_data_get_li;
  1074. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6390;
  1075. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6390;
  1076. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1077. hal_rx_get_mpdu_frame_control_valid_6390;
  1078. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6390;
  1079. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6390;
  1080. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6390;
  1081. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6390;
  1082. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1083. hal_rx_get_mpdu_sequence_control_valid_6390;
  1084. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6390;
  1085. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6390;
  1086. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1087. hal_rx_hw_desc_get_ppduid_get_6390;
  1088. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1089. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6390;
  1090. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1091. hal_rx_msdu_end_sa_sw_peer_id_get_6390;
  1092. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1093. hal_rx_msdu0_buffer_addr_lsb_6390;
  1094. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1095. hal_rx_msdu_desc_info_ptr_get_6390;
  1096. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6390;
  1097. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6390;
  1098. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6390;
  1099. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6390;
  1100. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1101. hal_rx_get_mac_addr2_valid_6390;
  1102. hal_soc->ops->hal_rx_get_filter_category =
  1103. hal_rx_get_filter_category_6390;
  1104. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6390;
  1105. hal_soc->ops->hal_reo_config = hal_reo_config_6390;
  1106. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6390;
  1107. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1108. hal_rx_msdu_flow_idx_invalid_6390;
  1109. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1110. hal_rx_msdu_flow_idx_timeout_6390;
  1111. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1112. hal_rx_msdu_fse_metadata_get_6390;
  1113. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1114. hal_rx_msdu_cce_match_get_li;
  1115. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1116. hal_rx_msdu_cce_metadata_get_6390;
  1117. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1118. hal_rx_msdu_get_flow_params_6390;
  1119. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1120. hal_rx_tlv_get_tcp_chksum_6390;
  1121. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6390;
  1122. /* rx - msdu end fast path info fields */
  1123. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1124. hal_rx_msdu_packet_metadata_get_generic_li;
  1125. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1126. hal_rx_mpdu_start_tlv_tag_valid_6390;
  1127. /* rx - TLV struct offsets */
  1128. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1129. hal_rx_msdu_end_offset_get_generic;
  1130. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1131. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1132. hal_rx_msdu_start_offset_get_generic;
  1133. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1134. hal_rx_mpdu_start_offset_get_generic;
  1135. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1136. hal_rx_mpdu_end_offset_get_generic;
  1137. #ifndef NO_RX_PKT_HDR_TLV
  1138. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1139. hal_rx_pkt_tlv_offset_get_generic;
  1140. #endif
  1141. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1142. hal_compute_reo_remap_ix2_ix3_6390;
  1143. hal_soc->ops->hal_setup_link_idle_list =
  1144. hal_setup_link_idle_list_generic_li;
  1145. };
  1146. struct hal_hw_srng_config hw_srng_table_6390[] = {
  1147. /* TODO: max_rings can populated by querying HW capabilities */
  1148. { /* REO_DST */
  1149. .start_ring_id = HAL_SRNG_REO2SW1,
  1150. .max_rings = 4,
  1151. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1152. .lmac_ring = FALSE,
  1153. .ring_dir = HAL_SRNG_DST_RING,
  1154. .reg_start = {
  1155. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1156. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1157. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1158. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1159. },
  1160. .reg_size = {
  1161. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1162. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1163. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1164. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1165. },
  1166. .max_size =
  1167. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1168. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1169. },
  1170. { /* REO_EXCEPTION */
  1171. /* Designating REO2TCL ring as exception ring. This ring is
  1172. * similar to other REO2SW rings though it is named as REO2TCL.
  1173. * Any of theREO2SW rings can be used as exception ring.
  1174. */
  1175. .start_ring_id = HAL_SRNG_REO2TCL,
  1176. .max_rings = 1,
  1177. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1178. .lmac_ring = FALSE,
  1179. .ring_dir = HAL_SRNG_DST_RING,
  1180. .reg_start = {
  1181. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1182. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1183. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1184. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1185. },
  1186. /* Single ring - provide ring size if multiple rings of this
  1187. * type are supported
  1188. */
  1189. .reg_size = {},
  1190. .max_size =
  1191. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1192. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1193. },
  1194. { /* REO_REINJECT */
  1195. .start_ring_id = HAL_SRNG_SW2REO,
  1196. .max_rings = 1,
  1197. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1198. .lmac_ring = FALSE,
  1199. .ring_dir = HAL_SRNG_SRC_RING,
  1200. .reg_start = {
  1201. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1202. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1203. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1204. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1205. },
  1206. /* Single ring - provide ring size if multiple rings of this
  1207. * type are supported
  1208. */
  1209. .reg_size = {},
  1210. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1211. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1212. },
  1213. { /* REO_CMD */
  1214. .start_ring_id = HAL_SRNG_REO_CMD,
  1215. .max_rings = 1,
  1216. .entry_size = (sizeof(struct tlv_32_hdr) +
  1217. sizeof(struct reo_get_queue_stats)) >> 2,
  1218. .lmac_ring = FALSE,
  1219. .ring_dir = HAL_SRNG_SRC_RING,
  1220. .reg_start = {
  1221. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1222. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1223. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1224. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1225. },
  1226. /* Single ring - provide ring size if multiple rings of this
  1227. * type are supported
  1228. */
  1229. .reg_size = {},
  1230. .max_size =
  1231. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1232. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1233. },
  1234. { /* REO_STATUS */
  1235. .start_ring_id = HAL_SRNG_REO_STATUS,
  1236. .max_rings = 1,
  1237. .entry_size = (sizeof(struct tlv_32_hdr) +
  1238. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1239. .lmac_ring = FALSE,
  1240. .ring_dir = HAL_SRNG_DST_RING,
  1241. .reg_start = {
  1242. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1243. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1244. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1245. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1246. },
  1247. /* Single ring - provide ring size if multiple rings of this
  1248. * type are supported
  1249. */
  1250. .reg_size = {},
  1251. .max_size =
  1252. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1253. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1254. },
  1255. { /* TCL_DATA */
  1256. .start_ring_id = HAL_SRNG_SW2TCL1,
  1257. .max_rings = 3,
  1258. .entry_size = (sizeof(struct tlv_32_hdr) +
  1259. sizeof(struct tcl_data_cmd)) >> 2,
  1260. .lmac_ring = FALSE,
  1261. .ring_dir = HAL_SRNG_SRC_RING,
  1262. .reg_start = {
  1263. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1264. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1265. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1266. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1267. },
  1268. .reg_size = {
  1269. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1270. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1271. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1272. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1273. },
  1274. .max_size =
  1275. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1276. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1277. },
  1278. { /* TCL_CMD */
  1279. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1280. .max_rings = 1,
  1281. .entry_size = (sizeof(struct tlv_32_hdr) +
  1282. sizeof(struct tcl_gse_cmd)) >> 2,
  1283. .lmac_ring = FALSE,
  1284. .ring_dir = HAL_SRNG_SRC_RING,
  1285. .reg_start = {
  1286. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1287. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1288. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1289. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1290. },
  1291. /* Single ring - provide ring size if multiple rings of this
  1292. * type are supported
  1293. */
  1294. .reg_size = {},
  1295. .max_size =
  1296. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1297. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1298. },
  1299. { /* TCL_STATUS */
  1300. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1301. .max_rings = 1,
  1302. .entry_size = (sizeof(struct tlv_32_hdr) +
  1303. sizeof(struct tcl_status_ring)) >> 2,
  1304. .lmac_ring = FALSE,
  1305. .ring_dir = HAL_SRNG_DST_RING,
  1306. .reg_start = {
  1307. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1308. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1309. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1310. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1311. },
  1312. /* Single ring - provide ring size if multiple rings of this
  1313. * type are supported
  1314. */
  1315. .reg_size = {},
  1316. .max_size =
  1317. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1318. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1319. },
  1320. { /* CE_SRC */
  1321. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1322. .max_rings = 12,
  1323. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1324. .lmac_ring = FALSE,
  1325. .ring_dir = HAL_SRNG_SRC_RING,
  1326. .reg_start = {
  1327. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1328. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1329. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1330. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1331. },
  1332. .reg_size = {
  1333. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1334. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1335. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1336. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1337. },
  1338. .max_size =
  1339. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1340. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1341. },
  1342. { /* CE_DST */
  1343. .start_ring_id = HAL_SRNG_CE_0_DST,
  1344. .max_rings = 12,
  1345. .entry_size = 8 >> 2,
  1346. /*TODO: entry_size above should actually be
  1347. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1348. * of struct ce_dst_desc in HW header files
  1349. */
  1350. .lmac_ring = FALSE,
  1351. .ring_dir = HAL_SRNG_SRC_RING,
  1352. .reg_start = {
  1353. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1354. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1355. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1356. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1357. },
  1358. .reg_size = {
  1359. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1360. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1361. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1362. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1363. },
  1364. .max_size =
  1365. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1366. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1367. },
  1368. { /* CE_DST_STATUS */
  1369. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1370. .max_rings = 12,
  1371. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1372. .lmac_ring = FALSE,
  1373. .ring_dir = HAL_SRNG_DST_RING,
  1374. .reg_start = {
  1375. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1376. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1377. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1378. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1379. },
  1380. /* TODO: check destination status ring registers */
  1381. .reg_size = {
  1382. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1383. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1384. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1385. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1386. },
  1387. .max_size =
  1388. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1389. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1390. },
  1391. { /* WBM_IDLE_LINK */
  1392. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1393. .max_rings = 1,
  1394. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1395. .lmac_ring = FALSE,
  1396. .ring_dir = HAL_SRNG_SRC_RING,
  1397. .reg_start = {
  1398. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1399. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1400. },
  1401. /* Single ring - provide ring size if multiple rings of this
  1402. * type are supported
  1403. */
  1404. .reg_size = {},
  1405. .max_size =
  1406. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1407. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1408. },
  1409. { /* SW2WBM_RELEASE */
  1410. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1411. .max_rings = 1,
  1412. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1413. .lmac_ring = FALSE,
  1414. .ring_dir = HAL_SRNG_SRC_RING,
  1415. .reg_start = {
  1416. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1417. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1418. },
  1419. /* Single ring - provide ring size if multiple rings of this
  1420. * type are supported
  1421. */
  1422. .reg_size = {},
  1423. .max_size =
  1424. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1425. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1426. },
  1427. { /* WBM2SW_RELEASE */
  1428. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1429. #ifdef IPA_WDI3_TX_TWO_PIPES
  1430. .max_rings = 5,
  1431. #else
  1432. .max_rings = 4,
  1433. #endif
  1434. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1435. .lmac_ring = FALSE,
  1436. .ring_dir = HAL_SRNG_DST_RING,
  1437. .reg_start = {
  1438. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1439. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1440. },
  1441. .reg_size = {
  1442. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1443. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1444. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1445. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1446. },
  1447. .max_size =
  1448. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1449. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1450. },
  1451. { /* RXDMA_BUF */
  1452. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1453. #ifdef IPA_OFFLOAD
  1454. .max_rings = 3,
  1455. #else
  1456. .max_rings = 2,
  1457. #endif
  1458. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1459. .lmac_ring = TRUE,
  1460. .ring_dir = HAL_SRNG_SRC_RING,
  1461. /* reg_start is not set because LMAC rings are not accessed
  1462. * from host
  1463. */
  1464. .reg_start = {},
  1465. .reg_size = {},
  1466. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1467. },
  1468. { /* RXDMA_DST */
  1469. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1470. .max_rings = 1,
  1471. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1472. .lmac_ring = TRUE,
  1473. .ring_dir = HAL_SRNG_DST_RING,
  1474. /* reg_start is not set because LMAC rings are not accessed
  1475. * from host
  1476. */
  1477. .reg_start = {},
  1478. .reg_size = {},
  1479. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1480. },
  1481. { /* RXDMA_MONITOR_BUF */
  1482. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1483. .max_rings = 1,
  1484. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1485. .lmac_ring = TRUE,
  1486. .ring_dir = HAL_SRNG_SRC_RING,
  1487. /* reg_start is not set because LMAC rings are not accessed
  1488. * from host
  1489. */
  1490. .reg_start = {},
  1491. .reg_size = {},
  1492. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1493. },
  1494. { /* RXDMA_MONITOR_STATUS */
  1495. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1496. .max_rings = 1,
  1497. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1498. .lmac_ring = TRUE,
  1499. .ring_dir = HAL_SRNG_SRC_RING,
  1500. /* reg_start is not set because LMAC rings are not accessed
  1501. * from host
  1502. */
  1503. .reg_start = {},
  1504. .reg_size = {},
  1505. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1506. },
  1507. { /* RXDMA_MONITOR_DST */
  1508. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1509. .max_rings = 1,
  1510. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1511. .lmac_ring = TRUE,
  1512. .ring_dir = HAL_SRNG_DST_RING,
  1513. /* reg_start is not set because LMAC rings are not accessed
  1514. * from host
  1515. */
  1516. .reg_start = {},
  1517. .reg_size = {},
  1518. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1519. },
  1520. { /* RXDMA_MONITOR_DESC */
  1521. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1522. .max_rings = 1,
  1523. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1524. .lmac_ring = TRUE,
  1525. .ring_dir = HAL_SRNG_SRC_RING,
  1526. /* reg_start is not set because LMAC rings are not accessed
  1527. * from host
  1528. */
  1529. .reg_start = {},
  1530. .reg_size = {},
  1531. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1532. },
  1533. { /* DIR_BUF_RX_DMA_SRC */
  1534. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1535. /*
  1536. * one ring is for spectral scan
  1537. * the other one is for cfr
  1538. */
  1539. .max_rings = 2,
  1540. .entry_size = 2,
  1541. .lmac_ring = TRUE,
  1542. .ring_dir = HAL_SRNG_SRC_RING,
  1543. /* reg_start is not set because LMAC rings are not accessed
  1544. * from host
  1545. */
  1546. .reg_start = {},
  1547. .reg_size = {},
  1548. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1549. },
  1550. #ifdef WLAN_FEATURE_CIF_CFR
  1551. { /* WIFI_POS_SRC */
  1552. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1553. .max_rings = 1,
  1554. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1555. .lmac_ring = TRUE,
  1556. .ring_dir = HAL_SRNG_SRC_RING,
  1557. /* reg_start is not set because LMAC rings are not accessed
  1558. * from host
  1559. */
  1560. .reg_start = {},
  1561. .reg_size = {},
  1562. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1563. },
  1564. #endif
  1565. { /* REO2PPE */ 0},
  1566. { /* PPE2TCL */ 0},
  1567. { /* PPE_RELEASE */ 0},
  1568. { /* TX_MONITOR_BUF */ 0},
  1569. { /* TX_MONITOR_DST */ 0},
  1570. { /* SW2RXDMA_NEW */ 0},
  1571. };
  1572. /**
  1573. * hal_qca6390_attach() - Attach 6390 target specific hal_soc ops,
  1574. * offset and srng table
  1575. */
  1576. void hal_qca6390_attach(struct hal_soc *hal_soc)
  1577. {
  1578. hal_soc->hw_srng_table = hw_srng_table_6390;
  1579. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1580. hal_hw_txrx_default_ops_attach_li(hal_soc);
  1581. hal_hw_txrx_ops_attach_qca6390(hal_soc);
  1582. }