tx_queue_extension.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _TX_QUEUE_EXTENSION_H_
  17. #define _TX_QUEUE_EXTENSION_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #define NUM_OF_DWORDS_TX_QUEUE_EXTENSION 14
  21. #define NUM_OF_QWORDS_TX_QUEUE_EXTENSION 7
  22. struct tx_queue_extension {
  23. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  24. uint32_t frame_ctl : 16,
  25. qos_ctl : 16;
  26. uint32_t ampdu_flag : 1,
  27. tx_notify_no_htc_override : 1,
  28. reserved_1a : 7,
  29. checksum_tso_disable_for_frag : 1,
  30. key_id : 8,
  31. qos_buf_state_overwrite : 1,
  32. buf_state_sta_id : 1,
  33. buf_state_source : 1,
  34. ht_control_overwrite_enable : 1,
  35. ht_control_overwrite_source : 4,
  36. reserved_1b : 6;
  37. uint32_t ul_headroom_insertion_enable : 1,
  38. ul_headroom_offset : 5,
  39. bqrp_insertion_enable : 1,
  40. bqrp_offset : 5,
  41. ul_headroom_rsvd_7_6 : 2,
  42. bqr_rsvd_9_8 : 2,
  43. base_pn_63_48 : 16;
  44. uint32_t base_pn_95_64 : 32;
  45. uint32_t base_pn_127_96 : 32;
  46. uint32_t ht_control_field_bw20 : 32;
  47. uint32_t ht_control_field_bw40 : 32;
  48. uint32_t ht_control_field_bw80 : 32;
  49. uint32_t ht_control_field_bw160 : 32;
  50. uint32_t ht_control_overwrite_mask : 32;
  51. uint32_t cas_control_info : 8,
  52. cas_offset : 5,
  53. cas_insertion_enable : 1,
  54. reserved_10a : 2,
  55. ht_control_overwrite_source_for_srp : 4,
  56. ht_control_overwrite_source_for_bsrp : 4,
  57. reserved_10b : 6,
  58. mpdu_hdr_len_override_en : 1,
  59. bar_ssn_overwrite_enable : 1;
  60. uint32_t bar_ssn_offset : 12,
  61. mpdu_hdr_len_override_val : 9,
  62. reserved_11a : 11;
  63. uint32_t ht_control_field_bw320 : 32;
  64. uint32_t fw2sw_info : 32;
  65. #else
  66. uint32_t qos_ctl : 16,
  67. frame_ctl : 16;
  68. uint32_t reserved_1b : 6,
  69. ht_control_overwrite_source : 4,
  70. ht_control_overwrite_enable : 1,
  71. buf_state_source : 1,
  72. buf_state_sta_id : 1,
  73. qos_buf_state_overwrite : 1,
  74. key_id : 8,
  75. checksum_tso_disable_for_frag : 1,
  76. reserved_1a : 7,
  77. tx_notify_no_htc_override : 1,
  78. ampdu_flag : 1;
  79. uint32_t base_pn_63_48 : 16,
  80. bqr_rsvd_9_8 : 2,
  81. ul_headroom_rsvd_7_6 : 2,
  82. bqrp_offset : 5,
  83. bqrp_insertion_enable : 1,
  84. ul_headroom_offset : 5,
  85. ul_headroom_insertion_enable : 1;
  86. uint32_t base_pn_95_64 : 32;
  87. uint32_t base_pn_127_96 : 32;
  88. uint32_t ht_control_field_bw20 : 32;
  89. uint32_t ht_control_field_bw40 : 32;
  90. uint32_t ht_control_field_bw80 : 32;
  91. uint32_t ht_control_field_bw160 : 32;
  92. uint32_t ht_control_overwrite_mask : 32;
  93. uint32_t bar_ssn_overwrite_enable : 1,
  94. mpdu_hdr_len_override_en : 1,
  95. reserved_10b : 6,
  96. ht_control_overwrite_source_for_bsrp : 4,
  97. ht_control_overwrite_source_for_srp : 4,
  98. reserved_10a : 2,
  99. cas_insertion_enable : 1,
  100. cas_offset : 5,
  101. cas_control_info : 8;
  102. uint32_t reserved_11a : 11,
  103. mpdu_hdr_len_override_val : 9,
  104. bar_ssn_offset : 12;
  105. uint32_t ht_control_field_bw320 : 32;
  106. uint32_t fw2sw_info : 32;
  107. #endif
  108. };
  109. #define TX_QUEUE_EXTENSION_FRAME_CTL_OFFSET 0x0000000000000000
  110. #define TX_QUEUE_EXTENSION_FRAME_CTL_LSB 0
  111. #define TX_QUEUE_EXTENSION_FRAME_CTL_MSB 15
  112. #define TX_QUEUE_EXTENSION_FRAME_CTL_MASK 0x000000000000ffff
  113. #define TX_QUEUE_EXTENSION_QOS_CTL_OFFSET 0x0000000000000000
  114. #define TX_QUEUE_EXTENSION_QOS_CTL_LSB 16
  115. #define TX_QUEUE_EXTENSION_QOS_CTL_MSB 31
  116. #define TX_QUEUE_EXTENSION_QOS_CTL_MASK 0x00000000ffff0000
  117. #define TX_QUEUE_EXTENSION_AMPDU_FLAG_OFFSET 0x0000000000000000
  118. #define TX_QUEUE_EXTENSION_AMPDU_FLAG_LSB 32
  119. #define TX_QUEUE_EXTENSION_AMPDU_FLAG_MSB 32
  120. #define TX_QUEUE_EXTENSION_AMPDU_FLAG_MASK 0x0000000100000000
  121. #define TX_QUEUE_EXTENSION_TX_NOTIFY_NO_HTC_OVERRIDE_OFFSET 0x0000000000000000
  122. #define TX_QUEUE_EXTENSION_TX_NOTIFY_NO_HTC_OVERRIDE_LSB 33
  123. #define TX_QUEUE_EXTENSION_TX_NOTIFY_NO_HTC_OVERRIDE_MSB 33
  124. #define TX_QUEUE_EXTENSION_TX_NOTIFY_NO_HTC_OVERRIDE_MASK 0x0000000200000000
  125. #define TX_QUEUE_EXTENSION_RESERVED_1A_OFFSET 0x0000000000000000
  126. #define TX_QUEUE_EXTENSION_RESERVED_1A_LSB 34
  127. #define TX_QUEUE_EXTENSION_RESERVED_1A_MSB 40
  128. #define TX_QUEUE_EXTENSION_RESERVED_1A_MASK 0x000001fc00000000
  129. #define TX_QUEUE_EXTENSION_CHECKSUM_TSO_DISABLE_FOR_FRAG_OFFSET 0x0000000000000000
  130. #define TX_QUEUE_EXTENSION_CHECKSUM_TSO_DISABLE_FOR_FRAG_LSB 41
  131. #define TX_QUEUE_EXTENSION_CHECKSUM_TSO_DISABLE_FOR_FRAG_MSB 41
  132. #define TX_QUEUE_EXTENSION_CHECKSUM_TSO_DISABLE_FOR_FRAG_MASK 0x0000020000000000
  133. #define TX_QUEUE_EXTENSION_KEY_ID_OFFSET 0x0000000000000000
  134. #define TX_QUEUE_EXTENSION_KEY_ID_LSB 42
  135. #define TX_QUEUE_EXTENSION_KEY_ID_MSB 49
  136. #define TX_QUEUE_EXTENSION_KEY_ID_MASK 0x0003fc0000000000
  137. #define TX_QUEUE_EXTENSION_QOS_BUF_STATE_OVERWRITE_OFFSET 0x0000000000000000
  138. #define TX_QUEUE_EXTENSION_QOS_BUF_STATE_OVERWRITE_LSB 50
  139. #define TX_QUEUE_EXTENSION_QOS_BUF_STATE_OVERWRITE_MSB 50
  140. #define TX_QUEUE_EXTENSION_QOS_BUF_STATE_OVERWRITE_MASK 0x0004000000000000
  141. #define TX_QUEUE_EXTENSION_BUF_STATE_STA_ID_OFFSET 0x0000000000000000
  142. #define TX_QUEUE_EXTENSION_BUF_STATE_STA_ID_LSB 51
  143. #define TX_QUEUE_EXTENSION_BUF_STATE_STA_ID_MSB 51
  144. #define TX_QUEUE_EXTENSION_BUF_STATE_STA_ID_MASK 0x0008000000000000
  145. #define TX_QUEUE_EXTENSION_BUF_STATE_SOURCE_OFFSET 0x0000000000000000
  146. #define TX_QUEUE_EXTENSION_BUF_STATE_SOURCE_LSB 52
  147. #define TX_QUEUE_EXTENSION_BUF_STATE_SOURCE_MSB 52
  148. #define TX_QUEUE_EXTENSION_BUF_STATE_SOURCE_MASK 0x0010000000000000
  149. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_ENABLE_OFFSET 0x0000000000000000
  150. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_ENABLE_LSB 53
  151. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_ENABLE_MSB 53
  152. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_ENABLE_MASK 0x0020000000000000
  153. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_OFFSET 0x0000000000000000
  154. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_LSB 54
  155. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_MSB 57
  156. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_MASK 0x03c0000000000000
  157. #define TX_QUEUE_EXTENSION_RESERVED_1B_OFFSET 0x0000000000000000
  158. #define TX_QUEUE_EXTENSION_RESERVED_1B_LSB 58
  159. #define TX_QUEUE_EXTENSION_RESERVED_1B_MSB 63
  160. #define TX_QUEUE_EXTENSION_RESERVED_1B_MASK 0xfc00000000000000
  161. #define TX_QUEUE_EXTENSION_UL_HEADROOM_INSERTION_ENABLE_OFFSET 0x0000000000000008
  162. #define TX_QUEUE_EXTENSION_UL_HEADROOM_INSERTION_ENABLE_LSB 0
  163. #define TX_QUEUE_EXTENSION_UL_HEADROOM_INSERTION_ENABLE_MSB 0
  164. #define TX_QUEUE_EXTENSION_UL_HEADROOM_INSERTION_ENABLE_MASK 0x0000000000000001
  165. #define TX_QUEUE_EXTENSION_UL_HEADROOM_OFFSET_OFFSET 0x0000000000000008
  166. #define TX_QUEUE_EXTENSION_UL_HEADROOM_OFFSET_LSB 1
  167. #define TX_QUEUE_EXTENSION_UL_HEADROOM_OFFSET_MSB 5
  168. #define TX_QUEUE_EXTENSION_UL_HEADROOM_OFFSET_MASK 0x000000000000003e
  169. #define TX_QUEUE_EXTENSION_BQRP_INSERTION_ENABLE_OFFSET 0x0000000000000008
  170. #define TX_QUEUE_EXTENSION_BQRP_INSERTION_ENABLE_LSB 6
  171. #define TX_QUEUE_EXTENSION_BQRP_INSERTION_ENABLE_MSB 6
  172. #define TX_QUEUE_EXTENSION_BQRP_INSERTION_ENABLE_MASK 0x0000000000000040
  173. #define TX_QUEUE_EXTENSION_BQRP_OFFSET_OFFSET 0x0000000000000008
  174. #define TX_QUEUE_EXTENSION_BQRP_OFFSET_LSB 7
  175. #define TX_QUEUE_EXTENSION_BQRP_OFFSET_MSB 11
  176. #define TX_QUEUE_EXTENSION_BQRP_OFFSET_MASK 0x0000000000000f80
  177. #define TX_QUEUE_EXTENSION_UL_HEADROOM_RSVD_7_6_OFFSET 0x0000000000000008
  178. #define TX_QUEUE_EXTENSION_UL_HEADROOM_RSVD_7_6_LSB 12
  179. #define TX_QUEUE_EXTENSION_UL_HEADROOM_RSVD_7_6_MSB 13
  180. #define TX_QUEUE_EXTENSION_UL_HEADROOM_RSVD_7_6_MASK 0x0000000000003000
  181. #define TX_QUEUE_EXTENSION_BQR_RSVD_9_8_OFFSET 0x0000000000000008
  182. #define TX_QUEUE_EXTENSION_BQR_RSVD_9_8_LSB 14
  183. #define TX_QUEUE_EXTENSION_BQR_RSVD_9_8_MSB 15
  184. #define TX_QUEUE_EXTENSION_BQR_RSVD_9_8_MASK 0x000000000000c000
  185. #define TX_QUEUE_EXTENSION_BASE_PN_63_48_OFFSET 0x0000000000000008
  186. #define TX_QUEUE_EXTENSION_BASE_PN_63_48_LSB 16
  187. #define TX_QUEUE_EXTENSION_BASE_PN_63_48_MSB 31
  188. #define TX_QUEUE_EXTENSION_BASE_PN_63_48_MASK 0x00000000ffff0000
  189. #define TX_QUEUE_EXTENSION_BASE_PN_95_64_OFFSET 0x0000000000000008
  190. #define TX_QUEUE_EXTENSION_BASE_PN_95_64_LSB 32
  191. #define TX_QUEUE_EXTENSION_BASE_PN_95_64_MSB 63
  192. #define TX_QUEUE_EXTENSION_BASE_PN_95_64_MASK 0xffffffff00000000
  193. #define TX_QUEUE_EXTENSION_BASE_PN_127_96_OFFSET 0x0000000000000010
  194. #define TX_QUEUE_EXTENSION_BASE_PN_127_96_LSB 0
  195. #define TX_QUEUE_EXTENSION_BASE_PN_127_96_MSB 31
  196. #define TX_QUEUE_EXTENSION_BASE_PN_127_96_MASK 0x00000000ffffffff
  197. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW20_OFFSET 0x0000000000000010
  198. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW20_LSB 32
  199. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW20_MSB 63
  200. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW20_MASK 0xffffffff00000000
  201. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW40_OFFSET 0x0000000000000018
  202. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW40_LSB 0
  203. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW40_MSB 31
  204. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW40_MASK 0x00000000ffffffff
  205. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW80_OFFSET 0x0000000000000018
  206. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW80_LSB 32
  207. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW80_MSB 63
  208. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW80_MASK 0xffffffff00000000
  209. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW160_OFFSET 0x0000000000000020
  210. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW160_LSB 0
  211. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW160_MSB 31
  212. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW160_MASK 0x00000000ffffffff
  213. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_MASK_OFFSET 0x0000000000000020
  214. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_MASK_LSB 32
  215. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_MASK_MSB 63
  216. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_MASK_MASK 0xffffffff00000000
  217. #define TX_QUEUE_EXTENSION_CAS_CONTROL_INFO_OFFSET 0x0000000000000028
  218. #define TX_QUEUE_EXTENSION_CAS_CONTROL_INFO_LSB 0
  219. #define TX_QUEUE_EXTENSION_CAS_CONTROL_INFO_MSB 7
  220. #define TX_QUEUE_EXTENSION_CAS_CONTROL_INFO_MASK 0x00000000000000ff
  221. #define TX_QUEUE_EXTENSION_CAS_OFFSET_OFFSET 0x0000000000000028
  222. #define TX_QUEUE_EXTENSION_CAS_OFFSET_LSB 8
  223. #define TX_QUEUE_EXTENSION_CAS_OFFSET_MSB 12
  224. #define TX_QUEUE_EXTENSION_CAS_OFFSET_MASK 0x0000000000001f00
  225. #define TX_QUEUE_EXTENSION_CAS_INSERTION_ENABLE_OFFSET 0x0000000000000028
  226. #define TX_QUEUE_EXTENSION_CAS_INSERTION_ENABLE_LSB 13
  227. #define TX_QUEUE_EXTENSION_CAS_INSERTION_ENABLE_MSB 13
  228. #define TX_QUEUE_EXTENSION_CAS_INSERTION_ENABLE_MASK 0x0000000000002000
  229. #define TX_QUEUE_EXTENSION_RESERVED_10A_OFFSET 0x0000000000000028
  230. #define TX_QUEUE_EXTENSION_RESERVED_10A_LSB 14
  231. #define TX_QUEUE_EXTENSION_RESERVED_10A_MSB 15
  232. #define TX_QUEUE_EXTENSION_RESERVED_10A_MASK 0x000000000000c000
  233. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_FOR_SRP_OFFSET 0x0000000000000028
  234. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_FOR_SRP_LSB 16
  235. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_FOR_SRP_MSB 19
  236. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_FOR_SRP_MASK 0x00000000000f0000
  237. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_FOR_BSRP_OFFSET 0x0000000000000028
  238. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_FOR_BSRP_LSB 20
  239. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_FOR_BSRP_MSB 23
  240. #define TX_QUEUE_EXTENSION_HT_CONTROL_OVERWRITE_SOURCE_FOR_BSRP_MASK 0x0000000000f00000
  241. #define TX_QUEUE_EXTENSION_RESERVED_10B_OFFSET 0x0000000000000028
  242. #define TX_QUEUE_EXTENSION_RESERVED_10B_LSB 24
  243. #define TX_QUEUE_EXTENSION_RESERVED_10B_MSB 29
  244. #define TX_QUEUE_EXTENSION_RESERVED_10B_MASK 0x000000003f000000
  245. #define TX_QUEUE_EXTENSION_MPDU_HDR_LEN_OVERRIDE_EN_OFFSET 0x0000000000000028
  246. #define TX_QUEUE_EXTENSION_MPDU_HDR_LEN_OVERRIDE_EN_LSB 30
  247. #define TX_QUEUE_EXTENSION_MPDU_HDR_LEN_OVERRIDE_EN_MSB 30
  248. #define TX_QUEUE_EXTENSION_MPDU_HDR_LEN_OVERRIDE_EN_MASK 0x0000000040000000
  249. #define TX_QUEUE_EXTENSION_BAR_SSN_OVERWRITE_ENABLE_OFFSET 0x0000000000000028
  250. #define TX_QUEUE_EXTENSION_BAR_SSN_OVERWRITE_ENABLE_LSB 31
  251. #define TX_QUEUE_EXTENSION_BAR_SSN_OVERWRITE_ENABLE_MSB 31
  252. #define TX_QUEUE_EXTENSION_BAR_SSN_OVERWRITE_ENABLE_MASK 0x0000000080000000
  253. #define TX_QUEUE_EXTENSION_BAR_SSN_OFFSET_OFFSET 0x0000000000000028
  254. #define TX_QUEUE_EXTENSION_BAR_SSN_OFFSET_LSB 32
  255. #define TX_QUEUE_EXTENSION_BAR_SSN_OFFSET_MSB 43
  256. #define TX_QUEUE_EXTENSION_BAR_SSN_OFFSET_MASK 0x00000fff00000000
  257. #define TX_QUEUE_EXTENSION_MPDU_HDR_LEN_OVERRIDE_VAL_OFFSET 0x0000000000000028
  258. #define TX_QUEUE_EXTENSION_MPDU_HDR_LEN_OVERRIDE_VAL_LSB 44
  259. #define TX_QUEUE_EXTENSION_MPDU_HDR_LEN_OVERRIDE_VAL_MSB 52
  260. #define TX_QUEUE_EXTENSION_MPDU_HDR_LEN_OVERRIDE_VAL_MASK 0x001ff00000000000
  261. #define TX_QUEUE_EXTENSION_RESERVED_11A_OFFSET 0x0000000000000028
  262. #define TX_QUEUE_EXTENSION_RESERVED_11A_LSB 53
  263. #define TX_QUEUE_EXTENSION_RESERVED_11A_MSB 63
  264. #define TX_QUEUE_EXTENSION_RESERVED_11A_MASK 0xffe0000000000000
  265. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW320_OFFSET 0x0000000000000030
  266. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW320_LSB 0
  267. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW320_MSB 31
  268. #define TX_QUEUE_EXTENSION_HT_CONTROL_FIELD_BW320_MASK 0x00000000ffffffff
  269. #define TX_QUEUE_EXTENSION_FW2SW_INFO_OFFSET 0x0000000000000030
  270. #define TX_QUEUE_EXTENSION_FW2SW_INFO_LSB 32
  271. #define TX_QUEUE_EXTENSION_FW2SW_INFO_MSB 63
  272. #define TX_QUEUE_EXTENSION_FW2SW_INFO_MASK 0xffffffff00000000
  273. #endif