mon_buffer_addr.h 5.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _MON_BUFFER_ADDR_H_
  17. #define _MON_BUFFER_ADDR_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #define NUM_OF_DWORDS_MON_BUFFER_ADDR 4
  21. #define NUM_OF_QWORDS_MON_BUFFER_ADDR 2
  22. struct mon_buffer_addr {
  23. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  24. uint32_t buffer_virt_addr_31_0 : 32;
  25. uint32_t buffer_virt_addr_63_32 : 32;
  26. uint32_t dma_length : 12,
  27. reserved_2a : 4,
  28. msdu_continuation : 1,
  29. truncated : 1,
  30. reserved_2b : 14;
  31. uint32_t tlv64_padding : 32;
  32. #else
  33. uint32_t buffer_virt_addr_31_0 : 32;
  34. uint32_t buffer_virt_addr_63_32 : 32;
  35. uint32_t reserved_2b : 14,
  36. truncated : 1,
  37. msdu_continuation : 1,
  38. reserved_2a : 4,
  39. dma_length : 12;
  40. uint32_t tlv64_padding : 32;
  41. #endif
  42. };
  43. #define MON_BUFFER_ADDR_BUFFER_VIRT_ADDR_31_0_OFFSET 0x0000000000000000
  44. #define MON_BUFFER_ADDR_BUFFER_VIRT_ADDR_31_0_LSB 0
  45. #define MON_BUFFER_ADDR_BUFFER_VIRT_ADDR_31_0_MSB 31
  46. #define MON_BUFFER_ADDR_BUFFER_VIRT_ADDR_31_0_MASK 0x00000000ffffffff
  47. #define MON_BUFFER_ADDR_BUFFER_VIRT_ADDR_63_32_OFFSET 0x0000000000000000
  48. #define MON_BUFFER_ADDR_BUFFER_VIRT_ADDR_63_32_LSB 32
  49. #define MON_BUFFER_ADDR_BUFFER_VIRT_ADDR_63_32_MSB 63
  50. #define MON_BUFFER_ADDR_BUFFER_VIRT_ADDR_63_32_MASK 0xffffffff00000000
  51. #define MON_BUFFER_ADDR_DMA_LENGTH_OFFSET 0x0000000000000008
  52. #define MON_BUFFER_ADDR_DMA_LENGTH_LSB 0
  53. #define MON_BUFFER_ADDR_DMA_LENGTH_MSB 11
  54. #define MON_BUFFER_ADDR_DMA_LENGTH_MASK 0x0000000000000fff
  55. #define MON_BUFFER_ADDR_RESERVED_2A_OFFSET 0x0000000000000008
  56. #define MON_BUFFER_ADDR_RESERVED_2A_LSB 12
  57. #define MON_BUFFER_ADDR_RESERVED_2A_MSB 15
  58. #define MON_BUFFER_ADDR_RESERVED_2A_MASK 0x000000000000f000
  59. #define MON_BUFFER_ADDR_MSDU_CONTINUATION_OFFSET 0x0000000000000008
  60. #define MON_BUFFER_ADDR_MSDU_CONTINUATION_LSB 16
  61. #define MON_BUFFER_ADDR_MSDU_CONTINUATION_MSB 16
  62. #define MON_BUFFER_ADDR_MSDU_CONTINUATION_MASK 0x0000000000010000
  63. #define MON_BUFFER_ADDR_TRUNCATED_OFFSET 0x0000000000000008
  64. #define MON_BUFFER_ADDR_TRUNCATED_LSB 17
  65. #define MON_BUFFER_ADDR_TRUNCATED_MSB 17
  66. #define MON_BUFFER_ADDR_TRUNCATED_MASK 0x0000000000020000
  67. #define MON_BUFFER_ADDR_RESERVED_2B_OFFSET 0x0000000000000008
  68. #define MON_BUFFER_ADDR_RESERVED_2B_LSB 18
  69. #define MON_BUFFER_ADDR_RESERVED_2B_MSB 31
  70. #define MON_BUFFER_ADDR_RESERVED_2B_MASK 0x00000000fffc0000
  71. #define MON_BUFFER_ADDR_TLV64_PADDING_OFFSET 0x0000000000000008
  72. #define MON_BUFFER_ADDR_TLV64_PADDING_LSB 32
  73. #define MON_BUFFER_ADDR_TLV64_PADDING_MSB 63
  74. #define MON_BUFFER_ADDR_TLV64_PADDING_MASK 0xffffffff00000000
  75. #endif