hal_be_api_mon.h 117 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739
  1. /*
  2. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HAL_BE_API_MON_H_
  18. #define _HAL_BE_API_MON_H_
  19. #include "hal_be_hw_headers.h"
  20. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  21. #include <mon_ingress_ring.h>
  22. #include <mon_destination_ring.h>
  23. #include <mon_drop.h>
  24. #endif
  25. #include <hal_be_hw_headers.h>
  26. #include "hal_api_mon.h"
  27. #include <hal_generic_api.h>
  28. #include <hal_generic_api.h>
  29. #include <hal_api_mon.h>
  30. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || \
  31. defined(QCA_SINGLE_WIFI_3_0)
  32. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET 0x00000000
  33. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB 0
  34. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK 0xffffffff
  35. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET 0x00000004
  36. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB 0
  37. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK 0x000000ff
  38. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET 0x00000008
  39. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB 0
  40. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MSB 31
  41. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK 0xffffffff
  42. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET 0x0000000c
  43. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB 0
  44. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MSB 31
  45. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK 0xffffffff
  46. #define HAL_MON_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  47. ((*(((unsigned int *) buff_addr_info) + \
  48. (HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  49. ((paddr_lo) << HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  50. HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  51. #define HAL_MON_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  52. ((*(((unsigned int *) buff_addr_info) + \
  53. (HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  54. ((paddr_hi) << HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  55. HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  56. #define HAL_MON_VADDR_LO_SET(buff_addr_info, vaddr_lo) \
  57. ((*(((unsigned int *) buff_addr_info) + \
  58. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET >> 2))) = \
  59. ((vaddr_lo) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB) & \
  60. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK)
  61. #define HAL_MON_VADDR_HI_SET(buff_addr_info, vaddr_hi) \
  62. ((*(((unsigned int *) buff_addr_info) + \
  63. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET >> 2))) = \
  64. ((vaddr_hi) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB) & \
  65. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK)
  66. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  67. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  68. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  69. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  70. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  71. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  72. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  73. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  74. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  75. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  76. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  77. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  78. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  79. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  80. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  81. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  82. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  83. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  84. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  85. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  86. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  87. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  88. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  89. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  90. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  91. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  92. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  93. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  94. #endif
  95. #define RX_MON_MPDU_START_WMASK 0x07F0
  96. #define RX_MON_MSDU_END_WMASK 0x0AE1
  97. #define RX_MON_PPDU_END_USR_STATS_WMASK 0xB7E
  98. #ifdef CONFIG_MON_WORD_BASED_TLV
  99. #ifndef BIG_ENDIAN_HOST
  100. struct rx_mpdu_start_mon_data {
  101. uint32_t peer_meta_data : 32;
  102. uint32_t rxpcu_mpdu_filter_in_category : 2,
  103. sw_frame_group_id : 7,
  104. ndp_frame : 1,
  105. phy_err : 1,
  106. phy_err_during_mpdu_header : 1,
  107. protocol_version_err : 1,
  108. ast_based_lookup_valid : 1,
  109. reserved_0a : 2,
  110. phy_ppdu_id : 16;
  111. uint32_t ast_index : 16,
  112. sw_peer_id : 16;
  113. uint32_t mpdu_frame_control_valid : 1,
  114. mpdu_duration_valid : 1,
  115. mac_addr_ad1_valid : 1,
  116. mac_addr_ad2_valid : 1,
  117. mac_addr_ad3_valid : 1,
  118. mac_addr_ad4_valid : 1,
  119. mpdu_sequence_control_valid : 1,
  120. mpdu_qos_control_valid : 1,
  121. mpdu_ht_control_valid : 1,
  122. frame_encryption_info_valid : 1,
  123. mpdu_fragment_number : 4,
  124. more_fragment_flag : 1,
  125. reserved_11a : 1,
  126. fr_ds : 1,
  127. to_ds : 1,
  128. encrypted : 1,
  129. mpdu_retry : 1,
  130. mpdu_sequence_number : 12;
  131. uint32_t key_id_octet : 8,
  132. new_peer_entry : 1,
  133. decrypt_needed : 1,
  134. decap_type : 2,
  135. rx_insert_vlan_c_tag_padding : 1,
  136. rx_insert_vlan_s_tag_padding : 1,
  137. strip_vlan_c_tag_decap : 1,
  138. strip_vlan_s_tag_decap : 1,
  139. pre_delim_count : 12,
  140. ampdu_flag : 1,
  141. bar_frame : 1,
  142. raw_mpdu : 1,
  143. reserved_12 : 1;
  144. uint32_t mpdu_length : 14,
  145. first_mpdu : 1,
  146. mcast_bcast : 1,
  147. ast_index_not_found : 1,
  148. ast_index_timeout : 1,
  149. power_mgmt : 1,
  150. non_qos : 1,
  151. null_data : 1,
  152. mgmt_type : 1,
  153. ctrl_type : 1,
  154. more_data : 1,
  155. eosp : 1,
  156. fragment_flag : 1,
  157. order : 1,
  158. u_apsd_trigger : 1,
  159. encrypt_required : 1,
  160. directed : 1,
  161. amsdu_present : 1,
  162. reserved_13 : 1;
  163. uint32_t mpdu_frame_control_field : 16,
  164. mpdu_duration_field : 16;
  165. uint32_t mac_addr_ad1_31_0 : 32;
  166. uint32_t mac_addr_ad1_47_32 : 16,
  167. mac_addr_ad2_15_0 : 16;
  168. uint32_t mac_addr_ad2_47_16 : 32;
  169. uint32_t mac_addr_ad3_31_0 : 32;
  170. uint32_t mac_addr_ad3_47_32 : 16,
  171. mpdu_sequence_control_field : 16;
  172. uint32_t mac_addr_ad4_31_0 : 32;
  173. uint32_t mac_addr_ad4_47_32 : 16,
  174. mpdu_qos_control_field : 16;
  175. };
  176. struct rx_msdu_end_mon_data {
  177. uint32_t rxpcu_mpdu_filter_in_category : 2,
  178. sw_frame_group_id : 7,
  179. reserved_0 : 7,
  180. phy_ppdu_id : 16;
  181. uint32_t ip_hdr_chksum : 16,
  182. reported_mpdu_length : 14,
  183. reserved_1a : 2;
  184. uint32_t sa_sw_peer_id : 16,
  185. sa_idx_timeout : 1,
  186. da_idx_timeout : 1,
  187. to_ds : 1,
  188. tid : 4,
  189. sa_is_valid : 1,
  190. da_is_valid : 1,
  191. da_is_mcbc : 1,
  192. l3_header_padding : 2,
  193. first_msdu : 1,
  194. last_msdu : 1,
  195. fr_ds : 1,
  196. ip_chksum_fail_copy : 1;
  197. uint32_t sa_idx : 16,
  198. da_idx_or_sw_peer_id : 16;
  199. uint32_t msdu_drop : 1,
  200. reo_destination_indication : 5,
  201. flow_idx : 20,
  202. use_ppe : 1,
  203. mesh_sta : 2,
  204. vlan_ctag_stripped : 1,
  205. vlan_stag_stripped : 1,
  206. fragment_flag : 1;
  207. uint32_t fse_metadata : 32;
  208. uint32_t cce_metadata : 16,
  209. tcp_udp_chksum : 16;
  210. uint32_t aggregation_count : 8,
  211. flow_aggregation_continuation : 1,
  212. fisa_timeout : 1,
  213. tcp_udp_chksum_fail_copy : 1,
  214. msdu_limit_error : 1,
  215. flow_idx_timeout : 1,
  216. flow_idx_invalid : 1,
  217. cce_match : 1,
  218. amsdu_parser_error : 1,
  219. cumulative_ip_length : 16;
  220. uint32_t msdu_length : 14,
  221. stbc : 1,
  222. ipsec_esp : 1,
  223. l3_offset : 7,
  224. ipsec_ah : 1,
  225. l4_offset : 8;
  226. uint32_t msdu_number : 8,
  227. decap_format : 2,
  228. ipv4_proto : 1,
  229. ipv6_proto : 1,
  230. tcp_proto : 1,
  231. udp_proto : 1,
  232. ip_frag : 1,
  233. tcp_only_ack : 1,
  234. da_is_bcast_mcast : 1,
  235. toeplitz_hash_sel : 2,
  236. ip_fixed_header_valid : 1,
  237. ip_extn_header_valid : 1,
  238. tcp_udp_header_valid : 1,
  239. mesh_control_present : 1,
  240. ldpc : 1,
  241. ip4_protocol_ip6_next_header : 8;
  242. uint32_t user_rssi : 8,
  243. pkt_type : 4,
  244. sgi : 2,
  245. rate_mcs : 4,
  246. receive_bandwidth : 3,
  247. reception_type : 3,
  248. mimo_ss_bitmap : 7,
  249. msdu_done_copy : 1;
  250. uint32_t flow_id_toeplitz : 32;
  251. };
  252. struct rx_ppdu_end_user_mon_data {
  253. uint32_t sw_peer_id : 16,
  254. mpdu_cnt_fcs_err : 11,
  255. sw2rxdma0_buf_source_used : 1,
  256. fw2rxdma_pmac0_buf_source_used : 1,
  257. sw2rxdma1_buf_source_used : 1,
  258. sw2rxdma_exception_buf_source_used: 1,
  259. fw2rxdma_pmac1_buf_source_used : 1;
  260. uint32_t mpdu_cnt_fcs_ok : 11,
  261. frame_control_info_valid : 1,
  262. qos_control_info_valid : 1,
  263. ht_control_info_valid : 1,
  264. data_sequence_control_info_valid : 1,
  265. ht_control_info_null_valid : 1,
  266. rxdma2fw_pmac1_ring_used : 1,
  267. rxdma2reo_ring_used : 1,
  268. rxdma2fw_pmac0_ring_used : 1,
  269. rxdma2sw_ring_used : 1,
  270. rxdma_release_ring_used : 1,
  271. ht_control_field_pkt_type : 4,
  272. rxdma2reo_remote0_ring_used : 1,
  273. rxdma2reo_remote1_ring_used : 1,
  274. reserved_3b : 5;
  275. uint32_t ast_index : 16,
  276. frame_control_field : 16;
  277. uint32_t first_data_seq_ctrl : 16,
  278. qos_control_field : 16;
  279. uint32_t ht_control_field : 32;
  280. uint32_t fcs_ok_bitmap_31_0 : 32;
  281. uint32_t fcs_ok_bitmap_63_32 : 32;
  282. uint32_t udp_msdu_count : 16,
  283. tcp_msdu_count : 16;
  284. uint32_t other_msdu_count : 16,
  285. tcp_ack_msdu_count : 16;
  286. uint32_t sw_response_reference_ptr : 32;
  287. uint32_t received_qos_data_tid_bitmap : 16,
  288. received_qos_data_tid_eosp_bitmap : 16;
  289. uint32_t qosctrl_15_8_tid0 : 8,
  290. qosctrl_15_8_tid1 : 8,
  291. qosctrl_15_8_tid2 : 8,
  292. qosctrl_15_8_tid3 : 8;
  293. uint32_t qosctrl_15_8_tid12 : 8,
  294. qosctrl_15_8_tid13 : 8,
  295. qosctrl_15_8_tid14 : 8,
  296. qosctrl_15_8_tid15 : 8;
  297. uint32_t mpdu_ok_byte_count : 25,
  298. ampdu_delim_ok_count_6_0 : 7;
  299. uint32_t ampdu_delim_err_count : 25,
  300. ampdu_delim_ok_count_13_7 : 7;
  301. uint32_t mpdu_err_byte_count : 25,
  302. ampdu_delim_ok_count_20_14 : 7;
  303. uint32_t sw_response_reference_ptr_ext : 32;
  304. uint32_t corrupted_due_to_fifo_delay : 1,
  305. frame_control_info_null_valid : 1,
  306. frame_control_field_null : 16,
  307. retried_mpdu_count : 11,
  308. reserved_23a : 3;
  309. };
  310. #else
  311. struct rx_mpdu_start_mon_data {
  312. uint32_t peer_meta_data : 32;
  313. uint32_t phy_ppdu_id : 16,
  314. reserved_0a : 2,
  315. ast_based_lookup_valid : 1,
  316. protocol_version_err : 1,
  317. phy_err_during_mpdu_header : 1,
  318. phy_err : 1,
  319. ndp_frame : 1,
  320. sw_frame_group_id : 7,
  321. rxpcu_mpdu_filter_in_category : 2;
  322. uint32_t sw_peer_id : 16,
  323. ast_index : 16;
  324. uint32_t mpdu_sequence_number : 12,
  325. mpdu_retry : 1,
  326. encrypted : 1,
  327. to_ds : 1,
  328. fr_ds : 1,
  329. reserved_11a : 1,
  330. more_fragment_flag : 1,
  331. mpdu_fragment_number : 4,
  332. frame_encryption_info_valid : 1,
  333. mpdu_ht_control_valid : 1,
  334. mpdu_qos_control_valid : 1,
  335. mpdu_sequence_control_valid : 1,
  336. mac_addr_ad4_valid : 1,
  337. mac_addr_ad3_valid : 1,
  338. mac_addr_ad2_valid : 1,
  339. mac_addr_ad1_valid : 1,
  340. mpdu_duration_valid : 1,
  341. mpdu_frame_control_valid : 1;
  342. uint32_t reserved_12 : 1,
  343. raw_mpdu : 1,
  344. bar_frame : 1,
  345. ampdu_flag : 1,
  346. pre_delim_count : 12,
  347. strip_vlan_s_tag_decap : 1,
  348. strip_vlan_c_tag_decap : 1,
  349. rx_insert_vlan_s_tag_padding : 1,
  350. rx_insert_vlan_c_tag_padding : 1,
  351. decap_type : 2,
  352. decrypt_needed : 1,
  353. new_peer_entry : 1,
  354. key_id_octet : 8;
  355. uint32_t reserved_13 : 1;
  356. amsdu_present : 1,
  357. directed : 1,
  358. encrypt_required : 1,
  359. u_apsd_trigger : 1,
  360. order : 1,
  361. fragment_flag : 1,
  362. eosp : 1,
  363. more_data : 1,
  364. ctrl_type : 1,
  365. mgmt_type : 1,
  366. null_data : 1,
  367. non_qos : 1,
  368. power_mgmt : 1,
  369. ast_index_timeout : 1,
  370. ast_index_not_found : 1,
  371. mcast_bcast : 1,
  372. first_mpdu : 1,
  373. mpdu_length : 14,
  374. uint32_t mpdu_duration_field : 16,
  375. mpdu_frame_control_field : 16;
  376. uint32_t mac_addr_ad1_31_0 : 32;
  377. uint32_t mac_addr_ad2_15_0 : 16,
  378. mac_addr_ad1_47_32 : 16;
  379. uint32_t mac_addr_ad2_47_16 : 32;
  380. uint32_t mac_addr_ad3_31_0 : 32;
  381. uint32_t mpdu_sequence_control_field : 16,
  382. mac_addr_ad3_47_32 : 16;
  383. uint32_t mac_addr_ad4_31_0 : 32;
  384. uint32_t mpdu_qos_control_field : 16,
  385. mac_addr_ad4_47_32 : 16;
  386. };
  387. struct rx_msdu_end_mon_data {
  388. uint32_t phy_ppdu_id : 16,
  389. reserved_0 : 7,
  390. sw_frame_group_id : 7,
  391. rxpcu_mpdu_filter_in_category : 2;
  392. uint32_t reserved_1a : 2,
  393. reported_mpdu_length : 14,
  394. ip_hdr_chksum : 16;
  395. uint32_t ip_chksum_fail_copy : 1,
  396. fr_ds : 1,
  397. last_msdu : 1,
  398. first_msdu : 1,
  399. l3_header_padding : 2,
  400. da_is_mcbc : 1,
  401. da_is_valid : 1,
  402. sa_is_valid : 1,
  403. tid : 4,
  404. to_ds : 1,
  405. da_idx_timeout : 1,
  406. sa_idx_timeout : 1,
  407. sa_sw_peer_id : 16;
  408. uint32_t da_idx_or_sw_peer_id : 16,
  409. sa_idx : 16;
  410. uint32_t fragment_flag : 1,
  411. vlan_stag_stripped : 1,
  412. vlan_ctag_stripped : 1,
  413. mesh_sta : 2,
  414. use_ppe : 1,
  415. flow_idx : 20,
  416. reo_destination_indication : 5,
  417. msdu_drop : 1;
  418. uint32_t fse_metadata : 32;
  419. uint32_t cce_metadata : 16,
  420. tcp_udp_chksum : 16;
  421. uint32_t cumulative_ip_length : 16,
  422. amsdu_parser_error : 1,
  423. cce_match : 1,
  424. flow_idx_invalid : 1,
  425. flow_idx_timeout : 1,
  426. msdu_limit_error : 1,
  427. tcp_udp_chksum_fail_copy : 1,
  428. fisa_timeout : 1,
  429. flow_aggregation_continuation : 1,
  430. aggregation_count : 8;
  431. uint32_t l4_offset : 8,
  432. ipsec_ah : 1,
  433. l3_offset : 7,
  434. ipsec_esp : 1,
  435. stbc : 1,
  436. msdu_length : 14;
  437. uint32_t ip4_protocol_ip6_next_header : 8,
  438. ldpc : 1,
  439. mesh_control_present : 1,
  440. tcp_udp_header_valid : 1,
  441. ip_extn_header_valid : 1,
  442. ip_fixed_header_valid : 1,
  443. toeplitz_hash_sel : 2,
  444. da_is_bcast_mcast : 1,
  445. tcp_only_ack : 1,
  446. ip_frag : 1,
  447. udp_proto : 1,
  448. tcp_proto : 1,
  449. ipv6_proto : 1,
  450. ipv4_proto : 1,
  451. decap_format : 2,
  452. msdu_number : 8;
  453. uint32_t msdu_done_copy : 1,
  454. mimo_ss_bitmap : 7,
  455. reception_type : 3,
  456. receive_bandwidth : 3,
  457. rate_mcs : 4,
  458. sgi : 2,
  459. pkt_type : 4,
  460. user_rssi : 8;
  461. uint32_t flow_id_toeplitz : 32;
  462. };
  463. struct rx_ppdu_end_user_mon_data {
  464. uint32_t fw2rxdma_pmac1_buf_source_used : 1,
  465. sw2rxdma_exception_buf_source_used: 1,
  466. sw2rxdma1_buf_source_used : 1,
  467. fw2rxdma_pmac0_buf_source_used : 1,
  468. sw2rxdma0_buf_source_used : 1,
  469. mpdu_cnt_fcs_err : 11,
  470. sw_peer_id : 16;
  471. uint32_t reserved_3b : 5,
  472. rxdma2reo_remote1_ring_used : 1,
  473. rxdma2reo_remote0_ring_used : 1,
  474. ht_control_field_pkt_type : 4,
  475. rxdma_release_ring_used : 1,
  476. rxdma2sw_ring_used : 1,
  477. rxdma2fw_pmac0_ring_used : 1,
  478. rxdma2reo_ring_used : 1,
  479. rxdma2fw_pmac1_ring_used : 1,
  480. ht_control_info_null_valid : 1,
  481. data_sequence_control_info_valid : 1,
  482. ht_control_info_valid : 1,
  483. qos_control_info_valid : 1,
  484. frame_control_info_valid : 1,
  485. mpdu_cnt_fcs_ok : 11;
  486. uint32_t frame_control_field : 16,
  487. ast_index : 16;
  488. uint32_t qos_control_field : 16,
  489. first_data_seq_ctrl : 16;
  490. uint32_t ht_control_field : 32;
  491. uint32_t fcs_ok_bitmap_31_0 : 32;
  492. uint32_t fcs_ok_bitmap_63_32 : 32;
  493. uint32_t tcp_msdu_count : 16,
  494. udp_msdu_count : 16;
  495. uint32_t tcp_ack_msdu_count : 16,
  496. other_msdu_count : 16;
  497. uint32_t sw_response_reference_ptr : 32;
  498. uint32_t received_qos_data_tid_eosp_bitmap : 16,
  499. received_qos_data_tid_bitmap : 16;
  500. uint32_t qosctrl_15_8_tid3 : 8,
  501. qosctrl_15_8_tid2 : 8,
  502. qosctrl_15_8_tid1 : 8,
  503. qosctrl_15_8_tid0 : 8;
  504. uint32_t qosctrl_15_8_tid15 : 8,
  505. qosctrl_15_8_tid14 : 8,
  506. qosctrl_15_8_tid13 : 8,
  507. qosctrl_15_8_tid12 : 8;
  508. uint32_t ampdu_delim_ok_count_6_0 : 7,
  509. mpdu_ok_byte_count : 25;
  510. uint32_t ampdu_delim_ok_count_13_7 : 7,
  511. ampdu_delim_err_count : 25;
  512. uint32_t ampdu_delim_ok_count_20_14 : 7,
  513. mpdu_err_byte_count : 25;
  514. uint32_t sw_response_reference_ptr_ext : 32;
  515. uint32_t reserved_23a : 3,
  516. retried_mpdu_count : 11,
  517. frame_control_field_null : 16,
  518. frame_control_info_null_valid : 1,
  519. corrupted_due_to_fifo_delay : 1;
  520. };
  521. #endif
  522. struct rx_mpdu_start_mon_data_t {
  523. struct rx_mpdu_start_mon_data rx_mpdu_info_details;
  524. };
  525. struct rx_msdu_end_mon_data_t {
  526. struct rx_msdu_end_mon_data rx_mpdu_info_details;
  527. };
  528. /* TLV struct for word based Tlv */
  529. typedef struct rx_mpdu_start_mon_data_t hal_rx_mon_mpdu_start_t;
  530. typedef struct rx_msdu_end_mon_data hal_rx_mon_msdu_end_t;
  531. typedef struct rx_ppdu_end_user_mon_data hal_rx_mon_ppdu_end_user_t;
  532. #else
  533. typedef struct rx_mpdu_start hal_rx_mon_mpdu_start_t;
  534. typedef struct rx_msdu_end hal_rx_mon_msdu_end_t;
  535. typedef struct rx_ppdu_end_user_stats hal_rx_mon_ppdu_end_user_t;
  536. #endif
  537. /*
  538. * struct mon_destination_drop - monitor drop descriptor
  539. *
  540. * @ppdu_drop_cnt: PPDU drop count
  541. * @mpdu_drop_cnt: MPDU drop count
  542. * @tlv_drop_cnt: TLV drop count
  543. * @end_of_ppdu_seen: end of ppdu seen
  544. * @reserved_0a: rsvd
  545. * @reserved_1a: rsvd
  546. * @ppdu_id: PPDU ID
  547. * @reserved_3a: rsvd
  548. * @initiator: initiator ppdu
  549. * @empty_descriptor: empty descriptor
  550. * @ring_id: ring id
  551. * @looping_count: looping count
  552. */
  553. struct mon_destination_drop {
  554. uint32_t ppdu_drop_cnt : 10,
  555. mpdu_drop_cnt : 10,
  556. tlv_drop_cnt : 10,
  557. end_of_ppdu_seen : 1,
  558. reserved_0a : 1;
  559. uint32_t reserved_1a : 32;
  560. uint32_t ppdu_id : 32;
  561. uint32_t reserved_3a : 18,
  562. initiator : 1,
  563. empty_descriptor : 1,
  564. ring_id : 8,
  565. looping_count : 4;
  566. };
  567. #define HAL_MON_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  568. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  569. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET)), \
  570. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK, \
  571. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB))
  572. #define HAL_MON_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  573. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  574. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET)), \
  575. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK, \
  576. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB))
  577. /**
  578. * struct hal_rx_status_buffer_done - status buffer done tlv
  579. * placeholder structure
  580. *
  581. * @ppdu_start_offset: ppdu start
  582. * @first_ppdu_start_user_info_offset:
  583. * @mult_ppdu_start_user_info:
  584. * @end_offset:
  585. * @ppdu_end_detected:
  586. * @flush_detected:
  587. * @rsvd:
  588. */
  589. struct hal_rx_status_buffer_done {
  590. uint32_t ppdu_start_offset : 3,
  591. first_ppdu_start_user_info_offset : 6,
  592. mult_ppdu_start_user_info : 1,
  593. end_offset : 13,
  594. ppdu_end_detected : 1,
  595. flush_detected : 1,
  596. rsvd : 7;
  597. };
  598. /**
  599. * enum hal_mon_status_end_reason - ppdu status buffer end reason
  600. *
  601. * @HAL_MON_STATUS_BUFFER_FULL: status buffer full
  602. * @HAL_MON_FLUSH_DETECTED: flush detected
  603. * @HAL_MON_END_OF_PPDU: end of ppdu detected
  604. * @HAL_MON_PPDU_TRUNCATED: truncated ppdu status
  605. */
  606. enum hal_mon_status_end_reason {
  607. HAL_MON_STATUS_BUFFER_FULL,
  608. HAL_MON_FLUSH_DETECTED,
  609. HAL_MON_END_OF_PPDU,
  610. HAL_MON_PPDU_TRUNCATED,
  611. };
  612. /**
  613. * struct hal_mon_desc - HAL Monitor descriptor
  614. *
  615. * @buf_addr: virtual buffer address
  616. * @ppdu_id: ppdu id
  617. * - TxMon fills scheduler id
  618. * - RxMON fills phy_ppdu_id
  619. * @end_offset: offset (units in 4 bytes) where status buffer ended
  620. * i.e offset of TLV + last TLV size
  621. * @reserved_3a: reserved bits
  622. * @end_reason: ppdu end reason
  623. * 0 - status buffer is full
  624. * 1 - flush detected
  625. * 2 - TX_FES_STATUS_END or RX_PPDU_END
  626. * 3 - PPDU truncated due to system error
  627. * @initiator: 1 - descriptor belongs to TX FES
  628. * 0 - descriptor belongs to TX RESPONSE
  629. * @empty_descriptor: 0 - this descriptor is written on a flush
  630. * or end of ppdu or end of status buffer
  631. * 1 - descriptor provided to indicate drop
  632. * @ring_id: ring id for debugging
  633. * @looping_count: count to indicate number of times producer
  634. * of entries has looped around the ring
  635. * @flush_detected: if flush detected
  636. * @end_of_ppdu_dropped: if end_of_ppdu is dropped
  637. * @ppdu_drop_count: PPDU drop count
  638. * @mpdu_drop_count: MPDU drop count
  639. * @tlv_drop_count: TLV drop count
  640. */
  641. struct hal_mon_desc {
  642. uint64_t buf_addr;
  643. uint32_t ppdu_id;
  644. uint32_t end_offset:12,
  645. reserved_3a:4,
  646. end_reason:2,
  647. initiator:1,
  648. empty_descriptor:1,
  649. ring_id:8,
  650. looping_count:4;
  651. uint16_t flush_detected:1,
  652. end_of_ppdu_dropped:1;
  653. uint32_t ppdu_drop_count;
  654. uint32_t mpdu_drop_count;
  655. uint32_t tlv_drop_count;
  656. };
  657. typedef struct hal_mon_desc *hal_mon_desc_t;
  658. /**
  659. * struct hal_mon_buf_addr_status - HAL buffer address tlv get status
  660. *
  661. * @buffer_virt_addr_31_0: Lower 32 bits of virtual address of status buffer
  662. * @buffer_virt_addr_63_32: Upper 32 bits of virtual address of status buffer
  663. * @dma_length: DMA length
  664. * @reserved_2a: reserved bits
  665. * @msdu_continuation: is msdu size more than fragment size
  666. * @truncated: is msdu got truncated
  667. * @reserved_2b: reserved bits
  668. * @tlv64_padding: tlv paddding
  669. */
  670. struct hal_mon_buf_addr_status {
  671. uint32_t buffer_virt_addr_31_0;
  672. uint32_t buffer_virt_addr_63_32;
  673. uint32_t dma_length:12,
  674. reserved_2a:4,
  675. msdu_continuation:1,
  676. truncated:1,
  677. reserved_2b:14;
  678. uint32_t tlv64_padding;
  679. };
  680. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  681. /**
  682. * hal_be_get_mon_dest_status() - Get monitor descriptor status
  683. * @hal_soc: HAL Soc handle
  684. * @hw_desc: HAL monitor descriptor
  685. * @status: pointer to write descriptor status
  686. *
  687. * Return: none
  688. */
  689. static inline void
  690. hal_be_get_mon_dest_status(hal_soc_handle_t hal_soc,
  691. void *hw_desc,
  692. struct hal_mon_desc *status)
  693. {
  694. struct mon_destination_ring *desc = hw_desc;
  695. status->empty_descriptor = desc->empty_descriptor;
  696. if (status->empty_descriptor) {
  697. struct mon_destination_drop *drop_desc = hw_desc;
  698. status->buf_addr = 0;
  699. status->ppdu_drop_count = drop_desc->ppdu_drop_cnt;
  700. status->mpdu_drop_count = drop_desc->mpdu_drop_cnt;
  701. status->tlv_drop_count = drop_desc->tlv_drop_cnt;
  702. status->end_of_ppdu_dropped = drop_desc->end_of_ppdu_seen;
  703. } else {
  704. status->buf_addr = HAL_RX_GET(desc, MON_DESTINATION_RING_STAT,BUF_VIRT_ADDR_31_0) |
  705. (((uint64_t)HAL_RX_GET(desc,
  706. MON_DESTINATION_RING_STAT,
  707. BUF_VIRT_ADDR_63_32)) << 32);
  708. status->end_reason = desc->end_reason;
  709. status->end_offset = desc->end_offset;
  710. }
  711. status->ppdu_id = desc->ppdu_id;
  712. status->initiator = desc->initiator;
  713. status->looping_count = desc->looping_count;
  714. }
  715. #endif
  716. #if defined(RX_PPDU_END_USER_STATS_OFDMA_INFO_VALID_OFFSET) && \
  717. defined(RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  718. static inline void
  719. hal_rx_handle_mu_ul_info(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  720. struct mon_rx_user_status *mon_rx_user_status)
  721. {
  722. mon_rx_user_status->mu_ul_user_v0_word0 =
  723. rx_ppdu_end_user->sw_response_reference_ptr;
  724. mon_rx_user_status->mu_ul_user_v0_word1 =
  725. rx_ppdu_end_user->sw_response_reference_ptr_ext;
  726. }
  727. #else
  728. static inline void
  729. hal_rx_handle_mu_ul_info(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  730. struct mon_rx_user_status *mon_rx_user_status)
  731. {
  732. }
  733. #endif
  734. static inline void
  735. hal_rx_populate_byte_count(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  736. void *ppduinfo,
  737. struct mon_rx_user_status *mon_rx_user_status)
  738. {
  739. mon_rx_user_status->mpdu_ok_byte_count =
  740. rx_ppdu_end_user->mpdu_ok_byte_count;
  741. mon_rx_user_status->mpdu_err_byte_count =
  742. rx_ppdu_end_user->mpdu_err_byte_count;
  743. }
  744. static inline void
  745. hal_rx_populate_mu_user_info(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  746. void *ppduinfo, uint32_t user_id,
  747. struct mon_rx_user_status *mon_rx_user_status)
  748. {
  749. struct mon_rx_info *mon_rx_info;
  750. struct mon_rx_user_info *mon_rx_user_info;
  751. struct hal_rx_ppdu_info *ppdu_info =
  752. (struct hal_rx_ppdu_info *)ppduinfo;
  753. mon_rx_info = &ppdu_info->rx_info;
  754. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  755. mon_rx_user_info->qos_control_info_valid =
  756. mon_rx_info->qos_control_info_valid;
  757. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  758. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  759. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  760. mon_rx_user_status->tcp_msdu_count =
  761. ppdu_info->rx_status.tcp_msdu_count;
  762. mon_rx_user_status->udp_msdu_count =
  763. ppdu_info->rx_status.udp_msdu_count;
  764. mon_rx_user_status->other_msdu_count =
  765. ppdu_info->rx_status.other_msdu_count;
  766. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  767. mon_rx_user_status->frame_control_info_valid =
  768. ppdu_info->rx_status.frame_control_info_valid;
  769. mon_rx_user_status->data_sequence_control_info_valid =
  770. ppdu_info->rx_status.data_sequence_control_info_valid;
  771. mon_rx_user_status->first_data_seq_ctrl =
  772. ppdu_info->rx_status.first_data_seq_ctrl;
  773. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  774. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  775. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  776. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  777. if (mon_rx_user_status->vht_flags) {
  778. mon_rx_user_status->vht_flag_values2 =
  779. ppdu_info->rx_status.vht_flag_values2;
  780. qdf_mem_copy(mon_rx_user_status->vht_flag_values3,
  781. ppdu_info->rx_status.vht_flag_values3,
  782. sizeof(mon_rx_user_status->vht_flag_values3));
  783. mon_rx_user_status->vht_flag_values4 =
  784. ppdu_info->rx_status.vht_flag_values4;
  785. mon_rx_user_status->vht_flag_values5 =
  786. ppdu_info->rx_status.vht_flag_values5;
  787. mon_rx_user_status->vht_flag_values6 =
  788. ppdu_info->rx_status.vht_flag_values6;
  789. }
  790. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  791. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  792. mon_rx_user_status->mpdu_cnt_fcs_ok =
  793. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  794. mon_rx_user_status->mpdu_cnt_fcs_err =
  795. ppdu_info->com_info.mpdu_cnt_fcs_err;
  796. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  797. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  798. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  799. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  800. mon_rx_user_status->retry_mpdu =
  801. ppdu_info->rx_status.mpdu_retry_cnt;
  802. hal_rx_populate_byte_count(rx_ppdu_end_user, ppdu_info,
  803. mon_rx_user_status);
  804. }
  805. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, \
  806. ppdu_info, rssi_info_tlv) \
  807. { \
  808. ppdu_info->rx_status.rssi_chain[chain][0] = \
  809. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  810. RSSI_PRI20_CHAIN##chain); \
  811. ppdu_info->rx_status.rssi_chain[chain][1] = \
  812. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  813. RSSI_EXT20_CHAIN##chain); \
  814. ppdu_info->rx_status.rssi_chain[chain][2] = \
  815. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  816. RSSI_EXT40_LOW20_CHAIN##chain); \
  817. ppdu_info->rx_status.rssi_chain[chain][3] = \
  818. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  819. RSSI_EXT40_HIGH20_CHAIN##chain); \
  820. } \
  821. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  822. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, ppdu_info, rssi_info_tlv) \
  823. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, ppdu_info, rssi_info_tlv) \
  824. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, ppdu_info, rssi_info_tlv) \
  825. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, ppdu_info, rssi_info_tlv) \
  826. } \
  827. static inline uint32_t
  828. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  829. uint8_t *rssi_info_tlv)
  830. {
  831. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  832. return 0;
  833. }
  834. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  835. static inline void
  836. hal_get_qos_control(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  837. struct hal_rx_ppdu_info *ppdu_info)
  838. {
  839. ppdu_info->rx_info.qos_control_info_valid =
  840. rx_ppdu_end_user->qos_control_info_valid;
  841. if (ppdu_info->rx_info.qos_control_info_valid)
  842. ppdu_info->rx_info.qos_control =
  843. rx_ppdu_end_user->qos_control_field;
  844. }
  845. static inline void
  846. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  847. struct hal_rx_ppdu_info *ppdu_info)
  848. {
  849. if ((ppdu_info->sw_frame_group_id
  850. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  851. (ppdu_info->sw_frame_group_id ==
  852. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  853. ppdu_info->rx_info.mac_addr1_valid =
  854. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_valid;
  855. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  856. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_31_0;
  857. if (ppdu_info->sw_frame_group_id ==
  858. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  859. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[4] =
  860. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_47_32;
  861. }
  862. }
  863. }
  864. #else
  865. static inline void
  866. hal_get_qos_control(hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user,
  867. struct hal_rx_ppdu_info *ppdu_info)
  868. {
  869. }
  870. static inline void
  871. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  872. struct hal_rx_ppdu_info *ppdu_info)
  873. {
  874. }
  875. #endif
  876. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  877. static inline void
  878. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  879. struct hal_rx_ppdu_info *ppdu_info)
  880. {
  881. uint16_t frame_ctrl;
  882. uint8_t fc_type;
  883. if (rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid) {
  884. frame_ctrl = rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  885. fc_type = HAL_RX_GET_FRAME_CTRL_TYPE(frame_ctrl);
  886. if (fc_type == HAL_RX_FRAME_CTRL_TYPE_MGMT)
  887. ppdu_info->frm_type_info.rx_mgmt_cnt++;
  888. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_CTRL)
  889. ppdu_info->frm_type_info.rx_ctrl_cnt++;
  890. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_DATA)
  891. ppdu_info->frm_type_info.rx_data_cnt++;
  892. }
  893. }
  894. #else
  895. static inline void
  896. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  897. struct hal_rx_ppdu_info *ppdu_info)
  898. {
  899. }
  900. #endif
  901. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  902. /**
  903. * hal_mon_buff_addr_info_set() - set desc address in cookie
  904. * @hal_soc_hdl: HAL Soc handle
  905. * @mon_entry: monitor srng
  906. * @mon_desc_addr: HAL monitor descriptor virtual address
  907. * @phy_addr: HAL monitor descriptor physical address
  908. *
  909. * Return: none
  910. */
  911. static inline
  912. void hal_mon_buff_addr_info_set(hal_soc_handle_t hal_soc_hdl,
  913. void *mon_entry,
  914. void *mon_desc_addr,
  915. qdf_dma_addr_t phy_addr)
  916. {
  917. uint32_t paddr_lo = ((uintptr_t)phy_addr & 0x00000000ffffffff);
  918. uint32_t paddr_hi = ((uintptr_t)phy_addr & 0xffffffff00000000) >> 32;
  919. uint32_t vaddr_lo = ((uintptr_t)mon_desc_addr & 0x00000000ffffffff);
  920. uint32_t vaddr_hi = ((uintptr_t)mon_desc_addr & 0xffffffff00000000) >> 32;
  921. HAL_MON_PADDR_LO_SET(mon_entry, paddr_lo);
  922. HAL_MON_PADDR_HI_SET(mon_entry, paddr_hi);
  923. HAL_MON_VADDR_LO_SET(mon_entry, vaddr_lo);
  924. HAL_MON_VADDR_HI_SET(mon_entry, vaddr_hi);
  925. }
  926. /* TX monitor */
  927. #define TX_MON_STATUS_BUF_SIZE 2048
  928. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  929. #define HAL_MAX_DL_MU_USERS 37
  930. #define HAL_MAX_RU_INDEX 7
  931. enum hal_tx_tlv_status {
  932. HAL_MON_TX_FES_SETUP,
  933. HAL_MON_TX_FES_STATUS_END,
  934. HAL_MON_RX_RESPONSE_REQUIRED_INFO,
  935. HAL_MON_RESPONSE_END_STATUS_INFO,
  936. HAL_MON_TX_PCU_PPDU_SETUP_INIT,
  937. HAL_MON_TX_MPDU_START,
  938. HAL_MON_TX_MSDU_START,
  939. HAL_MON_TX_BUFFER_ADDR,
  940. HAL_MON_TX_DATA,
  941. HAL_MON_TX_FES_STATUS_START,
  942. HAL_MON_TX_FES_STATUS_PROT,
  943. HAL_MON_TX_FES_STATUS_START_PROT,
  944. HAL_MON_TX_FES_STATUS_START_PPDU,
  945. HAL_MON_TX_FES_STATUS_USER_PPDU,
  946. HAL_MON_TX_QUEUE_EXTENSION,
  947. HAL_MON_RX_FRAME_BITMAP_ACK,
  948. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_256,
  949. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_1K,
  950. HAL_MON_COEX_TX_STATUS,
  951. HAL_MON_MACTX_HE_SIG_A_SU,
  952. HAL_MON_MACTX_HE_SIG_A_MU_DL,
  953. HAL_MON_MACTX_HE_SIG_B1_MU,
  954. HAL_MON_MACTX_HE_SIG_B2_MU,
  955. HAL_MON_MACTX_HE_SIG_B2_OFDMA,
  956. HAL_MON_MACTX_L_SIG_A,
  957. HAL_MON_MACTX_L_SIG_B,
  958. HAL_MON_MACTX_HT_SIG,
  959. HAL_MON_MACTX_VHT_SIG_A,
  960. HAL_MON_MACTX_USER_DESC_PER_USER,
  961. HAL_MON_MACTX_USER_DESC_COMMON,
  962. HAL_MON_MACTX_PHY_DESC,
  963. HAL_MON_TX_FW2SW,
  964. HAL_MON_TX_STATUS_PPDU_NOT_DONE,
  965. };
  966. enum txmon_coex_tx_status_reason {
  967. COEX_FES_TX_START,
  968. COEX_FES_TX_END,
  969. COEX_FES_END,
  970. COEX_RESPONSE_TX_START,
  971. COEX_RESPONSE_TX_END,
  972. COEX_NO_TX_ONGOING,
  973. };
  974. enum txmon_transmission_type {
  975. TXMON_SU_TRANSMISSION = 0,
  976. TXMON_MU_TRANSMISSION,
  977. TXMON_MU_SU_TRANSMISSION,
  978. TXMON_MU_MIMO_TRANSMISSION = 1,
  979. TXMON_MU_OFDMA_TRANMISSION
  980. };
  981. enum txmon_he_ppdu_subtype {
  982. TXMON_HE_SUBTYPE_SU = 0,
  983. TXMON_HE_SUBTYPE_TRIG,
  984. TXMON_HE_SUBTYPE_MU,
  985. TXMON_HE_SUBTYPE_EXT_SU
  986. };
  987. enum txmon_pkt_type {
  988. TXMON_PKT_TYPE_11A = 0,
  989. TXMON_PKT_TYPE_11B,
  990. TXMON_PKT_TYPE_11N_MM,
  991. TXMON_PKT_TYPE_11AC,
  992. TXMON_PKT_TYPE_11AX,
  993. TXMON_PKT_TYPE_11BA,
  994. TXMON_PKT_TYPE_11BE,
  995. TXMON_PKT_TYPE_11AZ
  996. };
  997. enum txmon_generated_response {
  998. TXMON_GEN_RESP_SELFGEN_ACK = 0,
  999. TXMON_GEN_RESP_SELFGEN_CTS,
  1000. TXMON_GEN_RESP_SELFGEN_BA,
  1001. TXMON_GEN_RESP_SELFGEN_MBA,
  1002. TXMON_GEN_RESP_SELFGEN_CBF,
  1003. TXMON_GEN_RESP_SELFGEN_TRIG,
  1004. TXMON_GEN_RESP_SELFGEN_NDP_LMR
  1005. };
  1006. #ifdef MONITOR_TLV_RECORDING_ENABLE
  1007. /*
  1008. * Please make sure that the maximum total size of fields in each TLV
  1009. * is 22 bits.
  1010. * 10 bits are reserved for tlv_tag
  1011. */
  1012. struct hal_ppdu_start_tlv_record {
  1013. uint32_t ppdu_id:10;
  1014. };
  1015. struct hal_ppdu_start_user_info_tlv_record {
  1016. uint32_t user_id:6,
  1017. rate_mcs:4,
  1018. nss:3,
  1019. reception_type:3,
  1020. sgi:2;
  1021. };
  1022. struct hal_mpdu_start_tlv_record {
  1023. uint32_t user_id:6,
  1024. wrap_flag:1;
  1025. };
  1026. struct hal_mpdu_end_tlv_record {
  1027. uint32_t user_id:6,
  1028. fcs_err:1,
  1029. wrap_flag:1;
  1030. };
  1031. struct hal_header_tlv_record {
  1032. uint32_t wrap_flag:1;
  1033. };
  1034. struct hal_msdu_end_tlv_record {
  1035. uint32_t user_id:6,
  1036. msdu_num:8,
  1037. tid:4,
  1038. tcp_proto:1,
  1039. udp_proto:1,
  1040. wrap_flag:1;
  1041. };
  1042. struct hal_mon_buffer_addr_tlv_record {
  1043. uint32_t dma_length:12,
  1044. truncation:1,
  1045. continuation:1,
  1046. wrap_flag:1;
  1047. };
  1048. struct hal_phy_location_tlv_record {
  1049. uint32_t rtt_cfr_status:8,
  1050. rtt_num_streams:8,
  1051. rx_location_info_valid:1;
  1052. };
  1053. struct hal_ppdu_end_user_stats_tlv_record {
  1054. uint32_t ast_index:16,
  1055. pkt_type:4;
  1056. };
  1057. struct hal_pcu_ppdu_end_info_tlv_record {
  1058. uint32_t dialog_topken:8,
  1059. bb_captured_reason:3,
  1060. bb_captured_channel:1,
  1061. bb_captured_timeout:1,
  1062. mpdu_delimiter_error_seen:1;
  1063. };
  1064. struct hal_phy_rx_ht_sig_tlv_record {
  1065. uint32_t crc:8,
  1066. mcs:7,
  1067. stbc:2,
  1068. aggregation:1,
  1069. short_gi:1,
  1070. fes_coding:1,
  1071. cbw:1;
  1072. };
  1073. /* Tx TLVs - structs of Tx TLV with fields to be added here*/
  1074. /*
  1075. * enum hal_ppdu_tlv_category - Categories of TLV
  1076. * @PPDU_START: PPDU start level TLV
  1077. * @MPDU: MPDU level TLV
  1078. * @PPDU_END: PPDU end level TLV
  1079. *
  1080. */
  1081. enum hal_ppdu_tlv_category {
  1082. CATEGORY_PPDU_START = 1,
  1083. CATEGORY_MPDU,
  1084. CATEGORY_PPDU_END
  1085. };
  1086. #endif
  1087. /**
  1088. * struct hal_txmon_user_desc_per_user - user desc per user information
  1089. * @psdu_length: PSDU length of the user in octet
  1090. * @ru_start_index: RU number to which user is assigned
  1091. * @ru_size: Size of the RU for that user
  1092. * @ofdma_mu_mimo_enabled: mu mimo transmission within the RU
  1093. * @nss: Number of spatial stream occupied by the user
  1094. * @stream_offset: Stream Offset from which the User occupies the Streams
  1095. * @mcs: Modulation Coding Scheme for the User
  1096. * @dcm: Indicates whether dual sub-carrier modulation is applied
  1097. * @fec_type: Indicates whether it is BCC or LDPC
  1098. * @user_bf_type: user beamforming type
  1099. * @drop_user_cbf: frame dropped because of CBF FCS failure
  1100. * @ldpc_extra_symbol: LDPC encoding process
  1101. * @force_extra_symbol: force an extra OFDM symbol
  1102. * @reserved: reserved
  1103. * @sw_peer_id: user sw peer id
  1104. * @per_user_subband_mask: Per user sub band mask
  1105. */
  1106. struct hal_txmon_user_desc_per_user {
  1107. uint32_t psdu_length;
  1108. uint32_t ru_start_index :8,
  1109. ru_size :4,
  1110. ofdma_mu_mimo_enabled :1,
  1111. nss :3,
  1112. stream_offset :3,
  1113. mcs :4,
  1114. dcm :1,
  1115. fec_type :1,
  1116. user_bf_type :2,
  1117. drop_user_cbf :1,
  1118. ldpc_extra_symbol :1,
  1119. force_extra_symbol :1,
  1120. reserved :2;
  1121. uint32_t sw_peer_id :16,
  1122. per_user_subband_mask :16;
  1123. };
  1124. /**
  1125. * struct hal_txmon_usr_desc_common - user desc common information
  1126. * @num_users: Number of users
  1127. * @ltf_size: LTF size
  1128. * @pkt_extn_pe: packet extension duration of the trigger-based PPDU
  1129. * @a_factor: packet extension duration of the trigger-based PPDU
  1130. * @center_ru_0: Center RU is occupied in the lower 80 MHz band
  1131. * @center_ru_1: Center RU is occupied in the upper 80 MHz band
  1132. * @num_ltf_symbols: number of LTF symbols
  1133. * @doppler_indication: doppler indication
  1134. * @reserved: reserved
  1135. * @spatial_reuse: spatial reuse
  1136. * @ru_channel_0: RU arrangement for band 0
  1137. * @ru_channel_1: RU arrangement for band 1
  1138. */
  1139. struct hal_txmon_usr_desc_common {
  1140. uint32_t num_users :6,
  1141. ltf_size :2,
  1142. pkt_extn_pe :1,
  1143. a_factor :2,
  1144. center_ru_0 :1,
  1145. center_ru_1 :1,
  1146. num_ltf_symbols :16,
  1147. doppler_indication :1,
  1148. reserved :2;
  1149. uint16_t spatial_reuse;
  1150. uint16_t ru_channel_0[8];
  1151. uint16_t ru_channel_1[8];
  1152. };
  1153. #define IS_MULTI_USERS(num_users) (!!(0xFFFE & num_users))
  1154. #define TXMON_HAL(hal_tx_ppdu_info, field) \
  1155. hal_tx_ppdu_info->field
  1156. #define TXMON_HAL_STATUS(hal_tx_ppdu_info, field) \
  1157. hal_tx_ppdu_info->rx_status.field
  1158. #define TXMON_HAL_USER(hal_tx_ppdu_info, user_id, field) \
  1159. hal_tx_ppdu_info->rx_user_status[user_id].field
  1160. #define TXMON_STATUS_INFO(hal_tx_status_info, field) \
  1161. hal_tx_status_info->field
  1162. #ifdef MONITOR_TLV_RECORDING_ENABLE
  1163. struct hal_tx_tlv_info {
  1164. uint32_t tlv_tag;
  1165. uint8_t tlv_category;
  1166. uint8_t is_data_ppdu_info;
  1167. };
  1168. #endif
  1169. /**
  1170. * struct hal_tx_status_info - status info that wasn't populated in rx_status
  1171. * @reception_type: su or uplink mu reception type
  1172. * @transmission_type: su or mu transmission type
  1173. * @medium_prot_type: medium protection type
  1174. * @generated_response: Generated frame in response window
  1175. * @band_center_freq1:
  1176. * @band_center_freq2:
  1177. * @freq:
  1178. * @phy_mode:
  1179. * @schedule_id:
  1180. * @no_bitmap_avail: Bitmap available flag
  1181. * @explicit_ack: Explicit Acknowledge flag
  1182. * @explicit_ack_type: Explicit Acknowledge type
  1183. * @r2r_end_status_follow: Response to Response status flag
  1184. * @response_type: Response type in response window
  1185. * @ndp_frame: NDP frame
  1186. * @num_users: number of users
  1187. * @reserved: reserved bits
  1188. * @mba_count: MBA count
  1189. * @mba_fake_bitmap_count: MBA fake bitmap count
  1190. * @sw_frame_group_id: software frame group ID
  1191. * @r2r_to_follow: Response to Response follow flag
  1192. * @phy_abort_reason: Reason for PHY abort
  1193. * @phy_abort_user_number: User number for PHY abort
  1194. * @buffer: Packet buffer pointer address
  1195. * @offset: Packet buffer offset
  1196. * @length: Packet buffer length
  1197. * @protection_addr: Protection Address flag
  1198. * @addr1: MAC address 1
  1199. * @addr2: MAC address 2
  1200. * @addr3: MAC address 3
  1201. * @addr4: MAC address 4
  1202. */
  1203. struct hal_tx_status_info {
  1204. uint8_t reception_type;
  1205. uint8_t transmission_type;
  1206. uint8_t medium_prot_type;
  1207. uint8_t generated_response;
  1208. uint16_t band_center_freq1;
  1209. uint16_t band_center_freq2;
  1210. uint16_t freq;
  1211. uint16_t phy_mode;
  1212. uint32_t schedule_id;
  1213. uint32_t no_bitmap_avail :1,
  1214. explicit_ack :1,
  1215. explicit_ack_type :4,
  1216. r2r_end_status_follow :1,
  1217. response_type :5,
  1218. ndp_frame :2,
  1219. num_users :8,
  1220. reserved :10;
  1221. uint8_t mba_count;
  1222. uint8_t mba_fake_bitmap_count;
  1223. uint8_t sw_frame_group_id;
  1224. uint32_t r2r_to_follow;
  1225. uint16_t phy_abort_reason;
  1226. uint8_t phy_abort_user_number;
  1227. void *buffer;
  1228. uint32_t offset;
  1229. uint32_t length;
  1230. uint8_t protection_addr;
  1231. uint8_t addr1[QDF_MAC_ADDR_SIZE];
  1232. uint8_t addr2[QDF_MAC_ADDR_SIZE];
  1233. uint8_t addr3[QDF_MAC_ADDR_SIZE];
  1234. uint8_t addr4[QDF_MAC_ADDR_SIZE];
  1235. };
  1236. /**
  1237. * struct hal_tx_ppdu_info - tx monitor ppdu information
  1238. * @ppdu_id: Id of the PLCP protocol data unit
  1239. * @num_users: number of users
  1240. * @is_used: boolean flag to identify valid ppdu info
  1241. * @is_data: boolean flag to identify data frame
  1242. * @cur_usr_idx: Current user index of the PPDU
  1243. * @reserved: for future purpose
  1244. * @prot_tlv_status: protection tlv status
  1245. * @tx_tlv_info: store tx tlv info for recording
  1246. * @packet_info: packet information
  1247. * @rx_status: monitor mode rx status information
  1248. * @rx_user_status: monitor mode rx user status information
  1249. */
  1250. struct hal_tx_ppdu_info {
  1251. uint32_t ppdu_id;
  1252. uint32_t num_users :8,
  1253. is_used :1,
  1254. is_data :1,
  1255. cur_usr_idx :8,
  1256. reserved :15;
  1257. uint32_t prot_tlv_status;
  1258. #ifdef MONITOR_TLV_RECORDING_ENABLE
  1259. struct hal_tx_tlv_info tx_tlv_info;
  1260. #endif
  1261. /* placeholder to hold packet buffer info */
  1262. struct hal_mon_packet_info packet_info;
  1263. struct mon_rx_status rx_status;
  1264. struct mon_rx_user_status rx_user_status[];
  1265. };
  1266. /**
  1267. * hal_tx_status_get_next_tlv() - get next tx status TLV
  1268. * @tx_tlv: pointer to TLV header
  1269. * @is_tlv_hdr_64_bit: Flag to indicate tlv hdr 64 bit
  1270. *
  1271. * Return: pointer to next tlv info
  1272. */
  1273. static inline uint8_t*
  1274. hal_tx_status_get_next_tlv(uint8_t *tx_tlv, bool is_tlv_hdr_64_bit) {
  1275. uint32_t tlv_len, tlv_hdr_size;
  1276. tlv_len = HAL_RX_GET_USER_TLV32_LEN(tx_tlv);
  1277. tlv_hdr_size = is_tlv_hdr_64_bit ? HAL_RX_TLV64_HDR_SIZE :
  1278. HAL_RX_TLV32_HDR_SIZE;
  1279. return (uint8_t *)(uintptr_t)qdf_align((uint64_t)((uintptr_t)tx_tlv +
  1280. tlv_len +
  1281. tlv_hdr_size),
  1282. tlv_hdr_size);
  1283. }
  1284. /**
  1285. * hal_txmon_status_parse_tlv() - process transmit info TLV
  1286. * @hal_soc_hdl: HAL soc handle
  1287. * @data_ppdu_info: pointer to hal data ppdu info
  1288. * @prot_ppdu_info: pointer to hal prot ppdu info
  1289. * @data_status_info: pointer to data status info
  1290. * @prot_status_info: pointer to prot status info
  1291. * @tx_tlv_hdr: pointer to TLV header
  1292. * @status_frag: pointer to status frag
  1293. *
  1294. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE
  1295. */
  1296. static inline uint32_t
  1297. hal_txmon_status_parse_tlv(hal_soc_handle_t hal_soc_hdl,
  1298. void *data_ppdu_info,
  1299. void *prot_ppdu_info,
  1300. void *data_status_info,
  1301. void *prot_status_info,
  1302. void *tx_tlv_hdr,
  1303. qdf_frag_t status_frag)
  1304. {
  1305. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1306. return hal_soc->ops->hal_txmon_status_parse_tlv(data_ppdu_info,
  1307. prot_ppdu_info,
  1308. data_status_info,
  1309. prot_status_info,
  1310. tx_tlv_hdr,
  1311. status_frag);
  1312. }
  1313. /**
  1314. * hal_txmon_status_get_num_users() - api to get num users from start of fes
  1315. * window
  1316. * @hal_soc_hdl: HAL soc handle
  1317. * @tx_tlv_hdr: pointer to TLV header
  1318. * @num_users: reference to number of user
  1319. *
  1320. * Return: status
  1321. */
  1322. static inline uint32_t
  1323. hal_txmon_status_get_num_users(hal_soc_handle_t hal_soc_hdl,
  1324. void *tx_tlv_hdr, uint8_t *num_users)
  1325. {
  1326. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1327. return hal_soc->ops->hal_txmon_status_get_num_users(tx_tlv_hdr,
  1328. num_users);
  1329. }
  1330. /**
  1331. * hal_tx_status_get_tlv_tag() - api to get tlv tag
  1332. * @tx_tlv_hdr: pointer to TLV header
  1333. *
  1334. * Return tlv_tag
  1335. */
  1336. static inline uint32_t
  1337. hal_tx_status_get_tlv_tag(void *tx_tlv_hdr)
  1338. {
  1339. uint32_t tlv_tag = 0;
  1340. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv_hdr);
  1341. return tlv_tag;
  1342. }
  1343. /**
  1344. * hal_txmon_get_word_mask() - api to get word mask for tx monitor
  1345. * @hal_soc_hdl: HAL soc handle
  1346. * @wmask: pointer to hal_txmon_word_mask_config_t
  1347. *
  1348. * Return: bool
  1349. */
  1350. static inline bool
  1351. hal_txmon_get_word_mask(hal_soc_handle_t hal_soc_hdl,
  1352. hal_txmon_word_mask_config_t *wmask)
  1353. {
  1354. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1355. if (hal_soc->ops->hal_txmon_get_word_mask) {
  1356. hal_soc->ops->hal_txmon_get_word_mask(wmask);
  1357. return true;
  1358. }
  1359. return false;
  1360. }
  1361. #endif
  1362. /**
  1363. * hal_txmon_is_mon_buf_addr_tlv() - api to find packet buffer addr tlv
  1364. * @hal_soc_hdl: HAL soc handle
  1365. * @tx_tlv_hdr: pointer to TLV header
  1366. *
  1367. * Return: bool
  1368. */
  1369. static inline bool
  1370. hal_txmon_is_mon_buf_addr_tlv(hal_soc_handle_t hal_soc_hdl, void *tx_tlv_hdr)
  1371. {
  1372. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1373. if (qdf_unlikely(!hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv))
  1374. return false;
  1375. return hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv(tx_tlv_hdr);
  1376. }
  1377. /**
  1378. * hal_txmon_populate_packet_info() - api to populate packet info
  1379. * @hal_soc_hdl: HAL soc handle
  1380. * @tx_tlv_hdr: pointer to TLV header
  1381. * @packet_info: pointer to placeholder for packet info
  1382. *
  1383. * Return void
  1384. */
  1385. static inline void
  1386. hal_txmon_populate_packet_info(hal_soc_handle_t hal_soc_hdl,
  1387. void *tx_tlv_hdr,
  1388. void *packet_info)
  1389. {
  1390. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1391. if (qdf_unlikely(!hal_soc->ops->hal_txmon_populate_packet_info))
  1392. return;
  1393. hal_soc->ops->hal_txmon_populate_packet_info(tx_tlv_hdr, packet_info);
  1394. }
  1395. static inline uint32_t
  1396. hal_rx_parse_u_sig_cmn(struct hal_soc *hal_soc, void *rx_tlv,
  1397. struct hal_rx_ppdu_info *ppdu_info)
  1398. {
  1399. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  1400. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  1401. uint8_t bad_usig_crc;
  1402. bad_usig_crc = HAL_RX_MON_USIG_GET_RX_INTEGRITY_CHECK_PASSED(rx_tlv) ?
  1403. 0 : 1;
  1404. ppdu_info->rx_status.usig_common |=
  1405. QDF_MON_STATUS_USIG_PHY_VERSION_KNOWN |
  1406. QDF_MON_STATUS_USIG_BW_KNOWN |
  1407. QDF_MON_STATUS_USIG_UL_DL_KNOWN |
  1408. QDF_MON_STATUS_USIG_BSS_COLOR_KNOWN |
  1409. QDF_MON_STATUS_USIG_TXOP_KNOWN;
  1410. ppdu_info->rx_status.usig_common |= (usig_1->phy_version <<
  1411. QDF_MON_STATUS_USIG_PHY_VERSION_SHIFT);
  1412. ppdu_info->rx_status.usig_common |= (usig_1->bw <<
  1413. QDF_MON_STATUS_USIG_BW_SHIFT);
  1414. ppdu_info->rx_status.usig_common |= (usig_1->ul_dl <<
  1415. QDF_MON_STATUS_USIG_UL_DL_SHIFT);
  1416. ppdu_info->rx_status.usig_common |= (usig_1->bss_color <<
  1417. QDF_MON_STATUS_USIG_BSS_COLOR_SHIFT);
  1418. ppdu_info->rx_status.usig_common |= (usig_1->txop <<
  1419. QDF_MON_STATUS_USIG_TXOP_SHIFT);
  1420. ppdu_info->rx_status.usig_common |= bad_usig_crc;
  1421. ppdu_info->u_sig_info.ul_dl = usig_1->ul_dl;
  1422. ppdu_info->u_sig_info.bw = usig_1->bw;
  1423. ppdu_info->rx_status.bw = usig_1->bw;
  1424. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1425. }
  1426. static inline uint32_t
  1427. hal_rx_parse_u_sig_tb(struct hal_soc *hal_soc, void *rx_tlv,
  1428. struct hal_rx_ppdu_info *ppdu_info)
  1429. {
  1430. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  1431. struct hal_mon_usig_tb *usig_tb = &usig->usig_2.tb;
  1432. ppdu_info->rx_status.usig_mask |=
  1433. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  1434. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  1435. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  1436. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_KNOWN |
  1437. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_KNOWN |
  1438. QDF_MON_STATUS_USIG_TB_DISREGARD1_KNOWN |
  1439. QDF_MON_STATUS_USIG_CRC_KNOWN |
  1440. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  1441. ppdu_info->rx_status.usig_value |= (0x3F <<
  1442. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  1443. ppdu_info->rx_status.usig_value |= (usig_tb->ppdu_type_comp_mode <<
  1444. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  1445. ppdu_info->rx_status.usig_value |= (0x1 <<
  1446. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  1447. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_1 <<
  1448. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_SHIFT);
  1449. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_2 <<
  1450. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_SHIFT);
  1451. ppdu_info->rx_status.usig_value |= (0x1F <<
  1452. QDF_MON_STATUS_USIG_TB_DISREGARD1_SHIFT);
  1453. ppdu_info->rx_status.usig_value |= (usig_tb->crc <<
  1454. QDF_MON_STATUS_USIG_CRC_SHIFT);
  1455. ppdu_info->rx_status.usig_value |= (usig_tb->tail <<
  1456. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  1457. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  1458. usig_tb->ppdu_type_comp_mode;
  1459. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1460. }
  1461. static inline uint32_t
  1462. hal_rx_parse_u_sig_mu(struct hal_soc *hal_soc, void *rx_tlv,
  1463. struct hal_rx_ppdu_info *ppdu_info)
  1464. {
  1465. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  1466. struct hal_mon_usig_mu *usig_mu = &usig->usig_2.mu;
  1467. ppdu_info->rx_status.usig_mask |=
  1468. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  1469. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  1470. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  1471. QDF_MON_STATUS_USIG_MU_VALIDATE1_KNOWN |
  1472. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_KNOWN |
  1473. QDF_MON_STATUS_USIG_MU_VALIDATE2_KNOWN |
  1474. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_KNOWN |
  1475. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_KNOWN |
  1476. QDF_MON_STATUS_USIG_CRC_KNOWN |
  1477. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  1478. ppdu_info->rx_status.usig_value |= (0x1F <<
  1479. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  1480. ppdu_info->rx_status.usig_value |= (0x1 <<
  1481. QDF_MON_STATUS_USIG_MU_VALIDATE1_SHIFT);
  1482. ppdu_info->rx_status.usig_value |= (usig_mu->ppdu_type_comp_mode <<
  1483. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  1484. ppdu_info->rx_status.usig_value |= (0x1 <<
  1485. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  1486. ppdu_info->rx_status.usig_value |= (usig_mu->punc_ch_info <<
  1487. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_SHIFT);
  1488. ppdu_info->rx_status.usig_value |= (0x1 <<
  1489. QDF_MON_STATUS_USIG_MU_VALIDATE2_SHIFT);
  1490. ppdu_info->rx_status.usig_value |= (usig_mu->eht_sig_mcs <<
  1491. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_SHIFT);
  1492. ppdu_info->rx_status.usig_value |= (usig_mu->num_eht_sig_sym <<
  1493. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_SHIFT);
  1494. ppdu_info->rx_status.usig_value |= (usig_mu->crc <<
  1495. QDF_MON_STATUS_USIG_CRC_SHIFT);
  1496. ppdu_info->rx_status.usig_value |= (usig_mu->tail <<
  1497. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  1498. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  1499. usig_mu->ppdu_type_comp_mode;
  1500. ppdu_info->u_sig_info.eht_sig_mcs = usig_mu->eht_sig_mcs;
  1501. ppdu_info->u_sig_info.num_eht_sig_sym = usig_mu->num_eht_sig_sym;
  1502. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1503. }
  1504. static inline uint32_t
  1505. hal_rx_parse_u_sig_hdr(struct hal_soc *hal_soc, void *rx_tlv,
  1506. struct hal_rx_ppdu_info *ppdu_info)
  1507. {
  1508. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  1509. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  1510. ppdu_info->rx_status.usig_flags = 1;
  1511. hal_rx_parse_u_sig_cmn(hal_soc, rx_tlv, ppdu_info);
  1512. if (HAL_RX_MON_USIG_GET_PPDU_TYPE_N_COMP_MODE(rx_tlv) == 0 &&
  1513. usig_1->ul_dl == 1)
  1514. return hal_rx_parse_u_sig_tb(hal_soc, rx_tlv, ppdu_info);
  1515. else
  1516. return hal_rx_parse_u_sig_mu(hal_soc, rx_tlv, ppdu_info);
  1517. }
  1518. static inline uint32_t
  1519. hal_rx_parse_usig_overflow(struct hal_soc *hal_soc, void *tlv,
  1520. struct hal_rx_ppdu_info *ppdu_info)
  1521. {
  1522. struct hal_eht_sig_cc_usig_overflow *usig_ovflow =
  1523. (struct hal_eht_sig_cc_usig_overflow *)tlv;
  1524. ppdu_info->rx_status.eht_known |=
  1525. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  1526. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  1527. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_KNOWN |
  1528. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_KNOWN |
  1529. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_KNOWN |
  1530. QDF_MON_STATUS_EHT_DISREARD_KNOWN;
  1531. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->spatial_reuse <<
  1532. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  1533. /*
  1534. * GI and LTF size are separately indicated in radiotap header
  1535. * and hence will be parsed from other TLV
  1536. **/
  1537. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->num_ltf_sym <<
  1538. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  1539. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->ldpc_extra_sym <<
  1540. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_SHIFT);
  1541. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pre_fec_pad_factor <<
  1542. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_SHIFT);
  1543. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pe_disambiguity <<
  1544. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_SHIFT);
  1545. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1546. QDF_MON_STATUS_EHT_DISREGARD_SHIFT);
  1547. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1548. }
  1549. static inline uint32_t
  1550. hal_rx_parse_non_ofdma_users(struct hal_soc *hal_soc, void *tlv,
  1551. struct hal_rx_ppdu_info *ppdu_info)
  1552. {
  1553. struct hal_eht_sig_non_ofdma_cmn_eb *non_ofdma_cmn_eb =
  1554. (struct hal_eht_sig_non_ofdma_cmn_eb *)tlv;
  1555. ppdu_info->rx_status.eht_known |=
  1556. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_KNOWN;
  1557. ppdu_info->rx_status.eht_data[4] |= (non_ofdma_cmn_eb->num_users <<
  1558. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_SHIFT);
  1559. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1560. }
  1561. static inline uint32_t
  1562. hal_rx_parse_ru_allocation(struct hal_soc *hal_soc, void *tlv,
  1563. struct hal_rx_ppdu_info *ppdu_info)
  1564. {
  1565. uint64_t *ehtsig_tlv = (uint64_t *)tlv;
  1566. struct hal_eht_sig_ofdma_cmn_eb1 *ofdma_cmn_eb1;
  1567. struct hal_eht_sig_ofdma_cmn_eb2 *ofdma_cmn_eb2;
  1568. uint8_t num_ru_allocation_known = 0;
  1569. ofdma_cmn_eb1 = (struct hal_eht_sig_ofdma_cmn_eb1 *)ehtsig_tlv;
  1570. ofdma_cmn_eb2 = (struct hal_eht_sig_ofdma_cmn_eb2 *)(ehtsig_tlv + 1);
  1571. switch (ppdu_info->u_sig_info.bw) {
  1572. case HAL_EHT_BW_320_2:
  1573. case HAL_EHT_BW_320_1:
  1574. num_ru_allocation_known += 4;
  1575. ppdu_info->rx_status.eht_data[3] |=
  1576. (ofdma_cmn_eb2->ru_allocation2_6 <<
  1577. QDF_MON_STATUS_EHT_RU_ALLOCATION2_6_SHIFT);
  1578. ppdu_info->rx_status.eht_data[3] |=
  1579. (ofdma_cmn_eb2->ru_allocation2_5 <<
  1580. QDF_MON_STATUS_EHT_RU_ALLOCATION2_5_SHIFT);
  1581. ppdu_info->rx_status.eht_data[3] |=
  1582. (ofdma_cmn_eb2->ru_allocation2_4 <<
  1583. QDF_MON_STATUS_EHT_RU_ALLOCATION2_4_SHIFT);
  1584. ppdu_info->rx_status.eht_data[2] |=
  1585. (ofdma_cmn_eb2->ru_allocation2_3 <<
  1586. QDF_MON_STATUS_EHT_RU_ALLOCATION2_3_SHIFT);
  1587. fallthrough;
  1588. case HAL_EHT_BW_160:
  1589. num_ru_allocation_known += 2;
  1590. ppdu_info->rx_status.eht_data[2] |=
  1591. (ofdma_cmn_eb2->ru_allocation2_2 <<
  1592. QDF_MON_STATUS_EHT_RU_ALLOCATION2_2_SHIFT);
  1593. ppdu_info->rx_status.eht_data[2] |=
  1594. (ofdma_cmn_eb2->ru_allocation2_1 <<
  1595. QDF_MON_STATUS_EHT_RU_ALLOCATION2_1_SHIFT);
  1596. fallthrough;
  1597. case HAL_EHT_BW_80:
  1598. num_ru_allocation_known += 1;
  1599. ppdu_info->rx_status.eht_data[1] |=
  1600. (ofdma_cmn_eb1->ru_allocation1_2 <<
  1601. QDF_MON_STATUS_EHT_RU_ALLOCATION1_2_SHIFT);
  1602. fallthrough;
  1603. case HAL_EHT_BW_40:
  1604. case HAL_EHT_BW_20:
  1605. num_ru_allocation_known += 1;
  1606. ppdu_info->rx_status.eht_data[1] |=
  1607. (ofdma_cmn_eb1->ru_allocation1_1 <<
  1608. QDF_MON_STATUS_EHT_RU_ALLOCATION1_1_SHIFT);
  1609. break;
  1610. default:
  1611. break;
  1612. }
  1613. ppdu_info->rx_status.eht_known |= (num_ru_allocation_known <<
  1614. QDF_MON_STATUS_EHT_NUM_KNOWN_RU_ALLOCATIONS_SHIFT);
  1615. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1616. }
  1617. static inline uint32_t
  1618. hal_rx_parse_eht_sig_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1619. struct hal_rx_ppdu_info *ppdu_info)
  1620. {
  1621. struct hal_eht_sig_mu_mimo_user_info *user_info;
  1622. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1623. user_info = (struct hal_eht_sig_mu_mimo_user_info *)tlv;
  1624. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1625. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1626. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1627. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1628. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_KNOWN;
  1629. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1630. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1631. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1632. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1633. ppdu_info->rx_status.mcs = user_info->mcs;
  1634. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1635. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1636. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1637. (user_info->spatial_coding <<
  1638. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_SHIFT);
  1639. /* CRC for matched user block */
  1640. ppdu_info->rx_status.eht_known |=
  1641. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1642. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1643. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1644. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1645. ppdu_info->rx_status.num_eht_user_info_valid++;
  1646. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1647. }
  1648. static inline uint32_t
  1649. hal_rx_parse_eht_sig_non_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1650. struct hal_rx_ppdu_info *ppdu_info)
  1651. {
  1652. struct hal_eht_sig_non_mu_mimo_user_info *user_info;
  1653. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1654. user_info = (struct hal_eht_sig_non_mu_mimo_user_info *)tlv;
  1655. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1656. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1657. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1658. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1659. QDF_MON_STATUS_EHT_USER_NSS_KNOWN |
  1660. QDF_MON_STATUS_EHT_USER_BEAMFORMING_KNOWN;
  1661. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1662. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1663. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1664. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1665. ppdu_info->rx_status.mcs = user_info->mcs;
  1666. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->nss <<
  1667. QDF_MON_STATUS_EHT_USER_NSS_SHIFT);
  1668. ppdu_info->rx_status.nss = user_info->nss + 1;
  1669. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1670. (user_info->beamformed <<
  1671. QDF_MON_STATUS_EHT_USER_BEAMFORMING_SHIFT);
  1672. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1673. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1674. /* CRC for matched user block */
  1675. ppdu_info->rx_status.eht_known |=
  1676. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1677. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1678. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1679. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1680. ppdu_info->rx_status.num_eht_user_info_valid++;
  1681. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1682. }
  1683. static inline bool hal_rx_is_ofdma(struct hal_soc *hal_soc,
  1684. struct hal_rx_ppdu_info *ppdu_info)
  1685. {
  1686. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1687. ppdu_info->u_sig_info.ul_dl == 0)
  1688. return true;
  1689. return false;
  1690. }
  1691. static inline bool hal_rx_is_non_ofdma(struct hal_soc *hal_soc,
  1692. struct hal_rx_ppdu_info *ppdu_info)
  1693. {
  1694. uint32_t ppdu_type_comp_mode =
  1695. ppdu_info->u_sig_info.ppdu_type_comp_mode;
  1696. uint32_t ul_dl = ppdu_info->u_sig_info.ul_dl;
  1697. if ((ppdu_type_comp_mode == 1 && ul_dl == 0) ||
  1698. (ppdu_type_comp_mode == 2 && ul_dl == 0) ||
  1699. (ppdu_type_comp_mode == 1 && ul_dl == 1))
  1700. return true;
  1701. return false;
  1702. }
  1703. static inline bool hal_rx_is_mu_mimo_user(struct hal_soc *hal_soc,
  1704. struct hal_rx_ppdu_info *ppdu_info)
  1705. {
  1706. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 2 &&
  1707. ppdu_info->u_sig_info.ul_dl == 0)
  1708. return true;
  1709. return false;
  1710. }
  1711. static inline bool
  1712. hal_rx_is_frame_type_ndp(struct hal_soc *hal_soc,
  1713. struct hal_rx_ppdu_info *ppdu_info)
  1714. {
  1715. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 1 &&
  1716. ppdu_info->u_sig_info.eht_sig_mcs == 0 &&
  1717. ppdu_info->u_sig_info.num_eht_sig_sym == 0)
  1718. return true;
  1719. return false;
  1720. }
  1721. static inline uint32_t
  1722. hal_rx_parse_eht_sig_ndp(struct hal_soc *hal_soc, void *tlv,
  1723. struct hal_rx_ppdu_info *ppdu_info)
  1724. {
  1725. struct hal_eht_sig_ndp_cmn_eb *eht_sig_ndp =
  1726. (struct hal_eht_sig_ndp_cmn_eb *)tlv;
  1727. ppdu_info->rx_status.eht_known |=
  1728. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  1729. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  1730. QDF_MON_STATUS_EHT_NDP_NSS_KNOWN |
  1731. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_KNOWN |
  1732. QDF_MON_STATUS_EHT_NDP_DISREGARD_KNOWN |
  1733. QDF_MON_STATUS_EHT_CRC1_KNOWN |
  1734. QDF_MON_STATUS_EHT_TAIL1_KNOWN;
  1735. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->spatial_reuse <<
  1736. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  1737. /*
  1738. * GI and LTF size are separately indicated in radiotap header
  1739. * and hence will be parsed from other TLV
  1740. **/
  1741. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->num_ltf_sym <<
  1742. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  1743. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1744. QDF_MON_STATUS_EHT_NDP_DISREGARD_SHIFT);
  1745. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->nss <<
  1746. QDF_MON_STATUS_EHT_NDP_NSS_SHIFT);
  1747. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->beamformed <<
  1748. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_SHIFT);
  1749. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->crc <<
  1750. QDF_MON_STATUS_EHT_CRC1_SHIFT);
  1751. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1752. }
  1753. static inline uint32_t
  1754. hal_rx_parse_eht_sig_non_ofdma(struct hal_soc *hal_soc, void *tlv,
  1755. struct hal_rx_ppdu_info *ppdu_info)
  1756. {
  1757. void *user_info = (void *)((uint8_t *)tlv + 4);
  1758. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1759. hal_rx_parse_non_ofdma_users(hal_soc, tlv, ppdu_info);
  1760. if (hal_rx_is_mu_mimo_user(hal_soc, ppdu_info))
  1761. hal_rx_parse_eht_sig_mumimo_user_info(hal_soc, user_info,
  1762. ppdu_info);
  1763. else
  1764. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1765. ppdu_info);
  1766. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1767. }
  1768. static inline uint32_t
  1769. hal_rx_parse_eht_sig_ofdma(struct hal_soc *hal_soc, void *tlv,
  1770. struct hal_rx_ppdu_info *ppdu_info)
  1771. {
  1772. uint64_t *eht_sig_tlv = (uint64_t *)tlv;
  1773. void *user_info = (void *)(eht_sig_tlv + 2);
  1774. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1775. hal_rx_parse_ru_allocation(hal_soc, tlv, ppdu_info);
  1776. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1777. ppdu_info);
  1778. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1779. }
  1780. static inline uint32_t
  1781. hal_rx_parse_eht_sig_hdr(struct hal_soc *hal_soc, uint8_t *tlv,
  1782. struct hal_rx_ppdu_info *ppdu_info)
  1783. {
  1784. ppdu_info->rx_status.eht_flags = 1;
  1785. if (hal_rx_is_frame_type_ndp(hal_soc, ppdu_info))
  1786. hal_rx_parse_eht_sig_ndp(hal_soc, tlv, ppdu_info);
  1787. else if (hal_rx_is_non_ofdma(hal_soc, ppdu_info))
  1788. hal_rx_parse_eht_sig_non_ofdma(hal_soc, tlv, ppdu_info);
  1789. else if (hal_rx_is_ofdma(hal_soc, ppdu_info))
  1790. hal_rx_parse_eht_sig_ofdma(hal_soc, tlv, ppdu_info);
  1791. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1792. }
  1793. #ifdef WLAN_FEATURE_11BE
  1794. static inline void
  1795. hal_rx_parse_punctured_pattern(struct phyrx_common_user_info *cmn_usr_info,
  1796. struct hal_rx_ppdu_info *ppdu_info)
  1797. {
  1798. ppdu_info->rx_status.punctured_pattern = cmn_usr_info->puncture_bitmap;
  1799. }
  1800. #else
  1801. static inline void
  1802. hal_rx_parse_punctured_pattern(struct phyrx_common_user_info *cmn_usr_info,
  1803. struct hal_rx_ppdu_info *ppdu_info)
  1804. {
  1805. }
  1806. #endif
  1807. static inline uint32_t
  1808. hal_rx_parse_cmn_usr_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1809. struct hal_rx_ppdu_info *ppdu_info)
  1810. {
  1811. struct phyrx_common_user_info *cmn_usr_info =
  1812. (struct phyrx_common_user_info *)tlv;
  1813. ppdu_info->rx_status.eht_known |=
  1814. QDF_MON_STATUS_EHT_GUARD_INTERVAL_KNOWN |
  1815. QDF_MON_STATUS_EHT_LTF_KNOWN;
  1816. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->cp_setting <<
  1817. QDF_MON_STATUS_EHT_GI_SHIFT);
  1818. if (!ppdu_info->rx_status.sgi)
  1819. ppdu_info->rx_status.sgi = cmn_usr_info->cp_setting;
  1820. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->ltf_size <<
  1821. QDF_MON_STATUS_EHT_LTF_SHIFT);
  1822. if (!ppdu_info->rx_status.ltf_size)
  1823. ppdu_info->rx_status.ltf_size = cmn_usr_info->ltf_size;
  1824. hal_rx_parse_punctured_pattern(cmn_usr_info, ppdu_info);
  1825. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1826. }
  1827. #ifdef WLAN_FEATURE_11BE
  1828. static inline void
  1829. hal_rx_ul_ofdma_ru_size_to_width(uint32_t ru_size,
  1830. uint32_t *ru_width)
  1831. {
  1832. uint32_t width;
  1833. width = 0;
  1834. switch (ru_size) {
  1835. case IEEE80211_EHT_RU_26:
  1836. width = RU_26;
  1837. break;
  1838. case IEEE80211_EHT_RU_52:
  1839. width = RU_52;
  1840. break;
  1841. case IEEE80211_EHT_RU_52_26:
  1842. width = RU_52_26;
  1843. break;
  1844. case IEEE80211_EHT_RU_106:
  1845. width = RU_106;
  1846. break;
  1847. case IEEE80211_EHT_RU_106_26:
  1848. width = RU_106_26;
  1849. break;
  1850. case IEEE80211_EHT_RU_242:
  1851. width = RU_242;
  1852. break;
  1853. case IEEE80211_EHT_RU_484:
  1854. width = RU_484;
  1855. break;
  1856. case IEEE80211_EHT_RU_484_242:
  1857. width = RU_484_242;
  1858. break;
  1859. case IEEE80211_EHT_RU_996:
  1860. width = RU_996;
  1861. break;
  1862. case IEEE80211_EHT_RU_996_484:
  1863. width = RU_996_484;
  1864. break;
  1865. case IEEE80211_EHT_RU_996_484_242:
  1866. width = RU_996_484_242;
  1867. break;
  1868. case IEEE80211_EHT_RU_996x2:
  1869. width = RU_2X996;
  1870. break;
  1871. case IEEE80211_EHT_RU_996x2_484:
  1872. width = RU_2X996_484;
  1873. break;
  1874. case IEEE80211_EHT_RU_996x3:
  1875. width = RU_3X996;
  1876. break;
  1877. case IEEE80211_EHT_RU_996x3_484:
  1878. width = RU_3X996_484;
  1879. break;
  1880. case IEEE80211_EHT_RU_996x4:
  1881. width = RU_4X996;
  1882. break;
  1883. default:
  1884. hal_err_rl("RU size(%d) to width convert err", ru_size);
  1885. break;
  1886. }
  1887. *ru_width = width;
  1888. }
  1889. #else
  1890. static inline void
  1891. hal_rx_ul_ofdma_ru_size_to_width(uint32_t ru_size,
  1892. uint32_t *ru_width)
  1893. {
  1894. *ru_width = 0;
  1895. }
  1896. #endif
  1897. static inline enum ieee80211_eht_ru_size
  1898. hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(struct hal_soc *hal_soc,
  1899. uint32_t hal_ru_size)
  1900. {
  1901. switch (hal_ru_size) {
  1902. case HAL_EHT_RU_26:
  1903. return IEEE80211_EHT_RU_26;
  1904. case HAL_EHT_RU_52:
  1905. return IEEE80211_EHT_RU_52;
  1906. case HAL_EHT_RU_78:
  1907. return IEEE80211_EHT_RU_52_26;
  1908. case HAL_EHT_RU_106:
  1909. return IEEE80211_EHT_RU_106;
  1910. case HAL_EHT_RU_132:
  1911. return IEEE80211_EHT_RU_106_26;
  1912. case HAL_EHT_RU_242:
  1913. return IEEE80211_EHT_RU_242;
  1914. case HAL_EHT_RU_484:
  1915. return IEEE80211_EHT_RU_484;
  1916. case HAL_EHT_RU_726:
  1917. return IEEE80211_EHT_RU_484_242;
  1918. case HAL_EHT_RU_996:
  1919. return IEEE80211_EHT_RU_996;
  1920. case HAL_EHT_RU_996x2:
  1921. return IEEE80211_EHT_RU_996x2;
  1922. case HAL_EHT_RU_996x3:
  1923. return IEEE80211_EHT_RU_996x3;
  1924. case HAL_EHT_RU_996x4:
  1925. return IEEE80211_EHT_RU_996x4;
  1926. case HAL_EHT_RU_NONE:
  1927. return IEEE80211_EHT_RU_INVALID;
  1928. case HAL_EHT_RU_996_484:
  1929. return IEEE80211_EHT_RU_996_484;
  1930. case HAL_EHT_RU_996x2_484:
  1931. return IEEE80211_EHT_RU_996x2_484;
  1932. case HAL_EHT_RU_996x3_484:
  1933. return IEEE80211_EHT_RU_996x3_484;
  1934. case HAL_EHT_RU_996_484_242:
  1935. return IEEE80211_EHT_RU_996_484_242;
  1936. default:
  1937. return IEEE80211_EHT_RU_INVALID;
  1938. }
  1939. }
  1940. #define HAL_SET_RU_PER80(ru_320mhz, ru_per80, ru_idx_per80mhz, num_80mhz) \
  1941. ((ru_320mhz) |= ((uint64_t)(ru_per80) << \
  1942. (((num_80mhz) * NUM_RU_BITS_PER80) + \
  1943. ((ru_idx_per80mhz) * NUM_RU_BITS_PER20))))
  1944. static inline uint32_t
  1945. hal_rx_parse_receive_user_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1946. struct hal_rx_ppdu_info *ppdu_info,
  1947. uint32_t user_id)
  1948. {
  1949. struct receive_user_info *rx_usr_info = (struct receive_user_info *)tlv;
  1950. struct mon_rx_user_status *mon_rx_user_status = NULL;
  1951. uint64_t ru_index_320mhz = 0;
  1952. uint16_t ru_index_per80mhz;
  1953. uint32_t ru_size = 0, num_80mhz_with_ru = 0;
  1954. uint32_t ru_index = HAL_EHT_RU_INVALID;
  1955. uint32_t rtap_ru_size = IEEE80211_EHT_RU_INVALID;
  1956. uint32_t ru_width;
  1957. ppdu_info->rx_status.eht_known |=
  1958. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_KNOWN;
  1959. ppdu_info->rx_status.eht_data[0] |=
  1960. (rx_usr_info->dl_ofdma_content_channel <<
  1961. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_SHIFT);
  1962. switch (rx_usr_info->reception_type) {
  1963. case HAL_RECEPTION_TYPE_SU:
  1964. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1965. break;
  1966. case HAL_RECEPTION_TYPE_DL_MU_MIMO:
  1967. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_DL;
  1968. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1969. break;
  1970. case HAL_RECEPTION_TYPE_UL_MU_MIMO:
  1971. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_UL;
  1972. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  1973. break;
  1974. case HAL_RECEPTION_TYPE_DL_MU_OFMA:
  1975. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_DL;
  1976. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1977. break;
  1978. case HAL_RECEPTION_TYPE_UL_MU_OFDMA:
  1979. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_UL;
  1980. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  1981. break;
  1982. case HAL_RECEPTION_TYPE_DL_MU_OFDMA_MIMO:
  1983. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_DL;
  1984. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA_MIMO;
  1985. break;
  1986. case HAL_RECEPTION_TYPE_UL_MU_OFDMA_MIMO:
  1987. ppdu_info->rx_status.mu_dl_ul = HAL_RX_TYPE_UL;
  1988. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA_MIMO;
  1989. break;
  1990. }
  1991. ppdu_info->start_user_info_cnt++;
  1992. ppdu_info->rx_status.is_stbc = rx_usr_info->stbc;
  1993. ppdu_info->rx_status.ldpc = rx_usr_info->ldpc;
  1994. ppdu_info->rx_status.dcm = rx_usr_info->sta_dcm;
  1995. ppdu_info->rx_status.mcs = rx_usr_info->rate_mcs;
  1996. ppdu_info->rx_status.nss = rx_usr_info->nss + 1;
  1997. if (user_id < HAL_MAX_UL_MU_USERS) {
  1998. mon_rx_user_status =
  1999. &ppdu_info->rx_user_status[user_id];
  2000. mon_rx_user_status->mcs = ppdu_info->rx_status.mcs;
  2001. mon_rx_user_status->nss = ppdu_info->rx_status.nss;
  2002. }
  2003. if (!(ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_MIMO ||
  2004. ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_OFDMA ||
  2005. ppdu_info->rx_status.reception_type == HAL_RX_TYPE_MU_OFDMA_MIMO))
  2006. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2007. /* RU allocation present only for OFDMA reception */
  2008. if (rx_usr_info->ru_type_80_0 != HAL_EHT_RU_NONE) {
  2009. ru_size += rx_usr_info->ru_type_80_0;
  2010. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_0;
  2011. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_0,
  2012. ru_index_per80mhz, 0);
  2013. num_80mhz_with_ru++;
  2014. }
  2015. if (rx_usr_info->ru_type_80_1 != HAL_EHT_RU_NONE) {
  2016. ru_size += rx_usr_info->ru_type_80_1;
  2017. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_1;
  2018. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_1,
  2019. ru_index_per80mhz, 1);
  2020. num_80mhz_with_ru++;
  2021. }
  2022. if (rx_usr_info->ru_type_80_2 != HAL_EHT_RU_NONE) {
  2023. ru_size += rx_usr_info->ru_type_80_2;
  2024. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_2;
  2025. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_2,
  2026. ru_index_per80mhz, 2);
  2027. num_80mhz_with_ru++;
  2028. }
  2029. if (rx_usr_info->ru_type_80_3 != HAL_EHT_RU_NONE) {
  2030. ru_size += rx_usr_info->ru_type_80_3;
  2031. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_3;
  2032. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_3,
  2033. ru_index_per80mhz, 3);
  2034. num_80mhz_with_ru++;
  2035. }
  2036. if (num_80mhz_with_ru > 1) {
  2037. /* Calculate the MRU index */
  2038. switch (ru_index_320mhz) {
  2039. case HAL_EHT_RU_996_484_0:
  2040. case HAL_EHT_RU_996x2_484_0:
  2041. case HAL_EHT_RU_996x3_484_0:
  2042. ru_index = 0;
  2043. break;
  2044. case HAL_EHT_RU_996_484_1:
  2045. case HAL_EHT_RU_996x2_484_1:
  2046. case HAL_EHT_RU_996x3_484_1:
  2047. ru_index = 1;
  2048. break;
  2049. case HAL_EHT_RU_996_484_2:
  2050. case HAL_EHT_RU_996x2_484_2:
  2051. case HAL_EHT_RU_996x3_484_2:
  2052. ru_index = 2;
  2053. break;
  2054. case HAL_EHT_RU_996_484_3:
  2055. case HAL_EHT_RU_996x2_484_3:
  2056. case HAL_EHT_RU_996x3_484_3:
  2057. ru_index = 3;
  2058. break;
  2059. case HAL_EHT_RU_996_484_4:
  2060. case HAL_EHT_RU_996x2_484_4:
  2061. case HAL_EHT_RU_996x3_484_4:
  2062. ru_index = 4;
  2063. break;
  2064. case HAL_EHT_RU_996_484_5:
  2065. case HAL_EHT_RU_996x2_484_5:
  2066. case HAL_EHT_RU_996x3_484_5:
  2067. ru_index = 5;
  2068. break;
  2069. case HAL_EHT_RU_996_484_6:
  2070. case HAL_EHT_RU_996x2_484_6:
  2071. case HAL_EHT_RU_996x3_484_6:
  2072. ru_index = 6;
  2073. break;
  2074. case HAL_EHT_RU_996_484_7:
  2075. case HAL_EHT_RU_996x2_484_7:
  2076. case HAL_EHT_RU_996x3_484_7:
  2077. ru_index = 7;
  2078. break;
  2079. case HAL_EHT_RU_996x2_484_8:
  2080. ru_index = 8;
  2081. break;
  2082. case HAL_EHT_RU_996x2_484_9:
  2083. ru_index = 9;
  2084. break;
  2085. case HAL_EHT_RU_996x2_484_10:
  2086. ru_index = 10;
  2087. break;
  2088. case HAL_EHT_RU_996x2_484_11:
  2089. ru_index = 11;
  2090. break;
  2091. default:
  2092. ru_index = HAL_EHT_RU_INVALID;
  2093. dp_debug("Invalid RU index");
  2094. qdf_assert(0);
  2095. break;
  2096. }
  2097. ru_size += 4;
  2098. }
  2099. rtap_ru_size = hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(hal_soc,
  2100. ru_size);
  2101. if (rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  2102. ppdu_info->rx_status.eht_known |=
  2103. QDF_MON_STATUS_EHT_RU_MRU_SIZE_KNOWN;
  2104. ppdu_info->rx_status.eht_data[1] |= (rtap_ru_size <<
  2105. QDF_MON_STATUS_EHT_RU_MRU_SIZE_SHIFT);
  2106. }
  2107. if (ru_index != HAL_EHT_RU_INVALID) {
  2108. ppdu_info->rx_status.eht_known |=
  2109. QDF_MON_STATUS_EHT_RU_MRU_INDEX_KNOWN;
  2110. ppdu_info->rx_status.eht_data[1] |= (ru_index <<
  2111. QDF_MON_STATUS_EHT_RU_MRU_INDEX_SHIFT);
  2112. }
  2113. if (mon_rx_user_status && ru_index != HAL_EHT_RU_INVALID &&
  2114. rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  2115. mon_rx_user_status->ofdma_ru_start_index = ru_index;
  2116. mon_rx_user_status->ofdma_ru_size = rtap_ru_size;
  2117. hal_rx_ul_ofdma_ru_size_to_width(rtap_ru_size, &ru_width);
  2118. mon_rx_user_status->ofdma_ru_width = ru_width;
  2119. mon_rx_user_status->mu_ul_info_valid = 1;
  2120. }
  2121. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2122. }
  2123. #ifdef WLAN_PKT_CAPTURE_RX_2_0
  2124. static inline void
  2125. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  2126. hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user)
  2127. {
  2128. ppdu_info->rx_status.mpdu_retry_cnt =
  2129. rx_ppdu_end_user->retried_mpdu_count;
  2130. }
  2131. static inline void
  2132. hal_rx_status_get_mon_buf_addr(uint8_t *rx_tlv,
  2133. struct hal_rx_ppdu_info *ppdu_info)
  2134. {
  2135. struct mon_buffer_addr *addr = (struct mon_buffer_addr *)rx_tlv;
  2136. ppdu_info->packet_info.sw_cookie =
  2137. (((uint64_t)addr->buffer_virt_addr_63_32 << 32) |
  2138. (addr->buffer_virt_addr_31_0));
  2139. /* HW DMA length is '-1' of actual DMA length*/
  2140. ppdu_info->packet_info.dma_length = addr->dma_length + 1;
  2141. ppdu_info->packet_info.msdu_continuation = addr->msdu_continuation;
  2142. ppdu_info->packet_info.truncated = addr->truncated;
  2143. }
  2144. static inline void
  2145. hal_rx_update_ppdu_drop_cnt(uint8_t *rx_tlv,
  2146. struct hal_rx_ppdu_info *ppdu_info)
  2147. {
  2148. struct mon_drop *drop_cnt = (struct mon_drop *)rx_tlv;
  2149. ppdu_info->drop_cnt.ppdu_drop_cnt = drop_cnt->ppdu_drop_cnt;
  2150. ppdu_info->drop_cnt.mpdu_drop_cnt = drop_cnt->mpdu_drop_cnt;
  2151. ppdu_info->drop_cnt.end_of_ppdu_drop_cnt = drop_cnt->end_of_ppdu_seen;
  2152. ppdu_info->drop_cnt.tlv_drop_cnt = drop_cnt->tlv_drop_cnt;
  2153. }
  2154. #else
  2155. static inline void
  2156. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  2157. hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user)
  2158. {
  2159. ppdu_info->rx_status.mpdu_retry_cnt = 0;
  2160. }
  2161. static inline void
  2162. hal_rx_status_get_mon_buf_addr(uint8_t *rx_tlv,
  2163. struct hal_rx_ppdu_info *ppdu_info)
  2164. {
  2165. }
  2166. static inline void
  2167. hal_rx_update_ppdu_drop_cnt(uint8_t *rx_tlv,
  2168. struct hal_rx_ppdu_info *ppdu_info)
  2169. {
  2170. }
  2171. #endif
  2172. #ifdef WLAN_SUPPORT_CTRL_FRAME_STATS
  2173. static inline void
  2174. hal_update_rx_ctrl_frame_stats(struct hal_rx_ppdu_info *ppdu_info,
  2175. uint32_t user_id)
  2176. {
  2177. uint16_t fc = ppdu_info->nac_info.frame_control;
  2178. if (HAL_RX_GET_FRAME_CTRL_TYPE(fc) == HAL_RX_FRAME_CTRL_TYPE_CTRL) {
  2179. if ((fc & QDF_IEEE80211_FC0_SUBTYPE_MASK) ==
  2180. QDF_IEEE80211_FC0_SUBTYPE_VHT_NDP_AN)
  2181. ppdu_info->ctrl_frm_info[user_id].ndpa = 1;
  2182. if ((fc & QDF_IEEE80211_FC0_SUBTYPE_MASK) ==
  2183. QDF_IEEE80211_FC0_SUBTYPE_BAR)
  2184. ppdu_info->ctrl_frm_info[user_id].bar = 1;
  2185. }
  2186. }
  2187. #else
  2188. static inline void
  2189. hal_update_rx_ctrl_frame_stats(struct hal_rx_ppdu_info *ppdu_info,
  2190. uint32_t user_id)
  2191. {
  2192. }
  2193. #endif /* WLAN_SUPPORT_CTRL_FRAME_STATS */
  2194. #ifdef MONITOR_TLV_RECORDING_ENABLE
  2195. /**
  2196. * hal_rx_record_tlv_info() - Record received TLV info
  2197. * @ppdu_info: pointer to ppdu_info
  2198. * @tlv_tag: TLV tag of the TLV to record
  2199. *
  2200. * Return
  2201. */
  2202. static inline void
  2203. hal_rx_record_tlv_info(struct hal_rx_ppdu_info *ppdu_info, uint32_t tlv_tag) {
  2204. ppdu_info->rx_tlv_info.tlv_tag = tlv_tag;
  2205. switch (tlv_tag) {
  2206. case WIFIRX_PPDU_START_E:
  2207. case WIFIRX_PPDU_START_USER_INFO_E:
  2208. ppdu_info->rx_tlv_info.tlv_category = CATEGORY_PPDU_START;
  2209. break;
  2210. case WIFIRX_HEADER_E:
  2211. case WIFIRX_MPDU_START_E:
  2212. case WIFIMON_BUFFER_ADDR_E:
  2213. case WIFIRX_MSDU_END_E:
  2214. case WIFIRX_MPDU_END_E:
  2215. ppdu_info->rx_tlv_info.tlv_category = CATEGORY_MPDU;
  2216. break;
  2217. case WIFIRX_USER_PPDU_END_E:
  2218. case WIFIRX_PPDU_END_E:
  2219. case WIFIPHYRX_RSSI_LEGACY_E:
  2220. case WIFIPHYRX_L_SIG_B_E:
  2221. case WIFIPHYRX_COMMON_USER_INFO_E:
  2222. case WIFIPHYRX_DATA_DONE_E:
  2223. case WIFIPHYRX_PKT_END_PART1_E:
  2224. case WIFIPHYRX_PKT_END_E:
  2225. case WIFIRXPCU_PPDU_END_INFO_E:
  2226. case WIFIRX_PPDU_END_USER_STATS_E:
  2227. case WIFIRX_PPDU_END_STATUS_DONE_E:
  2228. ppdu_info->rx_tlv_info.tlv_category = CATEGORY_PPDU_END;
  2229. break;
  2230. }
  2231. }
  2232. #else
  2233. static inline void
  2234. hal_rx_record_tlv_info(struct hal_rx_ppdu_info *ppdu_info, uint32_t tlv_tag) {
  2235. }
  2236. #endif
  2237. /**
  2238. * hal_rx_status_get_tlv_info_generic_be() - process receive info TLV
  2239. * @rx_tlv_hdr: pointer to TLV header
  2240. * @ppduinfo: pointer to ppdu_info
  2241. * @hal_soc_hdl: HAL version of the SOC pointer
  2242. * @nbuf: Network buffer
  2243. *
  2244. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  2245. */
  2246. static inline uint32_t
  2247. hal_rx_status_get_tlv_info_generic_be(void *rx_tlv_hdr, void *ppduinfo,
  2248. hal_soc_handle_t hal_soc_hdl,
  2249. qdf_nbuf_t nbuf)
  2250. {
  2251. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  2252. uint32_t tlv_tag, user_id, tlv_len, value;
  2253. uint8_t group_id = 0;
  2254. uint8_t he_dcm = 0;
  2255. uint8_t he_stbc = 0;
  2256. uint16_t he_gi = 0;
  2257. uint16_t he_ltf = 0;
  2258. void *rx_tlv;
  2259. struct mon_rx_user_status *mon_rx_user_status;
  2260. struct hal_rx_ppdu_info *ppdu_info =
  2261. (struct hal_rx_ppdu_info *)ppduinfo;
  2262. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  2263. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  2264. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  2265. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV_HDR_SIZE;
  2266. ppdu_info->user_id = user_id;
  2267. switch (tlv_tag) {
  2268. case WIFIRX_PPDU_START_E:
  2269. {
  2270. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  2271. HAL_RX_GET_64(rx_tlv, RX_PPDU_START, PHY_PPDU_ID)))
  2272. hal_err("Matching ppdu_id(%u) detected",
  2273. ppdu_info->com_info.last_ppdu_id);
  2274. /* Reset ppdu_info before processing the ppdu */
  2275. qdf_mem_zero(ppdu_info,
  2276. sizeof(struct hal_rx_ppdu_info));
  2277. ppdu_info->com_info.last_ppdu_id =
  2278. ppdu_info->com_info.ppdu_id =
  2279. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  2280. PHY_PPDU_ID);
  2281. /* channel number is set in PHY meta data */
  2282. ppdu_info->rx_status.chan_num =
  2283. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  2284. SW_PHY_META_DATA) & 0x0000FFFF);
  2285. ppdu_info->rx_status.chan_freq =
  2286. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  2287. SW_PHY_META_DATA) & 0xFFFF0000) >> 16;
  2288. if (ppdu_info->rx_status.chan_num &&
  2289. ppdu_info->rx_status.chan_freq) {
  2290. ppdu_info->rx_status.chan_freq =
  2291. hal_rx_radiotap_num_to_freq(
  2292. ppdu_info->rx_status.chan_num,
  2293. ppdu_info->rx_status.chan_freq);
  2294. }
  2295. ppdu_info->com_info.ppdu_timestamp =
  2296. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  2297. PPDU_START_TIMESTAMP_31_0);
  2298. ppdu_info->rx_status.ppdu_timestamp =
  2299. ppdu_info->com_info.ppdu_timestamp;
  2300. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  2301. break;
  2302. }
  2303. case WIFIRX_PPDU_START_USER_INFO_E:
  2304. hal_rx_parse_receive_user_info(hal, rx_tlv, ppdu_info, user_id);
  2305. break;
  2306. case WIFIRX_PPDU_END_E:
  2307. /* This is followed by sub-TLVs of PPDU_END */
  2308. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  2309. break;
  2310. case WIFIPHYRX_LOCATION_E:
  2311. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  2312. break;
  2313. case WIFIRXPCU_PPDU_END_INFO_E:
  2314. ppdu_info->rx_status.rx_antenna =
  2315. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, RX_ANTENNA);
  2316. ppdu_info->rx_status.tsft =
  2317. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  2318. WB_TIMESTAMP_UPPER_32);
  2319. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  2320. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  2321. WB_TIMESTAMP_LOWER_32);
  2322. ppdu_info->rx_status.duration =
  2323. HAL_RX_GET_64(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  2324. RX_PPDU_DURATION);
  2325. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  2326. break;
  2327. /*
  2328. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  2329. * for MU, based on num users we see this tlv that many times.
  2330. */
  2331. case WIFIRX_PPDU_END_USER_STATS_E:
  2332. {
  2333. hal_rx_mon_ppdu_end_user_t *rx_ppdu_end_user = rx_tlv;
  2334. unsigned long tid = 0;
  2335. uint16_t seq = 0;
  2336. ppdu_info->rx_status.ast_index =
  2337. rx_ppdu_end_user->ast_index;
  2338. tid = rx_ppdu_end_user->received_qos_data_tid_bitmap;
  2339. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid,
  2340. sizeof(tid) * 8);
  2341. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  2342. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  2343. ppdu_info->rx_status.tcp_msdu_count =
  2344. rx_ppdu_end_user->tcp_msdu_count +
  2345. rx_ppdu_end_user->tcp_ack_msdu_count;
  2346. ppdu_info->rx_status.udp_msdu_count =
  2347. rx_ppdu_end_user->udp_msdu_count;
  2348. ppdu_info->rx_status.other_msdu_count =
  2349. rx_ppdu_end_user->other_msdu_count;
  2350. hal_rx_status_get_mpdu_retry_cnt(ppdu_info, rx_ppdu_end_user);
  2351. if (ppdu_info->sw_frame_group_id
  2352. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  2353. ppdu_info->rx_status.frame_control_info_valid =
  2354. rx_ppdu_end_user->frame_control_info_valid;
  2355. if (ppdu_info->rx_status.frame_control_info_valid)
  2356. ppdu_info->rx_status.frame_control =
  2357. rx_ppdu_end_user->frame_control_field;
  2358. hal_get_qos_control(rx_ppdu_end_user, ppdu_info);
  2359. }
  2360. ppdu_info->rx_status.data_sequence_control_info_valid =
  2361. rx_ppdu_end_user->data_sequence_control_info_valid;
  2362. seq = rx_ppdu_end_user->first_data_seq_ctrl;
  2363. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  2364. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  2365. ppdu_info->rx_status.preamble_type =
  2366. rx_ppdu_end_user->ht_control_field_pkt_type;
  2367. ppdu_info->end_user_stats_cnt++;
  2368. switch (ppdu_info->rx_status.preamble_type) {
  2369. case HAL_RX_PKT_TYPE_11N:
  2370. ppdu_info->rx_status.ht_flags = 1;
  2371. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  2372. break;
  2373. case HAL_RX_PKT_TYPE_11AC:
  2374. ppdu_info->rx_status.vht_flags = 1;
  2375. break;
  2376. case HAL_RX_PKT_TYPE_11AX:
  2377. ppdu_info->rx_status.he_flags = 1;
  2378. break;
  2379. default:
  2380. break;
  2381. }
  2382. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  2383. rx_ppdu_end_user->mpdu_cnt_fcs_ok;
  2384. ppdu_info->com_info.mpdu_cnt_fcs_err =
  2385. rx_ppdu_end_user->mpdu_cnt_fcs_err;
  2386. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  2387. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  2388. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  2389. else
  2390. ppdu_info->rx_status.rs_flags &=
  2391. (~IEEE80211_AMPDU_FLAG);
  2392. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  2393. rx_ppdu_end_user->fcs_ok_bitmap_31_0;
  2394. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  2395. rx_ppdu_end_user->fcs_ok_bitmap_63_32;
  2396. if (user_id < HAL_MAX_UL_MU_USERS) {
  2397. mon_rx_user_status =
  2398. &ppdu_info->rx_user_status[user_id];
  2399. hal_rx_handle_mu_ul_info(rx_ppdu_end_user,
  2400. mon_rx_user_status);
  2401. ppdu_info->com_info.num_users++;
  2402. hal_rx_populate_mu_user_info(rx_ppdu_end_user, ppdu_info,
  2403. user_id,
  2404. mon_rx_user_status);
  2405. }
  2406. break;
  2407. }
  2408. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  2409. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  2410. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2411. FCS_OK_BITMAP_95_64);
  2412. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  2413. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2414. FCS_OK_BITMAP_127_96);
  2415. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  2416. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2417. FCS_OK_BITMAP_159_128);
  2418. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  2419. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2420. FCS_OK_BITMAP_191_160);
  2421. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  2422. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2423. FCS_OK_BITMAP_223_192);
  2424. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  2425. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  2426. FCS_OK_BITMAP_255_224);
  2427. break;
  2428. case WIFIRX_PPDU_END_STATUS_DONE_E:
  2429. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  2430. return HAL_TLV_STATUS_PPDU_DONE;
  2431. case WIFIPHYRX_PKT_END_E:
  2432. break;
  2433. case WIFIDUMMY_E:
  2434. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  2435. return HAL_TLV_STATUS_BUF_DONE;
  2436. case WIFIPHYRX_HT_SIG_E:
  2437. {
  2438. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  2439. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  2440. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  2441. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO, FEC_CODING);
  2442. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  2443. 1 : 0;
  2444. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  2445. HT_SIG_INFO, MCS);
  2446. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  2447. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  2448. HT_SIG_INFO, CBW);
  2449. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  2450. HT_SIG_INFO, SHORT_GI);
  2451. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  2452. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  2453. HT_SIG_SU_NSS_SHIFT) + 1;
  2454. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  2455. break;
  2456. }
  2457. case WIFIPHYRX_L_SIG_B_E:
  2458. {
  2459. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  2460. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  2461. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  2462. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO, RATE);
  2463. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  2464. switch (value) {
  2465. case 1:
  2466. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  2467. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  2468. break;
  2469. case 2:
  2470. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  2471. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  2472. break;
  2473. case 3:
  2474. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  2475. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  2476. break;
  2477. case 4:
  2478. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  2479. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  2480. break;
  2481. case 5:
  2482. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  2483. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  2484. break;
  2485. case 6:
  2486. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  2487. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  2488. break;
  2489. case 7:
  2490. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  2491. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  2492. break;
  2493. default:
  2494. break;
  2495. }
  2496. ppdu_info->rx_status.cck_flag = 1;
  2497. break;
  2498. }
  2499. case WIFIPHYRX_L_SIG_A_E:
  2500. {
  2501. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  2502. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  2503. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  2504. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO, RATE);
  2505. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  2506. switch (value) {
  2507. case 8:
  2508. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  2509. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  2510. break;
  2511. case 9:
  2512. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  2513. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  2514. break;
  2515. case 10:
  2516. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  2517. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  2518. break;
  2519. case 11:
  2520. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  2521. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  2522. break;
  2523. case 12:
  2524. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  2525. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  2526. break;
  2527. case 13:
  2528. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  2529. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  2530. break;
  2531. case 14:
  2532. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  2533. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  2534. break;
  2535. case 15:
  2536. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  2537. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  2538. break;
  2539. default:
  2540. break;
  2541. }
  2542. ppdu_info->rx_status.ofdm_flag = 1;
  2543. break;
  2544. }
  2545. case WIFIPHYRX_VHT_SIG_A_E:
  2546. {
  2547. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  2548. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  2549. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  2550. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO,
  2551. SU_MU_CODING);
  2552. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  2553. 1 : 0;
  2554. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO, GROUP_ID);
  2555. ppdu_info->rx_status.vht_flag_values5 = group_id;
  2556. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  2557. VHT_SIG_A_INFO, MCS);
  2558. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  2559. VHT_SIG_A_INFO,
  2560. GI_SETTING);
  2561. switch (hal->target_type) {
  2562. case TARGET_TYPE_QCA8074:
  2563. case TARGET_TYPE_QCA8074V2:
  2564. case TARGET_TYPE_QCA6018:
  2565. case TARGET_TYPE_QCA5018:
  2566. case TARGET_TYPE_QCN9000:
  2567. case TARGET_TYPE_QCN6122:
  2568. case TARGET_TYPE_QCN6432:
  2569. #ifdef QCA_WIFI_QCA6390
  2570. case TARGET_TYPE_QCA6390:
  2571. #endif
  2572. ppdu_info->rx_status.is_stbc =
  2573. HAL_RX_GET(vht_sig_a_info,
  2574. VHT_SIG_A_INFO, STBC);
  2575. value = HAL_RX_GET(vht_sig_a_info,
  2576. VHT_SIG_A_INFO, N_STS);
  2577. value = value & VHT_SIG_SU_NSS_MASK;
  2578. if (ppdu_info->rx_status.is_stbc && (value > 0))
  2579. value = ((value + 1) >> 1) - 1;
  2580. ppdu_info->rx_status.nss =
  2581. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  2582. break;
  2583. case TARGET_TYPE_QCA6290:
  2584. #if !defined(QCA_WIFI_QCA6290_11AX)
  2585. ppdu_info->rx_status.is_stbc =
  2586. HAL_RX_GET(vht_sig_a_info,
  2587. VHT_SIG_A_INFO, STBC);
  2588. value = HAL_RX_GET(vht_sig_a_info,
  2589. VHT_SIG_A_INFO, N_STS);
  2590. value = value & VHT_SIG_SU_NSS_MASK;
  2591. if (ppdu_info->rx_status.is_stbc && (value > 0))
  2592. value = ((value + 1) >> 1) - 1;
  2593. ppdu_info->rx_status.nss =
  2594. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  2595. #else
  2596. ppdu_info->rx_status.nss = 0;
  2597. #endif
  2598. break;
  2599. case TARGET_TYPE_KIWI:
  2600. case TARGET_TYPE_MANGO:
  2601. case TARGET_TYPE_PEACH:
  2602. ppdu_info->rx_status.is_stbc =
  2603. HAL_RX_GET(vht_sig_a_info,
  2604. VHT_SIG_A_INFO, STBC);
  2605. value = HAL_RX_GET(vht_sig_a_info,
  2606. VHT_SIG_A_INFO, N_STS);
  2607. value = value & VHT_SIG_SU_NSS_MASK;
  2608. if (ppdu_info->rx_status.is_stbc && (value > 0))
  2609. value = ((value + 1) >> 1) - 1;
  2610. ppdu_info->rx_status.nss =
  2611. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  2612. break;
  2613. case TARGET_TYPE_QCA6490:
  2614. case TARGET_TYPE_QCA6750:
  2615. ppdu_info->rx_status.nss = 0;
  2616. break;
  2617. default:
  2618. break;
  2619. }
  2620. ppdu_info->rx_status.vht_flag_values3[0] =
  2621. (((ppdu_info->rx_status.mcs) << 4)
  2622. | ppdu_info->rx_status.nss);
  2623. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  2624. VHT_SIG_A_INFO, BANDWIDTH);
  2625. ppdu_info->rx_status.vht_flag_values2 =
  2626. ppdu_info->rx_status.bw;
  2627. ppdu_info->rx_status.vht_flag_values4 =
  2628. HAL_RX_GET(vht_sig_a_info,
  2629. VHT_SIG_A_INFO, SU_MU_CODING);
  2630. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  2631. VHT_SIG_A_INFO,
  2632. BEAMFORMED);
  2633. if (group_id == 0 || group_id == 63)
  2634. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  2635. else
  2636. ppdu_info->rx_status.reception_type =
  2637. HAL_RX_TYPE_MU_MIMO;
  2638. break;
  2639. }
  2640. case WIFIPHYRX_HE_SIG_A_SU_E:
  2641. {
  2642. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  2643. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  2644. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  2645. ppdu_info->rx_status.he_flags = 1;
  2646. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2647. FORMAT_INDICATION);
  2648. if (value == 0) {
  2649. ppdu_info->rx_status.he_data1 =
  2650. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  2651. } else {
  2652. ppdu_info->rx_status.he_data1 =
  2653. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  2654. }
  2655. /* data1 */
  2656. ppdu_info->rx_status.he_data1 |=
  2657. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  2658. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  2659. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  2660. QDF_MON_STATUS_HE_MCS_KNOWN |
  2661. QDF_MON_STATUS_HE_DCM_KNOWN |
  2662. QDF_MON_STATUS_HE_CODING_KNOWN |
  2663. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  2664. QDF_MON_STATUS_HE_STBC_KNOWN |
  2665. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  2666. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  2667. /* data2 */
  2668. ppdu_info->rx_status.he_data2 =
  2669. QDF_MON_STATUS_HE_GI_KNOWN;
  2670. ppdu_info->rx_status.he_data2 |=
  2671. QDF_MON_STATUS_TXBF_KNOWN |
  2672. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  2673. QDF_MON_STATUS_TXOP_KNOWN |
  2674. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  2675. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  2676. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  2677. /* data3 */
  2678. value = HAL_RX_GET(he_sig_a_su_info,
  2679. HE_SIG_A_SU_INFO, BSS_COLOR_ID);
  2680. ppdu_info->rx_status.he_data3 = value;
  2681. value = HAL_RX_GET(he_sig_a_su_info,
  2682. HE_SIG_A_SU_INFO, BEAM_CHANGE);
  2683. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  2684. ppdu_info->rx_status.he_data3 |= value;
  2685. value = HAL_RX_GET(he_sig_a_su_info,
  2686. HE_SIG_A_SU_INFO, DL_UL_FLAG);
  2687. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  2688. ppdu_info->rx_status.he_data3 |= value;
  2689. value = HAL_RX_GET(he_sig_a_su_info,
  2690. HE_SIG_A_SU_INFO, TRANSMIT_MCS);
  2691. ppdu_info->rx_status.mcs = value;
  2692. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2693. ppdu_info->rx_status.he_data3 |= value;
  2694. value = HAL_RX_GET(he_sig_a_su_info,
  2695. HE_SIG_A_SU_INFO, DCM);
  2696. he_dcm = value;
  2697. value = value << QDF_MON_STATUS_DCM_SHIFT;
  2698. ppdu_info->rx_status.he_data3 |= value;
  2699. value = HAL_RX_GET(he_sig_a_su_info,
  2700. HE_SIG_A_SU_INFO, CODING);
  2701. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  2702. 1 : 0;
  2703. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2704. ppdu_info->rx_status.he_data3 |= value;
  2705. value = HAL_RX_GET(he_sig_a_su_info,
  2706. HE_SIG_A_SU_INFO,
  2707. LDPC_EXTRA_SYMBOL);
  2708. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2709. ppdu_info->rx_status.he_data3 |= value;
  2710. value = HAL_RX_GET(he_sig_a_su_info,
  2711. HE_SIG_A_SU_INFO, STBC);
  2712. he_stbc = value;
  2713. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2714. ppdu_info->rx_status.he_data3 |= value;
  2715. /* data4 */
  2716. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2717. SPATIAL_REUSE);
  2718. ppdu_info->rx_status.he_data4 = value;
  2719. /* data5 */
  2720. value = HAL_RX_GET(he_sig_a_su_info,
  2721. HE_SIG_A_SU_INFO, TRANSMIT_BW);
  2722. ppdu_info->rx_status.he_data5 = value;
  2723. ppdu_info->rx_status.bw = value;
  2724. value = HAL_RX_GET(he_sig_a_su_info,
  2725. HE_SIG_A_SU_INFO, CP_LTF_SIZE);
  2726. switch (value) {
  2727. case 0:
  2728. he_gi = HE_GI_0_8;
  2729. he_ltf = HE_LTF_1_X;
  2730. break;
  2731. case 1:
  2732. he_gi = HE_GI_0_8;
  2733. he_ltf = HE_LTF_2_X;
  2734. break;
  2735. case 2:
  2736. he_gi = HE_GI_1_6;
  2737. he_ltf = HE_LTF_2_X;
  2738. break;
  2739. case 3:
  2740. if (he_dcm && he_stbc) {
  2741. he_gi = HE_GI_0_8;
  2742. he_ltf = HE_LTF_4_X;
  2743. } else {
  2744. he_gi = HE_GI_3_2;
  2745. he_ltf = HE_LTF_4_X;
  2746. }
  2747. break;
  2748. }
  2749. ppdu_info->rx_status.sgi = he_gi;
  2750. ppdu_info->rx_status.ltf_size = he_ltf;
  2751. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2752. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2753. ppdu_info->rx_status.he_data5 |= value;
  2754. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2755. ppdu_info->rx_status.he_data5 |= value;
  2756. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  2757. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2758. ppdu_info->rx_status.he_data5 |= value;
  2759. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2760. PACKET_EXTENSION_A_FACTOR);
  2761. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2762. ppdu_info->rx_status.he_data5 |= value;
  2763. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, TXBF);
  2764. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  2765. ppdu_info->rx_status.he_data5 |= value;
  2766. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2767. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2768. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2769. ppdu_info->rx_status.he_data5 |= value;
  2770. /* data6 */
  2771. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  2772. value++;
  2773. ppdu_info->rx_status.nss = value;
  2774. ppdu_info->rx_status.he_data6 = value;
  2775. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2776. DOPPLER_INDICATION);
  2777. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2778. ppdu_info->rx_status.he_data6 |= value;
  2779. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  2780. TXOP_DURATION);
  2781. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2782. ppdu_info->rx_status.he_data6 |= value;
  2783. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  2784. HE_SIG_A_SU_INFO,
  2785. TXBF);
  2786. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  2787. break;
  2788. }
  2789. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  2790. {
  2791. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  2792. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  2793. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  2794. ppdu_info->rx_status.he_mu_flags = 1;
  2795. /* HE Flags */
  2796. /*data1*/
  2797. ppdu_info->rx_status.he_data1 =
  2798. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  2799. ppdu_info->rx_status.he_data1 |=
  2800. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  2801. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  2802. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  2803. QDF_MON_STATUS_HE_STBC_KNOWN |
  2804. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  2805. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  2806. /* data2 */
  2807. ppdu_info->rx_status.he_data2 =
  2808. QDF_MON_STATUS_HE_GI_KNOWN;
  2809. ppdu_info->rx_status.he_data2 |=
  2810. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  2811. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  2812. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  2813. QDF_MON_STATUS_TXOP_KNOWN |
  2814. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  2815. /*data3*/
  2816. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2817. HE_SIG_A_MU_DL_INFO, BSS_COLOR_ID);
  2818. ppdu_info->rx_status.he_data3 = value;
  2819. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2820. HE_SIG_A_MU_DL_INFO, DL_UL_FLAG);
  2821. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  2822. ppdu_info->rx_status.he_data3 |= value;
  2823. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2824. HE_SIG_A_MU_DL_INFO,
  2825. LDPC_EXTRA_SYMBOL);
  2826. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2827. ppdu_info->rx_status.he_data3 |= value;
  2828. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2829. HE_SIG_A_MU_DL_INFO, STBC);
  2830. he_stbc = value;
  2831. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2832. ppdu_info->rx_status.he_data3 |= value;
  2833. /*data4*/
  2834. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2835. SPATIAL_REUSE);
  2836. ppdu_info->rx_status.he_data4 = value;
  2837. /*data5*/
  2838. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2839. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2840. ppdu_info->rx_status.he_data5 = value;
  2841. ppdu_info->rx_status.bw = value;
  2842. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2843. HE_SIG_A_MU_DL_INFO, CP_LTF_SIZE);
  2844. switch (value) {
  2845. case 0:
  2846. he_gi = HE_GI_0_8;
  2847. he_ltf = HE_LTF_4_X;
  2848. break;
  2849. case 1:
  2850. he_gi = HE_GI_0_8;
  2851. he_ltf = HE_LTF_2_X;
  2852. break;
  2853. case 2:
  2854. he_gi = HE_GI_1_6;
  2855. he_ltf = HE_LTF_2_X;
  2856. break;
  2857. case 3:
  2858. he_gi = HE_GI_3_2;
  2859. he_ltf = HE_LTF_4_X;
  2860. break;
  2861. }
  2862. ppdu_info->rx_status.sgi = he_gi;
  2863. ppdu_info->rx_status.ltf_size = he_ltf;
  2864. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2865. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2866. ppdu_info->rx_status.he_data5 |= value;
  2867. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2868. ppdu_info->rx_status.he_data5 |= value;
  2869. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2870. HE_SIG_A_MU_DL_INFO, NUM_LTF_SYMBOLS);
  2871. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2872. ppdu_info->rx_status.he_data5 |= value;
  2873. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2874. PACKET_EXTENSION_A_FACTOR);
  2875. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2876. ppdu_info->rx_status.he_data5 |= value;
  2877. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2878. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2879. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2880. ppdu_info->rx_status.he_data5 |= value;
  2881. /*data6*/
  2882. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2883. DOPPLER_INDICATION);
  2884. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2885. ppdu_info->rx_status.he_data6 |= value;
  2886. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2887. TXOP_DURATION);
  2888. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2889. ppdu_info->rx_status.he_data6 |= value;
  2890. /* HE-MU Flags */
  2891. /* HE-MU-flags1 */
  2892. ppdu_info->rx_status.he_flags1 =
  2893. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  2894. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  2895. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  2896. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  2897. QDF_MON_STATUS_RU_0_KNOWN;
  2898. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2899. HE_SIG_A_MU_DL_INFO, MCS_OF_SIG_B);
  2900. ppdu_info->rx_status.he_flags1 |= value;
  2901. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2902. HE_SIG_A_MU_DL_INFO, DCM_OF_SIG_B);
  2903. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  2904. ppdu_info->rx_status.he_flags1 |= value;
  2905. /* HE-MU-flags2 */
  2906. ppdu_info->rx_status.he_flags2 =
  2907. QDF_MON_STATUS_BW_KNOWN;
  2908. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2909. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2910. ppdu_info->rx_status.he_flags2 |= value;
  2911. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2912. HE_SIG_A_MU_DL_INFO, COMP_MODE_SIG_B);
  2913. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  2914. ppdu_info->rx_status.he_flags2 |= value;
  2915. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2916. HE_SIG_A_MU_DL_INFO, NUM_SIG_B_SYMBOLS);
  2917. value = value - 1;
  2918. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  2919. ppdu_info->rx_status.he_flags2 |= value;
  2920. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2921. break;
  2922. }
  2923. case WIFIPHYRX_HE_SIG_B1_MU_E:
  2924. {
  2925. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  2926. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  2927. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  2928. ppdu_info->rx_status.he_sig_b_common_known |=
  2929. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  2930. /* TODO: Check on the availability of other fields in
  2931. * sig_b_common
  2932. */
  2933. value = HAL_RX_GET(he_sig_b1_mu_info,
  2934. HE_SIG_B1_MU_INFO, RU_ALLOCATION);
  2935. ppdu_info->rx_status.he_RU[0] = value;
  2936. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2937. break;
  2938. }
  2939. case WIFIPHYRX_HE_SIG_B2_MU_E:
  2940. {
  2941. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  2942. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  2943. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  2944. /*
  2945. * Not all "HE" fields can be updated from
  2946. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2947. * to populate rest of the "HE" fields for MU scenarios.
  2948. */
  2949. /* HE-data1 */
  2950. ppdu_info->rx_status.he_data1 |=
  2951. QDF_MON_STATUS_HE_MCS_KNOWN |
  2952. QDF_MON_STATUS_HE_CODING_KNOWN;
  2953. /* HE-data2 */
  2954. /* HE-data3 */
  2955. value = HAL_RX_GET(he_sig_b2_mu_info,
  2956. HE_SIG_B2_MU_INFO, STA_MCS);
  2957. ppdu_info->rx_status.mcs = value;
  2958. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2959. ppdu_info->rx_status.he_data3 |= value;
  2960. value = HAL_RX_GET(he_sig_b2_mu_info,
  2961. HE_SIG_B2_MU_INFO, STA_CODING);
  2962. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2963. ppdu_info->rx_status.he_data3 |= value;
  2964. /* HE-data4 */
  2965. value = HAL_RX_GET(he_sig_b2_mu_info,
  2966. HE_SIG_B2_MU_INFO, STA_ID);
  2967. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2968. ppdu_info->rx_status.he_data4 |= value;
  2969. /* HE-data5 */
  2970. /* HE-data6 */
  2971. value = HAL_RX_GET(he_sig_b2_mu_info,
  2972. HE_SIG_B2_MU_INFO, NSTS);
  2973. /* value n indicates n+1 spatial streams */
  2974. value++;
  2975. ppdu_info->rx_status.nss = value;
  2976. ppdu_info->rx_status.he_data6 |= value;
  2977. break;
  2978. }
  2979. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  2980. {
  2981. uint8_t *he_sig_b2_ofdma_info =
  2982. (uint8_t *)rx_tlv +
  2983. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  2984. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  2985. /*
  2986. * Not all "HE" fields can be updated from
  2987. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2988. * to populate rest of "HE" fields for MU OFDMA scenarios.
  2989. */
  2990. /* HE-data1 */
  2991. ppdu_info->rx_status.he_data1 |=
  2992. QDF_MON_STATUS_HE_MCS_KNOWN |
  2993. QDF_MON_STATUS_HE_DCM_KNOWN |
  2994. QDF_MON_STATUS_HE_CODING_KNOWN;
  2995. /* HE-data2 */
  2996. ppdu_info->rx_status.he_data2 |=
  2997. QDF_MON_STATUS_TXBF_KNOWN;
  2998. /* HE-data3 */
  2999. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3000. HE_SIG_B2_OFDMA_INFO, STA_MCS);
  3001. ppdu_info->rx_status.mcs = value;
  3002. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  3003. ppdu_info->rx_status.he_data3 |= value;
  3004. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3005. HE_SIG_B2_OFDMA_INFO, STA_DCM);
  3006. he_dcm = value;
  3007. value = value << QDF_MON_STATUS_DCM_SHIFT;
  3008. ppdu_info->rx_status.he_data3 |= value;
  3009. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3010. HE_SIG_B2_OFDMA_INFO, STA_CODING);
  3011. value = value << QDF_MON_STATUS_CODING_SHIFT;
  3012. ppdu_info->rx_status.he_data3 |= value;
  3013. /* HE-data4 */
  3014. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3015. HE_SIG_B2_OFDMA_INFO, STA_ID);
  3016. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  3017. ppdu_info->rx_status.he_data4 |= value;
  3018. /* HE-data5 */
  3019. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3020. HE_SIG_B2_OFDMA_INFO, TXBF);
  3021. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  3022. ppdu_info->rx_status.he_data5 |= value;
  3023. /* HE-data6 */
  3024. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  3025. HE_SIG_B2_OFDMA_INFO, NSTS);
  3026. /* value n indicates n+1 spatial streams */
  3027. value++;
  3028. ppdu_info->rx_status.nss = value;
  3029. ppdu_info->rx_status.he_data6 |= value;
  3030. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  3031. break;
  3032. }
  3033. case WIFIPHYRX_RSSI_LEGACY_E:
  3034. {
  3035. uint8_t reception_type;
  3036. int8_t rssi_value;
  3037. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  3038. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  3039. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  3040. ppdu_info->rx_status.rssi_comb =
  3041. HAL_RX_GET_64(rx_tlv,
  3042. PHYRX_RSSI_LEGACY, RSSI_COMB);
  3043. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  3044. ppdu_info->rx_status.he_re = 0;
  3045. reception_type = HAL_RX_GET_64(rx_tlv,
  3046. PHYRX_RSSI_LEGACY,
  3047. RECEPTION_TYPE);
  3048. switch (reception_type) {
  3049. case QDF_RECEPTION_TYPE_ULOFMDA:
  3050. ppdu_info->rx_status.ulofdma_flag = 1;
  3051. ppdu_info->rx_status.he_data1 =
  3052. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  3053. break;
  3054. case QDF_RECEPTION_TYPE_ULMIMO:
  3055. ppdu_info->rx_status.he_data1 =
  3056. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  3057. break;
  3058. default:
  3059. break;
  3060. }
  3061. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  3062. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3063. RECEIVE_RSSI_INFO,
  3064. RSSI_PRI20_CHAIN0);
  3065. ppdu_info->rx_status.rssi[0] = rssi_value;
  3066. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3067. RECEIVE_RSSI_INFO,
  3068. RSSI_PRI20_CHAIN1);
  3069. ppdu_info->rx_status.rssi[1] = rssi_value;
  3070. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3071. RECEIVE_RSSI_INFO,
  3072. RSSI_PRI20_CHAIN2);
  3073. ppdu_info->rx_status.rssi[2] = rssi_value;
  3074. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3075. RECEIVE_RSSI_INFO,
  3076. RSSI_PRI20_CHAIN3);
  3077. ppdu_info->rx_status.rssi[3] = rssi_value;
  3078. #ifdef DP_BE_NOTYET_WAR
  3079. // TODO - this is not preset for kiwi
  3080. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3081. RECEIVE_RSSI_INFO,
  3082. RSSI_PRI20_CHAIN4);
  3083. ppdu_info->rx_status.rssi[4] = rssi_value;
  3084. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3085. RECEIVE_RSSI_INFO,
  3086. RSSI_PRI20_CHAIN5);
  3087. ppdu_info->rx_status.rssi[5] = rssi_value;
  3088. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3089. RECEIVE_RSSI_INFO,
  3090. RSSI_PRI20_CHAIN6);
  3091. ppdu_info->rx_status.rssi[6] = rssi_value;
  3092. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  3093. RECEIVE_RSSI_INFO,
  3094. RSSI_PRI20_CHAIN7);
  3095. ppdu_info->rx_status.rssi[7] = rssi_value;
  3096. #endif
  3097. break;
  3098. }
  3099. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  3100. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  3101. ppdu_info);
  3102. break;
  3103. case WIFIPHYRX_GENERIC_U_SIG_E:
  3104. hal_rx_parse_u_sig_hdr(hal, rx_tlv, ppdu_info);
  3105. break;
  3106. case WIFIPHYRX_COMMON_USER_INFO_E:
  3107. hal_rx_parse_cmn_usr_info(hal, rx_tlv, ppdu_info);
  3108. break;
  3109. case WIFIRX_HEADER_E:
  3110. {
  3111. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  3112. if (ppdu_info->fcs_ok_cnt >=
  3113. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  3114. hal_err("Number of MPDUs(%d) per status buff exceeded",
  3115. ppdu_info->fcs_ok_cnt);
  3116. break;
  3117. }
  3118. /* Update first_msdu_payload for every mpdu and increment
  3119. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  3120. */
  3121. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  3122. rx_tlv;
  3123. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  3124. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  3125. ppdu_info->msdu_info.payload_len = tlv_len;
  3126. ppdu_info->user_id = user_id;
  3127. ppdu_info->hdr_len = tlv_len;
  3128. ppdu_info->data = rx_tlv;
  3129. ppdu_info->data += 4;
  3130. /* for every RX_HEADER TLV increment mpdu_cnt */
  3131. com_info->mpdu_cnt++;
  3132. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3133. return HAL_TLV_STATUS_HEADER;
  3134. }
  3135. case WIFIRX_MPDU_START_E:
  3136. {
  3137. hal_rx_mon_mpdu_start_t *rx_mpdu_start = rx_tlv;
  3138. uint32_t ppdu_id = rx_mpdu_start->rx_mpdu_info_details.phy_ppdu_id;
  3139. uint8_t filter_category = 0;
  3140. ppdu_info->nac_info.fc_valid =
  3141. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid;
  3142. ppdu_info->nac_info.to_ds_flag =
  3143. rx_mpdu_start->rx_mpdu_info_details.to_ds;
  3144. ppdu_info->nac_info.frame_control =
  3145. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  3146. ppdu_info->sw_frame_group_id =
  3147. rx_mpdu_start->rx_mpdu_info_details.sw_frame_group_id;
  3148. ppdu_info->rx_user_status[user_id].sw_peer_id =
  3149. rx_mpdu_start->rx_mpdu_info_details.sw_peer_id;
  3150. hal_update_rx_ctrl_frame_stats(ppdu_info, user_id);
  3151. if (ppdu_info->sw_frame_group_id ==
  3152. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  3153. ppdu_info->rx_status.frame_control_info_valid =
  3154. ppdu_info->nac_info.fc_valid;
  3155. ppdu_info->rx_status.frame_control =
  3156. ppdu_info->nac_info.frame_control;
  3157. }
  3158. hal_get_mac_addr1(rx_mpdu_start,
  3159. ppdu_info);
  3160. ppdu_info->nac_info.mac_addr2_valid =
  3161. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_valid;
  3162. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  3163. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_15_0;
  3164. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  3165. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_47_16;
  3166. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  3167. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  3168. ppdu_info->rx_status.ppdu_len =
  3169. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  3170. } else {
  3171. ppdu_info->rx_status.ppdu_len +=
  3172. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  3173. }
  3174. filter_category =
  3175. rx_mpdu_start->rx_mpdu_info_details.rxpcu_mpdu_filter_in_category;
  3176. if (filter_category == 0)
  3177. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  3178. else if (filter_category == 1)
  3179. ppdu_info->rx_status.monitor_direct_used = 1;
  3180. ppdu_info->rx_user_status[user_id].filter_category = filter_category;
  3181. ppdu_info->nac_info.mcast_bcast =
  3182. rx_mpdu_start->rx_mpdu_info_details.mcast_bcast;
  3183. ppdu_info->mpdu_info[user_id].decap_type =
  3184. rx_mpdu_start->rx_mpdu_info_details.decap_type;
  3185. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3186. return HAL_TLV_STATUS_MPDU_START;
  3187. }
  3188. case WIFIRX_MPDU_END_E:
  3189. ppdu_info->user_id = user_id;
  3190. ppdu_info->fcs_err =
  3191. HAL_RX_GET_64(rx_tlv, RX_MPDU_END,
  3192. FCS_ERR);
  3193. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3194. return HAL_TLV_STATUS_MPDU_END;
  3195. case WIFIRX_MSDU_END_E: {
  3196. hal_rx_mon_msdu_end_t *rx_msdu_end = rx_tlv;
  3197. if (user_id < HAL_MAX_UL_MU_USERS) {
  3198. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  3199. rx_msdu_end->cce_metadata;
  3200. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  3201. rx_msdu_end->fse_metadata;
  3202. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  3203. rx_msdu_end->flow_idx_timeout;
  3204. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  3205. rx_msdu_end->flow_idx_invalid;
  3206. ppdu_info->rx_msdu_info[user_id].flow_idx =
  3207. rx_msdu_end->flow_idx;
  3208. ppdu_info->msdu[user_id].first_msdu =
  3209. rx_msdu_end->first_msdu;
  3210. ppdu_info->msdu[user_id].last_msdu =
  3211. rx_msdu_end->last_msdu;
  3212. ppdu_info->msdu[user_id].msdu_len =
  3213. rx_msdu_end->msdu_length;
  3214. ppdu_info->msdu[user_id].user_rssi =
  3215. rx_msdu_end->user_rssi;
  3216. ppdu_info->msdu[user_id].reception_type =
  3217. rx_msdu_end->reception_type;
  3218. }
  3219. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3220. return HAL_TLV_STATUS_MSDU_END;
  3221. }
  3222. case WIFIMON_BUFFER_ADDR_E:
  3223. hal_rx_status_get_mon_buf_addr(rx_tlv, ppdu_info);
  3224. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3225. return HAL_TLV_STATUS_MON_BUF_ADDR;
  3226. case WIFIMON_DROP_E:
  3227. hal_rx_update_ppdu_drop_cnt(rx_tlv, ppdu_info);
  3228. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3229. return HAL_TLV_STATUS_MON_DROP;
  3230. case 0:
  3231. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3232. return HAL_TLV_STATUS_PPDU_DONE;
  3233. case WIFIRX_STATUS_BUFFER_DONE_E:
  3234. case WIFIPHYRX_DATA_DONE_E:
  3235. case WIFIPHYRX_PKT_END_PART1_E:
  3236. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3237. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  3238. default:
  3239. hal_debug("unhandled tlv tag %d", tlv_tag);
  3240. }
  3241. hal_rx_record_tlv_info(ppdu_info, tlv_tag);
  3242. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  3243. }
  3244. static uint32_t
  3245. hal_rx_status_process_aggr_tlv(struct hal_soc *hal_soc,
  3246. struct hal_rx_ppdu_info *ppdu_info)
  3247. {
  3248. uint32_t aggr_tlv_tag = ppdu_info->tlv_aggr.tlv_tag;
  3249. switch (aggr_tlv_tag) {
  3250. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  3251. hal_rx_parse_eht_sig_hdr(hal_soc, ppdu_info->tlv_aggr.buf,
  3252. ppdu_info);
  3253. break;
  3254. default:
  3255. /* Aggregated TLV cannot be handled */
  3256. qdf_assert(0);
  3257. break;
  3258. }
  3259. ppdu_info->tlv_aggr.in_progress = 0;
  3260. ppdu_info->tlv_aggr.cur_len = 0;
  3261. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  3262. }
  3263. static inline bool
  3264. hal_rx_status_tlv_should_aggregate(struct hal_soc *hal_soc, uint32_t tlv_tag)
  3265. {
  3266. switch (tlv_tag) {
  3267. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  3268. return true;
  3269. }
  3270. return false;
  3271. }
  3272. static inline uint32_t
  3273. hal_rx_status_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  3274. struct hal_rx_ppdu_info *ppdu_info,
  3275. qdf_nbuf_t nbuf)
  3276. {
  3277. uint32_t tlv_tag, user_id, tlv_len;
  3278. void *rx_tlv;
  3279. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  3280. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  3281. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  3282. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV_HDR_SIZE;
  3283. if (tlv_len <= HAL_RX_MON_MAX_AGGR_SIZE - ppdu_info->tlv_aggr.cur_len) {
  3284. qdf_mem_copy(ppdu_info->tlv_aggr.buf +
  3285. ppdu_info->tlv_aggr.cur_len,
  3286. rx_tlv, tlv_len);
  3287. ppdu_info->tlv_aggr.cur_len += tlv_len;
  3288. } else {
  3289. dp_err("Length of TLV exceeds max aggregation length");
  3290. qdf_assert(0);
  3291. }
  3292. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  3293. }
  3294. static inline uint32_t
  3295. hal_rx_status_start_new_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  3296. struct hal_rx_ppdu_info *ppdu_info,
  3297. qdf_nbuf_t nbuf)
  3298. {
  3299. uint32_t tlv_tag, user_id, tlv_len;
  3300. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  3301. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  3302. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  3303. ppdu_info->tlv_aggr.in_progress = 1;
  3304. ppdu_info->tlv_aggr.tlv_tag = tlv_tag;
  3305. ppdu_info->tlv_aggr.cur_len = 0;
  3306. return hal_rx_status_aggr_tlv(hal_soc, rx_tlv_hdr, ppdu_info, nbuf);
  3307. }
  3308. static inline uint32_t
  3309. hal_rx_status_get_tlv_info_wrapper_be(void *rx_tlv_hdr, void *ppduinfo,
  3310. hal_soc_handle_t hal_soc_hdl,
  3311. qdf_nbuf_t nbuf)
  3312. {
  3313. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  3314. uint32_t tlv_tag, user_id, tlv_len;
  3315. struct hal_rx_ppdu_info *ppdu_info =
  3316. (struct hal_rx_ppdu_info *)ppduinfo;
  3317. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  3318. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  3319. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  3320. /*
  3321. * Handle the case where aggregation is in progress
  3322. * or the current TLV is one of the TLVs which should be
  3323. * aggregated
  3324. */
  3325. if (ppdu_info->tlv_aggr.in_progress) {
  3326. if (ppdu_info->tlv_aggr.tlv_tag == tlv_tag) {
  3327. return hal_rx_status_aggr_tlv(hal, rx_tlv_hdr,
  3328. ppdu_info, nbuf);
  3329. } else {
  3330. /* Finish aggregation of current TLV */
  3331. hal_rx_status_process_aggr_tlv(hal, ppdu_info);
  3332. }
  3333. }
  3334. if (hal_rx_status_tlv_should_aggregate(hal, tlv_tag)) {
  3335. return hal_rx_status_start_new_aggr_tlv(hal, rx_tlv_hdr,
  3336. ppduinfo, nbuf);
  3337. }
  3338. return hal_rx_status_get_tlv_info_generic_be(rx_tlv_hdr, ppduinfo,
  3339. hal_soc_hdl, nbuf);
  3340. }
  3341. #endif /* _HAL_BE_API_MON_H_ */