dp_tx.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_htt.h"
  20. #include "hal_hw_headers.h"
  21. #include "dp_tx.h"
  22. #include "dp_tx_desc.h"
  23. #include "dp_peer.h"
  24. #include "dp_types.h"
  25. #include "hal_tx.h"
  26. #include "qdf_mem.h"
  27. #include "qdf_nbuf.h"
  28. #include "qdf_net_types.h"
  29. #include <wlan_cfg.h>
  30. #include "dp_ipa.h"
  31. #if defined(MESH_MODE_SUPPORT) || defined(FEATURE_PERPKT_INFO)
  32. #include "if_meta_hdr.h"
  33. #endif
  34. #include "enet.h"
  35. #include "dp_internal.h"
  36. #ifdef FEATURE_WDS
  37. #include "dp_txrx_wds.h"
  38. #endif
  39. #ifdef ATH_SUPPORT_IQUE
  40. #include "dp_txrx_me.h"
  41. #endif
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /* invalid peer id for reinject*/
  47. #define DP_INVALID_PEER 0XFFFE
  48. /*mapping between hal encrypt type and cdp_sec_type*/
  49. #define MAX_CDP_SEC_TYPE 12
  50. static const uint8_t sec_type_map[MAX_CDP_SEC_TYPE] = {
  51. HAL_TX_ENCRYPT_TYPE_NO_CIPHER,
  52. HAL_TX_ENCRYPT_TYPE_WEP_128,
  53. HAL_TX_ENCRYPT_TYPE_WEP_104,
  54. HAL_TX_ENCRYPT_TYPE_WEP_40,
  55. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC,
  56. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC,
  57. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128,
  58. HAL_TX_ENCRYPT_TYPE_WAPI,
  59. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256,
  60. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128,
  61. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256,
  62. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4};
  63. #ifdef QCA_TX_LIMIT_CHECK
  64. /**
  65. * dp_tx_limit_check - Check if allocated tx descriptors reached
  66. * soc max limit and pdev max limit
  67. * @vdev: DP vdev handle
  68. *
  69. * Return: true if allocated tx descriptors reached max configured value, else
  70. * false
  71. */
  72. static inline bool
  73. dp_tx_limit_check(struct dp_vdev *vdev)
  74. {
  75. struct dp_pdev *pdev = vdev->pdev;
  76. struct dp_soc *soc = pdev->soc;
  77. if (qdf_atomic_read(&soc->num_tx_outstanding) >=
  78. soc->num_tx_allowed) {
  79. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  80. "%s: queued packets are more than max tx, drop the frame",
  81. __func__);
  82. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  83. return true;
  84. }
  85. if (qdf_atomic_read(&pdev->num_tx_outstanding) >=
  86. pdev->num_tx_allowed) {
  87. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  88. "%s: queued packets are more than max tx, drop the frame",
  89. __func__);
  90. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  91. return true;
  92. }
  93. return false;
  94. }
  95. /**
  96. * dp_tx_outstanding_inc - Increment outstanding tx desc values on pdev and soc
  97. * @vdev: DP pdev handle
  98. *
  99. * Return: void
  100. */
  101. static inline void
  102. dp_tx_outstanding_inc(struct dp_pdev *pdev)
  103. {
  104. struct dp_soc *soc = pdev->soc;
  105. qdf_atomic_inc(&pdev->num_tx_outstanding);
  106. qdf_atomic_inc(&soc->num_tx_outstanding);
  107. }
  108. /**
  109. * dp_tx_outstanding__dec - Decrement outstanding tx desc values on pdev and soc
  110. * @vdev: DP pdev handle
  111. *
  112. * Return: void
  113. */
  114. static inline void
  115. dp_tx_outstanding_dec(struct dp_pdev *pdev)
  116. {
  117. struct dp_soc *soc = pdev->soc;
  118. qdf_atomic_dec(&pdev->num_tx_outstanding);
  119. qdf_atomic_dec(&soc->num_tx_outstanding);
  120. }
  121. #else //QCA_TX_LIMIT_CHECK
  122. static inline bool
  123. dp_tx_limit_check(struct dp_vdev *vdev)
  124. {
  125. return false;
  126. }
  127. static inline void
  128. dp_tx_outstanding_inc(struct dp_pdev *pdev)
  129. {
  130. qdf_atomic_inc(&pdev->num_tx_outstanding);
  131. }
  132. static inline void
  133. dp_tx_outstanding_dec(struct dp_pdev *pdev)
  134. {
  135. qdf_atomic_dec(&pdev->num_tx_outstanding);
  136. }
  137. #endif //QCA_TX_LIMIT_CHECK
  138. #if defined(FEATURE_TSO)
  139. /**
  140. * dp_tx_tso_unmap_segment() - Unmap TSO segment
  141. *
  142. * @soc - core txrx main context
  143. * @seg_desc - tso segment descriptor
  144. * @num_seg_desc - tso number segment descriptor
  145. */
  146. static void dp_tx_tso_unmap_segment(
  147. struct dp_soc *soc,
  148. struct qdf_tso_seg_elem_t *seg_desc,
  149. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  150. {
  151. TSO_DEBUG("%s: Unmap the tso segment", __func__);
  152. if (qdf_unlikely(!seg_desc)) {
  153. DP_TRACE(ERROR, "%s %d TSO desc is NULL!",
  154. __func__, __LINE__);
  155. qdf_assert(0);
  156. } else if (qdf_unlikely(!num_seg_desc)) {
  157. DP_TRACE(ERROR, "%s %d TSO num desc is NULL!",
  158. __func__, __LINE__);
  159. qdf_assert(0);
  160. } else {
  161. bool is_last_seg;
  162. /* no tso segment left to do dma unmap */
  163. if (num_seg_desc->num_seg.tso_cmn_num_seg < 1)
  164. return;
  165. is_last_seg = (num_seg_desc->num_seg.tso_cmn_num_seg == 1) ?
  166. true : false;
  167. qdf_nbuf_unmap_tso_segment(soc->osdev,
  168. seg_desc, is_last_seg);
  169. num_seg_desc->num_seg.tso_cmn_num_seg--;
  170. }
  171. }
  172. /**
  173. * dp_tx_tso_desc_release() - Release the tso segment and tso_cmn_num_seg
  174. * back to the freelist
  175. *
  176. * @soc - soc device handle
  177. * @tx_desc - Tx software descriptor
  178. */
  179. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  180. struct dp_tx_desc_s *tx_desc)
  181. {
  182. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  183. if (qdf_unlikely(!tx_desc->tso_desc)) {
  184. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  185. "%s %d TSO desc is NULL!",
  186. __func__, __LINE__);
  187. qdf_assert(0);
  188. } else if (qdf_unlikely(!tx_desc->tso_num_desc)) {
  189. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  190. "%s %d TSO num desc is NULL!",
  191. __func__, __LINE__);
  192. qdf_assert(0);
  193. } else {
  194. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  195. (struct qdf_tso_num_seg_elem_t *)tx_desc->tso_num_desc;
  196. /* Add the tso num segment into the free list */
  197. if (tso_num_desc->num_seg.tso_cmn_num_seg == 0) {
  198. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  199. tx_desc->tso_num_desc);
  200. tx_desc->tso_num_desc = NULL;
  201. DP_STATS_INC(tx_desc->pdev, tso_stats.tso_comp, 1);
  202. }
  203. /* Add the tso segment into the free list*/
  204. dp_tx_tso_desc_free(soc,
  205. tx_desc->pool_id, tx_desc->tso_desc);
  206. tx_desc->tso_desc = NULL;
  207. }
  208. }
  209. #else
  210. static void dp_tx_tso_unmap_segment(
  211. struct dp_soc *soc,
  212. struct qdf_tso_seg_elem_t *seg_desc,
  213. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  214. {
  215. }
  216. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  217. struct dp_tx_desc_s *tx_desc)
  218. {
  219. }
  220. #endif
  221. /**
  222. * dp_tx_desc_release() - Release Tx Descriptor
  223. * @tx_desc : Tx Descriptor
  224. * @desc_pool_id: Descriptor Pool ID
  225. *
  226. * Deallocate all resources attached to Tx descriptor and free the Tx
  227. * descriptor.
  228. *
  229. * Return:
  230. */
  231. static void
  232. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  233. {
  234. struct dp_pdev *pdev = tx_desc->pdev;
  235. struct dp_soc *soc;
  236. uint8_t comp_status = 0;
  237. qdf_assert(pdev);
  238. soc = pdev->soc;
  239. if (tx_desc->frm_type == dp_tx_frm_tso)
  240. dp_tx_tso_desc_release(soc, tx_desc);
  241. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  242. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  243. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  244. dp_tx_me_free_buf(tx_desc->pdev, tx_desc->me_buffer);
  245. dp_tx_outstanding_dec(pdev);
  246. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  247. qdf_atomic_dec(&pdev->num_tx_exception);
  248. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  249. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  250. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp,
  251. soc->hal_soc);
  252. else
  253. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  254. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  255. "Tx Completion Release desc %d status %d outstanding %d",
  256. tx_desc->id, comp_status,
  257. qdf_atomic_read(&pdev->num_tx_outstanding));
  258. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  259. return;
  260. }
  261. /**
  262. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  263. * @vdev: DP vdev Handle
  264. * @nbuf: skb
  265. * @msdu_info: msdu_info required to create HTT metadata
  266. *
  267. * Prepares and fills HTT metadata in the frame pre-header for special frames
  268. * that should be transmitted using varying transmit parameters.
  269. * There are 2 VDEV modes that currently needs this special metadata -
  270. * 1) Mesh Mode
  271. * 2) DSRC Mode
  272. *
  273. * Return: HTT metadata size
  274. *
  275. */
  276. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  277. struct dp_tx_msdu_info_s *msdu_info)
  278. {
  279. uint32_t *meta_data = msdu_info->meta_data;
  280. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  281. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  282. uint8_t htt_desc_size;
  283. /* Size rounded of multiple of 8 bytes */
  284. uint8_t htt_desc_size_aligned;
  285. uint8_t *hdr = NULL;
  286. /*
  287. * Metadata - HTT MSDU Extension header
  288. */
  289. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  290. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  291. if (vdev->mesh_vdev || msdu_info->is_tx_sniffer ||
  292. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(msdu_info->
  293. meta_data[0])) {
  294. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) <
  295. htt_desc_size_aligned)) {
  296. nbuf = qdf_nbuf_realloc_headroom(nbuf,
  297. htt_desc_size_aligned);
  298. if (!nbuf) {
  299. /*
  300. * qdf_nbuf_realloc_headroom won't do skb_clone
  301. * as skb_realloc_headroom does. so, no free is
  302. * needed here.
  303. */
  304. DP_STATS_INC(vdev,
  305. tx_i.dropped.headroom_insufficient,
  306. 1);
  307. qdf_print(" %s[%d] skb_realloc_headroom failed",
  308. __func__, __LINE__);
  309. return 0;
  310. }
  311. }
  312. /* Fill and add HTT metaheader */
  313. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  314. if (!hdr) {
  315. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  316. "Error in filling HTT metadata");
  317. return 0;
  318. }
  319. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  320. } else if (vdev->opmode == wlan_op_mode_ocb) {
  321. /* Todo - Add support for DSRC */
  322. }
  323. return htt_desc_size_aligned;
  324. }
  325. /**
  326. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  327. * @tso_seg: TSO segment to process
  328. * @ext_desc: Pointer to MSDU extension descriptor
  329. *
  330. * Return: void
  331. */
  332. #if defined(FEATURE_TSO)
  333. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  334. void *ext_desc)
  335. {
  336. uint8_t num_frag;
  337. uint32_t tso_flags;
  338. /*
  339. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  340. * tcp_flag_mask
  341. *
  342. * Checksum enable flags are set in TCL descriptor and not in Extension
  343. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  344. */
  345. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  346. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  347. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  348. tso_seg->tso_flags.ip_len);
  349. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  350. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  351. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  352. uint32_t lo = 0;
  353. uint32_t hi = 0;
  354. qdf_assert_always((tso_seg->tso_frags[num_frag].paddr) &&
  355. (tso_seg->tso_frags[num_frag].length));
  356. qdf_dmaaddr_to_32s(
  357. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  358. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  359. tso_seg->tso_frags[num_frag].length);
  360. }
  361. return;
  362. }
  363. #else
  364. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  365. void *ext_desc)
  366. {
  367. return;
  368. }
  369. #endif
  370. #if defined(FEATURE_TSO)
  371. /**
  372. * dp_tx_free_tso_seg_list() - Loop through the tso segments
  373. * allocated and free them
  374. *
  375. * @soc: soc handle
  376. * @free_seg: list of tso segments
  377. * @msdu_info: msdu descriptor
  378. *
  379. * Return - void
  380. */
  381. static void dp_tx_free_tso_seg_list(
  382. struct dp_soc *soc,
  383. struct qdf_tso_seg_elem_t *free_seg,
  384. struct dp_tx_msdu_info_s *msdu_info)
  385. {
  386. struct qdf_tso_seg_elem_t *next_seg;
  387. while (free_seg) {
  388. next_seg = free_seg->next;
  389. dp_tx_tso_desc_free(soc,
  390. msdu_info->tx_queue.desc_pool_id,
  391. free_seg);
  392. free_seg = next_seg;
  393. }
  394. }
  395. /**
  396. * dp_tx_free_tso_num_seg_list() - Loop through the tso num segments
  397. * allocated and free them
  398. *
  399. * @soc: soc handle
  400. * @free_num_seg: list of tso number segments
  401. * @msdu_info: msdu descriptor
  402. * Return - void
  403. */
  404. static void dp_tx_free_tso_num_seg_list(
  405. struct dp_soc *soc,
  406. struct qdf_tso_num_seg_elem_t *free_num_seg,
  407. struct dp_tx_msdu_info_s *msdu_info)
  408. {
  409. struct qdf_tso_num_seg_elem_t *next_num_seg;
  410. while (free_num_seg) {
  411. next_num_seg = free_num_seg->next;
  412. dp_tso_num_seg_free(soc,
  413. msdu_info->tx_queue.desc_pool_id,
  414. free_num_seg);
  415. free_num_seg = next_num_seg;
  416. }
  417. }
  418. /**
  419. * dp_tx_unmap_tso_seg_list() - Loop through the tso segments
  420. * do dma unmap for each segment
  421. *
  422. * @soc: soc handle
  423. * @free_seg: list of tso segments
  424. * @num_seg_desc: tso number segment descriptor
  425. *
  426. * Return - void
  427. */
  428. static void dp_tx_unmap_tso_seg_list(
  429. struct dp_soc *soc,
  430. struct qdf_tso_seg_elem_t *free_seg,
  431. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  432. {
  433. struct qdf_tso_seg_elem_t *next_seg;
  434. if (qdf_unlikely(!num_seg_desc)) {
  435. DP_TRACE(ERROR, "TSO number seg desc is NULL!");
  436. return;
  437. }
  438. while (free_seg) {
  439. next_seg = free_seg->next;
  440. dp_tx_tso_unmap_segment(soc, free_seg, num_seg_desc);
  441. free_seg = next_seg;
  442. }
  443. }
  444. #ifdef FEATURE_TSO_STATS
  445. /**
  446. * dp_tso_get_stats_idx: Retrieve the tso packet id
  447. * @pdev - pdev handle
  448. *
  449. * Return: id
  450. */
  451. static uint32_t dp_tso_get_stats_idx(struct dp_pdev *pdev)
  452. {
  453. uint32_t stats_idx;
  454. stats_idx = (((uint32_t)qdf_atomic_inc_return(&pdev->tso_idx))
  455. % CDP_MAX_TSO_PACKETS);
  456. return stats_idx;
  457. }
  458. #else
  459. static int dp_tso_get_stats_idx(struct dp_pdev *pdev)
  460. {
  461. return 0;
  462. }
  463. #endif /* FEATURE_TSO_STATS */
  464. /**
  465. * dp_tx_free_remaining_tso_desc() - do dma unmap for tso segments if any,
  466. * free the tso segments descriptor and
  467. * tso num segments descriptor
  468. *
  469. * @soc: soc handle
  470. * @msdu_info: msdu descriptor
  471. * @tso_seg_unmap: flag to show if dma unmap is necessary
  472. *
  473. * Return - void
  474. */
  475. static void dp_tx_free_remaining_tso_desc(struct dp_soc *soc,
  476. struct dp_tx_msdu_info_s *msdu_info,
  477. bool tso_seg_unmap)
  478. {
  479. struct qdf_tso_info_t *tso_info = &msdu_info->u.tso_info;
  480. struct qdf_tso_seg_elem_t *free_seg = tso_info->tso_seg_list;
  481. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  482. tso_info->tso_num_seg_list;
  483. /* do dma unmap for each segment */
  484. if (tso_seg_unmap)
  485. dp_tx_unmap_tso_seg_list(soc, free_seg, tso_num_desc);
  486. /* free all tso number segment descriptor though looks only have 1 */
  487. dp_tx_free_tso_num_seg_list(soc, tso_num_desc, msdu_info);
  488. /* free all tso segment descriptor */
  489. dp_tx_free_tso_seg_list(soc, free_seg, msdu_info);
  490. }
  491. /**
  492. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  493. * @vdev: virtual device handle
  494. * @msdu: network buffer
  495. * @msdu_info: meta data associated with the msdu
  496. *
  497. * Return: QDF_STATUS_SUCCESS success
  498. */
  499. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  500. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  501. {
  502. struct qdf_tso_seg_elem_t *tso_seg;
  503. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  504. struct dp_soc *soc = vdev->pdev->soc;
  505. struct dp_pdev *pdev = vdev->pdev;
  506. struct qdf_tso_info_t *tso_info;
  507. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  508. tso_info = &msdu_info->u.tso_info;
  509. tso_info->curr_seg = NULL;
  510. tso_info->tso_seg_list = NULL;
  511. tso_info->num_segs = num_seg;
  512. msdu_info->frm_type = dp_tx_frm_tso;
  513. tso_info->tso_num_seg_list = NULL;
  514. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  515. while (num_seg) {
  516. tso_seg = dp_tx_tso_desc_alloc(
  517. soc, msdu_info->tx_queue.desc_pool_id);
  518. if (tso_seg) {
  519. tso_seg->next = tso_info->tso_seg_list;
  520. tso_info->tso_seg_list = tso_seg;
  521. num_seg--;
  522. } else {
  523. dp_err_rl("Failed to alloc tso seg desc");
  524. DP_STATS_INC_PKT(vdev->pdev,
  525. tso_stats.tso_no_mem_dropped, 1,
  526. qdf_nbuf_len(msdu));
  527. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  528. return QDF_STATUS_E_NOMEM;
  529. }
  530. }
  531. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  532. tso_num_seg = dp_tso_num_seg_alloc(soc,
  533. msdu_info->tx_queue.desc_pool_id);
  534. if (tso_num_seg) {
  535. tso_num_seg->next = tso_info->tso_num_seg_list;
  536. tso_info->tso_num_seg_list = tso_num_seg;
  537. } else {
  538. DP_TRACE(ERROR, "%s: Failed to alloc - Number of segs desc",
  539. __func__);
  540. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  541. return QDF_STATUS_E_NOMEM;
  542. }
  543. msdu_info->num_seg =
  544. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  545. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  546. msdu_info->num_seg);
  547. if (!(msdu_info->num_seg)) {
  548. /*
  549. * Free allocated TSO seg desc and number seg desc,
  550. * do unmap for segments if dma map has done.
  551. */
  552. DP_TRACE(ERROR, "%s: Failed to get tso info", __func__);
  553. dp_tx_free_remaining_tso_desc(soc, msdu_info, true);
  554. return QDF_STATUS_E_INVAL;
  555. }
  556. tso_info->curr_seg = tso_info->tso_seg_list;
  557. tso_info->msdu_stats_idx = dp_tso_get_stats_idx(pdev);
  558. dp_tso_packet_update(pdev, tso_info->msdu_stats_idx,
  559. msdu, msdu_info->num_seg);
  560. dp_tso_segment_stats_update(pdev, tso_info->tso_seg_list,
  561. tso_info->msdu_stats_idx);
  562. dp_stats_tso_segment_histogram_update(pdev, msdu_info->num_seg);
  563. return QDF_STATUS_SUCCESS;
  564. }
  565. #else
  566. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  567. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  568. {
  569. return QDF_STATUS_E_NOMEM;
  570. }
  571. #endif
  572. /**
  573. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  574. * @vdev: DP Vdev handle
  575. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  576. * @desc_pool_id: Descriptor Pool ID
  577. *
  578. * Return:
  579. */
  580. static
  581. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  582. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  583. {
  584. uint8_t i;
  585. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  586. struct dp_tx_seg_info_s *seg_info;
  587. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  588. struct dp_soc *soc = vdev->pdev->soc;
  589. /* Allocate an extension descriptor */
  590. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  591. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  592. if (!msdu_ext_desc) {
  593. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  594. return NULL;
  595. }
  596. if (msdu_info->exception_fw &&
  597. qdf_unlikely(vdev->mesh_vdev)) {
  598. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  599. &msdu_info->meta_data[0],
  600. sizeof(struct htt_tx_msdu_desc_ext2_t));
  601. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  602. }
  603. switch (msdu_info->frm_type) {
  604. case dp_tx_frm_sg:
  605. case dp_tx_frm_me:
  606. case dp_tx_frm_raw:
  607. seg_info = msdu_info->u.sg_info.curr_seg;
  608. /* Update the buffer pointers in MSDU Extension Descriptor */
  609. for (i = 0; i < seg_info->frag_cnt; i++) {
  610. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  611. seg_info->frags[i].paddr_lo,
  612. seg_info->frags[i].paddr_hi,
  613. seg_info->frags[i].len);
  614. }
  615. break;
  616. case dp_tx_frm_tso:
  617. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  618. &cached_ext_desc[0]);
  619. break;
  620. default:
  621. break;
  622. }
  623. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  624. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  625. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  626. msdu_ext_desc->vaddr);
  627. return msdu_ext_desc;
  628. }
  629. /**
  630. * dp_tx_trace_pkt() - Trace TX packet at DP layer
  631. *
  632. * @skb: skb to be traced
  633. * @msdu_id: msdu_id of the packet
  634. * @vdev_id: vdev_id of the packet
  635. *
  636. * Return: None
  637. */
  638. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  639. uint8_t vdev_id)
  640. {
  641. QDF_NBUF_CB_TX_PACKET_TRACK(skb) = QDF_NBUF_TX_PKT_DATA_TRACK;
  642. QDF_NBUF_CB_TX_DP_TRACE(skb) = 1;
  643. DPTRACE(qdf_dp_trace_ptr(skb,
  644. QDF_DP_TRACE_LI_DP_TX_PACKET_PTR_RECORD,
  645. QDF_TRACE_DEFAULT_PDEV_ID,
  646. qdf_nbuf_data_addr(skb),
  647. sizeof(qdf_nbuf_data(skb)),
  648. msdu_id, vdev_id));
  649. qdf_dp_trace_log_pkt(vdev_id, skb, QDF_TX, QDF_TRACE_DEFAULT_PDEV_ID);
  650. DPTRACE(qdf_dp_trace_data_pkt(skb, QDF_TRACE_DEFAULT_PDEV_ID,
  651. QDF_DP_TRACE_LI_DP_TX_PACKET_RECORD,
  652. msdu_id, QDF_TX));
  653. }
  654. /**
  655. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  656. * @vdev: DP vdev handle
  657. * @nbuf: skb
  658. * @desc_pool_id: Descriptor pool ID
  659. * @meta_data: Metadata to the fw
  660. * @tx_exc_metadata: Handle that holds exception path metadata
  661. * Allocate and prepare Tx descriptor with msdu information.
  662. *
  663. * Return: Pointer to Tx Descriptor on success,
  664. * NULL on failure
  665. */
  666. static
  667. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  668. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  669. struct dp_tx_msdu_info_s *msdu_info,
  670. struct cdp_tx_exception_metadata *tx_exc_metadata)
  671. {
  672. uint8_t align_pad;
  673. uint8_t is_exception = 0;
  674. uint8_t htt_hdr_size;
  675. qdf_ether_header_t *eh;
  676. struct dp_tx_desc_s *tx_desc;
  677. struct dp_pdev *pdev = vdev->pdev;
  678. struct dp_soc *soc = pdev->soc;
  679. if (dp_tx_limit_check(vdev))
  680. return NULL;
  681. /* Allocate software Tx descriptor */
  682. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  683. if (qdf_unlikely(!tx_desc)) {
  684. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  685. return NULL;
  686. }
  687. dp_tx_outstanding_inc(pdev);
  688. /* Initialize the SW tx descriptor */
  689. tx_desc->nbuf = nbuf;
  690. tx_desc->frm_type = dp_tx_frm_std;
  691. tx_desc->tx_encap_type = ((tx_exc_metadata &&
  692. (tx_exc_metadata->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE)) ?
  693. tx_exc_metadata->tx_encap_type : vdev->tx_encap_type);
  694. tx_desc->vdev = vdev;
  695. tx_desc->pdev = pdev;
  696. tx_desc->msdu_ext_desc = NULL;
  697. tx_desc->pkt_offset = 0;
  698. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  699. if (qdf_unlikely(vdev->multipass_en)) {
  700. if (!dp_tx_multipass_process(soc, vdev, nbuf, msdu_info))
  701. goto failure;
  702. }
  703. /*
  704. * For special modes (vdev_type == ocb or mesh), data frames should be
  705. * transmitted using varying transmit parameters (tx spec) which include
  706. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  707. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  708. * These frames are sent as exception packets to firmware.
  709. *
  710. * HW requirement is that metadata should always point to a
  711. * 8-byte aligned address. So we add alignment pad to start of buffer.
  712. * HTT Metadata should be ensured to be multiple of 8-bytes,
  713. * to get 8-byte aligned start address along with align_pad added
  714. *
  715. * |-----------------------------|
  716. * | |
  717. * |-----------------------------| <-----Buffer Pointer Address given
  718. * | | ^ in HW descriptor (aligned)
  719. * | HTT Metadata | |
  720. * | | |
  721. * | | | Packet Offset given in descriptor
  722. * | | |
  723. * |-----------------------------| |
  724. * | Alignment Pad | v
  725. * |-----------------------------| <----- Actual buffer start address
  726. * | SKB Data | (Unaligned)
  727. * | |
  728. * | |
  729. * | |
  730. * | |
  731. * | |
  732. * |-----------------------------|
  733. */
  734. if (qdf_unlikely((msdu_info->exception_fw)) ||
  735. (vdev->opmode == wlan_op_mode_ocb) ||
  736. (tx_exc_metadata &&
  737. tx_exc_metadata->is_tx_sniffer)) {
  738. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  739. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) < align_pad)) {
  740. DP_STATS_INC(vdev,
  741. tx_i.dropped.headroom_insufficient, 1);
  742. goto failure;
  743. }
  744. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  745. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  746. "qdf_nbuf_push_head failed");
  747. goto failure;
  748. }
  749. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  750. msdu_info);
  751. if (htt_hdr_size == 0)
  752. goto failure;
  753. tx_desc->pkt_offset = align_pad + htt_hdr_size;
  754. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  755. is_exception = 1;
  756. }
  757. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  758. qdf_nbuf_map(soc->osdev, nbuf,
  759. QDF_DMA_TO_DEVICE))) {
  760. /* Handle failure */
  761. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  762. "qdf_nbuf_map failed");
  763. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  764. goto failure;
  765. }
  766. if (qdf_unlikely(vdev->nawds_enabled)) {
  767. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  768. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  769. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  770. is_exception = 1;
  771. }
  772. }
  773. #if !TQM_BYPASS_WAR
  774. if (is_exception || tx_exc_metadata)
  775. #endif
  776. {
  777. /* Temporary WAR due to TQM VP issues */
  778. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  779. qdf_atomic_inc(&pdev->num_tx_exception);
  780. }
  781. return tx_desc;
  782. failure:
  783. dp_tx_desc_release(tx_desc, desc_pool_id);
  784. return NULL;
  785. }
  786. /**
  787. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  788. * @vdev: DP vdev handle
  789. * @nbuf: skb
  790. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  791. * @desc_pool_id : Descriptor Pool ID
  792. *
  793. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  794. * information. For frames wth fragments, allocate and prepare
  795. * an MSDU extension descriptor
  796. *
  797. * Return: Pointer to Tx Descriptor on success,
  798. * NULL on failure
  799. */
  800. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  801. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  802. uint8_t desc_pool_id)
  803. {
  804. struct dp_tx_desc_s *tx_desc;
  805. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  806. struct dp_pdev *pdev = vdev->pdev;
  807. struct dp_soc *soc = pdev->soc;
  808. if (dp_tx_limit_check(vdev))
  809. return NULL;
  810. /* Allocate software Tx descriptor */
  811. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  812. if (!tx_desc) {
  813. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  814. return NULL;
  815. }
  816. dp_tx_outstanding_inc(pdev);
  817. /* Initialize the SW tx descriptor */
  818. tx_desc->nbuf = nbuf;
  819. tx_desc->frm_type = msdu_info->frm_type;
  820. tx_desc->tx_encap_type = vdev->tx_encap_type;
  821. tx_desc->vdev = vdev;
  822. tx_desc->pdev = pdev;
  823. tx_desc->pkt_offset = 0;
  824. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  825. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  826. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  827. /* Handle scattered frames - TSO/SG/ME */
  828. /* Allocate and prepare an extension descriptor for scattered frames */
  829. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  830. if (!msdu_ext_desc) {
  831. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  832. "%s Tx Extension Descriptor Alloc Fail",
  833. __func__);
  834. goto failure;
  835. }
  836. #if TQM_BYPASS_WAR
  837. /* Temporary WAR due to TQM VP issues */
  838. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  839. qdf_atomic_inc(&pdev->num_tx_exception);
  840. #endif
  841. if (qdf_unlikely(msdu_info->exception_fw))
  842. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  843. tx_desc->msdu_ext_desc = msdu_ext_desc;
  844. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  845. return tx_desc;
  846. failure:
  847. dp_tx_desc_release(tx_desc, desc_pool_id);
  848. return NULL;
  849. }
  850. /**
  851. * dp_tx_prepare_raw() - Prepare RAW packet TX
  852. * @vdev: DP vdev handle
  853. * @nbuf: buffer pointer
  854. * @seg_info: Pointer to Segment info Descriptor to be prepared
  855. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  856. * descriptor
  857. *
  858. * Return:
  859. */
  860. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  861. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  862. {
  863. qdf_nbuf_t curr_nbuf = NULL;
  864. uint16_t total_len = 0;
  865. qdf_dma_addr_t paddr;
  866. int32_t i;
  867. int32_t mapped_buf_num = 0;
  868. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  869. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  870. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  871. /* Continue only if frames are of DATA type */
  872. if (!DP_FRAME_IS_DATA(qos_wh)) {
  873. DP_STATS_INC(vdev, tx_i.raw.invalid_raw_pkt_datatype, 1);
  874. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  875. "Pkt. recd is of not data type");
  876. goto error;
  877. }
  878. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  879. if (vdev->raw_mode_war &&
  880. (qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS) &&
  881. (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU))
  882. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  883. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  884. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  885. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, curr_nbuf,
  886. QDF_DMA_TO_DEVICE)) {
  887. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  888. "%s dma map error ", __func__);
  889. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  890. mapped_buf_num = i;
  891. goto error;
  892. }
  893. paddr = qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  894. seg_info->frags[i].paddr_lo = paddr;
  895. seg_info->frags[i].paddr_hi = ((uint64_t)paddr >> 32);
  896. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  897. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  898. total_len += qdf_nbuf_len(curr_nbuf);
  899. }
  900. seg_info->frag_cnt = i;
  901. seg_info->total_len = total_len;
  902. seg_info->next = NULL;
  903. sg_info->curr_seg = seg_info;
  904. msdu_info->frm_type = dp_tx_frm_raw;
  905. msdu_info->num_seg = 1;
  906. return nbuf;
  907. error:
  908. i = 0;
  909. while (nbuf) {
  910. curr_nbuf = nbuf;
  911. if (i < mapped_buf_num) {
  912. qdf_nbuf_unmap(vdev->osdev, curr_nbuf, QDF_DMA_TO_DEVICE);
  913. i++;
  914. }
  915. nbuf = qdf_nbuf_next(nbuf);
  916. qdf_nbuf_free(curr_nbuf);
  917. }
  918. return NULL;
  919. }
  920. /**
  921. * dp_tx_raw_prepare_unset() - unmap the chain of nbufs belonging to RAW frame.
  922. * @soc: DP soc handle
  923. * @nbuf: Buffer pointer
  924. *
  925. * unmap the chain of nbufs that belong to this RAW frame.
  926. *
  927. * Return: None
  928. */
  929. static void dp_tx_raw_prepare_unset(struct dp_soc *soc,
  930. qdf_nbuf_t nbuf)
  931. {
  932. qdf_nbuf_t cur_nbuf = nbuf;
  933. do {
  934. qdf_nbuf_unmap(soc->osdev, cur_nbuf, QDF_DMA_TO_DEVICE);
  935. cur_nbuf = qdf_nbuf_next(cur_nbuf);
  936. } while (cur_nbuf);
  937. }
  938. #ifdef VDEV_PEER_PROTOCOL_COUNT
  939. #define dp_vdev_peer_stats_update_protocol_cnt_tx(vdev_hdl, nbuf) \
  940. { \
  941. qdf_nbuf_t nbuf_local; \
  942. struct dp_vdev *vdev_local = vdev_hdl; \
  943. do { \
  944. if (qdf_likely(!((vdev_local)->peer_protocol_count_track))) \
  945. break; \
  946. nbuf_local = nbuf; \
  947. if (qdf_unlikely(((vdev_local)->tx_encap_type) == \
  948. htt_cmn_pkt_type_raw)) \
  949. break; \
  950. else if (qdf_unlikely(qdf_nbuf_is_nonlinear((nbuf_local)))) \
  951. break; \
  952. else if (qdf_nbuf_is_tso((nbuf_local))) \
  953. break; \
  954. dp_vdev_peer_stats_update_protocol_cnt((vdev_local), \
  955. (nbuf_local), \
  956. NULL, 1, 0); \
  957. } while (0); \
  958. }
  959. #else
  960. #define dp_vdev_peer_stats_update_protocol_cnt_tx(vdev_hdl, skb)
  961. #endif
  962. /**
  963. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  964. * @soc: DP Soc Handle
  965. * @vdev: DP vdev handle
  966. * @tx_desc: Tx Descriptor Handle
  967. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  968. * @fw_metadata: Metadata to send to Target Firmware along with frame
  969. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  970. * @tx_exc_metadata: Handle that holds exception path meta data
  971. *
  972. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  973. * from software Tx descriptor
  974. *
  975. * Return: QDF_STATUS_SUCCESS: success
  976. * QDF_STATUS_E_RESOURCES: Error return
  977. */
  978. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  979. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  980. uint16_t fw_metadata, uint8_t ring_id,
  981. struct cdp_tx_exception_metadata
  982. *tx_exc_metadata)
  983. {
  984. uint8_t type;
  985. uint16_t length;
  986. void *hal_tx_desc;
  987. uint32_t *hal_tx_desc_cached;
  988. qdf_dma_addr_t dma_addr;
  989. /*
  990. * Setting it initialization statically here to avoid
  991. * a memset call jump with qdf_mem_set call
  992. */
  993. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  994. enum cdp_sec_type sec_type = ((tx_exc_metadata &&
  995. tx_exc_metadata->sec_type != CDP_INVALID_SEC_TYPE) ?
  996. tx_exc_metadata->sec_type : vdev->sec_type);
  997. /* Return Buffer Manager ID */
  998. uint8_t bm_id = ring_id;
  999. hal_ring_handle_t hal_ring_hdl = soc->tcl_data_ring[ring_id].hal_srng;
  1000. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  1001. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  1002. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  1003. return QDF_STATUS_E_RESOURCES;
  1004. }
  1005. hal_tx_desc_cached = (void *) cached_desc;
  1006. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  1007. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  1008. type = HAL_TX_BUF_TYPE_EXT_DESC;
  1009. dma_addr = tx_desc->msdu_ext_desc->paddr;
  1010. } else {
  1011. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  1012. type = HAL_TX_BUF_TYPE_BUFFER;
  1013. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  1014. }
  1015. qdf_assert_always(dma_addr);
  1016. hal_tx_desc_set_buf_addr(soc->hal_soc, hal_tx_desc_cached,
  1017. dma_addr, bm_id, tx_desc->id,
  1018. type);
  1019. hal_tx_desc_set_lmac_id(soc->hal_soc, hal_tx_desc_cached,
  1020. vdev->lmac_id);
  1021. hal_tx_desc_set_search_type(soc->hal_soc, hal_tx_desc_cached,
  1022. vdev->search_type);
  1023. hal_tx_desc_set_search_index(soc->hal_soc, hal_tx_desc_cached,
  1024. vdev->bss_ast_idx);
  1025. hal_tx_desc_set_dscp_tid_table_id(soc->hal_soc, hal_tx_desc_cached,
  1026. vdev->dscp_tid_map_id);
  1027. hal_tx_desc_set_encrypt_type(hal_tx_desc_cached,
  1028. sec_type_map[sec_type]);
  1029. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  1030. (vdev->bss_ast_hash & 0xF));
  1031. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  1032. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  1033. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  1034. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  1035. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  1036. vdev->hal_desc_addr_search_flags);
  1037. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  1038. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  1039. /* verify checksum offload configuration*/
  1040. if ((wlan_cfg_get_checksum_offload(soc->wlan_cfg_ctx)) &&
  1041. ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  1042. || qdf_nbuf_is_tso(tx_desc->nbuf))) {
  1043. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  1044. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  1045. }
  1046. if (tid != HTT_TX_EXT_TID_INVALID)
  1047. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  1048. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  1049. hal_tx_desc_set_mesh_en(soc->hal_soc, hal_tx_desc_cached, 1);
  1050. tx_desc->timestamp = qdf_ktime_to_ms(qdf_ktime_get());
  1051. dp_verbose_debug("length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  1052. length, type, (uint64_t)dma_addr,
  1053. tx_desc->pkt_offset, tx_desc->id);
  1054. hal_ring_hdl = soc->tcl_data_ring[ring_id].hal_srng;
  1055. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_ring_hdl))) {
  1056. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1057. "%s %d : HAL RING Access Failed -- %pK",
  1058. __func__, __LINE__, hal_ring_hdl);
  1059. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1060. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1061. return status;
  1062. }
  1063. /* Sync cached descriptor with HW */
  1064. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  1065. if (qdf_unlikely(!hal_tx_desc)) {
  1066. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  1067. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1068. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1069. goto ring_access_fail;
  1070. }
  1071. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  1072. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  1073. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  1074. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  1075. status = QDF_STATUS_SUCCESS;
  1076. ring_access_fail:
  1077. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  1078. hal_srng_access_end(soc->hal_soc, hal_ring_hdl);
  1079. hif_pm_runtime_put(soc->hif_handle);
  1080. } else {
  1081. hal_srng_access_end_reap(soc->hal_soc, hal_ring_hdl);
  1082. }
  1083. return status;
  1084. }
  1085. /**
  1086. * dp_cce_classify() - Classify the frame based on CCE rules
  1087. * @vdev: DP vdev handle
  1088. * @nbuf: skb
  1089. *
  1090. * Classify frames based on CCE rules
  1091. * Return: bool( true if classified,
  1092. * else false)
  1093. */
  1094. static bool dp_cce_classify(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  1095. {
  1096. qdf_ether_header_t *eh = NULL;
  1097. uint16_t ether_type;
  1098. qdf_llc_t *llcHdr;
  1099. qdf_nbuf_t nbuf_clone = NULL;
  1100. qdf_dot3_qosframe_t *qos_wh = NULL;
  1101. /* for mesh packets don't do any classification */
  1102. if (qdf_unlikely(vdev->mesh_vdev))
  1103. return false;
  1104. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1105. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1106. ether_type = eh->ether_type;
  1107. llcHdr = (qdf_llc_t *)(nbuf->data +
  1108. sizeof(qdf_ether_header_t));
  1109. } else {
  1110. qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  1111. /* For encrypted packets don't do any classification */
  1112. if (qdf_unlikely(qos_wh->i_fc[1] & IEEE80211_FC1_WEP))
  1113. return false;
  1114. if (qdf_unlikely(qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS)) {
  1115. if (qdf_unlikely(
  1116. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_TODS &&
  1117. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_FROMDS)) {
  1118. ether_type = *(uint16_t *)(nbuf->data
  1119. + QDF_IEEE80211_4ADDR_HDR_LEN
  1120. + sizeof(qdf_llc_t)
  1121. - sizeof(ether_type));
  1122. llcHdr = (qdf_llc_t *)(nbuf->data +
  1123. QDF_IEEE80211_4ADDR_HDR_LEN);
  1124. } else {
  1125. ether_type = *(uint16_t *)(nbuf->data
  1126. + QDF_IEEE80211_3ADDR_HDR_LEN
  1127. + sizeof(qdf_llc_t)
  1128. - sizeof(ether_type));
  1129. llcHdr = (qdf_llc_t *)(nbuf->data +
  1130. QDF_IEEE80211_3ADDR_HDR_LEN);
  1131. }
  1132. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr)
  1133. && (ether_type ==
  1134. qdf_htons(QDF_NBUF_TRAC_EAPOL_ETH_TYPE)))) {
  1135. DP_STATS_INC(vdev, tx_i.cce_classified_raw, 1);
  1136. return true;
  1137. }
  1138. }
  1139. return false;
  1140. }
  1141. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr))) {
  1142. ether_type = *(uint16_t *)(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1143. sizeof(*llcHdr));
  1144. nbuf_clone = qdf_nbuf_clone(nbuf);
  1145. if (qdf_unlikely(nbuf_clone)) {
  1146. qdf_nbuf_pull_head(nbuf_clone, sizeof(*llcHdr));
  1147. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1148. qdf_nbuf_pull_head(nbuf_clone,
  1149. sizeof(qdf_net_vlanhdr_t));
  1150. }
  1151. }
  1152. } else {
  1153. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1154. nbuf_clone = qdf_nbuf_clone(nbuf);
  1155. if (qdf_unlikely(nbuf_clone)) {
  1156. qdf_nbuf_pull_head(nbuf_clone,
  1157. sizeof(qdf_net_vlanhdr_t));
  1158. }
  1159. }
  1160. }
  1161. if (qdf_unlikely(nbuf_clone))
  1162. nbuf = nbuf_clone;
  1163. if (qdf_unlikely(qdf_nbuf_is_ipv4_eapol_pkt(nbuf)
  1164. || qdf_nbuf_is_ipv4_arp_pkt(nbuf)
  1165. || qdf_nbuf_is_ipv4_wapi_pkt(nbuf)
  1166. || qdf_nbuf_is_ipv4_tdls_pkt(nbuf)
  1167. || (qdf_nbuf_is_ipv4_pkt(nbuf)
  1168. && qdf_nbuf_is_ipv4_dhcp_pkt(nbuf))
  1169. || (qdf_nbuf_is_ipv6_pkt(nbuf) &&
  1170. qdf_nbuf_is_ipv6_dhcp_pkt(nbuf)))) {
  1171. if (qdf_unlikely(nbuf_clone))
  1172. qdf_nbuf_free(nbuf_clone);
  1173. return true;
  1174. }
  1175. if (qdf_unlikely(nbuf_clone))
  1176. qdf_nbuf_free(nbuf_clone);
  1177. return false;
  1178. }
  1179. /**
  1180. * dp_tx_get_tid() - Obtain TID to be used for this frame
  1181. * @vdev: DP vdev handle
  1182. * @nbuf: skb
  1183. *
  1184. * Extract the DSCP or PCP information from frame and map into TID value.
  1185. *
  1186. * Return: void
  1187. */
  1188. static void dp_tx_get_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1189. struct dp_tx_msdu_info_s *msdu_info)
  1190. {
  1191. uint8_t tos = 0, dscp_tid_override = 0;
  1192. uint8_t *hdr_ptr, *L3datap;
  1193. uint8_t is_mcast = 0;
  1194. qdf_ether_header_t *eh = NULL;
  1195. qdf_ethervlan_header_t *evh = NULL;
  1196. uint16_t ether_type;
  1197. qdf_llc_t *llcHdr;
  1198. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1199. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1200. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1201. eh = (qdf_ether_header_t *)nbuf->data;
  1202. hdr_ptr = eh->ether_dhost;
  1203. L3datap = hdr_ptr + sizeof(qdf_ether_header_t);
  1204. } else {
  1205. qdf_dot3_qosframe_t *qos_wh =
  1206. (qdf_dot3_qosframe_t *) nbuf->data;
  1207. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  1208. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  1209. return;
  1210. }
  1211. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  1212. ether_type = eh->ether_type;
  1213. llcHdr = (qdf_llc_t *)(nbuf->data + sizeof(qdf_ether_header_t));
  1214. /*
  1215. * Check if packet is dot3 or eth2 type.
  1216. */
  1217. if (DP_FRAME_IS_LLC(ether_type) && DP_FRAME_IS_SNAP(llcHdr)) {
  1218. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1219. sizeof(*llcHdr));
  1220. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1221. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  1222. sizeof(*llcHdr);
  1223. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE
  1224. + sizeof(*llcHdr) +
  1225. sizeof(qdf_net_vlanhdr_t));
  1226. } else {
  1227. L3datap = hdr_ptr + sizeof(qdf_ether_header_t) +
  1228. sizeof(*llcHdr);
  1229. }
  1230. } else {
  1231. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1232. evh = (qdf_ethervlan_header_t *) eh;
  1233. ether_type = evh->ether_type;
  1234. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  1235. }
  1236. }
  1237. /*
  1238. * Find priority from IP TOS DSCP field
  1239. */
  1240. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  1241. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  1242. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  1243. /* Only for unicast frames */
  1244. if (!is_mcast) {
  1245. /* send it on VO queue */
  1246. msdu_info->tid = DP_VO_TID;
  1247. }
  1248. } else {
  1249. /*
  1250. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  1251. * from TOS byte.
  1252. */
  1253. tos = ip->ip_tos;
  1254. dscp_tid_override = 1;
  1255. }
  1256. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  1257. /* TODO
  1258. * use flowlabel
  1259. *igmpmld cases to be handled in phase 2
  1260. */
  1261. unsigned long ver_pri_flowlabel;
  1262. unsigned long pri;
  1263. ver_pri_flowlabel = *(unsigned long *) L3datap;
  1264. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  1265. DP_IPV6_PRIORITY_SHIFT;
  1266. tos = pri;
  1267. dscp_tid_override = 1;
  1268. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  1269. msdu_info->tid = DP_VO_TID;
  1270. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  1271. /* Only for unicast frames */
  1272. if (!is_mcast) {
  1273. /* send ucast arp on VO queue */
  1274. msdu_info->tid = DP_VO_TID;
  1275. }
  1276. }
  1277. /*
  1278. * Assign all MCAST packets to BE
  1279. */
  1280. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1281. if (is_mcast) {
  1282. tos = 0;
  1283. dscp_tid_override = 1;
  1284. }
  1285. }
  1286. if (dscp_tid_override == 1) {
  1287. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  1288. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  1289. }
  1290. if (msdu_info->tid >= CDP_MAX_DATA_TIDS)
  1291. msdu_info->tid = CDP_MAX_DATA_TIDS - 1;
  1292. return;
  1293. }
  1294. /**
  1295. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  1296. * @vdev: DP vdev handle
  1297. * @nbuf: skb
  1298. *
  1299. * Software based TID classification is required when more than 2 DSCP-TID
  1300. * mapping tables are needed.
  1301. * Hardware supports 2 DSCP-TID mapping tables for HKv1 and 48 for HKv2.
  1302. *
  1303. * Return: void
  1304. */
  1305. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1306. struct dp_tx_msdu_info_s *msdu_info)
  1307. {
  1308. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1309. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1310. if (pdev->soc && vdev->dscp_tid_map_id < pdev->soc->num_hw_dscp_tid_map)
  1311. return;
  1312. /* for mesh packets don't do any classification */
  1313. if (qdf_unlikely(vdev->mesh_vdev))
  1314. return;
  1315. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1316. }
  1317. #ifdef FEATURE_WLAN_TDLS
  1318. /**
  1319. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  1320. * @tx_desc: TX descriptor
  1321. *
  1322. * Return: None
  1323. */
  1324. static void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  1325. {
  1326. if (tx_desc->vdev) {
  1327. if (tx_desc->vdev->is_tdls_frame) {
  1328. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  1329. tx_desc->vdev->is_tdls_frame = false;
  1330. }
  1331. }
  1332. }
  1333. /**
  1334. * dp_non_std_tx_comp_free_buff() - Free the non std tx packet buffer
  1335. * @tx_desc: TX descriptor
  1336. * @vdev: datapath vdev handle
  1337. *
  1338. * Return: None
  1339. */
  1340. static void dp_non_std_tx_comp_free_buff(struct dp_tx_desc_s *tx_desc,
  1341. struct dp_vdev *vdev)
  1342. {
  1343. struct hal_tx_completion_status ts = {0};
  1344. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1345. if (qdf_unlikely(!vdev)) {
  1346. dp_err("vdev is null!");
  1347. return;
  1348. }
  1349. hal_tx_comp_get_status(&tx_desc->comp, &ts, vdev->pdev->soc->hal_soc);
  1350. if (vdev->tx_non_std_data_callback.func) {
  1351. qdf_nbuf_set_next(tx_desc->nbuf, NULL);
  1352. vdev->tx_non_std_data_callback.func(
  1353. vdev->tx_non_std_data_callback.ctxt,
  1354. nbuf, ts.status);
  1355. return;
  1356. }
  1357. }
  1358. #else
  1359. static inline void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  1360. {
  1361. }
  1362. static inline void dp_non_std_tx_comp_free_buff(struct dp_tx_desc_s *tx_desc,
  1363. struct dp_vdev *vdev)
  1364. {
  1365. }
  1366. #endif
  1367. /**
  1368. * dp_tx_frame_is_drop() - checks if the packet is loopback
  1369. * @vdev: DP vdev handle
  1370. * @nbuf: skb
  1371. *
  1372. * Return: 1 if frame needs to be dropped else 0
  1373. */
  1374. int dp_tx_frame_is_drop(struct dp_vdev *vdev, uint8_t *srcmac, uint8_t *dstmac)
  1375. {
  1376. struct dp_pdev *pdev = NULL;
  1377. struct dp_ast_entry *src_ast_entry = NULL;
  1378. struct dp_ast_entry *dst_ast_entry = NULL;
  1379. struct dp_soc *soc = NULL;
  1380. qdf_assert(vdev);
  1381. pdev = vdev->pdev;
  1382. qdf_assert(pdev);
  1383. soc = pdev->soc;
  1384. dst_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1385. (soc, dstmac, vdev->pdev->pdev_id);
  1386. src_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1387. (soc, srcmac, vdev->pdev->pdev_id);
  1388. if (dst_ast_entry && src_ast_entry) {
  1389. if (dst_ast_entry->peer->peer_ids[0] ==
  1390. src_ast_entry->peer->peer_ids[0])
  1391. return 1;
  1392. }
  1393. return 0;
  1394. }
  1395. /**
  1396. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  1397. * @vdev: DP vdev handle
  1398. * @nbuf: skb
  1399. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1400. * @meta_data: Metadata to the fw
  1401. * @tx_q: Tx queue to be used for this Tx frame
  1402. * @peer_id: peer_id of the peer in case of NAWDS frames
  1403. * @tx_exc_metadata: Handle that holds exception path metadata
  1404. *
  1405. * Return: NULL on success,
  1406. * nbuf when it fails to send
  1407. */
  1408. qdf_nbuf_t
  1409. dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1410. struct dp_tx_msdu_info_s *msdu_info, uint16_t peer_id,
  1411. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1412. {
  1413. struct dp_pdev *pdev = vdev->pdev;
  1414. struct dp_soc *soc = pdev->soc;
  1415. struct dp_tx_desc_s *tx_desc;
  1416. QDF_STATUS status;
  1417. struct dp_tx_queue *tx_q = &(msdu_info->tx_queue);
  1418. uint16_t htt_tcl_metadata = 0;
  1419. uint8_t tid = msdu_info->tid;
  1420. struct cdp_tid_tx_stats *tid_stats = NULL;
  1421. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  1422. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id,
  1423. msdu_info, tx_exc_metadata);
  1424. if (!tx_desc) {
  1425. dp_err_rl("Tx_desc prepare Fail vdev %pK queue %d",
  1426. vdev, tx_q->desc_pool_id);
  1427. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1428. tid_stats = &pdev->stats.tid_stats.
  1429. tid_tx_stats[tx_q->ring_id][msdu_info->tid];
  1430. tid_stats->swdrop_cnt[TX_DESC_ERR]++;
  1431. return nbuf;
  1432. }
  1433. if (qdf_unlikely(soc->cce_disable)) {
  1434. if (dp_cce_classify(vdev, nbuf) == true) {
  1435. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1436. tid = DP_VO_TID;
  1437. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1438. }
  1439. }
  1440. dp_tx_update_tdls_flags(tx_desc);
  1441. if (qdf_unlikely(peer_id == DP_INVALID_PEER)) {
  1442. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1443. HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(htt_tcl_metadata, 1);
  1444. } else if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  1445. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  1446. HTT_TCL_METADATA_TYPE_PEER_BASED);
  1447. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  1448. peer_id);
  1449. } else
  1450. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1451. if (msdu_info->exception_fw) {
  1452. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1453. }
  1454. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  1455. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  1456. htt_tcl_metadata, tx_q->ring_id, tx_exc_metadata);
  1457. if (status != QDF_STATUS_SUCCESS) {
  1458. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1459. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1460. __func__, tx_desc, tx_q->ring_id);
  1461. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1462. tid_stats = &pdev->stats.tid_stats.
  1463. tid_tx_stats[tx_q->ring_id][tid];
  1464. tid_stats->swdrop_cnt[TX_HW_ENQUEUE]++;
  1465. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1466. qdf_nbuf_unmap(vdev->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1467. return nbuf;
  1468. }
  1469. nbuf = NULL;
  1470. return nbuf;
  1471. }
  1472. /**
  1473. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  1474. * @vdev: DP vdev handle
  1475. * @nbuf: skb
  1476. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  1477. *
  1478. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  1479. *
  1480. * Return: NULL on success,
  1481. * nbuf when it fails to send
  1482. */
  1483. #if QDF_LOCK_STATS
  1484. noinline
  1485. #else
  1486. #endif
  1487. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1488. struct dp_tx_msdu_info_s *msdu_info)
  1489. {
  1490. uint8_t i;
  1491. struct dp_pdev *pdev = vdev->pdev;
  1492. struct dp_soc *soc = pdev->soc;
  1493. struct dp_tx_desc_s *tx_desc;
  1494. bool is_cce_classified = false;
  1495. QDF_STATUS status;
  1496. uint16_t htt_tcl_metadata = 0;
  1497. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  1498. struct cdp_tid_tx_stats *tid_stats = NULL;
  1499. if (qdf_unlikely(soc->cce_disable)) {
  1500. is_cce_classified = dp_cce_classify(vdev, nbuf);
  1501. if (is_cce_classified) {
  1502. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1503. msdu_info->tid = DP_VO_TID;
  1504. }
  1505. }
  1506. if (msdu_info->frm_type == dp_tx_frm_me)
  1507. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1508. i = 0;
  1509. /* Print statement to track i and num_seg */
  1510. /*
  1511. * For each segment (maps to 1 MSDU) , prepare software and hardware
  1512. * descriptors using information in msdu_info
  1513. */
  1514. while (i < msdu_info->num_seg) {
  1515. /*
  1516. * Setup Tx descriptor for an MSDU, and MSDU extension
  1517. * descriptor
  1518. */
  1519. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  1520. tx_q->desc_pool_id);
  1521. if (!tx_desc) {
  1522. if (msdu_info->frm_type == dp_tx_frm_me) {
  1523. dp_tx_me_free_buf(pdev,
  1524. (void *)(msdu_info->u.sg_info
  1525. .curr_seg->frags[0].vaddr));
  1526. i++;
  1527. continue;
  1528. }
  1529. goto done;
  1530. }
  1531. if (msdu_info->frm_type == dp_tx_frm_me) {
  1532. tx_desc->me_buffer =
  1533. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  1534. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  1535. }
  1536. if (is_cce_classified)
  1537. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1538. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1539. if (msdu_info->exception_fw) {
  1540. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1541. }
  1542. /*
  1543. * Enqueue the Tx MSDU descriptor to HW for transmit
  1544. */
  1545. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  1546. htt_tcl_metadata, tx_q->ring_id, NULL);
  1547. if (status != QDF_STATUS_SUCCESS) {
  1548. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1549. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1550. __func__, tx_desc, tx_q->ring_id);
  1551. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1552. tid_stats = &pdev->stats.tid_stats.
  1553. tid_tx_stats[tx_q->ring_id][msdu_info->tid];
  1554. tid_stats->swdrop_cnt[TX_HW_ENQUEUE]++;
  1555. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1556. if (msdu_info->frm_type == dp_tx_frm_me) {
  1557. i++;
  1558. continue;
  1559. }
  1560. goto done;
  1561. }
  1562. /*
  1563. * TODO
  1564. * if tso_info structure can be modified to have curr_seg
  1565. * as first element, following 2 blocks of code (for TSO and SG)
  1566. * can be combined into 1
  1567. */
  1568. /*
  1569. * For frames with multiple segments (TSO, ME), jump to next
  1570. * segment.
  1571. */
  1572. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1573. if (msdu_info->u.tso_info.curr_seg->next) {
  1574. msdu_info->u.tso_info.curr_seg =
  1575. msdu_info->u.tso_info.curr_seg->next;
  1576. /*
  1577. * If this is a jumbo nbuf, then increment the number of
  1578. * nbuf users for each additional segment of the msdu.
  1579. * This will ensure that the skb is freed only after
  1580. * receiving tx completion for all segments of an nbuf
  1581. */
  1582. qdf_nbuf_inc_users(nbuf);
  1583. /* Check with MCL if this is needed */
  1584. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1585. }
  1586. }
  1587. /*
  1588. * For Multicast-Unicast converted packets,
  1589. * each converted frame (for a client) is represented as
  1590. * 1 segment
  1591. */
  1592. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1593. (msdu_info->frm_type == dp_tx_frm_me)) {
  1594. if (msdu_info->u.sg_info.curr_seg->next) {
  1595. msdu_info->u.sg_info.curr_seg =
  1596. msdu_info->u.sg_info.curr_seg->next;
  1597. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1598. }
  1599. }
  1600. i++;
  1601. }
  1602. nbuf = NULL;
  1603. done:
  1604. return nbuf;
  1605. }
  1606. /**
  1607. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1608. * for SG frames
  1609. * @vdev: DP vdev handle
  1610. * @nbuf: skb
  1611. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1612. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1613. *
  1614. * Return: NULL on success,
  1615. * nbuf when it fails to send
  1616. */
  1617. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1618. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1619. {
  1620. uint32_t cur_frag, nr_frags;
  1621. qdf_dma_addr_t paddr;
  1622. struct dp_tx_sg_info_s *sg_info;
  1623. sg_info = &msdu_info->u.sg_info;
  1624. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1625. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  1626. QDF_DMA_TO_DEVICE)) {
  1627. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1628. "dma map error");
  1629. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1630. qdf_nbuf_free(nbuf);
  1631. return NULL;
  1632. }
  1633. paddr = qdf_nbuf_mapped_paddr_get(nbuf);
  1634. seg_info->frags[0].paddr_lo = paddr;
  1635. seg_info->frags[0].paddr_hi = ((uint64_t) paddr) >> 32;
  1636. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1637. seg_info->frags[0].vaddr = (void *) nbuf;
  1638. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1639. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1640. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1641. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1642. "frag dma map error");
  1643. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1644. qdf_nbuf_free(nbuf);
  1645. return NULL;
  1646. }
  1647. paddr = qdf_nbuf_get_tx_frag_paddr(nbuf);
  1648. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1649. seg_info->frags[cur_frag + 1].paddr_hi =
  1650. ((uint64_t) paddr) >> 32;
  1651. seg_info->frags[cur_frag + 1].len =
  1652. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1653. }
  1654. seg_info->frag_cnt = (cur_frag + 1);
  1655. seg_info->total_len = qdf_nbuf_len(nbuf);
  1656. seg_info->next = NULL;
  1657. sg_info->curr_seg = seg_info;
  1658. msdu_info->frm_type = dp_tx_frm_sg;
  1659. msdu_info->num_seg = 1;
  1660. return nbuf;
  1661. }
  1662. /**
  1663. * dp_tx_add_tx_sniffer_meta_data()- Add tx_sniffer meta hdr info
  1664. * @vdev: DP vdev handle
  1665. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1666. * @ppdu_cookie: PPDU cookie that should be replayed in the ppdu completions
  1667. *
  1668. * Return: NULL on failure,
  1669. * nbuf when extracted successfully
  1670. */
  1671. static
  1672. void dp_tx_add_tx_sniffer_meta_data(struct dp_vdev *vdev,
  1673. struct dp_tx_msdu_info_s *msdu_info,
  1674. uint16_t ppdu_cookie)
  1675. {
  1676. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1677. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1678. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1679. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET
  1680. (msdu_info->meta_data[5], 1);
  1681. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET
  1682. (msdu_info->meta_data[5], 1);
  1683. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET
  1684. (msdu_info->meta_data[6], ppdu_cookie);
  1685. msdu_info->exception_fw = 1;
  1686. msdu_info->is_tx_sniffer = 1;
  1687. }
  1688. #ifdef MESH_MODE_SUPPORT
  1689. /**
  1690. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1691. and prepare msdu_info for mesh frames.
  1692. * @vdev: DP vdev handle
  1693. * @nbuf: skb
  1694. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1695. *
  1696. * Return: NULL on failure,
  1697. * nbuf when extracted successfully
  1698. */
  1699. static
  1700. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1701. struct dp_tx_msdu_info_s *msdu_info)
  1702. {
  1703. struct meta_hdr_s *mhdr;
  1704. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1705. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1706. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1707. if (CB_FTYPE_MESH_TX_INFO != qdf_nbuf_get_tx_ftype(nbuf)) {
  1708. msdu_info->exception_fw = 0;
  1709. goto remove_meta_hdr;
  1710. }
  1711. msdu_info->exception_fw = 1;
  1712. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1713. meta_data->host_tx_desc_pool = 1;
  1714. meta_data->update_peer_cache = 1;
  1715. meta_data->learning_frame = 1;
  1716. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1717. meta_data->power = mhdr->power;
  1718. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1719. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1720. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1721. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1722. meta_data->dyn_bw = 1;
  1723. meta_data->valid_pwr = 1;
  1724. meta_data->valid_mcs_mask = 1;
  1725. meta_data->valid_nss_mask = 1;
  1726. meta_data->valid_preamble_type = 1;
  1727. meta_data->valid_retries = 1;
  1728. meta_data->valid_bw_info = 1;
  1729. }
  1730. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1731. meta_data->encrypt_type = 0;
  1732. meta_data->valid_encrypt_type = 1;
  1733. meta_data->learning_frame = 0;
  1734. }
  1735. meta_data->valid_key_flags = 1;
  1736. meta_data->key_flags = (mhdr->keyix & 0x3);
  1737. remove_meta_hdr:
  1738. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  1739. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1740. "qdf_nbuf_pull_head failed");
  1741. qdf_nbuf_free(nbuf);
  1742. return NULL;
  1743. }
  1744. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1745. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1746. "%s , Meta hdr %0x %0x %0x %0x %0x %0x"
  1747. " tid %d to_fw %d",
  1748. __func__, msdu_info->meta_data[0],
  1749. msdu_info->meta_data[1],
  1750. msdu_info->meta_data[2],
  1751. msdu_info->meta_data[3],
  1752. msdu_info->meta_data[4],
  1753. msdu_info->meta_data[5],
  1754. msdu_info->tid, msdu_info->exception_fw);
  1755. return nbuf;
  1756. }
  1757. #else
  1758. static
  1759. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1760. struct dp_tx_msdu_info_s *msdu_info)
  1761. {
  1762. return nbuf;
  1763. }
  1764. #endif
  1765. /**
  1766. * dp_check_exc_metadata() - Checks if parameters are valid
  1767. * @tx_exc - holds all exception path parameters
  1768. *
  1769. * Returns true when all the parameters are valid else false
  1770. *
  1771. */
  1772. static bool dp_check_exc_metadata(struct cdp_tx_exception_metadata *tx_exc)
  1773. {
  1774. bool invalid_tid = (tx_exc->tid > DP_MAX_TIDS && tx_exc->tid !=
  1775. HTT_INVALID_TID);
  1776. bool invalid_encap_type =
  1777. (tx_exc->tx_encap_type > htt_cmn_pkt_num_types &&
  1778. tx_exc->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE);
  1779. bool invalid_sec_type = (tx_exc->sec_type > cdp_num_sec_types &&
  1780. tx_exc->sec_type != CDP_INVALID_SEC_TYPE);
  1781. bool invalid_cookie = (tx_exc->is_tx_sniffer == 1 &&
  1782. tx_exc->ppdu_cookie == 0);
  1783. if (invalid_tid || invalid_encap_type || invalid_sec_type ||
  1784. invalid_cookie) {
  1785. return false;
  1786. }
  1787. return true;
  1788. }
  1789. /**
  1790. * dp_tx_send_exception() - Transmit a frame on a given VAP in exception path
  1791. * @soc: DP soc handle
  1792. * @vdev_id: id of DP vdev handle
  1793. * @nbuf: skb
  1794. * @tx_exc_metadata: Handle that holds exception path meta data
  1795. *
  1796. * Entry point for Core Tx layer (DP_TX) invoked from
  1797. * hard_start_xmit in OSIF/HDD to transmit frames through fw
  1798. *
  1799. * Return: NULL on success,
  1800. * nbuf when it fails to send
  1801. */
  1802. qdf_nbuf_t
  1803. dp_tx_send_exception(struct cdp_soc_t *soc, uint8_t vdev_id, qdf_nbuf_t nbuf,
  1804. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1805. {
  1806. qdf_ether_header_t *eh = NULL;
  1807. struct dp_tx_msdu_info_s msdu_info;
  1808. struct dp_vdev *vdev =
  1809. dp_get_vdev_from_soc_vdev_id_wifi3((struct dp_soc *)soc,
  1810. vdev_id);
  1811. if (qdf_unlikely(!vdev))
  1812. goto fail;
  1813. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  1814. if (!tx_exc_metadata)
  1815. goto fail;
  1816. msdu_info.tid = tx_exc_metadata->tid;
  1817. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1818. dp_verbose_debug("skb %pM", nbuf->data);
  1819. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1820. if (qdf_unlikely(!dp_check_exc_metadata(tx_exc_metadata))) {
  1821. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1822. "Invalid parameters in exception path");
  1823. goto fail;
  1824. }
  1825. /* Basic sanity checks for unsupported packets */
  1826. /* MESH mode */
  1827. if (qdf_unlikely(vdev->mesh_vdev)) {
  1828. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1829. "Mesh mode is not supported in exception path");
  1830. goto fail;
  1831. }
  1832. /* TSO or SG */
  1833. if (qdf_unlikely(qdf_nbuf_is_tso(nbuf)) ||
  1834. qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1835. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1836. "TSO and SG are not supported in exception path");
  1837. goto fail;
  1838. }
  1839. /* RAW */
  1840. if (qdf_unlikely(tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1841. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1842. "Raw frame is not supported in exception path");
  1843. goto fail;
  1844. }
  1845. /* Mcast enhancement*/
  1846. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1847. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  1848. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  1849. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1850. "Ignoring mcast_enhancement_en which is set and sending the mcast packet to the FW");
  1851. }
  1852. }
  1853. if (qdf_likely(tx_exc_metadata->is_tx_sniffer)) {
  1854. DP_STATS_INC_PKT(vdev, tx_i.sniffer_rcvd, 1,
  1855. qdf_nbuf_len(nbuf));
  1856. dp_tx_add_tx_sniffer_meta_data(vdev, &msdu_info,
  1857. tx_exc_metadata->ppdu_cookie);
  1858. }
  1859. /*
  1860. * Get HW Queue to use for this frame.
  1861. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1862. * dedicated for data and 1 for command.
  1863. * "queue_id" maps to one hardware ring.
  1864. * With each ring, we also associate a unique Tx descriptor pool
  1865. * to minimize lock contention for these resources.
  1866. */
  1867. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1868. /* Single linear frame */
  1869. /*
  1870. * If nbuf is a simple linear frame, use send_single function to
  1871. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1872. * SRNG. There is no need to setup a MSDU extension descriptor.
  1873. */
  1874. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info,
  1875. tx_exc_metadata->peer_id, tx_exc_metadata);
  1876. return nbuf;
  1877. fail:
  1878. dp_verbose_debug("pkt send failed");
  1879. return nbuf;
  1880. }
  1881. /**
  1882. * dp_tx_send_mesh() - Transmit mesh frame on a given VAP
  1883. * @soc: DP soc handle
  1884. * @vdev_id: DP vdev handle
  1885. * @nbuf: skb
  1886. *
  1887. * Entry point for Core Tx layer (DP_TX) invoked from
  1888. * hard_start_xmit in OSIF/HDD
  1889. *
  1890. * Return: NULL on success,
  1891. * nbuf when it fails to send
  1892. */
  1893. #ifdef MESH_MODE_SUPPORT
  1894. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc, uint8_t vdev_id,
  1895. qdf_nbuf_t nbuf)
  1896. {
  1897. struct meta_hdr_s *mhdr;
  1898. qdf_nbuf_t nbuf_mesh = NULL;
  1899. qdf_nbuf_t nbuf_clone = NULL;
  1900. struct dp_vdev *vdev;
  1901. uint8_t no_enc_frame = 0;
  1902. nbuf_mesh = qdf_nbuf_unshare(nbuf);
  1903. if (!nbuf_mesh) {
  1904. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1905. "qdf_nbuf_unshare failed");
  1906. return nbuf;
  1907. }
  1908. vdev = dp_get_vdev_from_soc_vdev_id_wifi3((struct dp_soc *)soc,
  1909. vdev_id);
  1910. if (!vdev) {
  1911. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1912. "vdev is NULL for vdev_id %d", vdev_id);
  1913. return nbuf;
  1914. }
  1915. nbuf = nbuf_mesh;
  1916. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1917. if ((vdev->sec_type != cdp_sec_type_none) &&
  1918. (mhdr->flags & METAHDR_FLAG_NOENCRYPT))
  1919. no_enc_frame = 1;
  1920. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1921. qdf_nbuf_set_priority(nbuf, HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST);
  1922. if ((mhdr->flags & METAHDR_FLAG_INFO_UPDATED) &&
  1923. !no_enc_frame) {
  1924. nbuf_clone = qdf_nbuf_clone(nbuf);
  1925. if (!nbuf_clone) {
  1926. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1927. "qdf_nbuf_clone failed");
  1928. return nbuf;
  1929. }
  1930. qdf_nbuf_set_tx_ftype(nbuf_clone, CB_FTYPE_MESH_TX_INFO);
  1931. }
  1932. if (nbuf_clone) {
  1933. if (!dp_tx_send(soc, vdev_id, nbuf_clone)) {
  1934. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  1935. } else {
  1936. qdf_nbuf_free(nbuf_clone);
  1937. }
  1938. }
  1939. if (no_enc_frame)
  1940. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_MESH_TX_INFO);
  1941. else
  1942. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_INVALID);
  1943. nbuf = dp_tx_send(soc, vdev_id, nbuf);
  1944. if ((!nbuf) && no_enc_frame) {
  1945. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  1946. }
  1947. return nbuf;
  1948. }
  1949. #else
  1950. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc, uint8_t vdev_id,
  1951. qdf_nbuf_t nbuf)
  1952. {
  1953. return dp_tx_send(soc, vdev_id, nbuf);
  1954. }
  1955. #endif
  1956. /**
  1957. * dp_tx_send() - Transmit a frame on a given VAP
  1958. * @soc: DP soc handle
  1959. * @vdev_id: id of DP vdev handle
  1960. * @nbuf: skb
  1961. *
  1962. * Entry point for Core Tx layer (DP_TX) invoked from
  1963. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1964. * cases
  1965. *
  1966. * Return: NULL on success,
  1967. * nbuf when it fails to send
  1968. */
  1969. qdf_nbuf_t dp_tx_send(struct cdp_soc_t *soc, uint8_t vdev_id, qdf_nbuf_t nbuf)
  1970. {
  1971. qdf_ether_header_t *eh = NULL;
  1972. struct dp_tx_msdu_info_s msdu_info;
  1973. struct dp_tx_seg_info_s seg_info;
  1974. uint16_t peer_id = HTT_INVALID_PEER;
  1975. qdf_nbuf_t nbuf_mesh = NULL;
  1976. struct dp_vdev *vdev =
  1977. dp_get_vdev_from_soc_vdev_id_wifi3((struct dp_soc *)soc,
  1978. vdev_id);
  1979. if (qdf_unlikely(!vdev))
  1980. return nbuf;
  1981. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  1982. qdf_mem_zero(&seg_info, sizeof(seg_info));
  1983. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1984. dp_verbose_debug("skb %pM", nbuf->data);
  1985. /*
  1986. * Set Default Host TID value to invalid TID
  1987. * (TID override disabled)
  1988. */
  1989. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1990. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1991. if (qdf_unlikely(vdev->mesh_vdev)) {
  1992. nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  1993. &msdu_info);
  1994. if (!nbuf_mesh) {
  1995. dp_verbose_debug("Extracting mesh metadata failed");
  1996. return nbuf;
  1997. }
  1998. nbuf = nbuf_mesh;
  1999. }
  2000. /*
  2001. * Get HW Queue to use for this frame.
  2002. * TCL supports upto 4 DMA rings, out of which 3 rings are
  2003. * dedicated for data and 1 for command.
  2004. * "queue_id" maps to one hardware ring.
  2005. * With each ring, we also associate a unique Tx descriptor pool
  2006. * to minimize lock contention for these resources.
  2007. */
  2008. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2009. /*
  2010. * TCL H/W supports 2 DSCP-TID mapping tables.
  2011. * Table 1 - Default DSCP-TID mapping table
  2012. * Table 2 - 1 DSCP-TID override table
  2013. *
  2014. * If we need a different DSCP-TID mapping for this vap,
  2015. * call tid_classify to extract DSCP/ToS from frame and
  2016. * map to a TID and store in msdu_info. This is later used
  2017. * to fill in TCL Input descriptor (per-packet TID override).
  2018. */
  2019. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  2020. /*
  2021. * Classify the frame and call corresponding
  2022. * "prepare" function which extracts the segment (TSO)
  2023. * and fragmentation information (for TSO , SG, ME, or Raw)
  2024. * into MSDU_INFO structure which is later used to fill
  2025. * SW and HW descriptors.
  2026. */
  2027. if (qdf_nbuf_is_tso(nbuf)) {
  2028. dp_verbose_debug("TSO frame %pK", vdev);
  2029. DP_STATS_INC_PKT(vdev->pdev, tso_stats.num_tso_pkts, 1,
  2030. qdf_nbuf_len(nbuf));
  2031. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  2032. DP_STATS_INC_PKT(vdev->pdev, tso_stats.dropped_host, 1,
  2033. qdf_nbuf_len(nbuf));
  2034. return nbuf;
  2035. }
  2036. goto send_multiple;
  2037. }
  2038. /* SG */
  2039. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  2040. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  2041. if (!nbuf)
  2042. return NULL;
  2043. dp_verbose_debug("non-TSO SG frame %pK", vdev);
  2044. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  2045. qdf_nbuf_len(nbuf));
  2046. goto send_multiple;
  2047. }
  2048. #ifdef ATH_SUPPORT_IQUE
  2049. /* Mcast to Ucast Conversion*/
  2050. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  2051. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2052. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  2053. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  2054. dp_verbose_debug("Mcast frm for ME %pK", vdev);
  2055. DP_STATS_INC_PKT(vdev,
  2056. tx_i.mcast_en.mcast_pkt, 1,
  2057. qdf_nbuf_len(nbuf));
  2058. if (dp_tx_prepare_send_me(vdev, nbuf) ==
  2059. QDF_STATUS_SUCCESS) {
  2060. return NULL;
  2061. }
  2062. }
  2063. }
  2064. #endif
  2065. /* RAW */
  2066. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  2067. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  2068. if (!nbuf)
  2069. return NULL;
  2070. dp_verbose_debug("Raw frame %pK", vdev);
  2071. goto send_multiple;
  2072. }
  2073. /* Single linear frame */
  2074. /*
  2075. * If nbuf is a simple linear frame, use send_single function to
  2076. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  2077. * SRNG. There is no need to setup a MSDU extension descriptor.
  2078. */
  2079. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info, peer_id, NULL);
  2080. return nbuf;
  2081. send_multiple:
  2082. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2083. if (qdf_unlikely(nbuf && msdu_info.frm_type == dp_tx_frm_raw))
  2084. dp_tx_raw_prepare_unset(vdev->pdev->soc, nbuf);
  2085. return nbuf;
  2086. }
  2087. /**
  2088. * dp_tx_reinject_handler() - Tx Reinject Handler
  2089. * @tx_desc: software descriptor head pointer
  2090. * @status : Tx completion status from HTT descriptor
  2091. *
  2092. * This function reinjects frames back to Target.
  2093. * Todo - Host queue needs to be added
  2094. *
  2095. * Return: none
  2096. */
  2097. static
  2098. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  2099. {
  2100. struct dp_vdev *vdev;
  2101. struct dp_peer *peer = NULL;
  2102. uint32_t peer_id = HTT_INVALID_PEER;
  2103. qdf_nbuf_t nbuf = tx_desc->nbuf;
  2104. qdf_nbuf_t nbuf_copy = NULL;
  2105. struct dp_tx_msdu_info_s msdu_info;
  2106. struct dp_peer *sa_peer = NULL;
  2107. struct dp_ast_entry *ast_entry = NULL;
  2108. struct dp_soc *soc = NULL;
  2109. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2110. #ifdef WDS_VENDOR_EXTENSION
  2111. int is_mcast = 0, is_ucast = 0;
  2112. int num_peers_3addr = 0;
  2113. qdf_ether_header_t *eth_hdr = (qdf_ether_header_t *)(qdf_nbuf_data(nbuf));
  2114. struct ieee80211_frame_addr4 *wh = (struct ieee80211_frame_addr4 *)(qdf_nbuf_data(nbuf));
  2115. #endif
  2116. vdev = tx_desc->vdev;
  2117. soc = vdev->pdev->soc;
  2118. qdf_assert(vdev);
  2119. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  2120. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2121. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2122. "%s Tx reinject path", __func__);
  2123. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  2124. qdf_nbuf_len(tx_desc->nbuf));
  2125. qdf_spin_lock_bh(&(soc->ast_lock));
  2126. ast_entry = dp_peer_ast_hash_find_by_pdevid
  2127. (soc,
  2128. (uint8_t *)(eh->ether_shost),
  2129. vdev->pdev->pdev_id);
  2130. if (ast_entry)
  2131. sa_peer = ast_entry->peer;
  2132. qdf_spin_unlock_bh(&(soc->ast_lock));
  2133. #ifdef WDS_VENDOR_EXTENSION
  2134. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  2135. is_mcast = (IS_MULTICAST(wh->i_addr1)) ? 1 : 0;
  2136. } else {
  2137. is_mcast = (IS_MULTICAST(eth_hdr->ether_dhost)) ? 1 : 0;
  2138. }
  2139. is_ucast = !is_mcast;
  2140. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2141. if (peer->bss_peer)
  2142. continue;
  2143. /* Detect wds peers that use 3-addr framing for mcast.
  2144. * if there are any, the bss_peer is used to send the
  2145. * the mcast frame using 3-addr format. all wds enabled
  2146. * peers that use 4-addr framing for mcast frames will
  2147. * be duplicated and sent as 4-addr frames below.
  2148. */
  2149. if (!peer->wds_enabled || !peer->wds_ecm.wds_tx_mcast_4addr) {
  2150. num_peers_3addr = 1;
  2151. break;
  2152. }
  2153. }
  2154. #endif
  2155. if (qdf_unlikely(vdev->mesh_vdev)) {
  2156. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  2157. } else {
  2158. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2159. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  2160. #ifdef WDS_VENDOR_EXTENSION
  2161. /*
  2162. * . if 3-addr STA, then send on BSS Peer
  2163. * . if Peer WDS enabled and accept 4-addr mcast,
  2164. * send mcast on that peer only
  2165. * . if Peer WDS enabled and accept 4-addr ucast,
  2166. * send ucast on that peer only
  2167. */
  2168. ((peer->bss_peer && num_peers_3addr && is_mcast) ||
  2169. (peer->wds_enabled &&
  2170. ((is_mcast && peer->wds_ecm.wds_tx_mcast_4addr) ||
  2171. (is_ucast && peer->wds_ecm.wds_tx_ucast_4addr))))) {
  2172. #else
  2173. ((peer->bss_peer &&
  2174. !(vdev->osif_proxy_arp(vdev->osif_vdev, nbuf))) ||
  2175. peer->nawds_enabled)) {
  2176. #endif
  2177. peer_id = DP_INVALID_PEER;
  2178. if (peer->nawds_enabled) {
  2179. peer_id = peer->peer_ids[0];
  2180. if (sa_peer == peer) {
  2181. QDF_TRACE(
  2182. QDF_MODULE_ID_DP,
  2183. QDF_TRACE_LEVEL_DEBUG,
  2184. " %s: multicast packet",
  2185. __func__);
  2186. DP_STATS_INC(peer,
  2187. tx.nawds_mcast_drop, 1);
  2188. continue;
  2189. }
  2190. }
  2191. nbuf_copy = qdf_nbuf_copy(nbuf);
  2192. if (!nbuf_copy) {
  2193. QDF_TRACE(QDF_MODULE_ID_DP,
  2194. QDF_TRACE_LEVEL_DEBUG,
  2195. FL("nbuf copy failed"));
  2196. break;
  2197. }
  2198. nbuf_copy = dp_tx_send_msdu_single(vdev,
  2199. nbuf_copy,
  2200. &msdu_info,
  2201. peer_id,
  2202. NULL);
  2203. if (nbuf_copy) {
  2204. QDF_TRACE(QDF_MODULE_ID_DP,
  2205. QDF_TRACE_LEVEL_DEBUG,
  2206. FL("pkt send failed"));
  2207. qdf_nbuf_free(nbuf_copy);
  2208. } else {
  2209. if (peer_id != DP_INVALID_PEER)
  2210. DP_STATS_INC_PKT(peer,
  2211. tx.nawds_mcast,
  2212. 1, qdf_nbuf_len(nbuf));
  2213. }
  2214. }
  2215. }
  2216. }
  2217. if (vdev->nawds_enabled) {
  2218. peer_id = DP_INVALID_PEER;
  2219. DP_STATS_INC_PKT(vdev, tx_i.nawds_mcast,
  2220. 1, qdf_nbuf_len(nbuf));
  2221. nbuf = dp_tx_send_msdu_single(vdev,
  2222. nbuf,
  2223. &msdu_info,
  2224. peer_id, NULL);
  2225. if (nbuf) {
  2226. QDF_TRACE(QDF_MODULE_ID_DP,
  2227. QDF_TRACE_LEVEL_DEBUG,
  2228. FL("pkt send failed"));
  2229. qdf_nbuf_free(nbuf);
  2230. }
  2231. } else
  2232. qdf_nbuf_free(nbuf);
  2233. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2234. }
  2235. /**
  2236. * dp_tx_inspect_handler() - Tx Inspect Handler
  2237. * @tx_desc: software descriptor head pointer
  2238. * @status : Tx completion status from HTT descriptor
  2239. *
  2240. * Handles Tx frames sent back to Host for inspection
  2241. * (ProxyARP)
  2242. *
  2243. * Return: none
  2244. */
  2245. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  2246. {
  2247. struct dp_soc *soc;
  2248. struct dp_pdev *pdev = tx_desc->pdev;
  2249. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2250. "%s Tx inspect path",
  2251. __func__);
  2252. qdf_assert(pdev);
  2253. soc = pdev->soc;
  2254. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  2255. qdf_nbuf_len(tx_desc->nbuf));
  2256. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  2257. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2258. }
  2259. #ifdef FEATURE_PERPKT_INFO
  2260. /**
  2261. * dp_get_completion_indication_for_stack() - send completion to stack
  2262. * @soc : dp_soc handle
  2263. * @pdev: dp_pdev handle
  2264. * @peer: dp peer handle
  2265. * @ts: transmit completion status structure
  2266. * @netbuf: Buffer pointer for free
  2267. *
  2268. * This function is used for indication whether buffer needs to be
  2269. * sent to stack for freeing or not
  2270. */
  2271. QDF_STATUS
  2272. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2273. struct dp_pdev *pdev,
  2274. struct dp_peer *peer,
  2275. struct hal_tx_completion_status *ts,
  2276. qdf_nbuf_t netbuf,
  2277. uint64_t time_latency)
  2278. {
  2279. struct tx_capture_hdr *ppdu_hdr;
  2280. uint16_t peer_id = ts->peer_id;
  2281. uint32_t ppdu_id = ts->ppdu_id;
  2282. uint8_t first_msdu = ts->first_msdu;
  2283. uint8_t last_msdu = ts->last_msdu;
  2284. if (qdf_unlikely(!pdev->tx_sniffer_enable && !pdev->mcopy_mode &&
  2285. !pdev->latency_capture_enable))
  2286. return QDF_STATUS_E_NOSUPPORT;
  2287. if (!peer) {
  2288. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2289. FL("Peer Invalid"));
  2290. return QDF_STATUS_E_INVAL;
  2291. }
  2292. if (pdev->mcopy_mode) {
  2293. if ((pdev->m_copy_id.tx_ppdu_id == ppdu_id) &&
  2294. (pdev->m_copy_id.tx_peer_id == peer_id)) {
  2295. return QDF_STATUS_E_INVAL;
  2296. }
  2297. pdev->m_copy_id.tx_ppdu_id = ppdu_id;
  2298. pdev->m_copy_id.tx_peer_id = peer_id;
  2299. }
  2300. if (!qdf_nbuf_push_head(netbuf, sizeof(struct tx_capture_hdr))) {
  2301. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2302. FL("No headroom"));
  2303. return QDF_STATUS_E_NOMEM;
  2304. }
  2305. ppdu_hdr = (struct tx_capture_hdr *)qdf_nbuf_data(netbuf);
  2306. qdf_mem_copy(ppdu_hdr->ta, peer->vdev->mac_addr.raw,
  2307. QDF_MAC_ADDR_SIZE);
  2308. qdf_mem_copy(ppdu_hdr->ra, peer->mac_addr.raw,
  2309. QDF_MAC_ADDR_SIZE);
  2310. ppdu_hdr->ppdu_id = ppdu_id;
  2311. ppdu_hdr->peer_id = peer_id;
  2312. ppdu_hdr->first_msdu = first_msdu;
  2313. ppdu_hdr->last_msdu = last_msdu;
  2314. if (qdf_unlikely(pdev->latency_capture_enable)) {
  2315. ppdu_hdr->tsf = ts->tsf;
  2316. ppdu_hdr->time_latency = time_latency;
  2317. }
  2318. return QDF_STATUS_SUCCESS;
  2319. }
  2320. /**
  2321. * dp_send_completion_to_stack() - send completion to stack
  2322. * @soc : dp_soc handle
  2323. * @pdev: dp_pdev handle
  2324. * @peer_id: peer_id of the peer for which completion came
  2325. * @ppdu_id: ppdu_id
  2326. * @netbuf: Buffer pointer for free
  2327. *
  2328. * This function is used to send completion to stack
  2329. * to free buffer
  2330. */
  2331. void dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2332. uint16_t peer_id, uint32_t ppdu_id,
  2333. qdf_nbuf_t netbuf)
  2334. {
  2335. dp_wdi_event_handler(WDI_EVENT_TX_DATA, soc,
  2336. netbuf, peer_id,
  2337. WDI_NO_VAL, pdev->pdev_id);
  2338. }
  2339. #else
  2340. static QDF_STATUS
  2341. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2342. struct dp_pdev *pdev,
  2343. struct dp_peer *peer,
  2344. struct hal_tx_completion_status *ts,
  2345. qdf_nbuf_t netbuf,
  2346. uint64_t time_latency)
  2347. {
  2348. return QDF_STATUS_E_NOSUPPORT;
  2349. }
  2350. static void
  2351. dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2352. uint16_t peer_id, uint32_t ppdu_id, qdf_nbuf_t netbuf)
  2353. {
  2354. }
  2355. #endif
  2356. /**
  2357. * dp_tx_comp_free_buf() - Free nbuf associated with the Tx Descriptor
  2358. * @soc: Soc handle
  2359. * @desc: software Tx descriptor to be processed
  2360. *
  2361. * Return: none
  2362. */
  2363. static inline void dp_tx_comp_free_buf(struct dp_soc *soc,
  2364. struct dp_tx_desc_s *desc)
  2365. {
  2366. struct dp_vdev *vdev = desc->vdev;
  2367. qdf_nbuf_t nbuf = desc->nbuf;
  2368. /* nbuf already freed in vdev detach path */
  2369. if (!nbuf)
  2370. return;
  2371. /* If it is TDLS mgmt, don't unmap or free the frame */
  2372. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)
  2373. return dp_non_std_tx_comp_free_buff(desc, vdev);
  2374. /* 0 : MSDU buffer, 1 : MLE */
  2375. if (desc->msdu_ext_desc) {
  2376. /* TSO free */
  2377. if (hal_tx_ext_desc_get_tso_enable(
  2378. desc->msdu_ext_desc->vaddr)) {
  2379. /* unmap eash TSO seg before free the nbuf */
  2380. dp_tx_tso_unmap_segment(soc, desc->tso_desc,
  2381. desc->tso_num_desc);
  2382. qdf_nbuf_free(nbuf);
  2383. return;
  2384. }
  2385. }
  2386. qdf_nbuf_unmap(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2387. if (qdf_unlikely(!vdev)) {
  2388. qdf_nbuf_free(nbuf);
  2389. return;
  2390. }
  2391. if (qdf_likely(!vdev->mesh_vdev))
  2392. qdf_nbuf_free(nbuf);
  2393. else {
  2394. if (desc->flags & DP_TX_DESC_FLAG_TO_FW) {
  2395. qdf_nbuf_free(nbuf);
  2396. DP_STATS_INC(vdev, tx_i.mesh.completion_fw, 1);
  2397. } else
  2398. vdev->osif_tx_free_ext((nbuf));
  2399. }
  2400. }
  2401. #ifdef MESH_MODE_SUPPORT
  2402. /**
  2403. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  2404. * in mesh meta header
  2405. * @tx_desc: software descriptor head pointer
  2406. * @ts: pointer to tx completion stats
  2407. * Return: none
  2408. */
  2409. static
  2410. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2411. struct hal_tx_completion_status *ts)
  2412. {
  2413. struct meta_hdr_s *mhdr;
  2414. qdf_nbuf_t netbuf = tx_desc->nbuf;
  2415. if (!tx_desc->msdu_ext_desc) {
  2416. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  2417. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2418. "netbuf %pK offset %d",
  2419. netbuf, tx_desc->pkt_offset);
  2420. return;
  2421. }
  2422. }
  2423. if (qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2424. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2425. "netbuf %pK offset %lu", netbuf,
  2426. sizeof(struct meta_hdr_s));
  2427. return;
  2428. }
  2429. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  2430. mhdr->rssi = ts->ack_frame_rssi;
  2431. mhdr->band = tx_desc->pdev->operating_channel.band;
  2432. mhdr->channel = tx_desc->pdev->operating_channel.num;
  2433. }
  2434. #else
  2435. static
  2436. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2437. struct hal_tx_completion_status *ts)
  2438. {
  2439. }
  2440. #endif
  2441. /**
  2442. * dp_tx_compute_delay() - Compute and fill in all timestamps
  2443. * to pass in correct fields
  2444. *
  2445. * @vdev: pdev handle
  2446. * @tx_desc: tx descriptor
  2447. * @tid: tid value
  2448. * @ring_id: TCL or WBM ring number for transmit path
  2449. * Return: none
  2450. */
  2451. static void dp_tx_compute_delay(struct dp_vdev *vdev,
  2452. struct dp_tx_desc_s *tx_desc,
  2453. uint8_t tid, uint8_t ring_id)
  2454. {
  2455. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  2456. uint32_t sw_enqueue_delay, fwhw_transmit_delay, interframe_delay;
  2457. if (qdf_likely(!vdev->pdev->delay_stats_flag))
  2458. return;
  2459. current_timestamp = qdf_ktime_to_ms(qdf_ktime_get());
  2460. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  2461. timestamp_hw_enqueue = tx_desc->timestamp;
  2462. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  2463. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  2464. timestamp_hw_enqueue);
  2465. interframe_delay = (uint32_t)(timestamp_ingress -
  2466. vdev->prev_tx_enq_tstamp);
  2467. /*
  2468. * Delay in software enqueue
  2469. */
  2470. dp_update_delay_stats(vdev->pdev, sw_enqueue_delay, tid,
  2471. CDP_DELAY_STATS_SW_ENQ, ring_id);
  2472. /*
  2473. * Delay between packet enqueued to HW and Tx completion
  2474. */
  2475. dp_update_delay_stats(vdev->pdev, fwhw_transmit_delay, tid,
  2476. CDP_DELAY_STATS_FW_HW_TRANSMIT, ring_id);
  2477. /*
  2478. * Update interframe delay stats calculated at hardstart receive point.
  2479. * Value of vdev->prev_tx_enq_tstamp will be 0 for 1st frame, so
  2480. * interframe delay will not be calculate correctly for 1st frame.
  2481. * On the other side, this will help in avoiding extra per packet check
  2482. * of !vdev->prev_tx_enq_tstamp.
  2483. */
  2484. dp_update_delay_stats(vdev->pdev, interframe_delay, tid,
  2485. CDP_DELAY_STATS_TX_INTERFRAME, ring_id);
  2486. vdev->prev_tx_enq_tstamp = timestamp_ingress;
  2487. }
  2488. /**
  2489. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  2490. * per wbm ring
  2491. *
  2492. * @tx_desc: software descriptor head pointer
  2493. * @ts: Tx completion status
  2494. * @peer: peer handle
  2495. * @ring_id: ring number
  2496. *
  2497. * Return: None
  2498. */
  2499. static inline void
  2500. dp_tx_update_peer_stats(struct dp_tx_desc_s *tx_desc,
  2501. struct hal_tx_completion_status *ts,
  2502. struct dp_peer *peer, uint8_t ring_id)
  2503. {
  2504. struct dp_pdev *pdev = peer->vdev->pdev;
  2505. struct dp_soc *soc = NULL;
  2506. uint8_t mcs, pkt_type;
  2507. uint8_t tid = ts->tid;
  2508. uint32_t length;
  2509. struct cdp_tid_tx_stats *tid_stats;
  2510. if (!pdev)
  2511. return;
  2512. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  2513. tid = CDP_MAX_DATA_TIDS - 1;
  2514. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  2515. soc = pdev->soc;
  2516. mcs = ts->mcs;
  2517. pkt_type = ts->pkt_type;
  2518. if (ts->release_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) {
  2519. dp_err("Release source is not from TQM");
  2520. return;
  2521. }
  2522. length = qdf_nbuf_len(tx_desc->nbuf);
  2523. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  2524. if (qdf_unlikely(pdev->delay_stats_flag))
  2525. dp_tx_compute_delay(peer->vdev, tx_desc, tid, ring_id);
  2526. DP_STATS_INCC(peer, tx.dropped.age_out, 1,
  2527. (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED));
  2528. DP_STATS_INCC_PKT(peer, tx.dropped.fw_rem, 1, length,
  2529. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  2530. DP_STATS_INCC(peer, tx.dropped.fw_rem_notx, 1,
  2531. (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX));
  2532. DP_STATS_INCC(peer, tx.dropped.fw_rem_tx, 1,
  2533. (ts->status == HAL_TX_TQM_RR_REM_CMD_TX));
  2534. DP_STATS_INCC(peer, tx.dropped.fw_reason1, 1,
  2535. (ts->status == HAL_TX_TQM_RR_FW_REASON1));
  2536. DP_STATS_INCC(peer, tx.dropped.fw_reason2, 1,
  2537. (ts->status == HAL_TX_TQM_RR_FW_REASON2));
  2538. DP_STATS_INCC(peer, tx.dropped.fw_reason3, 1,
  2539. (ts->status == HAL_TX_TQM_RR_FW_REASON3));
  2540. /*
  2541. * tx_failed is ideally supposed to be updated from HTT ppdu completion
  2542. * stats. But in IPQ807X/IPQ6018 chipsets owing to hw limitation there
  2543. * are no completions for failed cases. Hence updating tx_failed from
  2544. * data path. Please note that if tx_failed is fixed to be from ppdu,
  2545. * then this has to be removed
  2546. */
  2547. peer->stats.tx.tx_failed = peer->stats.tx.dropped.fw_rem.num +
  2548. peer->stats.tx.dropped.fw_rem_notx +
  2549. peer->stats.tx.dropped.fw_rem_tx +
  2550. peer->stats.tx.dropped.age_out +
  2551. peer->stats.tx.dropped.fw_reason1 +
  2552. peer->stats.tx.dropped.fw_reason2 +
  2553. peer->stats.tx.dropped.fw_reason3;
  2554. if (ts->status < CDP_MAX_TX_TQM_STATUS) {
  2555. tid_stats->tqm_status_cnt[ts->status]++;
  2556. }
  2557. if (ts->status != HAL_TX_TQM_RR_FRAME_ACKED) {
  2558. return;
  2559. }
  2560. DP_STATS_INCC(peer, tx.ofdma, 1, ts->ofdma);
  2561. DP_STATS_INCC(peer, tx.amsdu_cnt, 1, ts->msdu_part_of_amsdu);
  2562. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1, !ts->msdu_part_of_amsdu);
  2563. /*
  2564. * Following Rate Statistics are updated from HTT PPDU events from FW.
  2565. * Return from here if HTT PPDU events are enabled.
  2566. */
  2567. if (!(soc->process_tx_status))
  2568. return;
  2569. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2570. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_A)));
  2571. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2572. ((mcs < (MAX_MCS_11A)) && (pkt_type == DOT11_A)));
  2573. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2574. ((mcs >= MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2575. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2576. ((mcs < MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2577. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2578. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2579. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2580. ((mcs < MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2581. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2582. ((mcs >= MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2583. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2584. ((mcs < MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2585. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2586. ((mcs >= (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2587. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2588. ((mcs < (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2589. DP_STATS_INC(peer, tx.sgi_count[ts->sgi], 1);
  2590. DP_STATS_INC(peer, tx.bw[ts->bw], 1);
  2591. DP_STATS_UPD(peer, tx.last_ack_rssi, ts->ack_frame_rssi);
  2592. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1);
  2593. DP_STATS_INCC(peer, tx.stbc, 1, ts->stbc);
  2594. DP_STATS_INCC(peer, tx.ldpc, 1, ts->ldpc);
  2595. DP_STATS_INCC(peer, tx.retries, 1, ts->transmit_cnt > 1);
  2596. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  2597. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, pdev->soc,
  2598. &peer->stats, ts->peer_id,
  2599. UPDATE_PEER_STATS, pdev->pdev_id);
  2600. #endif
  2601. }
  2602. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2603. /**
  2604. * dp_tx_flow_pool_lock() - take flow pool lock
  2605. * @soc: core txrx main context
  2606. * @tx_desc: tx desc
  2607. *
  2608. * Return: None
  2609. */
  2610. static inline
  2611. void dp_tx_flow_pool_lock(struct dp_soc *soc,
  2612. struct dp_tx_desc_s *tx_desc)
  2613. {
  2614. struct dp_tx_desc_pool_s *pool;
  2615. uint8_t desc_pool_id;
  2616. desc_pool_id = tx_desc->pool_id;
  2617. pool = &soc->tx_desc[desc_pool_id];
  2618. qdf_spin_lock_bh(&pool->flow_pool_lock);
  2619. }
  2620. /**
  2621. * dp_tx_flow_pool_unlock() - release flow pool lock
  2622. * @soc: core txrx main context
  2623. * @tx_desc: tx desc
  2624. *
  2625. * Return: None
  2626. */
  2627. static inline
  2628. void dp_tx_flow_pool_unlock(struct dp_soc *soc,
  2629. struct dp_tx_desc_s *tx_desc)
  2630. {
  2631. struct dp_tx_desc_pool_s *pool;
  2632. uint8_t desc_pool_id;
  2633. desc_pool_id = tx_desc->pool_id;
  2634. pool = &soc->tx_desc[desc_pool_id];
  2635. qdf_spin_unlock_bh(&pool->flow_pool_lock);
  2636. }
  2637. #else
  2638. static inline
  2639. void dp_tx_flow_pool_lock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2640. {
  2641. }
  2642. static inline
  2643. void dp_tx_flow_pool_unlock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2644. {
  2645. }
  2646. #endif
  2647. /**
  2648. * dp_tx_notify_completion() - Notify tx completion for this desc
  2649. * @soc: core txrx main context
  2650. * @tx_desc: tx desc
  2651. * @netbuf: buffer
  2652. *
  2653. * Return: none
  2654. */
  2655. static inline void dp_tx_notify_completion(struct dp_soc *soc,
  2656. struct dp_tx_desc_s *tx_desc,
  2657. qdf_nbuf_t netbuf)
  2658. {
  2659. void *osif_dev;
  2660. ol_txrx_completion_fp tx_compl_cbk = NULL;
  2661. qdf_assert(tx_desc);
  2662. dp_tx_flow_pool_lock(soc, tx_desc);
  2663. if (!tx_desc->vdev ||
  2664. !tx_desc->vdev->osif_vdev) {
  2665. dp_tx_flow_pool_unlock(soc, tx_desc);
  2666. return;
  2667. }
  2668. osif_dev = tx_desc->vdev->osif_vdev;
  2669. tx_compl_cbk = tx_desc->vdev->tx_comp;
  2670. dp_tx_flow_pool_unlock(soc, tx_desc);
  2671. if (tx_compl_cbk)
  2672. tx_compl_cbk(netbuf, osif_dev);
  2673. }
  2674. /** dp_tx_sojourn_stats_process() - Collect sojourn stats
  2675. * @pdev: pdev handle
  2676. * @tid: tid value
  2677. * @txdesc_ts: timestamp from txdesc
  2678. * @ppdu_id: ppdu id
  2679. *
  2680. * Return: none
  2681. */
  2682. #ifdef FEATURE_PERPKT_INFO
  2683. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2684. struct dp_peer *peer,
  2685. uint8_t tid,
  2686. uint64_t txdesc_ts,
  2687. uint32_t ppdu_id)
  2688. {
  2689. uint64_t delta_ms;
  2690. struct cdp_tx_sojourn_stats *sojourn_stats;
  2691. if (qdf_unlikely(pdev->enhanced_stats_en == 0))
  2692. return;
  2693. if (qdf_unlikely(tid == HTT_INVALID_TID ||
  2694. tid >= CDP_DATA_TID_MAX))
  2695. return;
  2696. if (qdf_unlikely(!pdev->sojourn_buf))
  2697. return;
  2698. sojourn_stats = (struct cdp_tx_sojourn_stats *)
  2699. qdf_nbuf_data(pdev->sojourn_buf);
  2700. sojourn_stats->cookie = (void *)peer->wlanstats_ctx;
  2701. delta_ms = qdf_ktime_to_ms(qdf_ktime_get()) -
  2702. txdesc_ts;
  2703. qdf_ewma_tx_lag_add(&peer->avg_sojourn_msdu[tid],
  2704. delta_ms);
  2705. sojourn_stats->sum_sojourn_msdu[tid] = delta_ms;
  2706. sojourn_stats->num_msdus[tid] = 1;
  2707. sojourn_stats->avg_sojourn_msdu[tid].internal =
  2708. peer->avg_sojourn_msdu[tid].internal;
  2709. dp_wdi_event_handler(WDI_EVENT_TX_SOJOURN_STAT, pdev->soc,
  2710. pdev->sojourn_buf, HTT_INVALID_PEER,
  2711. WDI_NO_VAL, pdev->pdev_id);
  2712. sojourn_stats->sum_sojourn_msdu[tid] = 0;
  2713. sojourn_stats->num_msdus[tid] = 0;
  2714. sojourn_stats->avg_sojourn_msdu[tid].internal = 0;
  2715. }
  2716. #else
  2717. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2718. struct dp_peer *peer,
  2719. uint8_t tid,
  2720. uint64_t txdesc_ts,
  2721. uint32_t ppdu_id)
  2722. {
  2723. }
  2724. #endif
  2725. /**
  2726. * dp_tx_comp_process_desc() - Process tx descriptor and free associated nbuf
  2727. * @soc: DP Soc handle
  2728. * @tx_desc: software Tx descriptor
  2729. * @ts : Tx completion status from HAL/HTT descriptor
  2730. *
  2731. * Return: none
  2732. */
  2733. static inline void
  2734. dp_tx_comp_process_desc(struct dp_soc *soc,
  2735. struct dp_tx_desc_s *desc,
  2736. struct hal_tx_completion_status *ts,
  2737. struct dp_peer *peer)
  2738. {
  2739. uint64_t time_latency = 0;
  2740. /*
  2741. * m_copy/tx_capture modes are not supported for
  2742. * scatter gather packets
  2743. */
  2744. if (qdf_unlikely(!!desc->pdev->latency_capture_enable)) {
  2745. time_latency = (qdf_ktime_to_ms(qdf_ktime_get()) -
  2746. desc->timestamp);
  2747. }
  2748. if (!(desc->msdu_ext_desc)) {
  2749. if (QDF_STATUS_SUCCESS ==
  2750. dp_tx_add_to_comp_queue(soc, desc, ts, peer)) {
  2751. return;
  2752. }
  2753. if (QDF_STATUS_SUCCESS ==
  2754. dp_get_completion_indication_for_stack(soc,
  2755. desc->pdev,
  2756. peer, ts,
  2757. desc->nbuf,
  2758. time_latency)) {
  2759. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  2760. QDF_DMA_TO_DEVICE);
  2761. dp_send_completion_to_stack(soc,
  2762. desc->pdev,
  2763. ts->peer_id,
  2764. ts->ppdu_id,
  2765. desc->nbuf);
  2766. return;
  2767. }
  2768. }
  2769. dp_tx_comp_free_buf(soc, desc);
  2770. }
  2771. /**
  2772. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  2773. * @tx_desc: software descriptor head pointer
  2774. * @ts: Tx completion status
  2775. * @peer: peer handle
  2776. * @ring_id: ring number
  2777. *
  2778. * Return: none
  2779. */
  2780. static inline
  2781. void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  2782. struct hal_tx_completion_status *ts,
  2783. struct dp_peer *peer, uint8_t ring_id)
  2784. {
  2785. uint32_t length;
  2786. qdf_ether_header_t *eh;
  2787. struct dp_soc *soc = NULL;
  2788. struct dp_vdev *vdev = tx_desc->vdev;
  2789. qdf_nbuf_t nbuf = tx_desc->nbuf;
  2790. if (!vdev || !nbuf) {
  2791. dp_info_rl("invalid tx descriptor. vdev or nbuf NULL");
  2792. goto out;
  2793. }
  2794. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2795. DPTRACE(qdf_dp_trace_ptr(tx_desc->nbuf,
  2796. QDF_DP_TRACE_LI_DP_FREE_PACKET_PTR_RECORD,
  2797. QDF_TRACE_DEFAULT_PDEV_ID,
  2798. qdf_nbuf_data_addr(nbuf),
  2799. sizeof(qdf_nbuf_data(nbuf)),
  2800. tx_desc->id,
  2801. ts->status));
  2802. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2803. "-------------------- \n"
  2804. "Tx Completion Stats: \n"
  2805. "-------------------- \n"
  2806. "ack_frame_rssi = %d \n"
  2807. "first_msdu = %d \n"
  2808. "last_msdu = %d \n"
  2809. "msdu_part_of_amsdu = %d \n"
  2810. "rate_stats valid = %d \n"
  2811. "bw = %d \n"
  2812. "pkt_type = %d \n"
  2813. "stbc = %d \n"
  2814. "ldpc = %d \n"
  2815. "sgi = %d \n"
  2816. "mcs = %d \n"
  2817. "ofdma = %d \n"
  2818. "tones_in_ru = %d \n"
  2819. "tsf = %d \n"
  2820. "ppdu_id = %d \n"
  2821. "transmit_cnt = %d \n"
  2822. "tid = %d \n"
  2823. "peer_id = %d\n",
  2824. ts->ack_frame_rssi, ts->first_msdu,
  2825. ts->last_msdu, ts->msdu_part_of_amsdu,
  2826. ts->valid, ts->bw, ts->pkt_type, ts->stbc,
  2827. ts->ldpc, ts->sgi, ts->mcs, ts->ofdma,
  2828. ts->tones_in_ru, ts->tsf, ts->ppdu_id,
  2829. ts->transmit_cnt, ts->tid, ts->peer_id);
  2830. soc = vdev->pdev->soc;
  2831. /* Update SoC level stats */
  2832. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  2833. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  2834. /* Update per-packet stats for mesh mode */
  2835. if (qdf_unlikely(vdev->mesh_vdev) &&
  2836. !(tx_desc->flags & DP_TX_DESC_FLAG_TO_FW))
  2837. dp_tx_comp_fill_tx_completion_stats(tx_desc, ts);
  2838. length = qdf_nbuf_len(nbuf);
  2839. /* Update peer level stats */
  2840. if (!peer) {
  2841. QDF_TRACE_DEBUG_RL(QDF_MODULE_ID_DP,
  2842. "peer is null or deletion in progress");
  2843. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  2844. goto out;
  2845. }
  2846. if (qdf_unlikely(peer->bss_peer && vdev->opmode == wlan_op_mode_ap)) {
  2847. if (ts->status != HAL_TX_TQM_RR_REM_CMD_REM) {
  2848. DP_STATS_INC_PKT(peer, tx.mcast, 1, length);
  2849. if ((peer->vdev->tx_encap_type ==
  2850. htt_cmn_pkt_type_ethernet) &&
  2851. QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  2852. DP_STATS_INC_PKT(peer, tx.bcast, 1, length);
  2853. }
  2854. }
  2855. } else {
  2856. DP_STATS_INC_PKT(peer, tx.ucast, 1, length);
  2857. if (ts->status == HAL_TX_TQM_RR_FRAME_ACKED)
  2858. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  2859. }
  2860. dp_tx_update_peer_stats(tx_desc, ts, peer, ring_id);
  2861. #ifdef QCA_SUPPORT_RDK_STATS
  2862. if (soc->wlanstats_enabled)
  2863. dp_tx_sojourn_stats_process(vdev->pdev, peer, ts->tid,
  2864. tx_desc->timestamp,
  2865. ts->ppdu_id);
  2866. #endif
  2867. out:
  2868. return;
  2869. }
  2870. /**
  2871. * dp_tx_comp_process_desc_list() - Tx complete software descriptor handler
  2872. * @soc: core txrx main context
  2873. * @comp_head: software descriptor head pointer
  2874. * @ring_id: ring number
  2875. *
  2876. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  2877. * and release the software descriptors after processing is complete
  2878. *
  2879. * Return: none
  2880. */
  2881. static void
  2882. dp_tx_comp_process_desc_list(struct dp_soc *soc,
  2883. struct dp_tx_desc_s *comp_head, uint8_t ring_id)
  2884. {
  2885. struct dp_tx_desc_s *desc;
  2886. struct dp_tx_desc_s *next;
  2887. struct hal_tx_completion_status ts = {0};
  2888. struct dp_peer *peer;
  2889. qdf_nbuf_t netbuf;
  2890. desc = comp_head;
  2891. while (desc) {
  2892. hal_tx_comp_get_status(&desc->comp, &ts, soc->hal_soc);
  2893. peer = dp_peer_find_by_id(soc, ts.peer_id);
  2894. dp_tx_comp_process_tx_status(desc, &ts, peer, ring_id);
  2895. netbuf = desc->nbuf;
  2896. /* check tx complete notification */
  2897. if (QDF_NBUF_CB_TX_EXTRA_FRAG_FLAGS_NOTIFY_COMP(netbuf))
  2898. dp_tx_notify_completion(soc, desc, netbuf);
  2899. dp_tx_comp_process_desc(soc, desc, &ts, peer);
  2900. if (peer)
  2901. dp_peer_unref_del_find_by_id(peer);
  2902. next = desc->next;
  2903. dp_tx_desc_release(desc, desc->pool_id);
  2904. desc = next;
  2905. }
  2906. }
  2907. /**
  2908. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  2909. * @tx_desc: software descriptor head pointer
  2910. * @status : Tx completion status from HTT descriptor
  2911. * @ring_id: ring number
  2912. *
  2913. * This function will process HTT Tx indication messages from Target
  2914. *
  2915. * Return: none
  2916. */
  2917. static
  2918. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status,
  2919. uint8_t ring_id)
  2920. {
  2921. uint8_t tx_status;
  2922. struct dp_pdev *pdev;
  2923. struct dp_vdev *vdev;
  2924. struct dp_soc *soc;
  2925. struct hal_tx_completion_status ts = {0};
  2926. uint32_t *htt_desc = (uint32_t *)status;
  2927. struct dp_peer *peer;
  2928. struct cdp_tid_tx_stats *tid_stats = NULL;
  2929. struct htt_soc *htt_handle;
  2930. qdf_assert(tx_desc->pdev);
  2931. pdev = tx_desc->pdev;
  2932. vdev = tx_desc->vdev;
  2933. soc = pdev->soc;
  2934. if (!vdev)
  2935. return;
  2936. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_desc[0]);
  2937. htt_handle = (struct htt_soc *)soc->htt_handle;
  2938. htt_wbm_event_record(htt_handle->htt_logger_handle, tx_status, status);
  2939. switch (tx_status) {
  2940. case HTT_TX_FW2WBM_TX_STATUS_OK:
  2941. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  2942. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  2943. {
  2944. uint8_t tid;
  2945. if (HTT_TX_WBM_COMPLETION_V2_VALID_GET(htt_desc[2])) {
  2946. ts.peer_id =
  2947. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(
  2948. htt_desc[2]);
  2949. ts.tid =
  2950. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(
  2951. htt_desc[2]);
  2952. } else {
  2953. ts.peer_id = HTT_INVALID_PEER;
  2954. ts.tid = HTT_INVALID_TID;
  2955. }
  2956. ts.ppdu_id =
  2957. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(
  2958. htt_desc[1]);
  2959. ts.ack_frame_rssi =
  2960. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(
  2961. htt_desc[1]);
  2962. ts.first_msdu = 1;
  2963. ts.last_msdu = 1;
  2964. tid = ts.tid;
  2965. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  2966. tid = CDP_MAX_DATA_TIDS - 1;
  2967. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  2968. if (qdf_unlikely(pdev->delay_stats_flag))
  2969. dp_tx_compute_delay(vdev, tx_desc, tid, ring_id);
  2970. if (tx_status < CDP_MAX_TX_HTT_STATUS) {
  2971. tid_stats->htt_status_cnt[tx_status]++;
  2972. }
  2973. peer = dp_peer_find_by_id(soc, ts.peer_id);
  2974. if (qdf_likely(peer))
  2975. dp_peer_unref_del_find_by_id(peer);
  2976. dp_tx_comp_process_tx_status(tx_desc, &ts, peer, ring_id);
  2977. dp_tx_comp_process_desc(soc, tx_desc, &ts, peer);
  2978. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2979. break;
  2980. }
  2981. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  2982. {
  2983. dp_tx_reinject_handler(tx_desc, status);
  2984. break;
  2985. }
  2986. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  2987. {
  2988. dp_tx_inspect_handler(tx_desc, status);
  2989. break;
  2990. }
  2991. case HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY:
  2992. {
  2993. dp_tx_mec_handler(vdev, status);
  2994. break;
  2995. }
  2996. default:
  2997. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2998. "%s Invalid HTT tx_status %d\n",
  2999. __func__, tx_status);
  3000. break;
  3001. }
  3002. }
  3003. #ifdef WLAN_FEATURE_RX_SOFTIRQ_TIME_LIMIT
  3004. static inline
  3005. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  3006. {
  3007. bool limit_hit = false;
  3008. struct wlan_cfg_dp_soc_ctxt *cfg = soc->wlan_cfg_ctx;
  3009. limit_hit =
  3010. (num_reaped >= cfg->tx_comp_loop_pkt_limit) ? true : false;
  3011. if (limit_hit)
  3012. DP_STATS_INC(soc, tx.tx_comp_loop_pkt_limit_hit, 1);
  3013. return limit_hit;
  3014. }
  3015. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  3016. {
  3017. return soc->wlan_cfg_ctx->tx_comp_enable_eol_data_check;
  3018. }
  3019. #else
  3020. static inline
  3021. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  3022. {
  3023. return false;
  3024. }
  3025. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  3026. {
  3027. return false;
  3028. }
  3029. #endif
  3030. uint32_t dp_tx_comp_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  3031. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  3032. uint32_t quota)
  3033. {
  3034. void *tx_comp_hal_desc;
  3035. uint8_t buffer_src;
  3036. uint8_t pool_id;
  3037. uint32_t tx_desc_id;
  3038. struct dp_tx_desc_s *tx_desc = NULL;
  3039. struct dp_tx_desc_s *head_desc = NULL;
  3040. struct dp_tx_desc_s *tail_desc = NULL;
  3041. uint32_t num_processed = 0;
  3042. uint32_t count = 0;
  3043. bool force_break = false;
  3044. DP_HIST_INIT();
  3045. more_data:
  3046. /* Re-initialize local variables to be re-used */
  3047. head_desc = NULL;
  3048. tail_desc = NULL;
  3049. if (qdf_unlikely(dp_srng_access_start(int_ctx, soc, hal_ring_hdl))) {
  3050. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  3051. return 0;
  3052. }
  3053. /* Find head descriptor from completion ring */
  3054. while (qdf_likely(tx_comp_hal_desc =
  3055. hal_srng_dst_get_next(soc->hal_soc, hal_ring_hdl))) {
  3056. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  3057. /* If this buffer was not released by TQM or FW, then it is not
  3058. * Tx completion indication, assert */
  3059. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  3060. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  3061. uint8_t wbm_internal_error;
  3062. dp_err_rl(
  3063. "Tx comp release_src != TQM | FW but from %d",
  3064. buffer_src);
  3065. hal_dump_comp_desc(tx_comp_hal_desc);
  3066. DP_STATS_INC(soc, tx.invalid_release_source, 1);
  3067. /* When WBM sees NULL buffer_addr_info in any of
  3068. * ingress rings it sends an error indication,
  3069. * with wbm_internal_error=1, to a specific ring.
  3070. * The WBM2SW ring used to indicate these errors is
  3071. * fixed in HW, and that ring is being used as Tx
  3072. * completion ring. These errors are not related to
  3073. * Tx completions, and should just be ignored
  3074. */
  3075. wbm_internal_error = hal_get_wbm_internal_error(
  3076. soc->hal_soc,
  3077. tx_comp_hal_desc);
  3078. if (wbm_internal_error) {
  3079. dp_err_rl("Tx comp wbm_internal_error!!");
  3080. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_ALL], 1);
  3081. if (HAL_TX_COMP_RELEASE_SOURCE_REO ==
  3082. buffer_src)
  3083. dp_handle_wbm_internal_error(
  3084. soc,
  3085. tx_comp_hal_desc,
  3086. hal_tx_comp_get_buffer_type(
  3087. tx_comp_hal_desc));
  3088. } else {
  3089. dp_err_rl("Tx comp wbm_internal_error false");
  3090. DP_STATS_INC(soc, tx.non_wbm_internal_err, 1);
  3091. }
  3092. continue;
  3093. }
  3094. /* Get descriptor id */
  3095. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  3096. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  3097. DP_TX_DESC_ID_POOL_OS;
  3098. /* Find Tx descriptor */
  3099. tx_desc = dp_tx_desc_find(soc, pool_id,
  3100. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  3101. DP_TX_DESC_ID_PAGE_OS,
  3102. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  3103. DP_TX_DESC_ID_OFFSET_OS);
  3104. /*
  3105. * If the descriptor is already freed in vdev_detach,
  3106. * continue to next descriptor
  3107. */
  3108. if (!tx_desc->vdev && !tx_desc->flags) {
  3109. QDF_TRACE(QDF_MODULE_ID_DP,
  3110. QDF_TRACE_LEVEL_INFO,
  3111. "Descriptor freed in vdev_detach %d",
  3112. tx_desc_id);
  3113. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  3114. count++;
  3115. continue;
  3116. }
  3117. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  3118. QDF_TRACE(QDF_MODULE_ID_DP,
  3119. QDF_TRACE_LEVEL_INFO,
  3120. "pdev in down state %d",
  3121. tx_desc_id);
  3122. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  3123. count++;
  3124. dp_tx_comp_free_buf(soc, tx_desc);
  3125. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3126. continue;
  3127. }
  3128. /*
  3129. * If the release source is FW, process the HTT status
  3130. */
  3131. if (qdf_unlikely(buffer_src ==
  3132. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  3133. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  3134. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  3135. htt_tx_status);
  3136. dp_tx_process_htt_completion(tx_desc,
  3137. htt_tx_status, ring_id);
  3138. } else {
  3139. /* Pool id is not matching. Error */
  3140. if (tx_desc->pool_id != pool_id) {
  3141. QDF_TRACE(QDF_MODULE_ID_DP,
  3142. QDF_TRACE_LEVEL_FATAL,
  3143. "Tx Comp pool id %d not matched %d",
  3144. pool_id, tx_desc->pool_id);
  3145. qdf_assert_always(0);
  3146. }
  3147. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  3148. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  3149. QDF_TRACE(QDF_MODULE_ID_DP,
  3150. QDF_TRACE_LEVEL_FATAL,
  3151. "Txdesc invalid, flgs = %x,id = %d",
  3152. tx_desc->flags, tx_desc_id);
  3153. qdf_assert_always(0);
  3154. }
  3155. /* First ring descriptor on the cycle */
  3156. if (!head_desc) {
  3157. head_desc = tx_desc;
  3158. tail_desc = tx_desc;
  3159. }
  3160. tail_desc->next = tx_desc;
  3161. tx_desc->next = NULL;
  3162. tail_desc = tx_desc;
  3163. DP_HIST_PACKET_COUNT_INC(tx_desc->pdev->pdev_id);
  3164. /* Collect hw completion contents */
  3165. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  3166. &tx_desc->comp, 1);
  3167. }
  3168. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  3169. /*
  3170. * Processed packet count is more than given quota
  3171. * stop to processing
  3172. */
  3173. if (num_processed >= quota) {
  3174. force_break = true;
  3175. break;
  3176. }
  3177. count++;
  3178. if (dp_tx_comp_loop_pkt_limit_hit(soc, count))
  3179. break;
  3180. }
  3181. dp_srng_access_end(int_ctx, soc, hal_ring_hdl);
  3182. /* Process the reaped descriptors */
  3183. if (head_desc)
  3184. dp_tx_comp_process_desc_list(soc, head_desc, ring_id);
  3185. if (dp_tx_comp_enable_eol_data_check(soc)) {
  3186. if (!force_break &&
  3187. hal_srng_dst_peek_sync_locked(soc->hal_soc,
  3188. hal_ring_hdl)) {
  3189. DP_STATS_INC(soc, tx.hp_oos2, 1);
  3190. if (!hif_exec_should_yield(soc->hif_handle,
  3191. int_ctx->dp_intr_id))
  3192. goto more_data;
  3193. }
  3194. }
  3195. DP_TX_HIST_STATS_PER_PDEV();
  3196. return num_processed;
  3197. }
  3198. #ifdef FEATURE_WLAN_TDLS
  3199. qdf_nbuf_t dp_tx_non_std(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3200. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  3201. {
  3202. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3203. struct dp_vdev *vdev = dp_get_vdev_from_soc_vdev_id_wifi3(soc, vdev_id);
  3204. if (!vdev) {
  3205. dp_err("vdev handle for id %d is NULL", vdev_id);
  3206. return NULL;
  3207. }
  3208. if (tx_spec & OL_TX_SPEC_NO_FREE)
  3209. vdev->is_tdls_frame = true;
  3210. return dp_tx_send(soc_hdl, vdev_id, msdu_list);
  3211. }
  3212. #endif
  3213. /**
  3214. * dp_tx_vdev_attach() - attach vdev to dp tx
  3215. * @vdev: virtual device instance
  3216. *
  3217. * Return: QDF_STATUS_SUCCESS: success
  3218. * QDF_STATUS_E_RESOURCES: Error return
  3219. */
  3220. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  3221. {
  3222. int pdev_id;
  3223. /*
  3224. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  3225. */
  3226. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  3227. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  3228. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  3229. vdev->vdev_id);
  3230. pdev_id =
  3231. dp_get_target_pdev_id_for_host_pdev_id(vdev->pdev->soc,
  3232. vdev->pdev->pdev_id);
  3233. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata, pdev_id);
  3234. /*
  3235. * Set HTT Extension Valid bit to 0 by default
  3236. */
  3237. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  3238. dp_tx_vdev_update_search_flags(vdev);
  3239. return QDF_STATUS_SUCCESS;
  3240. }
  3241. #ifndef FEATURE_WDS
  3242. static inline bool dp_tx_da_search_override(struct dp_vdev *vdev)
  3243. {
  3244. return false;
  3245. }
  3246. #endif
  3247. /**
  3248. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  3249. * @vdev: virtual device instance
  3250. *
  3251. * Return: void
  3252. *
  3253. */
  3254. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  3255. {
  3256. struct dp_soc *soc = vdev->pdev->soc;
  3257. /*
  3258. * Enable both AddrY (SA based search) and AddrX (Da based search)
  3259. * for TDLS link
  3260. *
  3261. * Enable AddrY (SA based search) only for non-WDS STA and
  3262. * ProxySTA VAP (in HKv1) modes.
  3263. *
  3264. * In all other VAP modes, only DA based search should be
  3265. * enabled
  3266. */
  3267. if (vdev->opmode == wlan_op_mode_sta &&
  3268. vdev->tdls_link_connected)
  3269. vdev->hal_desc_addr_search_flags =
  3270. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  3271. else if ((vdev->opmode == wlan_op_mode_sta) &&
  3272. !dp_tx_da_search_override(vdev))
  3273. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  3274. else
  3275. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  3276. /* Set search type only when peer map v2 messaging is enabled
  3277. * as we will have the search index (AST hash) only when v2 is
  3278. * enabled
  3279. */
  3280. if (soc->is_peer_map_unmap_v2 && vdev->opmode == wlan_op_mode_sta)
  3281. vdev->search_type = HAL_TX_ADDR_INDEX_SEARCH;
  3282. else
  3283. vdev->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
  3284. }
  3285. static inline bool
  3286. dp_is_tx_desc_flush_match(struct dp_pdev *pdev,
  3287. struct dp_vdev *vdev,
  3288. struct dp_tx_desc_s *tx_desc)
  3289. {
  3290. if (!(tx_desc && (tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED)))
  3291. return false;
  3292. /*
  3293. * if vdev is given, then only check whether desc
  3294. * vdev match. if vdev is NULL, then check whether
  3295. * desc pdev match.
  3296. */
  3297. return vdev ? (tx_desc->vdev == vdev) : (tx_desc->pdev == pdev);
  3298. }
  3299. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3300. /**
  3301. * dp_tx_desc_flush() - release resources associated
  3302. * to TX Desc
  3303. *
  3304. * @dp_pdev: Handle to DP pdev structure
  3305. * @vdev: virtual device instance
  3306. * NULL: no specific Vdev is required and check all allcated TX desc
  3307. * on this pdev.
  3308. * Non-NULL: only check the allocated TX Desc associated to this Vdev.
  3309. *
  3310. * @force_free:
  3311. * true: flush the TX desc.
  3312. * false: only reset the Vdev in each allocated TX desc
  3313. * that associated to current Vdev.
  3314. *
  3315. * This function will go through the TX desc pool to flush
  3316. * the outstanding TX data or reset Vdev to NULL in associated TX
  3317. * Desc.
  3318. */
  3319. static void dp_tx_desc_flush(struct dp_pdev *pdev,
  3320. struct dp_vdev *vdev,
  3321. bool force_free)
  3322. {
  3323. uint8_t i;
  3324. uint32_t j;
  3325. uint32_t num_desc, page_id, offset;
  3326. uint16_t num_desc_per_page;
  3327. struct dp_soc *soc = pdev->soc;
  3328. struct dp_tx_desc_s *tx_desc = NULL;
  3329. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  3330. if (!vdev && !force_free) {
  3331. dp_err("Reset TX desc vdev, Vdev param is required!");
  3332. return;
  3333. }
  3334. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  3335. tx_desc_pool = &soc->tx_desc[i];
  3336. if (!(tx_desc_pool->pool_size) ||
  3337. IS_TX_DESC_POOL_STATUS_INACTIVE(tx_desc_pool) ||
  3338. !(tx_desc_pool->desc_pages.cacheable_pages))
  3339. continue;
  3340. /*
  3341. * Add flow pool lock protection in case pool is freed
  3342. * due to all tx_desc is recycled when handle TX completion.
  3343. * this is not necessary when do force flush as:
  3344. * a. double lock will happen if dp_tx_desc_release is
  3345. * also trying to acquire it.
  3346. * b. dp interrupt has been disabled before do force TX desc
  3347. * flush in dp_pdev_deinit().
  3348. */
  3349. if (!force_free)
  3350. qdf_spin_lock_bh(&tx_desc_pool->flow_pool_lock);
  3351. num_desc = tx_desc_pool->pool_size;
  3352. num_desc_per_page =
  3353. tx_desc_pool->desc_pages.num_element_per_page;
  3354. for (j = 0; j < num_desc; j++) {
  3355. page_id = j / num_desc_per_page;
  3356. offset = j % num_desc_per_page;
  3357. if (qdf_unlikely(!(tx_desc_pool->
  3358. desc_pages.cacheable_pages)))
  3359. break;
  3360. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  3361. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  3362. /*
  3363. * Free TX desc if force free is
  3364. * required, otherwise only reset vdev
  3365. * in this TX desc.
  3366. */
  3367. if (force_free) {
  3368. dp_tx_comp_free_buf(soc, tx_desc);
  3369. dp_tx_desc_release(tx_desc, i);
  3370. } else {
  3371. tx_desc->vdev = NULL;
  3372. }
  3373. }
  3374. }
  3375. if (!force_free)
  3376. qdf_spin_unlock_bh(&tx_desc_pool->flow_pool_lock);
  3377. }
  3378. }
  3379. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  3380. /**
  3381. * dp_tx_desc_reset_vdev() - reset vdev to NULL in TX Desc
  3382. *
  3383. * @soc: Handle to DP soc structure
  3384. * @tx_desc: pointer of one TX desc
  3385. * @desc_pool_id: TX Desc pool id
  3386. */
  3387. static inline void
  3388. dp_tx_desc_reset_vdev(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc,
  3389. uint8_t desc_pool_id)
  3390. {
  3391. TX_DESC_LOCK_LOCK(&soc->tx_desc[desc_pool_id].lock);
  3392. tx_desc->vdev = NULL;
  3393. TX_DESC_LOCK_UNLOCK(&soc->tx_desc[desc_pool_id].lock);
  3394. }
  3395. static void dp_tx_desc_flush(struct dp_pdev *pdev,
  3396. struct dp_vdev *vdev,
  3397. bool force_free)
  3398. {
  3399. uint8_t i, num_pool;
  3400. uint32_t j;
  3401. uint32_t num_desc, page_id, offset;
  3402. uint16_t num_desc_per_page;
  3403. struct dp_soc *soc = pdev->soc;
  3404. struct dp_tx_desc_s *tx_desc = NULL;
  3405. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  3406. if (!vdev && !force_free) {
  3407. dp_err("Reset TX desc vdev, Vdev param is required!");
  3408. return;
  3409. }
  3410. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3411. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3412. for (i = 0; i < num_pool; i++) {
  3413. tx_desc_pool = &soc->tx_desc[i];
  3414. if (!tx_desc_pool->desc_pages.cacheable_pages)
  3415. continue;
  3416. num_desc_per_page =
  3417. tx_desc_pool->desc_pages.num_element_per_page;
  3418. for (j = 0; j < num_desc; j++) {
  3419. page_id = j / num_desc_per_page;
  3420. offset = j % num_desc_per_page;
  3421. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  3422. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  3423. if (force_free) {
  3424. dp_tx_comp_free_buf(soc, tx_desc);
  3425. dp_tx_desc_release(tx_desc, i);
  3426. } else {
  3427. dp_tx_desc_reset_vdev(soc, tx_desc,
  3428. i);
  3429. }
  3430. }
  3431. }
  3432. }
  3433. }
  3434. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  3435. /**
  3436. * dp_tx_vdev_detach() - detach vdev from dp tx
  3437. * @vdev: virtual device instance
  3438. *
  3439. * Return: QDF_STATUS_SUCCESS: success
  3440. * QDF_STATUS_E_RESOURCES: Error return
  3441. */
  3442. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  3443. {
  3444. struct dp_pdev *pdev = vdev->pdev;
  3445. /* Reset TX desc associated to this Vdev as NULL */
  3446. dp_tx_desc_flush(pdev, vdev, false);
  3447. dp_tx_vdev_multipass_deinit(vdev);
  3448. return QDF_STATUS_SUCCESS;
  3449. }
  3450. /**
  3451. * dp_tx_pdev_attach() - attach pdev to dp tx
  3452. * @pdev: physical device instance
  3453. *
  3454. * Return: QDF_STATUS_SUCCESS: success
  3455. * QDF_STATUS_E_RESOURCES: Error return
  3456. */
  3457. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  3458. {
  3459. struct dp_soc *soc = pdev->soc;
  3460. /* Initialize Flow control counters */
  3461. qdf_atomic_init(&pdev->num_tx_exception);
  3462. qdf_atomic_init(&pdev->num_tx_outstanding);
  3463. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  3464. /* Initialize descriptors in TCL Ring */
  3465. hal_tx_init_data_ring(soc->hal_soc,
  3466. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  3467. }
  3468. return QDF_STATUS_SUCCESS;
  3469. }
  3470. /**
  3471. * dp_tx_pdev_detach() - detach pdev from dp tx
  3472. * @pdev: physical device instance
  3473. *
  3474. * Return: QDF_STATUS_SUCCESS: success
  3475. * QDF_STATUS_E_RESOURCES: Error return
  3476. */
  3477. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  3478. {
  3479. /* flush TX outstanding data per pdev */
  3480. dp_tx_desc_flush(pdev, NULL, true);
  3481. dp_tx_me_exit(pdev);
  3482. return QDF_STATUS_SUCCESS;
  3483. }
  3484. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3485. /* Pools will be allocated dynamically */
  3486. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  3487. int num_desc)
  3488. {
  3489. uint8_t i;
  3490. for (i = 0; i < num_pool; i++) {
  3491. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  3492. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  3493. }
  3494. return 0;
  3495. }
  3496. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  3497. {
  3498. uint8_t i;
  3499. for (i = 0; i < num_pool; i++)
  3500. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  3501. }
  3502. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  3503. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  3504. int num_desc)
  3505. {
  3506. uint8_t i;
  3507. /* Allocate software Tx descriptor pools */
  3508. for (i = 0; i < num_pool; i++) {
  3509. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  3510. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3511. "%s Tx Desc Pool alloc %d failed %pK",
  3512. __func__, i, soc);
  3513. return ENOMEM;
  3514. }
  3515. }
  3516. return 0;
  3517. }
  3518. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  3519. {
  3520. uint8_t i;
  3521. for (i = 0; i < num_pool; i++) {
  3522. qdf_assert_always(!soc->tx_desc[i].num_allocated);
  3523. if (dp_tx_desc_pool_free(soc, i)) {
  3524. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3525. "%s Tx Desc Pool Free failed", __func__);
  3526. }
  3527. }
  3528. }
  3529. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  3530. #ifndef QCA_MEM_ATTACH_ON_WIFI3
  3531. /**
  3532. * dp_tso_attach_wifi3() - TSO attach handler
  3533. * @txrx_soc: Opaque Dp handle
  3534. *
  3535. * Reserve TSO descriptor buffers
  3536. *
  3537. * Return: QDF_STATUS_E_FAILURE on failure or
  3538. * QDF_STATUS_SUCCESS on success
  3539. */
  3540. static
  3541. QDF_STATUS dp_tso_attach_wifi3(void *txrx_soc)
  3542. {
  3543. return dp_tso_soc_attach(txrx_soc);
  3544. }
  3545. /**
  3546. * dp_tso_detach_wifi3() - TSO Detach handler
  3547. * @txrx_soc: Opaque Dp handle
  3548. *
  3549. * Deallocate TSO descriptor buffers
  3550. *
  3551. * Return: QDF_STATUS_E_FAILURE on failure or
  3552. * QDF_STATUS_SUCCESS on success
  3553. */
  3554. static
  3555. QDF_STATUS dp_tso_detach_wifi3(void *txrx_soc)
  3556. {
  3557. return dp_tso_soc_detach(txrx_soc);
  3558. }
  3559. #else
  3560. static
  3561. QDF_STATUS dp_tso_attach_wifi3(void *txrx_soc)
  3562. {
  3563. return QDF_STATUS_SUCCESS;
  3564. }
  3565. static
  3566. QDF_STATUS dp_tso_detach_wifi3(void *txrx_soc)
  3567. {
  3568. return QDF_STATUS_SUCCESS;
  3569. }
  3570. #endif
  3571. QDF_STATUS dp_tso_soc_detach(struct cdp_soc_t *txrx_soc)
  3572. {
  3573. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  3574. uint8_t i;
  3575. uint8_t num_pool;
  3576. uint32_t num_desc;
  3577. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3578. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3579. for (i = 0; i < num_pool; i++)
  3580. dp_tx_tso_desc_pool_free(soc, i);
  3581. dp_info("%s TSO Desc Pool %d Free descs = %d",
  3582. __func__, num_pool, num_desc);
  3583. for (i = 0; i < num_pool; i++)
  3584. dp_tx_tso_num_seg_pool_free(soc, i);
  3585. dp_info("%s TSO Num of seg Desc Pool %d Free descs = %d",
  3586. __func__, num_pool, num_desc);
  3587. return QDF_STATUS_SUCCESS;
  3588. }
  3589. /**
  3590. * dp_tso_attach() - TSO attach handler
  3591. * @txrx_soc: Opaque Dp handle
  3592. *
  3593. * Reserve TSO descriptor buffers
  3594. *
  3595. * Return: QDF_STATUS_E_FAILURE on failure or
  3596. * QDF_STATUS_SUCCESS on success
  3597. */
  3598. QDF_STATUS dp_tso_soc_attach(struct cdp_soc_t *txrx_soc)
  3599. {
  3600. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  3601. uint8_t i;
  3602. uint8_t num_pool;
  3603. uint32_t num_desc;
  3604. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3605. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3606. for (i = 0; i < num_pool; i++) {
  3607. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  3608. dp_err("TSO Desc Pool alloc %d failed %pK",
  3609. i, soc);
  3610. return QDF_STATUS_E_FAILURE;
  3611. }
  3612. }
  3613. dp_info("%s TSO Desc Alloc %d, descs = %d",
  3614. __func__, num_pool, num_desc);
  3615. for (i = 0; i < num_pool; i++) {
  3616. if (dp_tx_tso_num_seg_pool_alloc(soc, i, num_desc)) {
  3617. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  3618. i, soc);
  3619. return QDF_STATUS_E_FAILURE;
  3620. }
  3621. }
  3622. return QDF_STATUS_SUCCESS;
  3623. }
  3624. /**
  3625. * dp_tx_soc_detach() - detach soc from dp tx
  3626. * @soc: core txrx main context
  3627. *
  3628. * This function will detach dp tx into main device context
  3629. * will free dp tx resource and initialize resources
  3630. *
  3631. * Return: QDF_STATUS_SUCCESS: success
  3632. * QDF_STATUS_E_RESOURCES: Error return
  3633. */
  3634. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  3635. {
  3636. uint8_t num_pool;
  3637. uint16_t num_desc;
  3638. uint16_t num_ext_desc;
  3639. uint8_t i;
  3640. QDF_STATUS status = QDF_STATUS_SUCCESS;
  3641. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3642. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3643. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  3644. dp_tx_flow_control_deinit(soc);
  3645. dp_tx_delete_static_pools(soc, num_pool);
  3646. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3647. "%s Tx Desc Pool Free num_pool = %d, descs = %d",
  3648. __func__, num_pool, num_desc);
  3649. for (i = 0; i < num_pool; i++) {
  3650. if (dp_tx_ext_desc_pool_free(soc, i)) {
  3651. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3652. "%s Tx Ext Desc Pool Free failed",
  3653. __func__);
  3654. return QDF_STATUS_E_RESOURCES;
  3655. }
  3656. }
  3657. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3658. "%s MSDU Ext Desc Pool %d Free descs = %d",
  3659. __func__, num_pool, num_ext_desc);
  3660. status = dp_tso_detach_wifi3(soc);
  3661. if (status != QDF_STATUS_SUCCESS)
  3662. return status;
  3663. return QDF_STATUS_SUCCESS;
  3664. }
  3665. /**
  3666. * dp_tx_soc_attach() - attach soc to dp tx
  3667. * @soc: core txrx main context
  3668. *
  3669. * This function will attach dp tx into main device context
  3670. * will allocate dp tx resource and initialize resources
  3671. *
  3672. * Return: QDF_STATUS_SUCCESS: success
  3673. * QDF_STATUS_E_RESOURCES: Error return
  3674. */
  3675. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  3676. {
  3677. uint8_t i;
  3678. uint8_t num_pool;
  3679. uint32_t num_desc;
  3680. uint32_t num_ext_desc;
  3681. QDF_STATUS status = QDF_STATUS_SUCCESS;
  3682. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3683. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3684. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  3685. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3686. "%s Tx Desc Alloc num_pool = %d, descs = %d",
  3687. __func__, num_pool, num_desc);
  3688. if ((num_pool > MAX_TXDESC_POOLS) ||
  3689. (num_desc > WLAN_CFG_NUM_TX_DESC_MAX))
  3690. goto fail;
  3691. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  3692. goto fail;
  3693. dp_tx_flow_control_init(soc);
  3694. /* Allocate extension tx descriptor pools */
  3695. for (i = 0; i < num_pool; i++) {
  3696. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  3697. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3698. "MSDU Ext Desc Pool alloc %d failed %pK",
  3699. i, soc);
  3700. goto fail;
  3701. }
  3702. }
  3703. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3704. "%s MSDU Ext Desc Alloc %d, descs = %d",
  3705. __func__, num_pool, num_ext_desc);
  3706. status = dp_tso_attach_wifi3((void *)soc);
  3707. if (status != QDF_STATUS_SUCCESS)
  3708. goto fail;
  3709. /* Initialize descriptors in TCL Rings */
  3710. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  3711. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  3712. hal_tx_init_data_ring(soc->hal_soc,
  3713. soc->tcl_data_ring[i].hal_srng);
  3714. }
  3715. if (wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  3716. hal_tx_init_data_ring(soc->hal_soc,
  3717. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng);
  3718. }
  3719. /*
  3720. * Initialize command/credit ring descriptor
  3721. * Command/CREDIT ring also used for sending DATA cmds
  3722. */
  3723. hal_tx_init_cmd_credit_ring(soc->hal_soc,
  3724. soc->tcl_cmd_credit_ring.hal_srng);
  3725. /*
  3726. * todo - Add a runtime config option to enable this.
  3727. */
  3728. /*
  3729. * Due to multiple issues on NPR EMU, enable it selectively
  3730. * only for NPR EMU, should be removed, once NPR platforms
  3731. * are stable.
  3732. */
  3733. soc->process_tx_status = CONFIG_PROCESS_TX_STATUS;
  3734. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3735. "%s HAL Tx init Success", __func__);
  3736. return QDF_STATUS_SUCCESS;
  3737. fail:
  3738. /* Detach will take care of freeing only allocated resources */
  3739. dp_tx_soc_detach(soc);
  3740. return QDF_STATUS_E_RESOURCES;
  3741. }