htt_stats.h 262 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /* HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /* keep this last */
  391. HTT_DBG_NUM_EXT_STATS = 256,
  392. };
  393. /*
  394. * Macros to get/set the bit field in config param[3] that indicates to
  395. * clear corresponding per peer stats specified by config param 1
  396. */
  397. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  398. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  399. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  400. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  401. HTT_DBG_EXT_PEER_STATS_RESET_S)
  402. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  403. do { \
  404. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  405. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  406. } while (0)
  407. #define HTT_STATS_SUBTYPE_MAX 16
  408. /* htt_mu_stats_upload_t
  409. * Enumerations for specifying whether to upload all MU stats in response to
  410. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  411. */
  412. typedef enum {
  413. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  414. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  415. * (note: included OFDMA stats are limited to 11ax)
  416. */
  417. HTT_UPLOAD_MU_STATS,
  418. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  419. HTT_UPLOAD_MU_MIMO_STATS,
  420. /* HTT_UPLOAD_MU_OFDMA_STATS:
  421. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  422. */
  423. HTT_UPLOAD_MU_OFDMA_STATS,
  424. HTT_UPLOAD_DL_MU_MIMO_STATS,
  425. HTT_UPLOAD_UL_MU_MIMO_STATS,
  426. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  427. * upload DL MU-OFDMA stats (note: 11ax only stats)
  428. */
  429. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  430. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  431. * upload UL MU-OFDMA stats (note: 11ax only stats)
  432. */
  433. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  434. /*
  435. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  436. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  437. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  438. */
  439. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  440. /*
  441. * Upload BE DL MU-OFDMA
  442. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  443. */
  444. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  445. /*
  446. * Upload BE UL MU-OFDMA
  447. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  448. */
  449. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  450. } htt_mu_stats_upload_t;
  451. /* htt_tx_rate_stats_upload_t
  452. * Enumerations for specifying which stats to upload in response to
  453. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  454. */
  455. typedef enum {
  456. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  457. *
  458. * TLV: htt_tx_pdev_rate_stats_tlv
  459. */
  460. HTT_TX_RATE_STATS_DEFAULT,
  461. /*
  462. * Upload 11be OFDMA TX stats
  463. *
  464. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  465. */
  466. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  467. } htt_tx_rate_stats_upload_t;
  468. /* htt_rx_ul_trigger_stats_upload_t
  469. * Enumerations for specifying which stats to upload in response to
  470. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  471. */
  472. typedef enum {
  473. /* Upload 11ax UL OFDMA RX Trigger stats
  474. *
  475. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  476. */
  477. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  478. /*
  479. * Upload 11be UL OFDMA RX Trigger stats
  480. *
  481. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  482. */
  483. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  484. } htt_rx_ul_trigger_stats_upload_t;
  485. /*
  486. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  487. * provided by the host as one of the config param elements in
  488. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  489. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  490. */
  491. typedef enum {
  492. /*
  493. * Upload 11ax UL MUMIMO RX Trigger stats
  494. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  495. */
  496. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  497. /*
  498. * Upload 11be UL MUMIMO RX Trigger stats
  499. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  500. */
  501. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  502. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  503. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  504. * Enumerations for specifying which stats to upload in response to
  505. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  506. */
  507. typedef enum {
  508. /* upload 11ax TXBF OFDMA stats
  509. *
  510. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  511. */
  512. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  513. /*
  514. * Upload 11be TXBF OFDMA stats
  515. *
  516. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  517. */
  518. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  519. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  520. #define HTT_STATS_MAX_STRING_SZ32 4
  521. #define HTT_STATS_MACID_INVALID 0xff
  522. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  523. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  524. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  525. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  526. typedef enum {
  527. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  528. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  529. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  530. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  531. } htt_tx_pdev_underrun_enum;
  532. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  533. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  534. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  535. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  536. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  537. * DEPRECATED - num sched tx mode max is 8
  538. */
  539. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  540. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  541. #define HTT_RX_STATS_REFILL_MAX_RING 4
  542. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  543. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  544. /* Bytes stored in little endian order */
  545. /* Length should be multiple of DWORD */
  546. typedef struct {
  547. htt_tlv_hdr_t tlv_hdr;
  548. A_UINT32 data[1]; /* Can be variable length */
  549. } htt_stats_string_tlv;
  550. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  551. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  552. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  553. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  554. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  555. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  556. do { \
  557. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  558. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  559. } while (0)
  560. /* == TX PDEV STATS == */
  561. typedef struct {
  562. htt_tlv_hdr_t tlv_hdr;
  563. /**
  564. * BIT [ 7 : 0] :- mac_id
  565. * BIT [31 : 8] :- reserved
  566. */
  567. A_UINT32 mac_id__word;
  568. /** Num PPDUs queued to HW */
  569. A_UINT32 hw_queued;
  570. /** Num PPDUs reaped from HW */
  571. A_UINT32 hw_reaped;
  572. /** Num underruns */
  573. A_UINT32 underrun;
  574. /** Num HW Paused counter */
  575. A_UINT32 hw_paused;
  576. /** Num HW flush counter */
  577. A_UINT32 hw_flush;
  578. /** Num HW filtered counter */
  579. A_UINT32 hw_filt;
  580. /** Num PPDUs cleaned up in TX abort */
  581. A_UINT32 tx_abort;
  582. /** Num MPDUs requeued by SW */
  583. A_UINT32 mpdu_requed;
  584. /** excessive retries */
  585. A_UINT32 tx_xretry;
  586. /** Last used data hw rate code */
  587. A_UINT32 data_rc;
  588. /** frames dropped due to excessive SW retries */
  589. A_UINT32 mpdu_dropped_xretry;
  590. /** illegal rate phy errors */
  591. A_UINT32 illgl_rate_phy_err;
  592. /** wal pdev continuous xretry */
  593. A_UINT32 cont_xretry;
  594. /** wal pdev tx timeout */
  595. A_UINT32 tx_timeout;
  596. /** wal pdev resets */
  597. A_UINT32 pdev_resets;
  598. /** PHY/BB underrun */
  599. A_UINT32 phy_underrun;
  600. /** MPDU is more than txop limit */
  601. A_UINT32 txop_ovf;
  602. /** Number of Sequences posted */
  603. A_UINT32 seq_posted;
  604. /** Number of Sequences failed queueing */
  605. A_UINT32 seq_failed_queueing;
  606. /** Number of Sequences completed */
  607. A_UINT32 seq_completed;
  608. /** Number of Sequences restarted */
  609. A_UINT32 seq_restarted;
  610. /** Number of MU Sequences posted */
  611. A_UINT32 mu_seq_posted;
  612. /** Number of time HW ring is paused between seq switch within ISR */
  613. A_UINT32 seq_switch_hw_paused;
  614. /** Number of times seq continuation in DSR */
  615. A_UINT32 next_seq_posted_dsr;
  616. /** Number of times seq continuation in ISR */
  617. A_UINT32 seq_posted_isr;
  618. /** Number of seq_ctrl cached. */
  619. A_UINT32 seq_ctrl_cached;
  620. /** Number of MPDUs successfully transmitted */
  621. A_UINT32 mpdu_count_tqm;
  622. /** Number of MSDUs successfully transmitted */
  623. A_UINT32 msdu_count_tqm;
  624. /** Number of MPDUs dropped */
  625. A_UINT32 mpdu_removed_tqm;
  626. /** Number of MSDUs dropped */
  627. A_UINT32 msdu_removed_tqm;
  628. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  629. A_UINT32 mpdus_sw_flush;
  630. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  631. A_UINT32 mpdus_hw_filter;
  632. /**
  633. * Num MPDUs truncated by PDG
  634. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  635. */
  636. A_UINT32 mpdus_truncated;
  637. /** Num MPDUs that was tried but didn't receive ACK or BA */
  638. A_UINT32 mpdus_ack_failed;
  639. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  640. A_UINT32 mpdus_expired;
  641. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  642. A_UINT32 mpdus_seq_hw_retry;
  643. /** Num of TQM acked cmds processed */
  644. A_UINT32 ack_tlv_proc;
  645. /** coex_abort_mpdu_cnt valid */
  646. A_UINT32 coex_abort_mpdu_cnt_valid;
  647. /** coex_abort_mpdu_cnt from TX FES stats */
  648. A_UINT32 coex_abort_mpdu_cnt;
  649. /**
  650. * Number of total PPDUs
  651. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  652. */
  653. A_UINT32 num_total_ppdus_tried_ota;
  654. /** Number of data PPDUs tried over the air (OTA) */
  655. A_UINT32 num_data_ppdus_tried_ota;
  656. /** Num Local control/mgmt frames (MSDUs) queued */
  657. A_UINT32 local_ctrl_mgmt_enqued;
  658. /**
  659. * Num Local control/mgmt frames (MSDUs) done
  660. * It includes all local ctrl/mgmt completions
  661. * (acked, no ack, flush, TTL, etc)
  662. */
  663. A_UINT32 local_ctrl_mgmt_freed;
  664. /** Num Local data frames (MSDUs) queued */
  665. A_UINT32 local_data_enqued;
  666. /**
  667. * Num Local data frames (MSDUs) done
  668. * It includes all local data completions
  669. * (acked, no ack, flush, TTL, etc)
  670. */
  671. A_UINT32 local_data_freed;
  672. /** Num MPDUs tried by SW */
  673. A_UINT32 mpdu_tried;
  674. /** Num of waiting seq posted in ISR completion handler */
  675. A_UINT32 isr_wait_seq_posted;
  676. A_UINT32 tx_active_dur_us_low;
  677. A_UINT32 tx_active_dur_us_high;
  678. /** Number of MPDUs dropped after max retries */
  679. A_UINT32 remove_mpdus_max_retries;
  680. /** Num HTT cookies dispatched */
  681. A_UINT32 comp_delivered;
  682. /** successful ppdu transmissions */
  683. A_UINT32 ppdu_ok;
  684. /** Scheduler self triggers */
  685. A_UINT32 self_triggers;
  686. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  687. A_UINT32 tx_time_dur_data;
  688. /** Num of times sequence terminated due to ppdu duration < burst limit */
  689. A_UINT32 seq_qdepth_repost_stop;
  690. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  691. A_UINT32 mu_seq_min_msdu_repost_stop;
  692. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  693. A_UINT32 seq_min_msdu_repost_stop;
  694. /** Num of times sequence terminated due to no TXOP available */
  695. A_UINT32 seq_txop_repost_stop;
  696. /** Num of times the next sequence got cancelled */
  697. A_UINT32 next_seq_cancel;
  698. /** Num of times fes offset was misaligned */
  699. A_UINT32 fes_offsets_err_cnt;
  700. /** Num of times peer denylisted for MU-MIMO transmission */
  701. A_UINT32 num_mu_peer_blacklisted;
  702. /** Num of times mu_ofdma seq posted */
  703. A_UINT32 mu_ofdma_seq_posted;
  704. /** Num of times UL MU MIMO seq posted */
  705. A_UINT32 ul_mumimo_seq_posted;
  706. /** Num of times UL OFDMA seq posted */
  707. A_UINT32 ul_ofdma_seq_posted;
  708. /** Num of times Thermal module suspended scheduler */
  709. A_UINT32 thermal_suspend_cnt;
  710. /** Num of times DFS module suspended scheduler */
  711. A_UINT32 dfs_suspend_cnt;
  712. /** Num of times TX abort module suspended scheduler */
  713. A_UINT32 tx_abort_suspend_cnt;
  714. /**
  715. * This field is a target-specific bit mask of suspended PPDU tx queues.
  716. * Since the bit mask definition is different for different targets,
  717. * this field is not meant for general use, but rather for debugging use.
  718. */
  719. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  720. /**
  721. * Last SCHEDULER suspend reason
  722. * 1 -> Thermal Module
  723. * 2 -> DFS Module
  724. * 3 -> Tx Abort Module
  725. */
  726. A_UINT32 last_suspend_reason;
  727. /** Num of dynamic mimo ps dlmumimo sequences posted */
  728. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  729. /** Num of times su bf sequences are denylisted */
  730. A_UINT32 num_su_txbf_denylisted;
  731. } htt_tx_pdev_stats_cmn_tlv;
  732. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  733. /* NOTE: Variable length TLV, use length spec to infer array size */
  734. typedef struct {
  735. htt_tlv_hdr_t tlv_hdr;
  736. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  737. } htt_tx_pdev_stats_urrn_tlv_v;
  738. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  739. /* NOTE: Variable length TLV, use length spec to infer array size */
  740. typedef struct {
  741. htt_tlv_hdr_t tlv_hdr;
  742. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  743. } htt_tx_pdev_stats_flush_tlv_v;
  744. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  745. /* NOTE: Variable length TLV, use length spec to infer array size */
  746. typedef struct {
  747. htt_tlv_hdr_t tlv_hdr;
  748. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  749. } htt_tx_pdev_stats_sifs_tlv_v;
  750. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  751. /* NOTE: Variable length TLV, use length spec to infer array size */
  752. typedef struct {
  753. htt_tlv_hdr_t tlv_hdr;
  754. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  755. } htt_tx_pdev_stats_phy_err_tlv_v;
  756. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  757. /* NOTE: Variable length TLV, use length spec to infer array size */
  758. typedef struct {
  759. htt_tlv_hdr_t tlv_hdr;
  760. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  761. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  762. typedef struct {
  763. htt_tlv_hdr_t tlv_hdr;
  764. A_UINT32 num_data_ppdus_legacy_su;
  765. A_UINT32 num_data_ppdus_ac_su;
  766. A_UINT32 num_data_ppdus_ax_su;
  767. A_UINT32 num_data_ppdus_ac_su_txbf;
  768. A_UINT32 num_data_ppdus_ax_su_txbf;
  769. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  770. typedef enum {
  771. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  772. HTT_TX_WAL_ISR_SCHED_FILTER,
  773. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  774. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  775. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  776. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  777. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  778. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  779. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  780. } htt_tx_wal_tx_isr_sched_status;
  781. /* [0]- nr4 , [1]- nr8 */
  782. #define HTT_STATS_NUM_NR_BINS 2
  783. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  784. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  785. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  786. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  787. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  788. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  789. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  790. typedef enum {
  791. HTT_STATS_HWMODE_AC = 0,
  792. HTT_STATS_HWMODE_AX = 1,
  793. HTT_STATS_HWMODE_BE = 2,
  794. } htt_stats_hw_mode;
  795. typedef struct {
  796. htt_tlv_hdr_t tlv_hdr;
  797. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  798. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  799. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  800. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  801. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  802. } htt_pdev_mu_ppdu_dist_tlv_v;
  803. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  804. /* NOTE: Variable length TLV, use length spec to infer array size .
  805. *
  806. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  807. * The tries here is the count of the MPDUS within a PPDU that the
  808. * HW had attempted to transmit on air, for the HWSCH Schedule
  809. * command submitted by FW.It is not the retry attempts.
  810. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  811. * 10 bins in this histogram. They are defined in FW using the
  812. * following macros
  813. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  814. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  815. *
  816. */
  817. typedef struct {
  818. htt_tlv_hdr_t tlv_hdr;
  819. A_UINT32 hist_bin_size;
  820. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  821. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  822. typedef struct {
  823. htt_tlv_hdr_t tlv_hdr;
  824. /* Num MGMT MPDU transmitted by the target */
  825. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  826. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  827. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  828. * TLV_TAGS:
  829. * - HTT_STATS_TX_PDEV_CMN_TAG
  830. * - HTT_STATS_TX_PDEV_URRN_TAG
  831. * - HTT_STATS_TX_PDEV_SIFS_TAG
  832. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  833. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  834. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  835. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  836. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  837. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  838. * - HTT_STATS_MU_PPDU_DIST_TAG
  839. */
  840. /* NOTE:
  841. * This structure is for documentation, and cannot be safely used directly.
  842. * Instead, use the constituent TLV structures to fill/parse.
  843. */
  844. typedef struct _htt_tx_pdev_stats {
  845. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  846. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  847. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  848. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  849. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  850. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  851. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  852. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  853. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  854. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  855. } htt_tx_pdev_stats_t;
  856. /* == SOC ERROR STATS == */
  857. /* =============== PDEV ERROR STATS ============== */
  858. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  859. typedef struct {
  860. htt_tlv_hdr_t tlv_hdr;
  861. /* Stored as little endian */
  862. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  863. A_UINT32 mask;
  864. A_UINT32 count;
  865. } htt_hw_stats_intr_misc_tlv;
  866. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  867. typedef struct {
  868. htt_tlv_hdr_t tlv_hdr;
  869. /* Stored as little endian */
  870. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  871. A_UINT32 count;
  872. } htt_hw_stats_wd_timeout_tlv;
  873. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  874. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  875. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  876. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  877. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  878. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  879. do { \
  880. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  881. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  882. } while (0)
  883. typedef struct {
  884. htt_tlv_hdr_t tlv_hdr;
  885. /* BIT [ 7 : 0] :- mac_id
  886. * BIT [31 : 8] :- reserved
  887. */
  888. A_UINT32 mac_id__word;
  889. A_UINT32 tx_abort;
  890. A_UINT32 tx_abort_fail_count;
  891. A_UINT32 rx_abort;
  892. A_UINT32 rx_abort_fail_count;
  893. A_UINT32 warm_reset;
  894. A_UINT32 cold_reset;
  895. A_UINT32 tx_flush;
  896. A_UINT32 tx_glb_reset;
  897. A_UINT32 tx_txq_reset;
  898. A_UINT32 rx_timeout_reset;
  899. A_UINT32 mac_cold_reset_restore_cal;
  900. A_UINT32 mac_cold_reset;
  901. A_UINT32 mac_warm_reset;
  902. A_UINT32 mac_only_reset;
  903. A_UINT32 phy_warm_reset;
  904. A_UINT32 phy_warm_reset_ucode_trig;
  905. A_UINT32 mac_warm_reset_restore_cal;
  906. A_UINT32 mac_sfm_reset;
  907. A_UINT32 phy_warm_reset_m3_ssr;
  908. A_UINT32 phy_warm_reset_reason_phy_m3;
  909. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  910. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  911. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  912. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  913. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  914. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  915. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  916. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  917. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  918. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  919. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  920. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  921. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  922. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  923. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  924. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  925. A_UINT32 fw_rx_rings_reset;
  926. } htt_hw_stats_pdev_errs_tlv;
  927. typedef struct {
  928. htt_tlv_hdr_t tlv_hdr;
  929. /* BIT [ 7 : 0] :- mac_id
  930. * BIT [31 : 8] :- reserved
  931. */
  932. A_UINT32 mac_id__word;
  933. A_UINT32 last_unpause_ppdu_id;
  934. A_UINT32 hwsch_unpause_wait_tqm_write;
  935. A_UINT32 hwsch_dummy_tlv_skipped;
  936. A_UINT32 hwsch_misaligned_offset_received;
  937. A_UINT32 hwsch_reset_count;
  938. A_UINT32 hwsch_dev_reset_war;
  939. A_UINT32 hwsch_delayed_pause;
  940. A_UINT32 hwsch_long_delayed_pause;
  941. A_UINT32 sch_rx_ppdu_no_response;
  942. A_UINT32 sch_selfgen_response;
  943. A_UINT32 sch_rx_sifs_resp_trigger;
  944. } htt_hw_stats_whal_tx_tlv;
  945. typedef struct {
  946. htt_tlv_hdr_t tlv_hdr;
  947. /**
  948. * BIT [ 7 : 0] :- mac_id
  949. * BIT [31 : 8] :- reserved
  950. */
  951. union {
  952. struct {
  953. A_UINT32 mac_id: 8,
  954. reserved: 24;
  955. };
  956. A_UINT32 mac_id__word;
  957. };
  958. /**
  959. * hw_wars is a variable-length array, with each element counting
  960. * the number of occurrences of the corresponding type of HW WAR.
  961. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  962. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  963. * The target has an internal HW WAR mapping that it uses to keep
  964. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  965. */
  966. A_UINT32 hw_wars[1/*or more*/];
  967. } htt_hw_war_stats_tlv;
  968. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  969. * TLV_TAGS:
  970. * - HTT_STATS_HW_PDEV_ERRS_TAG
  971. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  972. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  973. * - HTT_STATS_WHAL_TX_TAG
  974. * - HTT_STATS_HW_WAR_TAG
  975. */
  976. /* NOTE:
  977. * This structure is for documentation, and cannot be safely used directly.
  978. * Instead, use the constituent TLV structures to fill/parse.
  979. */
  980. typedef struct _htt_pdev_err_stats {
  981. htt_hw_stats_pdev_errs_tlv pdev_errs;
  982. htt_hw_stats_intr_misc_tlv misc_stats[1];
  983. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  984. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  985. htt_hw_war_stats_tlv hw_war;
  986. } htt_hw_err_stats_t;
  987. /* ============ PEER STATS ============ */
  988. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  989. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  990. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  991. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  992. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  993. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  994. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  995. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  996. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  997. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  998. do { \
  999. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1000. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1001. } while (0)
  1002. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1003. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1004. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1005. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1006. do { \
  1007. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1008. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1009. } while (0)
  1010. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1011. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1012. HTT_MSDU_FLOW_STATS_DROP_S)
  1013. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1014. do { \
  1015. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1016. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1017. } while (0)
  1018. typedef struct _htt_msdu_flow_stats_tlv {
  1019. htt_tlv_hdr_t tlv_hdr;
  1020. A_UINT32 last_update_timestamp;
  1021. A_UINT32 last_add_timestamp;
  1022. A_UINT32 last_remove_timestamp;
  1023. A_UINT32 total_processed_msdu_count;
  1024. A_UINT32 cur_msdu_count_in_flowq;
  1025. /** This will help to find which peer_id is stuck state */
  1026. A_UINT32 sw_peer_id;
  1027. /**
  1028. * BIT [15 : 0] :- tx_flow_number
  1029. * BIT [19 : 16] :- tid_num
  1030. * BIT [20 : 20] :- drop_rule
  1031. * BIT [31 : 21] :- reserved
  1032. */
  1033. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1034. A_UINT32 last_cycle_enqueue_count;
  1035. A_UINT32 last_cycle_dequeue_count;
  1036. A_UINT32 last_cycle_drop_count;
  1037. /**
  1038. * BIT [15 : 0] :- current_drop_th
  1039. * BIT [31 : 16] :- reserved
  1040. */
  1041. A_UINT32 current_drop_th;
  1042. } htt_msdu_flow_stats_tlv;
  1043. #define MAX_HTT_TID_NAME 8
  1044. /* DWORD sw_peer_id__tid_num */
  1045. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1046. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1047. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1048. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1049. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1050. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1051. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1052. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1053. do { \
  1054. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1055. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1056. } while (0)
  1057. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1058. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1059. HTT_TX_TID_STATS_TID_NUM_S)
  1060. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1061. do { \
  1062. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1063. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1064. } while (0)
  1065. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1066. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1067. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1068. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1069. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1070. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1071. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1072. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1073. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1074. do { \
  1075. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1076. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1077. } while (0)
  1078. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1079. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1080. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1081. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1082. do { \
  1083. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1084. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1085. } while (0)
  1086. /* Tidq stats */
  1087. typedef struct _htt_tx_tid_stats_tlv {
  1088. htt_tlv_hdr_t tlv_hdr;
  1089. /** Stored as little endian */
  1090. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1091. /**
  1092. * BIT [15 : 0] :- sw_peer_id
  1093. * BIT [31 : 16] :- tid_num
  1094. */
  1095. A_UINT32 sw_peer_id__tid_num;
  1096. /**
  1097. * BIT [ 7 : 0] :- num_sched_pending
  1098. * BIT [15 : 8] :- num_ppdu_in_hwq
  1099. * BIT [31 : 16] :- reserved
  1100. */
  1101. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1102. A_UINT32 tid_flags;
  1103. /** per tid # of hw_queued ppdu */
  1104. A_UINT32 hw_queued;
  1105. /** number of per tid successful PPDU */
  1106. A_UINT32 hw_reaped;
  1107. /** per tid Num MPDUs filtered by HW */
  1108. A_UINT32 mpdus_hw_filter;
  1109. A_UINT32 qdepth_bytes;
  1110. A_UINT32 qdepth_num_msdu;
  1111. A_UINT32 qdepth_num_mpdu;
  1112. A_UINT32 last_scheduled_tsmp;
  1113. A_UINT32 pause_module_id;
  1114. A_UINT32 block_module_id;
  1115. /** tid tx airtime in sec */
  1116. A_UINT32 tid_tx_airtime;
  1117. } htt_tx_tid_stats_tlv;
  1118. /* Tidq stats */
  1119. typedef struct _htt_tx_tid_stats_v1_tlv {
  1120. htt_tlv_hdr_t tlv_hdr;
  1121. /** Stored as little endian */
  1122. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1123. /**
  1124. * BIT [15 : 0] :- sw_peer_id
  1125. * BIT [31 : 16] :- tid_num
  1126. */
  1127. A_UINT32 sw_peer_id__tid_num;
  1128. /**
  1129. * BIT [ 7 : 0] :- num_sched_pending
  1130. * BIT [15 : 8] :- num_ppdu_in_hwq
  1131. * BIT [31 : 16] :- reserved
  1132. */
  1133. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1134. A_UINT32 tid_flags;
  1135. /** Max qdepth in bytes reached by this tid */
  1136. A_UINT32 max_qdepth_bytes;
  1137. /** number of msdus qdepth reached max */
  1138. A_UINT32 max_qdepth_n_msdus;
  1139. A_UINT32 rsvd;
  1140. A_UINT32 qdepth_bytes;
  1141. A_UINT32 qdepth_num_msdu;
  1142. A_UINT32 qdepth_num_mpdu;
  1143. A_UINT32 last_scheduled_tsmp;
  1144. A_UINT32 pause_module_id;
  1145. A_UINT32 block_module_id;
  1146. /** tid tx airtime in sec */
  1147. A_UINT32 tid_tx_airtime;
  1148. A_UINT32 allow_n_flags;
  1149. /**
  1150. * BIT [15 : 0] :- sendn_frms_allowed
  1151. * BIT [31 : 16] :- reserved
  1152. */
  1153. A_UINT32 sendn_frms_allowed;
  1154. } htt_tx_tid_stats_v1_tlv;
  1155. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1156. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1157. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1158. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1159. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1160. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1161. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1162. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1163. do { \
  1164. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1165. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1166. } while (0)
  1167. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1168. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1169. HTT_RX_TID_STATS_TID_NUM_S)
  1170. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1171. do { \
  1172. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1173. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1174. } while (0)
  1175. typedef struct _htt_rx_tid_stats_tlv {
  1176. htt_tlv_hdr_t tlv_hdr;
  1177. /**
  1178. * BIT [15 : 0] : sw_peer_id
  1179. * BIT [31 : 16] : tid_num
  1180. */
  1181. A_UINT32 sw_peer_id__tid_num;
  1182. /** Stored as little endian */
  1183. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1184. /**
  1185. * dup_in_reorder not collected per tid for now,
  1186. * as there is no wal_peer back ptr in data rx peer.
  1187. */
  1188. A_UINT32 dup_in_reorder;
  1189. A_UINT32 dup_past_outside_window;
  1190. A_UINT32 dup_past_within_window;
  1191. /** Number of per tid MSDUs with flag of decrypt_err */
  1192. A_UINT32 rxdesc_err_decrypt;
  1193. /** tid rx airtime in sec */
  1194. A_UINT32 tid_rx_airtime;
  1195. } htt_rx_tid_stats_tlv;
  1196. #define HTT_MAX_COUNTER_NAME 8
  1197. typedef struct {
  1198. htt_tlv_hdr_t tlv_hdr;
  1199. /** Stored as little endian */
  1200. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1201. A_UINT32 count;
  1202. } htt_counter_tlv;
  1203. typedef struct {
  1204. htt_tlv_hdr_t tlv_hdr;
  1205. /** Number of rx PPDU */
  1206. A_UINT32 ppdu_cnt;
  1207. /** Number of rx MPDU */
  1208. A_UINT32 mpdu_cnt;
  1209. /** Number of rx MSDU */
  1210. A_UINT32 msdu_cnt;
  1211. /** pause bitmap */
  1212. A_UINT32 pause_bitmap;
  1213. /** block bitmap */
  1214. A_UINT32 block_bitmap;
  1215. /** current timestamp */
  1216. A_UINT32 current_timestamp;
  1217. /** Peer cumulative tx airtime in sec */
  1218. A_UINT32 peer_tx_airtime;
  1219. /** Peer cumulative rx airtime in sec */
  1220. A_UINT32 peer_rx_airtime;
  1221. /** Peer current rssi in dBm */
  1222. A_INT32 rssi;
  1223. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1224. A_UINT32 peer_enqueued_count_low;
  1225. A_UINT32 peer_enqueued_count_high;
  1226. A_UINT32 peer_dequeued_count_low;
  1227. A_UINT32 peer_dequeued_count_high;
  1228. A_UINT32 peer_dropped_count_low;
  1229. A_UINT32 peer_dropped_count_high;
  1230. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1231. A_UINT32 ppdu_transmitted_bytes_low;
  1232. A_UINT32 ppdu_transmitted_bytes_high;
  1233. A_UINT32 peer_ttl_removed_count;
  1234. /**
  1235. * inactive_time
  1236. * Running duration of the time since last tx/rx activity by this peer,
  1237. * units = seconds.
  1238. * If the peer is currently active, this inactive_time will be 0x0.
  1239. */
  1240. A_UINT32 inactive_time;
  1241. /** Number of MPDUs dropped after max retries */
  1242. A_UINT32 remove_mpdus_max_retries;
  1243. } htt_peer_stats_cmn_tlv;
  1244. typedef struct {
  1245. htt_tlv_hdr_t tlv_hdr;
  1246. /** This enum type of HTT_PEER_TYPE */
  1247. A_UINT32 peer_type;
  1248. A_UINT32 sw_peer_id;
  1249. /**
  1250. * BIT [7 : 0] :- vdev_id
  1251. * BIT [15 : 8] :- pdev_id
  1252. * BIT [31 : 16] :- ast_indx
  1253. */
  1254. A_UINT32 vdev_pdev_ast_idx;
  1255. htt_mac_addr mac_addr;
  1256. A_UINT32 peer_flags;
  1257. A_UINT32 qpeer_flags;
  1258. } htt_peer_details_tlv;
  1259. typedef struct {
  1260. htt_tlv_hdr_t tlv_hdr;
  1261. A_UINT32 sw_peer_id;
  1262. A_UINT32 ast_index;
  1263. htt_mac_addr mac_addr;
  1264. A_UINT32
  1265. pdev_id : 2,
  1266. vdev_id : 8,
  1267. next_hop : 1,
  1268. mcast : 1,
  1269. monitor_direct : 1,
  1270. mesh_sta : 1,
  1271. mec : 1,
  1272. intra_bss : 1,
  1273. reserved : 16;
  1274. } htt_ast_entry_tlv;
  1275. typedef enum {
  1276. HTT_STATS_PREAM_OFDM,
  1277. HTT_STATS_PREAM_CCK,
  1278. HTT_STATS_PREAM_HT,
  1279. HTT_STATS_PREAM_VHT,
  1280. HTT_STATS_PREAM_HE,
  1281. HTT_STATS_PREAM_EHT,
  1282. HTT_STATS_PREAM_RSVD1,
  1283. HTT_STATS_PREAM_COUNT,
  1284. } HTT_STATS_PREAM_TYPE;
  1285. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1286. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1287. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1288. * GI Index 0: WHAL_GI_800
  1289. * GI Index 1: WHAL_GI_400
  1290. * GI Index 2: WHAL_GI_1600
  1291. * GI Index 3: WHAL_GI_3200
  1292. */
  1293. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1294. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1295. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1296. * bw index 0: rssi_pri20_chain0
  1297. * bw index 1: rssi_ext20_chain0
  1298. * bw index 2: rssi_ext40_low20_chain0
  1299. * bw index 3: rssi_ext40_high20_chain0
  1300. */
  1301. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1302. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1303. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1304. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1305. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1306. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1307. */
  1308. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1309. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1310. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1311. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1312. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1313. typedef struct _htt_tx_peer_rate_stats_tlv {
  1314. htt_tlv_hdr_t tlv_hdr;
  1315. /** Number of tx LDPC packets */
  1316. A_UINT32 tx_ldpc;
  1317. /** Number of tx RTS packets */
  1318. A_UINT32 rts_cnt;
  1319. /** RSSI value of last ack packet (units = dB above noise floor) */
  1320. A_UINT32 ack_rssi;
  1321. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1322. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1323. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1324. /**
  1325. * element 0,1, ...7 -> NSS 1,2, ...8
  1326. */
  1327. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1328. /**
  1329. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1330. */
  1331. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1332. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1333. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1334. /**
  1335. * Counters to track number of tx packets in each GI
  1336. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1337. */
  1338. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1339. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1340. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1341. /** Stats for MCS 12/13 */
  1342. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1343. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1344. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1345. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1346. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1347. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1348. } htt_tx_peer_rate_stats_tlv;
  1349. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1350. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1351. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1352. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1353. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1354. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1355. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1356. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1357. typedef struct _htt_rx_peer_rate_stats_tlv {
  1358. htt_tlv_hdr_t tlv_hdr;
  1359. A_UINT32 nsts;
  1360. /** Number of rx LDPC packets */
  1361. A_UINT32 rx_ldpc;
  1362. /** Number of rx RTS packets */
  1363. A_UINT32 rts_cnt;
  1364. /** units = dB above noise floor */
  1365. A_UINT32 rssi_mgmt;
  1366. /** units = dB above noise floor */
  1367. A_UINT32 rssi_data;
  1368. /** units = dB above noise floor */
  1369. A_UINT32 rssi_comb;
  1370. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1371. /**
  1372. * element 0,1, ...7 -> NSS 1,2, ...8
  1373. */
  1374. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1375. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1376. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1377. /**
  1378. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1379. */
  1380. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1381. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1382. /** units = dB above noise floor */
  1383. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1384. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1385. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1386. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1387. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1388. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1389. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1390. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1391. /* per_chain_rssi_pkt_type:
  1392. * This field shows what type of rx frame the per-chain RSSI was computed
  1393. * on, by recording the frame type and sub-type as bit-fields within this
  1394. * field:
  1395. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1396. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1397. * BIT [31 : 8] :- Reserved
  1398. */
  1399. A_UINT32 per_chain_rssi_pkt_type;
  1400. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1401. /** PPDU level */
  1402. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1403. /** PPDU level */
  1404. A_UINT32 rx_ulmumimo_data_ppdu;
  1405. /** MPDU level */
  1406. A_UINT32 rx_ulmumimo_mpdu_ok;
  1407. /** mpdu level */
  1408. A_UINT32 rx_ulmumimo_mpdu_fail;
  1409. /** units = dB above noise floor */
  1410. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1411. /** Stats for MCS 12/13 */
  1412. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1413. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1414. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1415. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1416. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1417. } htt_rx_peer_rate_stats_tlv;
  1418. typedef enum {
  1419. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1420. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1421. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1422. } htt_peer_stats_req_mode_t;
  1423. typedef enum {
  1424. HTT_PEER_STATS_CMN_TLV = 0,
  1425. HTT_PEER_DETAILS_TLV = 1,
  1426. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1427. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1428. HTT_TX_TID_STATS_TLV = 4,
  1429. HTT_RX_TID_STATS_TLV = 5,
  1430. HTT_MSDU_FLOW_STATS_TLV = 6,
  1431. HTT_PEER_SCHED_STATS_TLV = 7,
  1432. HTT_PEER_STATS_MAX_TLV = 31,
  1433. } htt_peer_stats_tlv_enum;
  1434. typedef struct {
  1435. htt_tlv_hdr_t tlv_hdr;
  1436. A_UINT32 peer_id;
  1437. /** Num of DL schedules for peer */
  1438. A_UINT32 num_sched_dl;
  1439. /** Num od UL schedules for peer */
  1440. A_UINT32 num_sched_ul;
  1441. /** Peer TX time */
  1442. A_UINT32 peer_tx_active_dur_us_low;
  1443. A_UINT32 peer_tx_active_dur_us_high;
  1444. /** Peer RX time */
  1445. A_UINT32 peer_rx_active_dur_us_low;
  1446. A_UINT32 peer_rx_active_dur_us_high;
  1447. A_UINT32 peer_curr_rate_kbps;
  1448. } htt_peer_sched_stats_tlv;
  1449. /* config_param0 */
  1450. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1451. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1452. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1453. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1454. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1455. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1456. do { \
  1457. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1458. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1459. } while (0)
  1460. /* DEPRECATED
  1461. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1462. * as an alias for the corrected macro name.
  1463. * If/when all references to the old name are removed, the definition of
  1464. * the old name will also be removed.
  1465. */
  1466. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1467. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1468. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1469. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1470. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1471. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1472. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1473. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1474. do { \
  1475. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1476. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1477. } while (0)
  1478. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1479. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1480. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1481. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1482. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1483. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1484. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1485. do { \
  1486. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1487. } while (0)
  1488. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1489. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1490. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1491. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1492. do { \
  1493. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1494. } while (0)
  1495. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1496. * TLV_TAGS:
  1497. * - HTT_STATS_PEER_STATS_CMN_TAG
  1498. * - HTT_STATS_PEER_DETAILS_TAG
  1499. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1500. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1501. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1502. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1503. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1504. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1505. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1506. */
  1507. /* NOTE:
  1508. * This structure is for documentation, and cannot be safely used directly.
  1509. * Instead, use the constituent TLV structures to fill/parse.
  1510. */
  1511. typedef struct _htt_peer_stats {
  1512. htt_peer_stats_cmn_tlv cmn_tlv;
  1513. htt_peer_details_tlv peer_details;
  1514. /* from g_rate_info_stats */
  1515. htt_tx_peer_rate_stats_tlv tx_rate;
  1516. htt_rx_peer_rate_stats_tlv rx_rate;
  1517. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1518. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1519. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1520. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1521. htt_peer_sched_stats_tlv peer_sched_stats;
  1522. } htt_peer_stats_t;
  1523. /* =========== ACTIVE PEER LIST ========== */
  1524. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1525. * TLV_TAGS:
  1526. * - HTT_STATS_PEER_DETAILS_TAG
  1527. */
  1528. /* NOTE:
  1529. * This structure is for documentation, and cannot be safely used directly.
  1530. * Instead, use the constituent TLV structures to fill/parse.
  1531. */
  1532. typedef struct {
  1533. htt_peer_details_tlv peer_details[1];
  1534. } htt_active_peer_details_list_t;
  1535. /* =========== MUMIMO HWQ stats =========== */
  1536. /* MU MIMO stats per hwQ */
  1537. typedef struct {
  1538. htt_tlv_hdr_t tlv_hdr;
  1539. /** number of MU MIMO schedules posted to HW */
  1540. A_UINT32 mu_mimo_sch_posted;
  1541. /** number of MU MIMO schedules failed to post */
  1542. A_UINT32 mu_mimo_sch_failed;
  1543. /** number of MU MIMO PPDUs posted to HW */
  1544. A_UINT32 mu_mimo_ppdu_posted;
  1545. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1546. typedef struct {
  1547. htt_tlv_hdr_t tlv_hdr;
  1548. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1549. A_UINT32 mu_mimo_mpdus_queued_usr;
  1550. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1551. A_UINT32 mu_mimo_mpdus_tried_usr;
  1552. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1553. A_UINT32 mu_mimo_mpdus_failed_usr;
  1554. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1555. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1556. /** 11AC DL MU MIMO BA not receieved, per user */
  1557. A_UINT32 mu_mimo_err_no_ba_usr;
  1558. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1559. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1560. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1561. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1562. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1563. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1564. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1565. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1566. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1567. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1568. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1569. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1570. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1571. do { \
  1572. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1573. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1574. } while (0)
  1575. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1576. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1577. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1578. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1579. do { \
  1580. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1581. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1582. } while (0)
  1583. typedef struct {
  1584. htt_tlv_hdr_t tlv_hdr;
  1585. /**
  1586. * BIT [ 7 : 0] :- mac_id
  1587. * BIT [15 : 8] :- hwq_id
  1588. * BIT [31 : 16] :- reserved
  1589. */
  1590. A_UINT32 mac_id__hwq_id__word;
  1591. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1592. /* NOTE:
  1593. * This structure is for documentation, and cannot be safely used directly.
  1594. * Instead, use the constituent TLV structures to fill/parse.
  1595. */
  1596. typedef struct {
  1597. struct _hwq_mu_mimo_stats {
  1598. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1599. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1600. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1601. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1602. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1603. } hwq[1];
  1604. } htt_tx_hwq_mu_mimo_stats_t;
  1605. /* == TX HWQ STATS == */
  1606. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1607. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1608. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1609. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1610. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1611. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1612. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1613. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1614. do { \
  1615. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1616. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1617. } while (0)
  1618. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1619. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1620. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1621. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1622. do { \
  1623. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1624. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1625. } while (0)
  1626. typedef struct {
  1627. htt_tlv_hdr_t tlv_hdr;
  1628. /**
  1629. * BIT [ 7 : 0] :- mac_id
  1630. * BIT [15 : 8] :- hwq_id
  1631. * BIT [31 : 16] :- reserved
  1632. */
  1633. A_UINT32 mac_id__hwq_id__word;
  1634. /*--- PPDU level stats */
  1635. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1636. A_UINT32 xretry;
  1637. /** Number of times sched cmd status reported mpdu underrun */
  1638. A_UINT32 underrun_cnt;
  1639. /** Number of times sched cmd is flushed */
  1640. A_UINT32 flush_cnt;
  1641. /** Number of times sched cmd is filtered */
  1642. A_UINT32 filt_cnt;
  1643. /** Number of times HWSCH uploaded null mpdu bitmap */
  1644. A_UINT32 null_mpdu_bmap;
  1645. /**
  1646. * Number of times user ack or BA TLV is not seen on FES ring
  1647. * where it is expected to be
  1648. */
  1649. A_UINT32 user_ack_failure;
  1650. /** Number of times TQM processed ack TLV received from HWSCH */
  1651. A_UINT32 ack_tlv_proc;
  1652. /** Cache latest processed scheduler ID received from ack BA TLV */
  1653. A_UINT32 sched_id_proc;
  1654. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1655. A_UINT32 null_mpdu_tx_count;
  1656. /**
  1657. * Number of times SW did not see any MPDU info bitmap TLV
  1658. * on FES status ring
  1659. */
  1660. A_UINT32 mpdu_bmap_not_recvd;
  1661. /*--- Selfgen stats per hwQ */
  1662. /** Number of SU/MU BAR frames posted to hwQ */
  1663. A_UINT32 num_bar;
  1664. /** Number of RTS frames posted to hwQ */
  1665. A_UINT32 rts;
  1666. /** Number of cts2self frames posted to hwQ */
  1667. A_UINT32 cts2self;
  1668. /** Number of qos null frames posted to hwQ */
  1669. A_UINT32 qos_null;
  1670. /*--- MPDU level stats */
  1671. /** mpdus tried Tx by HWSCH/TQM */
  1672. A_UINT32 mpdu_tried_cnt;
  1673. /** mpdus queued to HWSCH */
  1674. A_UINT32 mpdu_queued_cnt;
  1675. /** mpdus tried but ack was not received */
  1676. A_UINT32 mpdu_ack_fail_cnt;
  1677. /** This will include sched cmd flush and time based discard */
  1678. A_UINT32 mpdu_filt_cnt;
  1679. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1680. A_UINT32 false_mpdu_ack_count;
  1681. /** Number of times txq timeout happened */
  1682. A_UINT32 txq_timeout;
  1683. } htt_tx_hwq_stats_cmn_tlv;
  1684. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1685. (sizeof(A_UINT32) * (_num_elems)))
  1686. /* NOTE: Variable length TLV, use length spec to infer array size */
  1687. typedef struct {
  1688. htt_tlv_hdr_t tlv_hdr;
  1689. A_UINT32 hist_intvl;
  1690. /** histogram of ppdu post to hwsch - > cmd status received */
  1691. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1692. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1693. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1694. /* NOTE: Variable length TLV, use length spec to infer array size */
  1695. typedef struct {
  1696. htt_tlv_hdr_t tlv_hdr;
  1697. /** Histogram of sched cmd result */
  1698. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1699. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1700. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1701. /* NOTE: Variable length TLV, use length spec to infer array size */
  1702. typedef struct {
  1703. htt_tlv_hdr_t tlv_hdr;
  1704. /** Histogram of various pause conitions */
  1705. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1706. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1707. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1708. /* NOTE: Variable length TLV, use length spec to infer array size */
  1709. typedef struct {
  1710. htt_tlv_hdr_t tlv_hdr;
  1711. /** Histogram of number of user fes result */
  1712. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1713. } htt_tx_hwq_fes_result_stats_tlv_v;
  1714. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1715. /* NOTE: Variable length TLV, use length spec to infer array size
  1716. *
  1717. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1718. * The tries here is the count of the MPDUS within a PPDU that the HW
  1719. * had attempted to transmit on air, for the HWSCH Schedule command
  1720. * submitted by FW in this HWQ .It is not the retry attempts. The
  1721. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1722. * in this histogram.
  1723. * they are defined in FW using the following macros
  1724. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1725. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1726. *
  1727. * */
  1728. typedef struct {
  1729. htt_tlv_hdr_t tlv_hdr;
  1730. A_UINT32 hist_bin_size;
  1731. /** Histogram of number of mpdus on tried mpdu */
  1732. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1733. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1734. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1735. /* NOTE: Variable length TLV, use length spec to infer array size
  1736. *
  1737. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1738. * completing the burst, we identify the txop used in the burst and
  1739. * incr the corresponding bin.
  1740. * Each bin represents 1ms & we have 10 bins in this histogram.
  1741. * they are deined in FW using the following macros
  1742. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1743. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1744. *
  1745. * */
  1746. typedef struct {
  1747. htt_tlv_hdr_t tlv_hdr;
  1748. /** Histogram of txop used cnt */
  1749. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1750. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1751. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1752. * TLV_TAGS:
  1753. * - HTT_STATS_STRING_TAG
  1754. * - HTT_STATS_TX_HWQ_CMN_TAG
  1755. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1756. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1757. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1758. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1759. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1760. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1761. */
  1762. /* NOTE:
  1763. * This structure is for documentation, and cannot be safely used directly.
  1764. * Instead, use the constituent TLV structures to fill/parse.
  1765. * General HWQ stats Mechanism:
  1766. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1767. * for all the HWQ requested. & the FW send the buffer to host. In the
  1768. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1769. * HWQ distinctly.
  1770. */
  1771. typedef struct _htt_tx_hwq_stats {
  1772. htt_stats_string_tlv hwq_str_tlv;
  1773. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1774. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1775. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1776. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1777. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1778. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1779. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1780. } htt_tx_hwq_stats_t;
  1781. /* == TX SELFGEN STATS == */
  1782. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1783. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1784. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1785. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1786. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1787. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1788. do { \
  1789. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1790. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1791. } while (0)
  1792. typedef enum {
  1793. HTT_TXERR_NONE,
  1794. HTT_TXERR_RESP, /* response timeout, mismatch,
  1795. * BW mismatch, mimo ctrl mismatch,
  1796. * CRC error.. */
  1797. HTT_TXERR_FILT, /* blocked by tx filtering */
  1798. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1799. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1800. HTT_TXERR_RESERVED1,
  1801. HTT_TXERR_RESERVED2,
  1802. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1803. HTT_TXERR_INVALID = 0xff,
  1804. } htt_tx_err_status_t;
  1805. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1806. typedef enum {
  1807. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1808. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1809. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1810. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1811. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1812. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1813. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1814. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1815. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1816. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1817. } htt_tx_selfgen_sch_tsflag_error_stats;
  1818. typedef enum {
  1819. HTT_TX_MUMIMO_GRP_VALID,
  1820. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1821. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1822. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1823. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1824. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1825. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1826. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1827. HTT_TX_MUMIMO_GRP_INVALID,
  1828. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1829. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1830. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1831. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1832. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1833. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1834. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1835. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1836. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1837. /*
  1838. * Each bin represents a 300 mbps throughput
  1839. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1840. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1841. */
  1842. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1843. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1844. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1845. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1846. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1847. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1848. typedef struct {
  1849. htt_tlv_hdr_t tlv_hdr;
  1850. /*
  1851. * BIT [ 7 : 0] :- mac_id
  1852. * BIT [31 : 8] :- reserved
  1853. */
  1854. A_UINT32 mac_id__word;
  1855. /** BAR sent out for SU transmission */
  1856. A_UINT32 su_bar;
  1857. /** SW generated RTS frame sent */
  1858. A_UINT32 rts;
  1859. /** SW generated CTS-to-self frame sent */
  1860. A_UINT32 cts2self;
  1861. /** SW generated QOS NULL frame sent */
  1862. A_UINT32 qos_null;
  1863. /** BAR sent for MU user 1 */
  1864. A_UINT32 delayed_bar_1;
  1865. /** BAR sent for MU user 2 */
  1866. A_UINT32 delayed_bar_2;
  1867. /** BAR sent for MU user 3 */
  1868. A_UINT32 delayed_bar_3;
  1869. /** BAR sent for MU user 4 */
  1870. A_UINT32 delayed_bar_4;
  1871. /** BAR sent for MU user 5 */
  1872. A_UINT32 delayed_bar_5;
  1873. /** BAR sent for MU user 6 */
  1874. A_UINT32 delayed_bar_6;
  1875. /** BAR sent for MU user 7 */
  1876. A_UINT32 delayed_bar_7;
  1877. A_UINT32 bar_with_tqm_head_seq_num;
  1878. A_UINT32 bar_with_tid_seq_num;
  1879. /** SW generated RTS frame queued to the HW */
  1880. A_UINT32 su_sw_rts_queued;
  1881. /** SW generated RTS frame sent over the air */
  1882. A_UINT32 su_sw_rts_tried;
  1883. /** SW generated RTS frame completed with error */
  1884. A_UINT32 su_sw_rts_err;
  1885. /** SW generated RTS frame flushed */
  1886. A_UINT32 su_sw_rts_flushed;
  1887. /** CTS (RTS response) received in different BW */
  1888. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  1889. } htt_tx_selfgen_cmn_stats_tlv;
  1890. typedef struct {
  1891. htt_tlv_hdr_t tlv_hdr;
  1892. /** 11AC VHT SU NDPA frame sent over the air */
  1893. A_UINT32 ac_su_ndpa;
  1894. /** 11AC VHT SU NDP frame sent over the air */
  1895. A_UINT32 ac_su_ndp;
  1896. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  1897. A_UINT32 ac_mu_mimo_ndpa;
  1898. /** 11AC VHT MU MIMO NDP frame sent over the air */
  1899. A_UINT32 ac_mu_mimo_ndp;
  1900. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1901. A_UINT32 ac_mu_mimo_brpoll_1;
  1902. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1903. A_UINT32 ac_mu_mimo_brpoll_2;
  1904. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1905. A_UINT32 ac_mu_mimo_brpoll_3;
  1906. /** 11AC VHT SU NDPA frame queued to the HW */
  1907. A_UINT32 ac_su_ndpa_queued;
  1908. /** 11AC VHT SU NDP frame queued to the HW */
  1909. A_UINT32 ac_su_ndp_queued;
  1910. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  1911. A_UINT32 ac_mu_mimo_ndpa_queued;
  1912. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  1913. A_UINT32 ac_mu_mimo_ndp_queued;
  1914. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1915. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  1916. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1917. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  1918. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1919. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  1920. } htt_tx_selfgen_ac_stats_tlv;
  1921. typedef struct {
  1922. htt_tlv_hdr_t tlv_hdr;
  1923. /** 11AX HE SU NDPA frame sent over the air */
  1924. A_UINT32 ax_su_ndpa;
  1925. /** 11AX HE NDP frame sent over the air */
  1926. A_UINT32 ax_su_ndp;
  1927. /** 11AX HE MU MIMO NDPA frame sent over the air */
  1928. A_UINT32 ax_mu_mimo_ndpa;
  1929. /** 11AX HE MU MIMO NDP frame sent over the air */
  1930. A_UINT32 ax_mu_mimo_ndp;
  1931. union {
  1932. struct {
  1933. /* deprecated old names */
  1934. A_UINT32 ax_mu_mimo_brpoll_1;
  1935. A_UINT32 ax_mu_mimo_brpoll_2;
  1936. A_UINT32 ax_mu_mimo_brpoll_3;
  1937. A_UINT32 ax_mu_mimo_brpoll_4;
  1938. A_UINT32 ax_mu_mimo_brpoll_5;
  1939. A_UINT32 ax_mu_mimo_brpoll_6;
  1940. A_UINT32 ax_mu_mimo_brpoll_7;
  1941. };
  1942. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  1943. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1944. };
  1945. /** 11AX HE MU Basic Trigger frame sent over the air */
  1946. A_UINT32 ax_basic_trigger;
  1947. /** 11AX HE MU BSRP Trigger frame sent over the air */
  1948. A_UINT32 ax_bsr_trigger;
  1949. /** 11AX HE MU BAR Trigger frame sent over the air */
  1950. A_UINT32 ax_mu_bar_trigger;
  1951. /** 11AX HE MU RTS Trigger frame sent over the air */
  1952. A_UINT32 ax_mu_rts_trigger;
  1953. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  1954. A_UINT32 ax_ulmumimo_trigger;
  1955. /** 11AX HE SU NDPA frame queued to the HW */
  1956. A_UINT32 ax_su_ndpa_queued;
  1957. /** 11AX HE SU NDP frame queued to the HW */
  1958. A_UINT32 ax_su_ndp_queued;
  1959. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  1960. A_UINT32 ax_mu_mimo_ndpa_queued;
  1961. /** 11AX HE MU MIMO NDP frame queued to the HW */
  1962. A_UINT32 ax_mu_mimo_ndp_queued;
  1963. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  1964. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1965. /**
  1966. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  1967. * successfully sent over the air
  1968. */
  1969. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1970. } htt_tx_selfgen_ax_stats_tlv;
  1971. typedef struct {
  1972. htt_tlv_hdr_t tlv_hdr;
  1973. /** 11be EHT SU NDPA frame sent over the air */
  1974. A_UINT32 be_su_ndpa;
  1975. /** 11be EHT NDP frame sent over the air */
  1976. A_UINT32 be_su_ndp;
  1977. /** 11be EHT MU MIMO NDPA frame sent over the air */
  1978. A_UINT32 be_mu_mimo_ndpa;
  1979. /** 11be EHT MU MIMO NDP frame sent over theT air */
  1980. A_UINT32 be_mu_mimo_ndp;
  1981. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  1982. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1983. /** 11be EHT MU Basic Trigger frame sent over the air */
  1984. A_UINT32 be_basic_trigger;
  1985. /** 11be EHT MU BSRP Trigger frame sent over the air */
  1986. A_UINT32 be_bsr_trigger;
  1987. /** 11be EHT MU BAR Trigger frame sent over the air */
  1988. A_UINT32 be_mu_bar_trigger;
  1989. /** 11be EHT MU RTS Trigger frame sent over the air */
  1990. A_UINT32 be_mu_rts_trigger;
  1991. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  1992. A_UINT32 be_ulmumimo_trigger;
  1993. /** 11be EHT SU NDPA frame queued to the HW */
  1994. A_UINT32 be_su_ndpa_queued;
  1995. /** 11be EHT SU NDP frame queued to the HW */
  1996. A_UINT32 be_su_ndp_queued;
  1997. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  1998. A_UINT32 be_mu_mimo_ndpa_queued;
  1999. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2000. A_UINT32 be_mu_mimo_ndp_queued;
  2001. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2002. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2003. /**
  2004. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2005. * successfully sent over the air
  2006. */
  2007. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2008. } htt_tx_selfgen_be_stats_tlv;
  2009. typedef struct { /* DEPRECATED */
  2010. htt_tlv_hdr_t tlv_hdr;
  2011. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2012. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2013. /** 11AX HE OFDMA NDPA frame sent over the air */
  2014. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2015. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2016. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2017. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2018. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2019. } htt_txbf_ofdma_ndpa_stats_tlv;
  2020. typedef struct { /* DEPRECATED */
  2021. htt_tlv_hdr_t tlv_hdr;
  2022. /** 11AX HE OFDMA NDP frame queued to the HW */
  2023. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2024. /** 11AX HE OFDMA NDPA frame sent over the air */
  2025. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2026. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2027. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2028. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2029. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2030. } htt_txbf_ofdma_ndp_stats_tlv;
  2031. typedef struct { /* DEPRECATED */
  2032. htt_tlv_hdr_t tlv_hdr;
  2033. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2034. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2035. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2036. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2037. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2038. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2039. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2040. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2041. /**
  2042. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2043. * completed with error(s)
  2044. */
  2045. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2046. } htt_txbf_ofdma_brp_stats_tlv;
  2047. typedef struct { /* DEPRECATED */
  2048. htt_tlv_hdr_t tlv_hdr;
  2049. /**
  2050. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2051. * (TXBF + OFDMA)
  2052. */
  2053. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2054. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2055. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2056. /**
  2057. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2058. * to PHY HW during TX
  2059. */
  2060. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2061. /**
  2062. * 11AX HE OFDMA number of users for which sounding was initiated
  2063. * during TX
  2064. */
  2065. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2066. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2067. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2068. } htt_txbf_ofdma_steer_stats_tlv;
  2069. /* Note:
  2070. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2071. * struct TLVs are deprecated, due to the need for restructuring these
  2072. * stats into a variable length array
  2073. */
  2074. typedef struct { /* DEPRECATED */
  2075. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2076. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2077. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2078. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2079. } htt_tx_pdev_txbf_ofdma_stats_t;
  2080. typedef struct {
  2081. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2082. A_UINT32 ax_ofdma_ndpa_queued;
  2083. /** 11AX HE OFDMA NDPA frame sent over the air */
  2084. A_UINT32 ax_ofdma_ndpa_tried;
  2085. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2086. A_UINT32 ax_ofdma_ndpa_flushed;
  2087. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2088. A_UINT32 ax_ofdma_ndpa_err;
  2089. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2090. typedef struct {
  2091. htt_tlv_hdr_t tlv_hdr;
  2092. /**
  2093. * This field is populated with the num of elems in the ax_ndpa[]
  2094. * variable length array.
  2095. */
  2096. A_UINT32 num_elems_ax_ndpa_arr;
  2097. /**
  2098. * This field will be filled by target with value of
  2099. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2100. * This is for allowing host to infer how much data target has provided,
  2101. * even if it using different version of the struct def than what target
  2102. * had used.
  2103. */
  2104. A_UINT32 arr_elem_size_ax_ndpa;
  2105. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2106. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2107. typedef struct {
  2108. /** 11AX HE OFDMA NDP frame queued to the HW */
  2109. A_UINT32 ax_ofdma_ndp_queued;
  2110. /** 11AX HE OFDMA NDPA frame sent over the air */
  2111. A_UINT32 ax_ofdma_ndp_tried;
  2112. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2113. A_UINT32 ax_ofdma_ndp_flushed;
  2114. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2115. A_UINT32 ax_ofdma_ndp_err;
  2116. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2117. typedef struct {
  2118. htt_tlv_hdr_t tlv_hdr;
  2119. /**
  2120. * This field is populated with the num of elems in the the ax_ndp[]
  2121. * variable length array.
  2122. */
  2123. A_UINT32 num_elems_ax_ndp_arr;
  2124. /**
  2125. * This field will be filled by target with value of
  2126. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2127. * This is for allowing host to infer how much data target has provided,
  2128. * even if it using different version of the struct def than what target
  2129. * had used.
  2130. */
  2131. A_UINT32 arr_elem_size_ax_ndp;
  2132. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2133. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2134. typedef struct {
  2135. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2136. A_UINT32 ax_ofdma_brpoll_queued;
  2137. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2138. A_UINT32 ax_ofdma_brpoll_tried;
  2139. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2140. A_UINT32 ax_ofdma_brpoll_flushed;
  2141. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2142. A_UINT32 ax_ofdma_brp_err;
  2143. /**
  2144. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2145. * completed with error(s)
  2146. */
  2147. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2148. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2149. typedef struct {
  2150. htt_tlv_hdr_t tlv_hdr;
  2151. /**
  2152. * This field is populated with the num of elems in the the ax_brp[]
  2153. * variable length array.
  2154. */
  2155. A_UINT32 num_elems_ax_brp_arr;
  2156. /**
  2157. * This field will be filled by target with value of
  2158. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2159. * This is for allowing host to infer how much data target has provided,
  2160. * even if it using different version of the struct than what target
  2161. * had used.
  2162. */
  2163. A_UINT32 arr_elem_size_ax_brp;
  2164. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2165. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2166. typedef struct {
  2167. /**
  2168. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2169. * (TXBF + OFDMA)
  2170. */
  2171. A_UINT32 ax_ofdma_num_ppdu_steer;
  2172. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2173. A_UINT32 ax_ofdma_num_ppdu_ol;
  2174. /**
  2175. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2176. * to PHY HW during TX
  2177. */
  2178. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2179. /**
  2180. * 11AX HE OFDMA number of users for which sounding was initiated
  2181. * during TX
  2182. */
  2183. A_UINT32 ax_ofdma_num_usrs_sound;
  2184. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2185. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2186. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2187. typedef struct {
  2188. htt_tlv_hdr_t tlv_hdr;
  2189. /**
  2190. * This field is populated with the num of elems in the ax_steer[]
  2191. * variable length array.
  2192. */
  2193. A_UINT32 num_elems_ax_steer_arr;
  2194. /**
  2195. * This field will be filled by target with value of
  2196. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2197. * This is for allowing host to infer how much data target has provided,
  2198. * even if it using different version of the struct than what target
  2199. * had used.
  2200. */
  2201. A_UINT32 arr_elem_size_ax_steer;
  2202. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2203. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2204. typedef struct {
  2205. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2206. A_UINT32 be_ofdma_ndpa_queued;
  2207. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2208. A_UINT32 be_ofdma_ndpa_tried;
  2209. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2210. A_UINT32 be_ofdma_ndpa_flushed;
  2211. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2212. A_UINT32 be_ofdma_ndpa_err;
  2213. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2214. typedef struct {
  2215. htt_tlv_hdr_t tlv_hdr;
  2216. /**
  2217. * This field is populated with the num of elems in the be_ndpa[]
  2218. * variable length array.
  2219. */
  2220. A_UINT32 num_elems_be_ndpa_arr;
  2221. /**
  2222. * This field will be filled by target with value of
  2223. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2224. * This is for allowing host to infer how much data target has provided,
  2225. * even if it using different version of the struct than what target
  2226. * had used.
  2227. */
  2228. A_UINT32 arr_elem_size_be_ndpa;
  2229. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2230. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2231. typedef struct {
  2232. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2233. A_UINT32 be_ofdma_ndp_queued;
  2234. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2235. A_UINT32 be_ofdma_ndp_tried;
  2236. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2237. A_UINT32 be_ofdma_ndp_flushed;
  2238. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2239. A_UINT32 be_ofdma_ndp_err;
  2240. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2241. typedef struct {
  2242. htt_tlv_hdr_t tlv_hdr;
  2243. /**
  2244. * This field is populated with the num of elems in the be_ndp[]
  2245. * variable length array.
  2246. */
  2247. A_UINT32 num_elems_be_ndp_arr;
  2248. /**
  2249. * This field will be filled by target with value of
  2250. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2251. * This is for allowing host to infer how much data target has provided,
  2252. * even if it using different version of the struct than what target
  2253. * had used.
  2254. */
  2255. A_UINT32 arr_elem_size_be_ndp;
  2256. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2257. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2258. typedef struct {
  2259. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2260. A_UINT32 be_ofdma_brpoll_queued;
  2261. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2262. A_UINT32 be_ofdma_brpoll_tried;
  2263. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2264. A_UINT32 be_ofdma_brpoll_flushed;
  2265. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2266. A_UINT32 be_ofdma_brp_err;
  2267. /**
  2268. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2269. * completed with error(s)
  2270. */
  2271. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2272. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2273. typedef struct {
  2274. htt_tlv_hdr_t tlv_hdr;
  2275. /**
  2276. * This field is populated with the num of elems in the be_brp[]
  2277. * variable length array.
  2278. */
  2279. A_UINT32 num_elems_be_brp_arr;
  2280. /**
  2281. * This field will be filled by target with value of
  2282. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2283. * This is for allowing host to infer how much data target has provided,
  2284. * even if it using different version of the struct than what target
  2285. * had used
  2286. */
  2287. A_UINT32 arr_elem_size_be_brp;
  2288. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2289. } htt_txbf_ofdma_be_brp_stats_tlv;
  2290. typedef struct {
  2291. /**
  2292. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2293. * (TXBF + OFDMA)
  2294. */
  2295. A_UINT32 be_ofdma_num_ppdu_steer;
  2296. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2297. A_UINT32 be_ofdma_num_ppdu_ol;
  2298. /**
  2299. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2300. * to PHY HW during TX
  2301. */
  2302. A_UINT32 be_ofdma_num_usrs_prefetch;
  2303. /**
  2304. * 11BE EHT OFDMA number of users for which sounding was initiated
  2305. * during TX
  2306. */
  2307. A_UINT32 be_ofdma_num_usrs_sound;
  2308. /**
  2309. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2310. */
  2311. A_UINT32 be_ofdma_num_usrs_force_sound;
  2312. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2313. typedef struct {
  2314. htt_tlv_hdr_t tlv_hdr;
  2315. /**
  2316. * This field is populated with the num of elems in the be_steer[]
  2317. * variable length array.
  2318. */
  2319. A_UINT32 num_elems_be_steer_arr;
  2320. /**
  2321. * This field will be filled by target with value of
  2322. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2323. * This is for allowing host to infer how much data target has provided,
  2324. * even if it using different version of the struct than what target
  2325. * had used.
  2326. */
  2327. A_UINT32 arr_elem_size_be_steer;
  2328. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2329. } htt_txbf_ofdma_be_steer_stats_tlv;
  2330. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2331. * TLV_TAGS:
  2332. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2333. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2334. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2335. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2336. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2337. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2338. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2339. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2340. */
  2341. typedef struct {
  2342. htt_tlv_hdr_t tlv_hdr;
  2343. /** 11AC VHT SU NDP frame completed with error(s) */
  2344. A_UINT32 ac_su_ndp_err;
  2345. /** 11AC VHT SU NDPA frame completed with error(s) */
  2346. A_UINT32 ac_su_ndpa_err;
  2347. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2348. A_UINT32 ac_mu_mimo_ndpa_err;
  2349. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2350. A_UINT32 ac_mu_mimo_ndp_err;
  2351. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2352. A_UINT32 ac_mu_mimo_brp1_err;
  2353. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2354. A_UINT32 ac_mu_mimo_brp2_err;
  2355. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2356. A_UINT32 ac_mu_mimo_brp3_err;
  2357. /** 11AC VHT SU NDPA frame flushed by HW */
  2358. A_UINT32 ac_su_ndpa_flushed;
  2359. /** 11AC VHT SU NDP frame flushed by HW */
  2360. A_UINT32 ac_su_ndp_flushed;
  2361. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2362. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2363. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2364. A_UINT32 ac_mu_mimo_ndp_flushed;
  2365. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2366. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2367. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2368. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2369. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2370. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2371. } htt_tx_selfgen_ac_err_stats_tlv;
  2372. typedef struct {
  2373. htt_tlv_hdr_t tlv_hdr;
  2374. /** 11AX HE SU NDP frame completed with error(s) */
  2375. A_UINT32 ax_su_ndp_err;
  2376. /** 11AX HE SU NDPA frame completed with error(s) */
  2377. A_UINT32 ax_su_ndpa_err;
  2378. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2379. A_UINT32 ax_mu_mimo_ndpa_err;
  2380. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2381. A_UINT32 ax_mu_mimo_ndp_err;
  2382. union {
  2383. struct {
  2384. /* deprecated old names */
  2385. A_UINT32 ax_mu_mimo_brp1_err;
  2386. A_UINT32 ax_mu_mimo_brp2_err;
  2387. A_UINT32 ax_mu_mimo_brp3_err;
  2388. A_UINT32 ax_mu_mimo_brp4_err;
  2389. A_UINT32 ax_mu_mimo_brp5_err;
  2390. A_UINT32 ax_mu_mimo_brp6_err;
  2391. A_UINT32 ax_mu_mimo_brp7_err;
  2392. };
  2393. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2394. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2395. };
  2396. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2397. A_UINT32 ax_basic_trigger_err;
  2398. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2399. A_UINT32 ax_bsr_trigger_err;
  2400. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2401. A_UINT32 ax_mu_bar_trigger_err;
  2402. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2403. A_UINT32 ax_mu_rts_trigger_err;
  2404. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2405. A_UINT32 ax_ulmumimo_trigger_err;
  2406. /**
  2407. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2408. * frame completed with error(s)
  2409. */
  2410. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2411. /** 11AX HE SU NDPA frame flushed by HW */
  2412. A_UINT32 ax_su_ndpa_flushed;
  2413. /** 11AX HE SU NDP frame flushed by HW */
  2414. A_UINT32 ax_su_ndp_flushed;
  2415. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2416. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2417. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2418. A_UINT32 ax_mu_mimo_ndp_flushed;
  2419. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2420. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2421. /**
  2422. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2423. */
  2424. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2425. } htt_tx_selfgen_ax_err_stats_tlv;
  2426. typedef struct {
  2427. htt_tlv_hdr_t tlv_hdr;
  2428. /** 11BE EHT SU NDP frame completed with error(s) */
  2429. A_UINT32 be_su_ndp_err;
  2430. /** 11BE EHT SU NDPA frame completed with error(s) */
  2431. A_UINT32 be_su_ndpa_err;
  2432. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2433. A_UINT32 be_mu_mimo_ndpa_err;
  2434. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2435. A_UINT32 be_mu_mimo_ndp_err;
  2436. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2437. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2438. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2439. A_UINT32 be_basic_trigger_err;
  2440. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2441. A_UINT32 be_bsr_trigger_err;
  2442. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2443. A_UINT32 be_mu_bar_trigger_err;
  2444. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2445. A_UINT32 be_mu_rts_trigger_err;
  2446. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2447. A_UINT32 be_ulmumimo_trigger_err;
  2448. /**
  2449. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2450. * completed with error(s)
  2451. */
  2452. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2453. /** 11BE EHT SU NDPA frame flushed by HW */
  2454. A_UINT32 be_su_ndpa_flushed;
  2455. /** 11BE EHT SU NDP frame flushed by HW */
  2456. A_UINT32 be_su_ndp_flushed;
  2457. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2458. A_UINT32 be_mu_mimo_ndpa_flushed;
  2459. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2460. A_UINT32 be_mu_mimo_ndp_flushed;
  2461. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2462. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2463. /**
  2464. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2465. */
  2466. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2467. } htt_tx_selfgen_be_err_stats_tlv;
  2468. /*
  2469. * Scheduler completion status reason code.
  2470. * (0) HTT_TXERR_NONE - No error (Success).
  2471. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2472. * MIMO control mismatch, CRC error etc.
  2473. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2474. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2475. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2476. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2477. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2478. */
  2479. /* Scheduler error code.
  2480. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2481. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2482. * filtered by HW.
  2483. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2484. * error.
  2485. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2486. * received with MIMO control mismatch.
  2487. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2488. * BW mismatch.
  2489. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2490. * frame even after maximum retries.
  2491. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2492. * received outside RX window.
  2493. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2494. * received by HW for queuing within SIFS interval.
  2495. */
  2496. typedef struct {
  2497. htt_tlv_hdr_t tlv_hdr;
  2498. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2499. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2500. /** 11AC VHT SU NDP scheduler completion status reason code */
  2501. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2502. /** 11AC VHT SU NDP scheduler error code */
  2503. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2504. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2505. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2506. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2507. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2508. /** 11AC VHT MU MIMO NDP scheduler error code */
  2509. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2510. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2511. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2512. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2513. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2514. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2515. typedef struct {
  2516. htt_tlv_hdr_t tlv_hdr;
  2517. /** 11AX HE SU NDPA scheduler completion status reason code */
  2518. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2519. /** 11AX SU NDP scheduler completion status reason code */
  2520. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2521. /** 11AX HE SU NDP scheduler error code */
  2522. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2523. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2524. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2525. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2526. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2527. /** 11AX HE MU MIMO NDP scheduler error code */
  2528. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2529. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2530. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2531. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2532. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2533. /** 11AX HE MU BAR scheduler completion status reason code */
  2534. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2535. /** 11AX HE MU BAR scheduler error code */
  2536. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2537. /**
  2538. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2539. */
  2540. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2541. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2542. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2543. /**
  2544. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2545. */
  2546. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2547. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2548. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2549. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2550. typedef struct {
  2551. htt_tlv_hdr_t tlv_hdr;
  2552. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2553. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2554. /** 11BE SU NDP scheduler completion status reason code */
  2555. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2556. /** 11BE EHT SU NDP scheduler error code */
  2557. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2558. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2559. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2560. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2561. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2562. /** 11BE EHT MU MIMO NDP scheduler error code */
  2563. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2564. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2565. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2566. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2567. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2568. /** 11BE EHT MU BAR scheduler completion status reason code */
  2569. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2570. /** 11BE EHT MU BAR scheduler error code */
  2571. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2572. /**
  2573. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2574. */
  2575. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2576. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2577. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2578. /**
  2579. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2580. */
  2581. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2582. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2583. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2584. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2585. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2586. * TLV_TAGS:
  2587. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2588. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2589. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2590. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2591. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2592. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2593. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2594. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2595. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2596. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2597. */
  2598. /* NOTE:
  2599. * This structure is for documentation, and cannot be safely used directly.
  2600. * Instead, use the constituent TLV structures to fill/parse.
  2601. */
  2602. typedef struct {
  2603. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2604. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2605. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2606. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2607. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2608. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2609. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2610. htt_tx_selfgen_be_stats_tlv be_tlv;
  2611. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2612. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2613. } htt_tx_pdev_selfgen_stats_t;
  2614. /* == TX MU STATS == */
  2615. typedef struct {
  2616. htt_tlv_hdr_t tlv_hdr;
  2617. /** Number of MU MIMO schedules posted to HW */
  2618. A_UINT32 mu_mimo_sch_posted;
  2619. /** Number of MU MIMO schedules failed to post */
  2620. A_UINT32 mu_mimo_sch_failed;
  2621. /** Number of MU MIMO PPDUs posted to HW */
  2622. A_UINT32 mu_mimo_ppdu_posted;
  2623. /*
  2624. * This is the common description for the below sch stats.
  2625. * Counts the number of transmissions of each number of MU users
  2626. * in each TX mode.
  2627. * The array index is the "number of users - 1".
  2628. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2629. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2630. * TX PPDUs and so on.
  2631. * The same is applicable for the other TX mode stats.
  2632. */
  2633. /** Represents the count for 11AC DL MU MIMO sequences */
  2634. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2635. /** Represents the count for 11AX DL MU MIMO sequences */
  2636. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2637. /** Represents the count for 11AX DL MU OFDMA sequences */
  2638. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2639. /**
  2640. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2641. */
  2642. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2643. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2644. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2645. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2646. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2647. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2648. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2649. /**
  2650. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2651. */
  2652. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2653. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2654. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2655. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2656. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2657. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2658. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2659. /** Represents the count for 11BE DL MU MIMO sequences */
  2660. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2661. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2662. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2663. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2664. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2665. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2666. typedef struct {
  2667. htt_tlv_hdr_t tlv_hdr;
  2668. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2669. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2670. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2671. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2672. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2673. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2674. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2675. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2676. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2677. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2678. typedef struct {
  2679. htt_tlv_hdr_t tlv_hdr;
  2680. /** Number of MU MIMO schedules posted to HW */
  2681. A_UINT32 mu_mimo_sch_posted;
  2682. /** Number of MU MIMO schedules failed to post */
  2683. A_UINT32 mu_mimo_sch_failed;
  2684. /** Number of MU MIMO PPDUs posted to HW */
  2685. A_UINT32 mu_mimo_ppdu_posted;
  2686. /*
  2687. * This is the common description for the below sch stats.
  2688. * Counts the number of transmissions of each number of MU users
  2689. * in each TX mode.
  2690. * The array index is the "number of users - 1".
  2691. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2692. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2693. * TX PPDUs and so on.
  2694. * The same is applicable for the other TX mode stats.
  2695. */
  2696. /** Represents the count for 11AC DL MU MIMO sequences */
  2697. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2698. /** Represents the count for 11AX DL MU MIMO sequences */
  2699. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2700. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2701. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2702. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2703. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2704. /** Represents the count for 11BE DL MU MIMO sequences */
  2705. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2706. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2707. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2708. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2709. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2710. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2711. typedef struct {
  2712. htt_tlv_hdr_t tlv_hdr;
  2713. /** Represents the count for 11AX DL MU OFDMA sequences */
  2714. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2715. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2716. typedef struct {
  2717. htt_tlv_hdr_t tlv_hdr;
  2718. /** Represents the count for 11BE DL MU OFDMA sequences */
  2719. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2720. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2721. typedef struct {
  2722. htt_tlv_hdr_t tlv_hdr;
  2723. /**
  2724. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2725. */
  2726. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2727. /**
  2728. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2729. */
  2730. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2731. /**
  2732. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2733. */
  2734. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2735. /**
  2736. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2737. */
  2738. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2739. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2740. typedef struct {
  2741. htt_tlv_hdr_t tlv_hdr;
  2742. /**
  2743. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2744. */
  2745. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2746. /**
  2747. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2748. */
  2749. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2750. /**
  2751. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2752. */
  2753. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2754. /**
  2755. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2756. */
  2757. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2758. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2759. typedef struct {
  2760. htt_tlv_hdr_t tlv_hdr;
  2761. /**
  2762. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2763. */
  2764. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2765. /**
  2766. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2767. */
  2768. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2769. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2770. typedef struct {
  2771. htt_tlv_hdr_t tlv_hdr;
  2772. /**
  2773. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2774. */
  2775. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2776. /**
  2777. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2778. */
  2779. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2780. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2781. typedef struct {
  2782. htt_tlv_hdr_t tlv_hdr;
  2783. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2784. A_UINT32 mu_mimo_mpdus_queued_usr;
  2785. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2786. A_UINT32 mu_mimo_mpdus_tried_usr;
  2787. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2788. A_UINT32 mu_mimo_mpdus_failed_usr;
  2789. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2790. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2791. /** 11AC DL MU MIMO BA not receieved, per user */
  2792. A_UINT32 mu_mimo_err_no_ba_usr;
  2793. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2794. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2795. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2796. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2797. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2798. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2799. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2800. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2801. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2802. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2803. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2804. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2805. /** 11AX DL MU MIMO BA not receieved, per user */
  2806. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2807. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2808. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2809. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2810. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2811. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2812. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2813. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2814. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2815. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2816. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2817. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2818. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2819. /** 11AX MU OFDMA BA not receieved, per user */
  2820. A_UINT32 ax_ofdma_err_no_ba_usr;
  2821. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2822. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2823. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2824. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2825. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2826. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2827. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2828. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2829. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2830. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2831. typedef struct {
  2832. htt_tlv_hdr_t tlv_hdr;
  2833. /* mpdu level stats */
  2834. A_UINT32 mpdus_queued_usr;
  2835. A_UINT32 mpdus_tried_usr;
  2836. A_UINT32 mpdus_failed_usr;
  2837. A_UINT32 mpdus_requeued_usr;
  2838. A_UINT32 err_no_ba_usr;
  2839. A_UINT32 mpdu_underrun_usr;
  2840. A_UINT32 ampdu_underrun_usr;
  2841. A_UINT32 user_index;
  2842. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2843. A_UINT32 tx_sched_mode;
  2844. } htt_tx_pdev_mpdu_stats_tlv;
  2845. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2846. * TLV_TAGS:
  2847. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2848. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2849. */
  2850. /* NOTE:
  2851. * This structure is for documentation, and cannot be safely used directly.
  2852. * Instead, use the constituent TLV structures to fill/parse.
  2853. */
  2854. typedef struct {
  2855. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2856. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2857. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2858. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2859. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2860. /*
  2861. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2862. * it can also hold MU-OFDMA stats.
  2863. */
  2864. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2865. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2866. } htt_tx_pdev_mu_mimo_stats_t;
  2867. /* == TX SCHED STATS == */
  2868. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2869. /* NOTE: Variable length TLV, use length spec to infer array size */
  2870. typedef struct {
  2871. htt_tlv_hdr_t tlv_hdr;
  2872. /** Scheduler command posted per tx_mode */
  2873. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2874. } htt_sched_txq_cmd_posted_tlv_v;
  2875. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2876. /* NOTE: Variable length TLV, use length spec to infer array size */
  2877. typedef struct {
  2878. htt_tlv_hdr_t tlv_hdr;
  2879. /** Scheduler command reaped per tx_mode */
  2880. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2881. } htt_sched_txq_cmd_reaped_tlv_v;
  2882. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2883. /* NOTE: Variable length TLV, use length spec to infer array size */
  2884. typedef struct {
  2885. htt_tlv_hdr_t tlv_hdr;
  2886. /**
  2887. * sched_order_su contains the peer IDs of peers chosen in the last
  2888. * NUM_SCHED_ORDER_LOG scheduler instances.
  2889. * The array is circular; it's unspecified which array element corresponds
  2890. * to the most recent scheduler invocation, and which corresponds to
  2891. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2892. */
  2893. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2894. } htt_sched_txq_sched_order_su_tlv_v;
  2895. typedef struct {
  2896. htt_tlv_hdr_t tlv_hdr;
  2897. A_UINT32 htt_stats_type;
  2898. } htt_stats_error_tlv_v;
  2899. typedef enum {
  2900. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2901. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2902. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2903. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2904. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2905. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2906. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2907. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2908. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2909. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2910. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2911. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2912. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2913. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2914. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2915. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2916. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2917. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2918. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2919. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2920. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2921. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2922. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2923. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2924. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2925. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2926. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2927. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2928. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2929. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2930. HTT_SCHED_INELIGIBILITY_MAX,
  2931. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2932. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2933. /* NOTE: Variable length TLV, use length spec to infer array size */
  2934. typedef struct {
  2935. htt_tlv_hdr_t tlv_hdr;
  2936. /**
  2937. * sched_ineligibility counts the number of occurrences of different
  2938. * reasons for tid ineligibility during eligibility checks per txq
  2939. * in scheduling
  2940. *
  2941. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  2942. */
  2943. A_UINT32 sched_ineligibility[1];
  2944. } htt_sched_txq_sched_ineligibility_tlv_v;
  2945. typedef enum {
  2946. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2947. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2948. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2949. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2950. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2951. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2952. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2953. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2954. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2955. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2956. /* NOTE: Variable length TLV, use length spec to infer array size */
  2957. typedef struct {
  2958. htt_tlv_hdr_t tlv_hdr;
  2959. /**
  2960. * supercycle_triggers[] is a histogram that counts the number of
  2961. * occurrences of each different reason for a transmit scheduler
  2962. * supercycle to be triggered.
  2963. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2964. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2965. * of times a supercycle has been forced.
  2966. * These supercycle trigger counts are not automatically reset, but
  2967. * are reset upon request.
  2968. */
  2969. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2970. } htt_sched_txq_supercycle_triggers_tlv_v;
  2971. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  2972. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  2973. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  2974. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  2975. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  2976. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  2977. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  2978. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  2979. do { \
  2980. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  2981. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  2982. } while (0)
  2983. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  2984. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  2985. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  2986. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  2987. do { \
  2988. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  2989. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  2990. } while (0)
  2991. typedef struct {
  2992. htt_tlv_hdr_t tlv_hdr;
  2993. /**
  2994. * BIT [ 7 : 0] :- mac_id
  2995. * BIT [15 : 8] :- txq_id
  2996. * BIT [31 : 16] :- reserved
  2997. */
  2998. A_UINT32 mac_id__txq_id__word;
  2999. /** Scheduler policy ised for this TxQ */
  3000. A_UINT32 sched_policy;
  3001. /** Timestamp of last scheduler command posted */
  3002. A_UINT32 last_sched_cmd_posted_timestamp;
  3003. /** Timestamp of last scheduler command completed */
  3004. A_UINT32 last_sched_cmd_compl_timestamp;
  3005. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3006. A_UINT32 sched_2_tac_lwm_count;
  3007. /** Num of Sched2TAC ring full condition */
  3008. A_UINT32 sched_2_tac_ring_full;
  3009. /**
  3010. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3011. * sequence type
  3012. */
  3013. A_UINT32 sched_cmd_post_failure;
  3014. /** Num of active tids for this TxQ at current instance */
  3015. A_UINT32 num_active_tids;
  3016. /** Num of powersave schedules */
  3017. A_UINT32 num_ps_schedules;
  3018. /** Num of scheduler commands pending for this TxQ */
  3019. A_UINT32 sched_cmds_pending;
  3020. /** Num of tidq registration for this TxQ */
  3021. A_UINT32 num_tid_register;
  3022. /** Num of tidq de-registration for this TxQ */
  3023. A_UINT32 num_tid_unregister;
  3024. /** Num of iterations msduq stats was updated */
  3025. A_UINT32 num_qstats_queried;
  3026. /** qstats query update status */
  3027. A_UINT32 qstats_update_pending;
  3028. /** Timestamp of Last query stats made */
  3029. A_UINT32 last_qstats_query_timestamp;
  3030. /** Num of sched2tqm command queue full condition */
  3031. A_UINT32 num_tqm_cmdq_full;
  3032. /** Num of scheduler trigger from DE Module */
  3033. A_UINT32 num_de_sched_algo_trigger;
  3034. /** Num of scheduler trigger from RT Module */
  3035. A_UINT32 num_rt_sched_algo_trigger;
  3036. /** Num of scheduler trigger from TQM Module */
  3037. A_UINT32 num_tqm_sched_algo_trigger;
  3038. /** Num of schedules for notify frame */
  3039. A_UINT32 notify_sched;
  3040. /** Duration based sendn termination */
  3041. A_UINT32 dur_based_sendn_term;
  3042. /** scheduled via NOTIFY2 */
  3043. A_UINT32 su_notify2_sched;
  3044. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3045. A_UINT32 su_optimal_queued_msdus_sched;
  3046. /** schedule due to timeout */
  3047. A_UINT32 su_delay_timeout_sched;
  3048. /** delay if txtime is less than 500us */
  3049. A_UINT32 su_min_txtime_sched_delay;
  3050. /** scheduled via no delay */
  3051. A_UINT32 su_no_delay;
  3052. /** Num of supercycles for this TxQ */
  3053. A_UINT32 num_supercycles;
  3054. /** Num of subcycles with sort for this TxQ */
  3055. A_UINT32 num_subcycles_with_sort;
  3056. /** Num of subcycles without sort for this Txq */
  3057. A_UINT32 num_subcycles_no_sort;
  3058. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3059. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3060. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3061. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3062. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3063. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3064. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3065. do { \
  3066. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3067. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3068. } while (0)
  3069. typedef struct {
  3070. htt_tlv_hdr_t tlv_hdr;
  3071. /**
  3072. * BIT [ 7 : 0] :- mac_id
  3073. * BIT [31 : 8] :- reserved
  3074. */
  3075. A_UINT32 mac_id__word;
  3076. /** Current timestamp */
  3077. A_UINT32 current_timestamp;
  3078. } htt_stats_tx_sched_cmn_tlv;
  3079. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3080. * TLV_TAGS:
  3081. * - HTT_STATS_TX_SCHED_CMN_TAG
  3082. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3083. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3084. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3085. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3086. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3087. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3088. */
  3089. /* NOTE:
  3090. * This structure is for documentation, and cannot be safely used directly.
  3091. * Instead, use the constituent TLV structures to fill/parse.
  3092. */
  3093. typedef struct {
  3094. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3095. struct _txq_tx_sched_stats {
  3096. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3097. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3098. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3099. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3100. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3101. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3102. } txq[1];
  3103. } htt_stats_tx_sched_t;
  3104. /* == TQM STATS == */
  3105. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  3106. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3107. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3108. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3109. /* NOTE: Variable length TLV, use length spec to infer array size */
  3110. typedef struct {
  3111. htt_tlv_hdr_t tlv_hdr;
  3112. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3113. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3114. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3115. /* NOTE: Variable length TLV, use length spec to infer array size */
  3116. typedef struct {
  3117. htt_tlv_hdr_t tlv_hdr;
  3118. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3119. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3120. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3121. /* NOTE: Variable length TLV, use length spec to infer array size */
  3122. typedef struct {
  3123. htt_tlv_hdr_t tlv_hdr;
  3124. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3125. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3126. typedef struct {
  3127. htt_tlv_hdr_t tlv_hdr;
  3128. A_UINT32 msdu_count;
  3129. A_UINT32 mpdu_count;
  3130. A_UINT32 remove_msdu;
  3131. A_UINT32 remove_mpdu;
  3132. A_UINT32 remove_msdu_ttl;
  3133. A_UINT32 send_bar;
  3134. A_UINT32 bar_sync;
  3135. A_UINT32 notify_mpdu;
  3136. A_UINT32 sync_cmd;
  3137. A_UINT32 write_cmd;
  3138. A_UINT32 hwsch_trigger;
  3139. A_UINT32 ack_tlv_proc;
  3140. A_UINT32 gen_mpdu_cmd;
  3141. A_UINT32 gen_list_cmd;
  3142. A_UINT32 remove_mpdu_cmd;
  3143. A_UINT32 remove_mpdu_tried_cmd;
  3144. A_UINT32 mpdu_queue_stats_cmd;
  3145. A_UINT32 mpdu_head_info_cmd;
  3146. A_UINT32 msdu_flow_stats_cmd;
  3147. A_UINT32 remove_msdu_cmd;
  3148. A_UINT32 remove_msdu_ttl_cmd;
  3149. A_UINT32 flush_cache_cmd;
  3150. A_UINT32 update_mpduq_cmd;
  3151. A_UINT32 enqueue;
  3152. A_UINT32 enqueue_notify;
  3153. A_UINT32 notify_mpdu_at_head;
  3154. A_UINT32 notify_mpdu_state_valid;
  3155. /*
  3156. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3157. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3158. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3159. * for non-UDP MSDUs.
  3160. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3161. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3162. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3163. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3164. *
  3165. * Notify signifies that we trigger the scheduler.
  3166. */
  3167. A_UINT32 sched_udp_notify1;
  3168. A_UINT32 sched_udp_notify2;
  3169. A_UINT32 sched_nonudp_notify1;
  3170. A_UINT32 sched_nonudp_notify2;
  3171. } htt_tx_tqm_pdev_stats_tlv_v;
  3172. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3173. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3174. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3175. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3176. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3177. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3178. do { \
  3179. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3180. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3181. } while (0)
  3182. typedef struct {
  3183. htt_tlv_hdr_t tlv_hdr;
  3184. /**
  3185. * BIT [ 7 : 0] :- mac_id
  3186. * BIT [31 : 8] :- reserved
  3187. */
  3188. A_UINT32 mac_id__word;
  3189. A_UINT32 max_cmdq_id;
  3190. A_UINT32 list_mpdu_cnt_hist_intvl;
  3191. /* Global stats */
  3192. A_UINT32 add_msdu;
  3193. A_UINT32 q_empty;
  3194. A_UINT32 q_not_empty;
  3195. A_UINT32 drop_notification;
  3196. A_UINT32 desc_threshold;
  3197. A_UINT32 hwsch_tqm_invalid_status;
  3198. A_UINT32 missed_tqm_gen_mpdus;
  3199. A_UINT32 tqm_active_tids;
  3200. A_UINT32 tqm_inactive_tids;
  3201. A_UINT32 tqm_active_msduq_flows;
  3202. } htt_tx_tqm_cmn_stats_tlv;
  3203. typedef struct {
  3204. htt_tlv_hdr_t tlv_hdr;
  3205. /* Error stats */
  3206. A_UINT32 q_empty_failure;
  3207. A_UINT32 q_not_empty_failure;
  3208. A_UINT32 add_msdu_failure;
  3209. /* TQM reset debug stats */
  3210. A_UINT32 tqm_cache_ctl_err;
  3211. A_UINT32 tqm_soft_reset;
  3212. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3213. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3214. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3215. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3216. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3217. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3218. A_UINT32 tqm_reset_recovery_time_ms;
  3219. A_UINT32 tqm_reset_num_peers_hdl;
  3220. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3221. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3222. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3223. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3224. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3225. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3226. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3227. } htt_tx_tqm_error_stats_tlv;
  3228. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3229. * TLV_TAGS:
  3230. * - HTT_STATS_TX_TQM_CMN_TAG
  3231. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3232. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3233. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3234. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3235. * - HTT_STATS_TX_TQM_PDEV_TAG
  3236. */
  3237. /* NOTE:
  3238. * This structure is for documentation, and cannot be safely used directly.
  3239. * Instead, use the constituent TLV structures to fill/parse.
  3240. */
  3241. typedef struct {
  3242. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3243. htt_tx_tqm_error_stats_tlv err_tlv;
  3244. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3245. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3246. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3247. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3248. } htt_tx_tqm_pdev_stats_t;
  3249. /* == TQM CMDQ stats == */
  3250. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3251. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3252. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3253. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3254. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3255. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3256. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3257. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3258. do { \
  3259. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3260. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3261. } while (0)
  3262. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3263. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3264. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3265. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3266. do { \
  3267. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3268. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3269. } while (0)
  3270. typedef struct {
  3271. htt_tlv_hdr_t tlv_hdr;
  3272. /*
  3273. * BIT [ 7 : 0] :- mac_id
  3274. * BIT [15 : 8] :- cmdq_id
  3275. * BIT [31 : 16] :- reserved
  3276. */
  3277. A_UINT32 mac_id__cmdq_id__word;
  3278. A_UINT32 sync_cmd;
  3279. A_UINT32 write_cmd;
  3280. A_UINT32 gen_mpdu_cmd;
  3281. A_UINT32 mpdu_queue_stats_cmd;
  3282. A_UINT32 mpdu_head_info_cmd;
  3283. A_UINT32 msdu_flow_stats_cmd;
  3284. A_UINT32 remove_mpdu_cmd;
  3285. A_UINT32 remove_msdu_cmd;
  3286. A_UINT32 flush_cache_cmd;
  3287. A_UINT32 update_mpduq_cmd;
  3288. A_UINT32 update_msduq_cmd;
  3289. } htt_tx_tqm_cmdq_status_tlv;
  3290. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3291. * TLV_TAGS:
  3292. * - HTT_STATS_STRING_TAG
  3293. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3294. */
  3295. /* NOTE:
  3296. * This structure is for documentation, and cannot be safely used directly.
  3297. * Instead, use the constituent TLV structures to fill/parse.
  3298. */
  3299. typedef struct {
  3300. struct _cmdq_stats {
  3301. htt_stats_string_tlv cmdq_str_tlv;
  3302. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3303. } q[1];
  3304. } htt_tx_tqm_cmdq_stats_t;
  3305. /* == TX-DE STATS == */
  3306. /* Structures for tx de stats */
  3307. typedef struct {
  3308. htt_tlv_hdr_t tlv_hdr;
  3309. A_UINT32 m1_packets;
  3310. A_UINT32 m2_packets;
  3311. A_UINT32 m3_packets;
  3312. A_UINT32 m4_packets;
  3313. A_UINT32 g1_packets;
  3314. A_UINT32 g2_packets;
  3315. A_UINT32 rc4_packets;
  3316. A_UINT32 eap_packets;
  3317. A_UINT32 eapol_start_packets;
  3318. A_UINT32 eapol_logoff_packets;
  3319. A_UINT32 eapol_encap_asf_packets;
  3320. } htt_tx_de_eapol_packets_stats_tlv;
  3321. typedef struct {
  3322. htt_tlv_hdr_t tlv_hdr;
  3323. A_UINT32 ap_bss_peer_not_found;
  3324. A_UINT32 ap_bcast_mcast_no_peer;
  3325. A_UINT32 sta_delete_in_progress;
  3326. A_UINT32 ibss_no_bss_peer;
  3327. A_UINT32 invaild_vdev_type;
  3328. A_UINT32 invalid_ast_peer_entry;
  3329. A_UINT32 peer_entry_invalid;
  3330. A_UINT32 ethertype_not_ip;
  3331. A_UINT32 eapol_lookup_failed;
  3332. A_UINT32 qpeer_not_allow_data;
  3333. A_UINT32 fse_tid_override;
  3334. A_UINT32 ipv6_jumbogram_zero_length;
  3335. A_UINT32 qos_to_non_qos_in_prog;
  3336. A_UINT32 ap_bcast_mcast_eapol;
  3337. A_UINT32 unicast_on_ap_bss_peer;
  3338. A_UINT32 ap_vdev_invalid;
  3339. A_UINT32 incomplete_llc;
  3340. A_UINT32 eapol_duplicate_m3;
  3341. A_UINT32 eapol_duplicate_m4;
  3342. } htt_tx_de_classify_failed_stats_tlv;
  3343. typedef struct {
  3344. htt_tlv_hdr_t tlv_hdr;
  3345. A_UINT32 arp_packets;
  3346. A_UINT32 igmp_packets;
  3347. A_UINT32 dhcp_packets;
  3348. A_UINT32 host_inspected;
  3349. A_UINT32 htt_included;
  3350. A_UINT32 htt_valid_mcs;
  3351. A_UINT32 htt_valid_nss;
  3352. A_UINT32 htt_valid_preamble_type;
  3353. A_UINT32 htt_valid_chainmask;
  3354. A_UINT32 htt_valid_guard_interval;
  3355. A_UINT32 htt_valid_retries;
  3356. A_UINT32 htt_valid_bw_info;
  3357. A_UINT32 htt_valid_power;
  3358. A_UINT32 htt_valid_key_flags;
  3359. A_UINT32 htt_valid_no_encryption;
  3360. A_UINT32 fse_entry_count;
  3361. A_UINT32 fse_priority_be;
  3362. A_UINT32 fse_priority_high;
  3363. A_UINT32 fse_priority_low;
  3364. A_UINT32 fse_traffic_ptrn_be;
  3365. A_UINT32 fse_traffic_ptrn_over_sub;
  3366. A_UINT32 fse_traffic_ptrn_bursty;
  3367. A_UINT32 fse_traffic_ptrn_interactive;
  3368. A_UINT32 fse_traffic_ptrn_periodic;
  3369. A_UINT32 fse_hwqueue_alloc;
  3370. A_UINT32 fse_hwqueue_created;
  3371. A_UINT32 fse_hwqueue_send_to_host;
  3372. A_UINT32 mcast_entry;
  3373. A_UINT32 bcast_entry;
  3374. A_UINT32 htt_update_peer_cache;
  3375. A_UINT32 htt_learning_frame;
  3376. A_UINT32 fse_invalid_peer;
  3377. /**
  3378. * mec_notify is HTT TX WBM multicast echo check notification
  3379. * from firmware to host. FW sends SA addresses to host for all
  3380. * multicast/broadcast packets received on STA side.
  3381. */
  3382. A_UINT32 mec_notify;
  3383. } htt_tx_de_classify_stats_tlv;
  3384. typedef struct {
  3385. htt_tlv_hdr_t tlv_hdr;
  3386. A_UINT32 eok;
  3387. A_UINT32 classify_done;
  3388. A_UINT32 lookup_failed;
  3389. A_UINT32 send_host_dhcp;
  3390. A_UINT32 send_host_mcast;
  3391. A_UINT32 send_host_unknown_dest;
  3392. A_UINT32 send_host;
  3393. A_UINT32 status_invalid;
  3394. } htt_tx_de_classify_status_stats_tlv;
  3395. typedef struct {
  3396. htt_tlv_hdr_t tlv_hdr;
  3397. A_UINT32 enqueued_pkts;
  3398. A_UINT32 to_tqm;
  3399. A_UINT32 to_tqm_bypass;
  3400. } htt_tx_de_enqueue_packets_stats_tlv;
  3401. typedef struct {
  3402. htt_tlv_hdr_t tlv_hdr;
  3403. A_UINT32 discarded_pkts;
  3404. A_UINT32 local_frames;
  3405. A_UINT32 is_ext_msdu;
  3406. } htt_tx_de_enqueue_discard_stats_tlv;
  3407. typedef struct {
  3408. htt_tlv_hdr_t tlv_hdr;
  3409. A_UINT32 tcl_dummy_frame;
  3410. A_UINT32 tqm_dummy_frame;
  3411. A_UINT32 tqm_notify_frame;
  3412. A_UINT32 fw2wbm_enq;
  3413. A_UINT32 tqm_bypass_frame;
  3414. } htt_tx_de_compl_stats_tlv;
  3415. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3416. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3417. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3418. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3419. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3420. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3421. do { \
  3422. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3423. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3424. } while (0)
  3425. /*
  3426. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3427. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3428. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3429. * 200us & again request for it. This is a histogram of time we wait, with
  3430. * bin of 200ms & there are 10 bin (2 seconds max)
  3431. * They are defined by the following macros in FW
  3432. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3433. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3434. * ENTRIES_PER_BIN_COUNT)
  3435. */
  3436. typedef struct {
  3437. htt_tlv_hdr_t tlv_hdr;
  3438. A_UINT32 fw2wbm_ring_full_hist[1];
  3439. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3440. typedef struct {
  3441. htt_tlv_hdr_t tlv_hdr;
  3442. /**
  3443. * BIT [ 7 : 0] :- mac_id
  3444. * BIT [31 : 8] :- reserved
  3445. */
  3446. A_UINT32 mac_id__word;
  3447. /* Global Stats */
  3448. A_UINT32 tcl2fw_entry_count;
  3449. A_UINT32 not_to_fw;
  3450. A_UINT32 invalid_pdev_vdev_peer;
  3451. A_UINT32 tcl_res_invalid_addrx;
  3452. A_UINT32 wbm2fw_entry_count;
  3453. A_UINT32 invalid_pdev;
  3454. A_UINT32 tcl_res_addrx_timeout;
  3455. A_UINT32 invalid_vdev;
  3456. A_UINT32 invalid_tcl_exp_frame_desc;
  3457. A_UINT32 vdev_id_mismatch_cnt;
  3458. } htt_tx_de_cmn_stats_tlv;
  3459. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3460. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3461. /* Rx debug info for status rings */
  3462. typedef struct {
  3463. htt_tlv_hdr_t tlv_hdr;
  3464. /**
  3465. * BIT [15 : 0] :- max possible number of entries in respective ring
  3466. * (size of the ring in terms of entries)
  3467. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3468. */
  3469. A_UINT32 entry_status_sw2rxdma;
  3470. A_UINT32 entry_status_rxdma2reo;
  3471. A_UINT32 entry_status_reo2sw1;
  3472. A_UINT32 entry_status_reo2sw4;
  3473. A_UINT32 entry_status_refillringipa;
  3474. A_UINT32 entry_status_refillringhost;
  3475. /** datarate - Moving Average of Number of Entries */
  3476. A_UINT32 datarate_refillringipa;
  3477. A_UINT32 datarate_refillringhost;
  3478. /**
  3479. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3480. * deprecated, and will be filled with 0x0 by the target.
  3481. */
  3482. A_UINT32 refillringhost_backpress_hist[3];
  3483. A_UINT32 refillringipa_backpress_hist[3];
  3484. /**
  3485. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3486. * in recent time periods
  3487. * element 0: in last 0 to 250ms
  3488. * element 1: 250ms to 500ms
  3489. * element 2: above 500ms
  3490. */
  3491. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3492. } htt_rx_fw_ring_stats_tlv_v;
  3493. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3494. * TLV_TAGS:
  3495. * - HTT_STATS_TX_DE_CMN_TAG
  3496. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3497. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3498. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3499. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3500. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3501. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3502. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3503. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3504. */
  3505. /* NOTE:
  3506. * This structure is for documentation, and cannot be safely used directly.
  3507. * Instead, use the constituent TLV structures to fill/parse.
  3508. */
  3509. typedef struct {
  3510. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3511. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3512. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3513. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3514. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3515. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3516. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3517. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3518. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3519. } htt_tx_de_stats_t;
  3520. /* == RING-IF STATS == */
  3521. /* DWORD num_elems__prefetch_tail_idx */
  3522. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3523. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3524. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3525. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3526. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3527. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3528. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3529. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3530. do { \
  3531. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3532. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3533. } while (0)
  3534. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3535. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3536. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3537. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3538. do { \
  3539. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3540. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3541. } while (0)
  3542. /* DWORD head_idx__tail_idx */
  3543. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3544. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3545. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3546. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3547. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3548. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3549. HTT_RING_IF_STATS_HEAD_IDX_S)
  3550. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3551. do { \
  3552. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3553. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3554. } while (0)
  3555. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3556. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3557. HTT_RING_IF_STATS_TAIL_IDX_S)
  3558. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3559. do { \
  3560. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3561. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3562. } while (0)
  3563. /* DWORD shadow_head_idx__shadow_tail_idx */
  3564. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3565. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3566. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3567. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3568. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3569. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3570. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3571. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3572. do { \
  3573. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3574. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3575. } while (0)
  3576. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3577. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3578. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3579. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3580. do { \
  3581. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3582. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3583. } while (0)
  3584. /* DWORD lwm_thresh__hwm_thresh */
  3585. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3586. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3587. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3588. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3589. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3590. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3591. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3592. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3593. do { \
  3594. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3595. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3596. } while (0)
  3597. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3598. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3599. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3600. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3601. do { \
  3602. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3603. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3604. } while (0)
  3605. #define HTT_STATS_LOW_WM_BINS 5
  3606. #define HTT_STATS_HIGH_WM_BINS 5
  3607. typedef struct {
  3608. /** DWORD aligned base memory address of the ring */
  3609. A_UINT32 base_addr;
  3610. /** size of each ring element */
  3611. A_UINT32 elem_size;
  3612. /**
  3613. * BIT [15 : 0] :- num_elems
  3614. * BIT [31 : 16] :- prefetch_tail_idx
  3615. */
  3616. A_UINT32 num_elems__prefetch_tail_idx;
  3617. /**
  3618. * BIT [15 : 0] :- head_idx
  3619. * BIT [31 : 16] :- tail_idx
  3620. */
  3621. A_UINT32 head_idx__tail_idx;
  3622. /**
  3623. * BIT [15 : 0] :- shadow_head_idx
  3624. * BIT [31 : 16] :- shadow_tail_idx
  3625. */
  3626. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3627. A_UINT32 num_tail_incr;
  3628. /**
  3629. * BIT [15 : 0] :- lwm_thresh
  3630. * BIT [31 : 16] :- hwm_thresh
  3631. */
  3632. A_UINT32 lwm_thresh__hwm_thresh;
  3633. A_UINT32 overrun_hit_count;
  3634. A_UINT32 underrun_hit_count;
  3635. A_UINT32 prod_blockwait_count;
  3636. A_UINT32 cons_blockwait_count;
  3637. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3638. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3639. } htt_ring_if_stats_tlv;
  3640. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3641. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3642. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3643. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3644. HTT_RING_IF_CMN_MAC_ID_S)
  3645. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3646. do { \
  3647. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3648. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3649. } while (0)
  3650. typedef struct {
  3651. htt_tlv_hdr_t tlv_hdr;
  3652. /**
  3653. * BIT [ 7 : 0] :- mac_id
  3654. * BIT [31 : 8] :- reserved
  3655. */
  3656. A_UINT32 mac_id__word;
  3657. A_UINT32 num_records;
  3658. } htt_ring_if_cmn_tlv;
  3659. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3660. * TLV_TAGS:
  3661. * - HTT_STATS_RING_IF_CMN_TAG
  3662. * - HTT_STATS_STRING_TAG
  3663. * - HTT_STATS_RING_IF_TAG
  3664. */
  3665. /* NOTE:
  3666. * This structure is for documentation, and cannot be safely used directly.
  3667. * Instead, use the constituent TLV structures to fill/parse.
  3668. */
  3669. typedef struct {
  3670. htt_ring_if_cmn_tlv cmn_tlv;
  3671. /** Variable based on the Number of records. */
  3672. struct _ring_if {
  3673. htt_stats_string_tlv ring_str_tlv;
  3674. htt_ring_if_stats_tlv ring_tlv;
  3675. } r[1];
  3676. } htt_ring_if_stats_t;
  3677. /* == SFM STATS == */
  3678. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3679. /* NOTE: Variable length TLV, use length spec to infer array size */
  3680. typedef struct {
  3681. htt_tlv_hdr_t tlv_hdr;
  3682. /** Number of DWORDS used per user and per client */
  3683. A_UINT32 dwords_used_by_user_n[1];
  3684. } htt_sfm_client_user_tlv_v;
  3685. typedef struct {
  3686. htt_tlv_hdr_t tlv_hdr;
  3687. /** Client ID */
  3688. A_UINT32 client_id;
  3689. /** Minimum number of buffers */
  3690. A_UINT32 buf_min;
  3691. /** Maximum number of buffers */
  3692. A_UINT32 buf_max;
  3693. /** Number of Busy buffers */
  3694. A_UINT32 buf_busy;
  3695. /** Number of Allocated buffers */
  3696. A_UINT32 buf_alloc;
  3697. /** Number of Available/Usable buffers */
  3698. A_UINT32 buf_avail;
  3699. /** Number of users */
  3700. A_UINT32 num_users;
  3701. } htt_sfm_client_tlv;
  3702. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3703. #define HTT_SFM_CMN_MAC_ID_S 0
  3704. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3705. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3706. HTT_SFM_CMN_MAC_ID_S)
  3707. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3708. do { \
  3709. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3710. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3711. } while (0)
  3712. typedef struct {
  3713. htt_tlv_hdr_t tlv_hdr;
  3714. /**
  3715. * BIT [ 7 : 0] :- mac_id
  3716. * BIT [31 : 8] :- reserved
  3717. */
  3718. A_UINT32 mac_id__word;
  3719. /**
  3720. * Indicates the total number of 128 byte buffers in the CMEM
  3721. * that are available for buffer sharing
  3722. */
  3723. A_UINT32 buf_total;
  3724. /**
  3725. * Indicates for certain client or all the clients there is no
  3726. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3727. */
  3728. A_UINT32 mem_empty;
  3729. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3730. A_UINT32 deallocate_bufs;
  3731. /** Number of Records */
  3732. A_UINT32 num_records;
  3733. } htt_sfm_cmn_tlv;
  3734. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3735. * TLV_TAGS:
  3736. * - HTT_STATS_SFM_CMN_TAG
  3737. * - HTT_STATS_STRING_TAG
  3738. * - HTT_STATS_SFM_CLIENT_TAG
  3739. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3740. */
  3741. /* NOTE:
  3742. * This structure is for documentation, and cannot be safely used directly.
  3743. * Instead, use the constituent TLV structures to fill/parse.
  3744. */
  3745. typedef struct {
  3746. htt_sfm_cmn_tlv cmn_tlv;
  3747. /** Variable based on the Number of records. */
  3748. struct _sfm_client {
  3749. htt_stats_string_tlv client_str_tlv;
  3750. htt_sfm_client_tlv client_tlv;
  3751. htt_sfm_client_user_tlv_v user_tlv;
  3752. } r[1];
  3753. } htt_sfm_stats_t;
  3754. /* == SRNG STATS == */
  3755. /* DWORD mac_id__ring_id__arena__ep */
  3756. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3757. #define HTT_SRING_STATS_MAC_ID_S 0
  3758. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3759. #define HTT_SRING_STATS_RING_ID_S 8
  3760. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3761. #define HTT_SRING_STATS_ARENA_S 16
  3762. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3763. #define HTT_SRING_STATS_EP_TYPE_S 24
  3764. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3765. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3766. HTT_SRING_STATS_MAC_ID_S)
  3767. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3768. do { \
  3769. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3770. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3771. } while (0)
  3772. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3773. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3774. HTT_SRING_STATS_RING_ID_S)
  3775. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3776. do { \
  3777. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3778. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3779. } while (0)
  3780. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3781. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3782. HTT_SRING_STATS_ARENA_S)
  3783. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3784. do { \
  3785. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3786. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3787. } while (0)
  3788. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3789. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3790. HTT_SRING_STATS_EP_TYPE_S)
  3791. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3792. do { \
  3793. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3794. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3795. } while (0)
  3796. /* DWORD num_avail_words__num_valid_words */
  3797. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3798. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3799. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3800. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3801. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3802. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3803. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3804. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3805. do { \
  3806. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3807. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3808. } while (0)
  3809. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3810. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3811. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3812. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3813. do { \
  3814. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3815. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3816. } while (0)
  3817. /* DWORD head_ptr__tail_ptr */
  3818. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3819. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3820. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3821. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3822. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3823. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3824. HTT_SRING_STATS_HEAD_PTR_S)
  3825. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3826. do { \
  3827. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3828. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3829. } while (0)
  3830. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3831. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3832. HTT_SRING_STATS_TAIL_PTR_S)
  3833. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3834. do { \
  3835. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3836. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3837. } while (0)
  3838. /* DWORD consumer_empty__producer_full */
  3839. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3840. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3841. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3842. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3843. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3844. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3845. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3846. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3847. do { \
  3848. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3849. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3850. } while (0)
  3851. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3852. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3853. HTT_SRING_STATS_PRODUCER_FULL_S)
  3854. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3855. do { \
  3856. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3857. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3858. } while (0)
  3859. /* DWORD prefetch_count__internal_tail_ptr */
  3860. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3861. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3862. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3863. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3864. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3865. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3866. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3867. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3868. do { \
  3869. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3870. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3871. } while (0)
  3872. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3873. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3874. HTT_SRING_STATS_INTERNAL_TP_S)
  3875. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3876. do { \
  3877. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3878. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3879. } while (0)
  3880. typedef struct {
  3881. htt_tlv_hdr_t tlv_hdr;
  3882. /**
  3883. * BIT [ 7 : 0] :- mac_id
  3884. * BIT [15 : 8] :- ring_id
  3885. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3886. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3887. * BIT [31 : 25] :- reserved
  3888. */
  3889. A_UINT32 mac_id__ring_id__arena__ep;
  3890. /** DWORD aligned base memory address of the ring */
  3891. A_UINT32 base_addr_lsb;
  3892. A_UINT32 base_addr_msb;
  3893. /** size of ring */
  3894. A_UINT32 ring_size;
  3895. /** size of each ring element */
  3896. A_UINT32 elem_size;
  3897. /** Ring status
  3898. *
  3899. * BIT [15 : 0] :- num_avail_words
  3900. * BIT [31 : 16] :- num_valid_words
  3901. */
  3902. A_UINT32 num_avail_words__num_valid_words;
  3903. /** Index of head and tail
  3904. * BIT [15 : 0] :- head_ptr
  3905. * BIT [31 : 16] :- tail_ptr
  3906. */
  3907. A_UINT32 head_ptr__tail_ptr;
  3908. /** Empty or full counter of rings
  3909. * BIT [15 : 0] :- consumer_empty
  3910. * BIT [31 : 16] :- producer_full
  3911. */
  3912. A_UINT32 consumer_empty__producer_full;
  3913. /** Prefetch status of consumer ring
  3914. * BIT [15 : 0] :- prefetch_count
  3915. * BIT [31 : 16] :- internal_tail_ptr
  3916. */
  3917. A_UINT32 prefetch_count__internal_tail_ptr;
  3918. } htt_sring_stats_tlv;
  3919. typedef struct {
  3920. htt_tlv_hdr_t tlv_hdr;
  3921. A_UINT32 num_records;
  3922. } htt_sring_cmn_tlv;
  3923. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3924. * TLV_TAGS:
  3925. * - HTT_STATS_SRING_CMN_TAG
  3926. * - HTT_STATS_STRING_TAG
  3927. * - HTT_STATS_SRING_STATS_TAG
  3928. */
  3929. /* NOTE:
  3930. * This structure is for documentation, and cannot be safely used directly.
  3931. * Instead, use the constituent TLV structures to fill/parse.
  3932. */
  3933. typedef struct {
  3934. htt_sring_cmn_tlv cmn_tlv;
  3935. /** Variable based on the Number of records */
  3936. struct _sring_stats {
  3937. htt_stats_string_tlv sring_str_tlv;
  3938. htt_sring_stats_tlv sring_stats_tlv;
  3939. } r[1];
  3940. } htt_sring_stats_t;
  3941. /* == PDEV TX RATE CTRL STATS == */
  3942. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3943. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3944. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3945. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3946. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3947. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3948. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3949. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3950. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3951. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3952. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3953. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3954. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  3955. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3956. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3957. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3958. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3959. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3960. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3961. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3962. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3963. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3964. do { \
  3965. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  3966. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  3967. } while (0)
  3968. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  3969. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  3970. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  3971. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  3972. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  3973. /*
  3974. * Introduce new TX counters to support 320MHz support and punctured modes
  3975. */
  3976. typedef enum {
  3977. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  3978. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  3979. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  3980. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  3981. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  3982. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3983. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3984. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  3985. /* 11be related updates */
  3986. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  3987. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3988. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  3989. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  3990. typedef enum {
  3991. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  3992. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  3993. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  3994. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  3995. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  3996. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  3997. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  3998. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  3999. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4000. typedef enum {
  4001. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4002. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4003. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4004. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4005. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4006. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4007. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4008. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4009. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4010. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4011. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4012. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4013. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4014. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4015. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4016. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4017. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4018. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4019. typedef struct {
  4020. htt_tlv_hdr_t tlv_hdr;
  4021. /**
  4022. * BIT [ 7 : 0] :- mac_id
  4023. * BIT [31 : 8] :- reserved
  4024. */
  4025. A_UINT32 mac_id__word;
  4026. /** Number of tx ldpc packets */
  4027. A_UINT32 tx_ldpc;
  4028. /** Number of tx rts packets */
  4029. A_UINT32 rts_cnt;
  4030. /** RSSI value of last ack packet (units = dB above noise floor) */
  4031. A_UINT32 ack_rssi;
  4032. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4033. /** tx_xx_mcs: currently unused */
  4034. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4035. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4036. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4037. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4038. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4039. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4040. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4041. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4042. /**
  4043. * Counters to track number of tx packets in each GI
  4044. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4045. */
  4046. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4047. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4048. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4049. /** Number of CTS-acknowledged RTS packets */
  4050. A_UINT32 rts_success;
  4051. /**
  4052. * Counters for legacy 11a and 11b transmissions.
  4053. *
  4054. * The index corresponds to:
  4055. *
  4056. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4057. *
  4058. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4059. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4060. */
  4061. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4062. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4063. /** 11AC VHT DL MU MIMO LDPC count */
  4064. A_UINT32 ac_mu_mimo_tx_ldpc;
  4065. /** 11AX HE DL MU MIMO LDPC count */
  4066. A_UINT32 ax_mu_mimo_tx_ldpc;
  4067. /** 11AX HE DL MU OFDMA LDPC count */
  4068. A_UINT32 ofdma_tx_ldpc;
  4069. /**
  4070. * Counters for 11ax HE LTF selection during TX.
  4071. *
  4072. * The index corresponds to:
  4073. *
  4074. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4075. */
  4076. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4077. /** 11AC VHT DL MU MIMO TX MCS stats */
  4078. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4079. /** 11AX HE DL MU MIMO TX MCS stats */
  4080. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4081. /** 11AX HE DL MU OFDMA TX MCS stats */
  4082. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4083. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4084. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4085. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4086. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4087. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4088. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4089. /** 11AC VHT DL MU MIMO TX BW stats */
  4090. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4091. /** 11AX HE DL MU MIMO TX BW stats */
  4092. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4093. /** 11AX HE DL MU OFDMA TX BW stats */
  4094. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4095. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4096. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4097. /** 11AX HE DL MU MIMO TX guard interval stats */
  4098. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4099. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4100. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4101. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4102. A_UINT32 tx_11ax_su_ext;
  4103. /* Stats for MCS 12/13 */
  4104. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4105. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4106. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4107. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4108. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4109. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4110. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4111. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4112. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4113. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4114. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4115. /* Stats for MCS 14/15 */
  4116. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4117. A_UINT32 tx_bw_320mhz;
  4118. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4119. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4120. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4121. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4122. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4123. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4124. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4125. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4126. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4127. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4128. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4129. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4130. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4131. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4132. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4133. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4134. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4135. } htt_tx_pdev_rate_stats_tlv;
  4136. typedef struct {
  4137. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4138. htt_tlv_hdr_t tlv_hdr;
  4139. /** 11BE EHT DL MU MIMO TX MCS stats */
  4140. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4141. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4142. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4143. /** 11BE EHT DL MU MIMO TX BW stats */
  4144. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4145. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4146. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4147. /** 11BE DL MU MIMO LDPC count */
  4148. A_UINT32 be_mu_mimo_tx_ldpc;
  4149. } htt_tx_pdev_rate_stats_be_tlv;
  4150. typedef struct {
  4151. /*
  4152. * SAWF pdev rate stats;
  4153. * placed in a separate TLV to adhere to size restrictions
  4154. */
  4155. htt_tlv_hdr_t tlv_hdr;
  4156. /**
  4157. * Counter incremented when MCS is dropped due to the successive retries
  4158. * to a peer reaching the configured limit.
  4159. */
  4160. A_UINT32 rate_retry_mcs_drop_cnt;
  4161. /**
  4162. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4163. */
  4164. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4165. /**
  4166. * PPDU PER histogram - each PPDU has its PER computed,
  4167. * and the bin corresponding to that PER percentage is incremented.
  4168. */
  4169. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4170. /**
  4171. * When the service class contains delay bound rate parameters which
  4172. * indicate low latency and we enable latency-based RA params then
  4173. * the low_latency_rate_count will be incremented.
  4174. * This counts the number of peer-TIDs that have been categorized as
  4175. * low-latency.
  4176. */
  4177. A_UINT32 low_latency_rate_cnt;
  4178. /** Indicate how many times rate drop happened within SIFS burst */
  4179. A_UINT32 su_burst_rate_drop_cnt;
  4180. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4181. A_UINT32 su_burst_rate_drop_fail_cnt;
  4182. } htt_tx_pdev_rate_stats_sawf_tlv;
  4183. typedef struct {
  4184. htt_tlv_hdr_t tlv_hdr;
  4185. /**
  4186. * BIT [ 7 : 0] :- mac_id
  4187. * BIT [31 : 8] :- reserved
  4188. */
  4189. A_UINT32 mac_id__word;
  4190. /** 11BE EHT DL MU OFDMA LDPC count */
  4191. A_UINT32 be_ofdma_tx_ldpc;
  4192. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4193. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4194. /**
  4195. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4196. */
  4197. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4198. /** 11BE EHT DL MU OFDMA TX BW stats */
  4199. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4200. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4201. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4202. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4203. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4204. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4205. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4206. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4207. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4208. * TLV_TAGS:
  4209. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4210. */
  4211. /* NOTE:
  4212. * This structure is for documentation, and cannot be safely used directly.
  4213. * Instead, use the constituent TLV structures to fill/parse.
  4214. */
  4215. typedef struct {
  4216. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4217. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4218. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4219. } htt_tx_pdev_rate_stats_t;
  4220. /* == PDEV RX RATE CTRL STATS == */
  4221. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4222. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4223. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4224. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4225. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4226. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4227. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4228. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4229. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4230. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4231. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4232. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4233. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4234. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4235. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4236. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4237. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4238. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4239. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4240. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4241. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4242. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4243. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4244. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4245. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4246. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4247. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4248. */
  4249. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4250. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4251. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4252. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4253. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4254. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4255. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4256. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4257. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4258. */
  4259. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4260. typedef enum {
  4261. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4262. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4263. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4264. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4265. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4266. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4267. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4268. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4269. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4270. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4271. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4272. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4273. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4274. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4275. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4276. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4277. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4278. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4279. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4280. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4281. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4282. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4283. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4284. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4285. do { \
  4286. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4287. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4288. } while (0)
  4289. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4290. typedef enum {
  4291. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4292. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4293. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4294. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4295. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4296. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4297. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4298. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4299. typedef struct {
  4300. htt_tlv_hdr_t tlv_hdr;
  4301. /**
  4302. * BIT [ 7 : 0] :- mac_id
  4303. * BIT [31 : 8] :- reserved
  4304. */
  4305. A_UINT32 mac_id__word;
  4306. A_UINT32 nsts;
  4307. /** Number of rx ldpc packets */
  4308. A_UINT32 rx_ldpc;
  4309. /** Number of rx rts packets */
  4310. A_UINT32 rts_cnt;
  4311. /** units = dB above noise floor */
  4312. A_UINT32 rssi_mgmt;
  4313. /** units = dB above noise floor */
  4314. A_UINT32 rssi_data;
  4315. /** units = dB above noise floor */
  4316. A_UINT32 rssi_comb;
  4317. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4318. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4319. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4320. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4321. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4322. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4323. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4324. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4325. /** units = dB above noise floor */
  4326. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4327. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4328. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4329. /** rx Signal Strength value in dBm unit */
  4330. A_INT32 rssi_in_dbm;
  4331. A_UINT32 rx_11ax_su_ext;
  4332. A_UINT32 rx_11ac_mumimo;
  4333. A_UINT32 rx_11ax_mumimo;
  4334. A_UINT32 rx_11ax_ofdma;
  4335. A_UINT32 txbf;
  4336. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4337. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4338. A_UINT32 rx_active_dur_us_low;
  4339. A_UINT32 rx_active_dur_us_high;
  4340. /** number of times UL MU MIMO RX packets received */
  4341. A_UINT32 rx_11ax_ul_ofdma;
  4342. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4343. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4344. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4345. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4346. /**
  4347. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4348. * (Increments the individual user NSS in the OFDMA PPDU received)
  4349. */
  4350. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4351. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4352. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4353. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4354. A_UINT32 ul_ofdma_rx_stbc;
  4355. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4356. A_UINT32 ul_ofdma_rx_ldpc;
  4357. /**
  4358. * Number of non data PPDUs received for each degree (number of users)
  4359. * in UL OFDMA
  4360. */
  4361. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4362. /**
  4363. * Number of data ppdus received for each degree (number of users)
  4364. * in UL OFDMA
  4365. */
  4366. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4367. /**
  4368. * Number of mpdus passed for each degree (number of users)
  4369. * in UL OFDMA TB PPDU
  4370. */
  4371. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4372. /**
  4373. * Number of mpdus failed for each degree (number of users)
  4374. * in UL OFDMA TB PPDU
  4375. */
  4376. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4377. A_UINT32 nss_count;
  4378. A_UINT32 pilot_count;
  4379. /** RxEVM stats in dB */
  4380. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4381. /**
  4382. * EVM mean across pilots, computed as
  4383. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4384. */
  4385. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4386. /** dBm units */
  4387. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4388. /** per_chain_rssi_pkt_type:
  4389. * This field shows what type of rx frame the per-chain RSSI was computed
  4390. * on, by recording the frame type and sub-type as bit-fields within this
  4391. * field:
  4392. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4393. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4394. * BIT [31 : 8] :- Reserved
  4395. */
  4396. A_UINT32 per_chain_rssi_pkt_type;
  4397. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4398. A_UINT32 rx_su_ndpa;
  4399. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4400. A_UINT32 rx_mu_ndpa;
  4401. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4402. A_UINT32 rx_br_poll;
  4403. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4404. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4405. /**
  4406. * Number of non data ppdus received for each degree (number of users)
  4407. * with UL MUMIMO
  4408. */
  4409. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4410. /**
  4411. * Number of data ppdus received for each degree (number of users)
  4412. * with UL MUMIMO
  4413. */
  4414. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4415. /**
  4416. * Number of mpdus passed for each degree (number of users)
  4417. * with UL MUMIMO TB PPDU
  4418. */
  4419. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4420. /**
  4421. * Number of mpdus failed for each degree (number of users)
  4422. * with UL MUMIMO TB PPDU
  4423. */
  4424. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4425. /**
  4426. * Number of non data ppdus received for each degree (number of users)
  4427. * in UL OFDMA
  4428. */
  4429. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4430. /**
  4431. * Number of data ppdus received for each degree (number of users)
  4432. *in UL OFDMA
  4433. */
  4434. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4435. /*
  4436. * NOTE - this TLV is already large enough that it causes the HTT message
  4437. * carrying it to be nearly at the message size limit that applies to
  4438. * many targets/hosts.
  4439. * No further fields should be added to this TLV without very careful
  4440. * review to ensure the size increase is acceptable.
  4441. */
  4442. } htt_rx_pdev_rate_stats_tlv;
  4443. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4444. * TLV_TAGS:
  4445. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4446. */
  4447. /* NOTE:
  4448. * This structure is for documentation, and cannot be safely used directly.
  4449. * Instead, use the constituent TLV structures to fill/parse.
  4450. */
  4451. typedef struct {
  4452. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4453. } htt_rx_pdev_rate_stats_t;
  4454. typedef struct {
  4455. htt_tlv_hdr_t tlv_hdr;
  4456. /** units = dB above noise floor */
  4457. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4458. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4459. /** rx mcast signal strength value in dBm unit */
  4460. A_INT32 rssi_mcast_in_dbm;
  4461. /** rx mgmt packet signal Strength value in dBm unit */
  4462. A_INT32 rssi_mgmt_in_dbm;
  4463. /*
  4464. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4465. * due to message size limitations.
  4466. */
  4467. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4468. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4469. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4470. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4471. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4472. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4473. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4474. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4475. /* MCS 14,15 */
  4476. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4477. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4478. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4479. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4480. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4481. } htt_rx_pdev_rate_ext_stats_tlv;
  4482. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4483. * TLV_TAGS:
  4484. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4485. */
  4486. /* NOTE:
  4487. * This structure is for documentation, and cannot be safely used directly.
  4488. * Instead, use the constituent TLV structures to fill/parse.
  4489. */
  4490. typedef struct {
  4491. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4492. } htt_rx_pdev_rate_ext_stats_t;
  4493. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4494. #define HTT_STATS_CMN_MAC_ID_S 0
  4495. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4496. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4497. HTT_STATS_CMN_MAC_ID_S)
  4498. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4499. do { \
  4500. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4501. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4502. } while (0)
  4503. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4504. typedef struct {
  4505. htt_tlv_hdr_t tlv_hdr;
  4506. /**
  4507. * BIT [ 7 : 0] :- mac_id
  4508. * BIT [31 : 8] :- reserved
  4509. */
  4510. A_UINT32 mac_id__word;
  4511. A_UINT32 rx_11ax_ul_ofdma;
  4512. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4513. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4514. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4515. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4516. A_UINT32 ul_ofdma_rx_stbc;
  4517. A_UINT32 ul_ofdma_rx_ldpc;
  4518. /*
  4519. * These are arrays to hold the number of PPDUs that we received per RU.
  4520. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4521. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4522. */
  4523. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4524. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4525. /*
  4526. * These arrays hold Target RSSI (rx power the AP wants),
  4527. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4528. * which can be identified by AIDs, during trigger based RX.
  4529. * Array acts a circular buffer and holds values for last 5 STAs
  4530. * in the same order as RX.
  4531. */
  4532. /**
  4533. * STA AID array for identifying which STA the
  4534. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4535. */
  4536. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4537. /**
  4538. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4539. */
  4540. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4541. /**
  4542. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4543. */
  4544. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4545. /**
  4546. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4547. */
  4548. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4549. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4550. } htt_rx_pdev_ul_trigger_stats_tlv;
  4551. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4552. * TLV_TAGS:
  4553. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4554. * NOTE:
  4555. * This structure is for documentation, and cannot be safely used directly.
  4556. * Instead, use the constituent TLV structures to fill/parse.
  4557. */
  4558. typedef struct {
  4559. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4560. } htt_rx_pdev_ul_trigger_stats_t;
  4561. typedef struct {
  4562. htt_tlv_hdr_t tlv_hdr;
  4563. /**
  4564. * BIT [ 7 : 0] :- mac_id
  4565. * BIT [31 : 8] :- reserved
  4566. */
  4567. A_UINT32 mac_id__word;
  4568. A_UINT32 rx_11be_ul_ofdma;
  4569. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4570. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4571. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4572. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4573. A_UINT32 be_ul_ofdma_rx_stbc;
  4574. A_UINT32 be_ul_ofdma_rx_ldpc;
  4575. /*
  4576. * These are arrays to hold the number of PPDUs that we received per RU.
  4577. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4578. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4579. */
  4580. /** PPDU level */
  4581. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4582. /** PPDU level */
  4583. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4584. /*
  4585. * These arrays hold Target RSSI (rx power the AP wants),
  4586. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4587. * which can be identified by AIDs, during trigger based RX.
  4588. * Array acts a circular buffer and holds values for last 5 STAs
  4589. * in the same order as RX.
  4590. */
  4591. /**
  4592. * STA AID array for identifying which STA the
  4593. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4594. */
  4595. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4596. /**
  4597. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4598. */
  4599. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4600. /**
  4601. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4602. */
  4603. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4604. /**
  4605. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4606. */
  4607. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4608. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4609. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4610. * TLV_TAGS:
  4611. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4612. * NOTE:
  4613. * This structure is for documentation, and cannot be safely used directly.
  4614. * Instead, use the constituent TLV structures to fill/parse.
  4615. */
  4616. typedef struct {
  4617. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4618. } htt_rx_pdev_be_ul_trigger_stats_t;
  4619. typedef struct {
  4620. htt_tlv_hdr_t tlv_hdr;
  4621. A_UINT32 user_index;
  4622. /** PPDU level */
  4623. A_UINT32 rx_ulofdma_non_data_ppdu;
  4624. /** PPDU level */
  4625. A_UINT32 rx_ulofdma_data_ppdu;
  4626. /** MPDU level */
  4627. A_UINT32 rx_ulofdma_mpdu_ok;
  4628. /** MPDU level */
  4629. A_UINT32 rx_ulofdma_mpdu_fail;
  4630. A_UINT32 rx_ulofdma_non_data_nusers;
  4631. A_UINT32 rx_ulofdma_data_nusers;
  4632. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4633. typedef struct {
  4634. htt_tlv_hdr_t tlv_hdr;
  4635. A_UINT32 user_index;
  4636. /** PPDU level */
  4637. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4638. /** PPDU level */
  4639. A_UINT32 rx_ulmumimo_data_ppdu;
  4640. /** MPDU level */
  4641. A_UINT32 rx_ulmumimo_mpdu_ok;
  4642. /** MPDU level */
  4643. A_UINT32 rx_ulmumimo_mpdu_fail;
  4644. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4645. typedef struct {
  4646. htt_tlv_hdr_t tlv_hdr;
  4647. A_UINT32 user_index;
  4648. /** PPDU level */
  4649. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4650. /** PPDU level */
  4651. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4652. /** MPDU level */
  4653. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4654. /** MPDU level */
  4655. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4656. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4657. /* == RX PDEV/SOC STATS == */
  4658. typedef struct {
  4659. htt_tlv_hdr_t tlv_hdr;
  4660. /**
  4661. * BIT [7:0] :- mac_id
  4662. * BIT [31:8] :- reserved
  4663. *
  4664. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4665. */
  4666. A_UINT32 mac_id__word;
  4667. /** Number of times UL MUMIMO RX packets received */
  4668. A_UINT32 rx_11ax_ul_mumimo;
  4669. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4670. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4671. /**
  4672. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4673. * Index 0 indicates 1xLTF + 1.6 msec GI
  4674. * Index 1 indicates 2xLTF + 1.6 msec GI
  4675. * Index 2 indicates 4xLTF + 3.2 msec GI
  4676. */
  4677. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4678. /**
  4679. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4680. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4681. */
  4682. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4683. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4684. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4685. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4686. A_UINT32 ul_mumimo_rx_stbc;
  4687. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4688. A_UINT32 ul_mumimo_rx_ldpc;
  4689. /* Stats for MCS 12/13 */
  4690. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4691. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4692. /** RSSI in dBm for Rx TB PPDUs */
  4693. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4694. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4695. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4696. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4697. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4698. /** Average pilot EVM measued for RX UL TB PPDU */
  4699. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4700. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4701. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4702. typedef struct {
  4703. htt_tlv_hdr_t tlv_hdr;
  4704. /**
  4705. * BIT [7:0] :- mac_id
  4706. * BIT [31:8] :- reserved
  4707. *
  4708. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4709. */
  4710. A_UINT32 mac_id__word;
  4711. /** Number of times UL MUMIMO RX packets received */
  4712. A_UINT32 rx_11be_ul_mumimo;
  4713. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4714. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4715. /**
  4716. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4717. * Index 0 indicates 1xLTF + 1.6 msec GI
  4718. * Index 1 indicates 2xLTF + 1.6 msec GI
  4719. * Index 2 indicates 4xLTF + 3.2 msec GI
  4720. */
  4721. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4722. /**
  4723. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4724. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4725. */
  4726. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4727. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4728. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4729. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4730. A_UINT32 be_ul_mumimo_rx_stbc;
  4731. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4732. A_UINT32 be_ul_mumimo_rx_ldpc;
  4733. /** RSSI in dBm for Rx TB PPDUs */
  4734. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4735. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4736. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4737. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4738. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4739. /** Average pilot EVM measued for RX UL TB PPDU */
  4740. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4741. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4742. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4743. * TLV_TAGS:
  4744. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4745. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4746. */
  4747. typedef struct {
  4748. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4749. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4750. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4751. typedef struct {
  4752. htt_tlv_hdr_t tlv_hdr;
  4753. /** Num Packets received on REO FW ring */
  4754. A_UINT32 fw_reo_ring_data_msdu;
  4755. /** Num bc/mc packets indicated from fw to host */
  4756. A_UINT32 fw_to_host_data_msdu_bcmc;
  4757. /** Num unicast packets indicated from fw to host */
  4758. A_UINT32 fw_to_host_data_msdu_uc;
  4759. /** Num remote buf recycle from offload */
  4760. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4761. /** Num remote free buf given to offload */
  4762. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4763. /** Num unicast packets from local path indicated to host */
  4764. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4765. /** Num unicast packets from REO indicated to host */
  4766. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4767. /** Num Packets received from WBM SW1 ring */
  4768. A_UINT32 wbm_sw_ring_reap;
  4769. /** Num packets from WBM forwarded from fw to host via WBM */
  4770. A_UINT32 wbm_forward_to_host_cnt;
  4771. /** Num packets from WBM recycled to target refill ring */
  4772. A_UINT32 wbm_target_recycle_cnt;
  4773. /**
  4774. * Total Num of recycled to refill ring,
  4775. * including packets from WBM and REO
  4776. */
  4777. A_UINT32 target_refill_ring_recycle_cnt;
  4778. } htt_rx_soc_fw_stats_tlv;
  4779. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4780. /* NOTE: Variable length TLV, use length spec to infer array size */
  4781. typedef struct {
  4782. htt_tlv_hdr_t tlv_hdr;
  4783. /** Num ring empty encountered */
  4784. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4785. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4786. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4787. /* NOTE: Variable length TLV, use length spec to infer array size */
  4788. typedef struct {
  4789. htt_tlv_hdr_t tlv_hdr;
  4790. /** Num total buf refilled from refill ring */
  4791. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4792. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4793. /* RXDMA error code from WBM released packets */
  4794. typedef enum {
  4795. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4796. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4797. HTT_RX_RXDMA_FCS_ERR = 2,
  4798. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4799. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4800. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4801. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4802. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4803. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4804. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  4805. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  4806. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  4807. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  4808. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  4809. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  4810. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  4811. /*
  4812. * This MAX_ERR_CODE should not be used in any host/target messages,
  4813. * so that even though it is defined within a host/target interface
  4814. * definition header file, it isn't actually part of the host/target
  4815. * interface, and thus can be modified.
  4816. */
  4817. HTT_RX_RXDMA_MAX_ERR_CODE
  4818. } htt_rx_rxdma_error_code_enum;
  4819. /* NOTE: Variable length TLV, use length spec to infer array size */
  4820. typedef struct {
  4821. htt_tlv_hdr_t tlv_hdr;
  4822. /** NOTE:
  4823. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  4824. * It is expected but not required that the target will provide a rxdma_err element
  4825. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  4826. * MAX_ERR_CODE. The host should ignore any array elements whose
  4827. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4828. */
  4829. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  4830. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  4831. /* REO error code from WBM released packets */
  4832. typedef enum {
  4833. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  4834. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  4835. HTT_RX_AMPDU_IN_NON_BA = 2,
  4836. HTT_RX_NON_BA_DUPLICATE = 3,
  4837. HTT_RX_BA_DUPLICATE = 4,
  4838. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  4839. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  4840. HTT_RX_REGULAR_FRAME_OOR = 7,
  4841. HTT_RX_BAR_FRAME_OOR = 8,
  4842. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  4843. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  4844. HTT_RX_PN_CHECK_FAILED = 11,
  4845. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  4846. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  4847. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  4848. HTT_RX_REO_ERR_CODE_RVSD = 15,
  4849. /*
  4850. * This MAX_ERR_CODE should not be used in any host/target messages,
  4851. * so that even though it is defined within a host/target interface
  4852. * definition header file, it isn't actually part of the host/target
  4853. * interface, and thus can be modified.
  4854. */
  4855. HTT_RX_REO_MAX_ERR_CODE
  4856. } htt_rx_reo_error_code_enum;
  4857. /* NOTE: Variable length TLV, use length spec to infer array size */
  4858. typedef struct {
  4859. htt_tlv_hdr_t tlv_hdr;
  4860. /** NOTE:
  4861. * The mapping of REO error types to reo_err array elements is HW dependent.
  4862. * It is expected but not required that the target will provide a rxdma_err element
  4863. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  4864. * MAX_ERR_CODE. The host should ignore any array elements whose
  4865. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4866. */
  4867. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  4868. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  4869. /* NOTE:
  4870. * This structure is for documentation, and cannot be safely used directly.
  4871. * Instead, use the constituent TLV structures to fill/parse.
  4872. */
  4873. typedef struct {
  4874. htt_rx_soc_fw_stats_tlv fw_tlv;
  4875. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  4876. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  4877. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  4878. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  4879. } htt_rx_soc_stats_t;
  4880. /* == RX PDEV STATS == */
  4881. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  4882. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  4883. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  4884. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  4885. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  4886. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  4887. do { \
  4888. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  4889. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  4890. } while (0)
  4891. typedef struct {
  4892. htt_tlv_hdr_t tlv_hdr;
  4893. /**
  4894. * BIT [ 7 : 0] :- mac_id
  4895. * BIT [31 : 8] :- reserved
  4896. */
  4897. A_UINT32 mac_id__word;
  4898. /** Num PPDU status processed from HW */
  4899. A_UINT32 ppdu_recvd;
  4900. /** Num MPDU across PPDUs with FCS ok */
  4901. A_UINT32 mpdu_cnt_fcs_ok;
  4902. /** Num MPDU across PPDUs with FCS err */
  4903. A_UINT32 mpdu_cnt_fcs_err;
  4904. /** Num MSDU across PPDUs */
  4905. A_UINT32 tcp_msdu_cnt;
  4906. /** Num MSDU across PPDUs */
  4907. A_UINT32 tcp_ack_msdu_cnt;
  4908. /** Num MSDU across PPDUs */
  4909. A_UINT32 udp_msdu_cnt;
  4910. /** Num MSDU across PPDUs */
  4911. A_UINT32 other_msdu_cnt;
  4912. /** Num MPDU on FW ring indicated */
  4913. A_UINT32 fw_ring_mpdu_ind;
  4914. /** Num MGMT MPDU given to protocol */
  4915. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4916. /** Num ctrl MPDU given to protocol */
  4917. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  4918. /** Num mcast data packet received */
  4919. A_UINT32 fw_ring_mcast_data_msdu;
  4920. /** Num broadcast data packet received */
  4921. A_UINT32 fw_ring_bcast_data_msdu;
  4922. /** Num unicast data packet received */
  4923. A_UINT32 fw_ring_ucast_data_msdu;
  4924. /** Num null data packet received */
  4925. A_UINT32 fw_ring_null_data_msdu;
  4926. /** Num MPDU on FW ring dropped */
  4927. A_UINT32 fw_ring_mpdu_drop;
  4928. /** Num buf indication to offload */
  4929. A_UINT32 ofld_local_data_ind_cnt;
  4930. /** Num buf recycle from offload */
  4931. A_UINT32 ofld_local_data_buf_recycle_cnt;
  4932. /** Num buf indication to data_rx */
  4933. A_UINT32 drx_local_data_ind_cnt;
  4934. /** Num buf recycle from data_rx */
  4935. A_UINT32 drx_local_data_buf_recycle_cnt;
  4936. /** Num buf indication to protocol */
  4937. A_UINT32 local_nondata_ind_cnt;
  4938. /** Num buf recycle from protocol */
  4939. A_UINT32 local_nondata_buf_recycle_cnt;
  4940. /** Num buf fed */
  4941. A_UINT32 fw_status_buf_ring_refill_cnt;
  4942. /** Num ring empty encountered */
  4943. A_UINT32 fw_status_buf_ring_empty_cnt;
  4944. /** Num buf fed */
  4945. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  4946. /** Num ring empty encountered */
  4947. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  4948. /** Num buf fed */
  4949. A_UINT32 fw_link_buf_ring_refill_cnt;
  4950. /** Num ring empty encountered */
  4951. A_UINT32 fw_link_buf_ring_empty_cnt;
  4952. /** Num buf fed */
  4953. A_UINT32 host_pkt_buf_ring_refill_cnt;
  4954. /** Num ring empty encountered */
  4955. A_UINT32 host_pkt_buf_ring_empty_cnt;
  4956. /** Num buf fed */
  4957. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  4958. /** Num ring empty encountered */
  4959. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  4960. /** Num buf fed */
  4961. A_UINT32 mon_status_buf_ring_refill_cnt;
  4962. /** Num ring empty encountered */
  4963. A_UINT32 mon_status_buf_ring_empty_cnt;
  4964. /** Num buf fed */
  4965. A_UINT32 mon_desc_buf_ring_refill_cnt;
  4966. /** Num ring empty encountered */
  4967. A_UINT32 mon_desc_buf_ring_empty_cnt;
  4968. /** Num buf fed */
  4969. A_UINT32 mon_dest_ring_update_cnt;
  4970. /** Num ring full encountered */
  4971. A_UINT32 mon_dest_ring_full_cnt;
  4972. /** Num rx suspend is attempted */
  4973. A_UINT32 rx_suspend_cnt;
  4974. /** Num rx suspend failed */
  4975. A_UINT32 rx_suspend_fail_cnt;
  4976. /** Num rx resume attempted */
  4977. A_UINT32 rx_resume_cnt;
  4978. /** Num rx resume failed */
  4979. A_UINT32 rx_resume_fail_cnt;
  4980. /** Num rx ring switch */
  4981. A_UINT32 rx_ring_switch_cnt;
  4982. /** Num rx ring restore */
  4983. A_UINT32 rx_ring_restore_cnt;
  4984. /** Num rx flush issued */
  4985. A_UINT32 rx_flush_cnt;
  4986. /** Num rx recovery */
  4987. A_UINT32 rx_recovery_reset_cnt;
  4988. } htt_rx_pdev_fw_stats_tlv;
  4989. typedef struct {
  4990. htt_tlv_hdr_t tlv_hdr;
  4991. /** peer mac address */
  4992. htt_mac_addr peer_mac_addr;
  4993. /** Num of tx mgmt frames with subtype on peer level */
  4994. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4995. /** Num of rx mgmt frames with subtype on peer level */
  4996. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4997. } htt_peer_ctrl_path_txrx_stats_tlv;
  4998. #define HTT_STATS_PHY_ERR_MAX 43
  4999. typedef struct {
  5000. htt_tlv_hdr_t tlv_hdr;
  5001. /**
  5002. * BIT [ 7 : 0] :- mac_id
  5003. * BIT [31 : 8] :- reserved
  5004. */
  5005. A_UINT32 mac_id__word;
  5006. /** Num of phy err */
  5007. A_UINT32 total_phy_err_cnt;
  5008. /** Counts of different types of phy errs
  5009. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5010. * The only currently-supported mapping is shown below:
  5011. *
  5012. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5013. * 1 phyrx_err_synth_off
  5014. * 2 phyrx_err_ofdma_timing
  5015. * 3 phyrx_err_ofdma_signal_parity
  5016. * 4 phyrx_err_ofdma_rate_illegal
  5017. * 5 phyrx_err_ofdma_length_illegal
  5018. * 6 phyrx_err_ofdma_restart
  5019. * 7 phyrx_err_ofdma_service
  5020. * 8 phyrx_err_ppdu_ofdma_power_drop
  5021. * 9 phyrx_err_cck_blokker
  5022. * 10 phyrx_err_cck_timing
  5023. * 11 phyrx_err_cck_header_crc
  5024. * 12 phyrx_err_cck_rate_illegal
  5025. * 13 phyrx_err_cck_length_illegal
  5026. * 14 phyrx_err_cck_restart
  5027. * 15 phyrx_err_cck_service
  5028. * 16 phyrx_err_cck_power_drop
  5029. * 17 phyrx_err_ht_crc_err
  5030. * 18 phyrx_err_ht_length_illegal
  5031. * 19 phyrx_err_ht_rate_illegal
  5032. * 20 phyrx_err_ht_zlf
  5033. * 21 phyrx_err_false_radar_ext
  5034. * 22 phyrx_err_green_field
  5035. * 23 phyrx_err_bw_gt_dyn_bw
  5036. * 24 phyrx_err_leg_ht_mismatch
  5037. * 25 phyrx_err_vht_crc_error
  5038. * 26 phyrx_err_vht_siga_unsupported
  5039. * 27 phyrx_err_vht_lsig_len_invalid
  5040. * 28 phyrx_err_vht_ndp_or_zlf
  5041. * 29 phyrx_err_vht_nsym_lt_zero
  5042. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5043. * 31 phyrx_err_vht_rx_skip_group_id0
  5044. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5045. * 33 phyrx_err_vht_rx_skip_group_id63
  5046. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5047. * 35 phyrx_err_defer_nap
  5048. * 36 phyrx_err_fdomain_timeout
  5049. * 37 phyrx_err_lsig_rel_check
  5050. * 38 phyrx_err_bt_collision
  5051. * 39 phyrx_err_unsupported_mu_feedback
  5052. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5053. * 41 phyrx_err_unsupported_cbf
  5054. * 42 phyrx_err_other
  5055. */
  5056. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5057. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5058. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5059. /* NOTE: Variable length TLV, use length spec to infer array size */
  5060. typedef struct {
  5061. htt_tlv_hdr_t tlv_hdr;
  5062. /** Num error MPDU for each RxDMA error type */
  5063. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5064. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5065. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5066. /* NOTE: Variable length TLV, use length spec to infer array size */
  5067. typedef struct {
  5068. htt_tlv_hdr_t tlv_hdr;
  5069. /** Num MPDU dropped */
  5070. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5071. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5072. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5073. * TLV_TAGS:
  5074. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5075. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5076. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5077. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5078. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5079. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5080. */
  5081. /* NOTE:
  5082. * This structure is for documentation, and cannot be safely used directly.
  5083. * Instead, use the constituent TLV structures to fill/parse.
  5084. */
  5085. typedef struct {
  5086. htt_rx_soc_stats_t soc_stats;
  5087. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5088. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5089. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5090. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5091. } htt_rx_pdev_stats_t;
  5092. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5093. * TLV_TAGS:
  5094. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5095. *
  5096. */
  5097. typedef struct {
  5098. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5099. } htt_ctrl_path_txrx_stats_t;
  5100. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5101. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5102. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5103. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5104. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5105. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5106. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5107. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5108. typedef struct {
  5109. htt_tlv_hdr_t tlv_hdr;
  5110. /* Below values are obtained from the HW Cycles counter registers */
  5111. A_UINT32 tx_frame_usec;
  5112. A_UINT32 rx_frame_usec;
  5113. A_UINT32 rx_clear_usec;
  5114. A_UINT32 my_rx_frame_usec;
  5115. A_UINT32 usec_cnt;
  5116. A_UINT32 med_rx_idle_usec;
  5117. A_UINT32 med_tx_idle_global_usec;
  5118. A_UINT32 cca_obss_usec;
  5119. } htt_pdev_stats_cca_counters_tlv;
  5120. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5121. * due to lack of support in some host stats infrastructures for
  5122. * TLVs nested within TLVs.
  5123. */
  5124. typedef struct {
  5125. htt_tlv_hdr_t tlv_hdr;
  5126. /** The channel number on which these stats were collected */
  5127. A_UINT32 chan_num;
  5128. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5129. A_UINT32 num_records;
  5130. /**
  5131. * Bit map of valid CCA counters
  5132. * Bit0 - tx_frame_usec
  5133. * Bit1 - rx_frame_usec
  5134. * Bit2 - rx_clear_usec
  5135. * Bit3 - my_rx_frame_usec
  5136. * bit4 - usec_cnt
  5137. * Bit5 - med_rx_idle_usec
  5138. * Bit6 - med_tx_idle_global_usec
  5139. * Bit7 - cca_obss_usec
  5140. *
  5141. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5142. */
  5143. A_UINT32 valid_cca_counters_bitmap;
  5144. /** Indicates the stats collection interval
  5145. * Valid Values:
  5146. * 100 - For the 100ms interval CCA stats histogram
  5147. * 1000 - For 1sec interval CCA histogram
  5148. * 0xFFFFFFFF - For Cumulative CCA Stats
  5149. */
  5150. A_UINT32 collection_interval;
  5151. /**
  5152. * This will be followed by an array which contains the CCA stats
  5153. * collected in the last N intervals,
  5154. * if the indication is for last N intervals CCA stats.
  5155. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5156. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5157. */
  5158. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5159. } htt_pdev_cca_stats_hist_tlv;
  5160. typedef struct {
  5161. htt_tlv_hdr_t tlv_hdr;
  5162. /** The channel number on which these stats were collected */
  5163. A_UINT32 chan_num;
  5164. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5165. A_UINT32 num_records;
  5166. /**
  5167. * Bit map of valid CCA counters
  5168. * Bit0 - tx_frame_usec
  5169. * Bit1 - rx_frame_usec
  5170. * Bit2 - rx_clear_usec
  5171. * Bit3 - my_rx_frame_usec
  5172. * bit4 - usec_cnt
  5173. * Bit5 - med_rx_idle_usec
  5174. * Bit6 - med_tx_idle_global_usec
  5175. * Bit7 - cca_obss_usec
  5176. *
  5177. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5178. */
  5179. A_UINT32 valid_cca_counters_bitmap;
  5180. /** Indicates the stats collection interval
  5181. * Valid Values:
  5182. * 100 - For the 100ms interval CCA stats histogram
  5183. * 1000 - For 1sec interval CCA histogram
  5184. * 0xFFFFFFFF - For Cumulative CCA Stats
  5185. */
  5186. A_UINT32 collection_interval;
  5187. /**
  5188. * This will be followed by an array which contains the CCA stats
  5189. * collected in the last N intervals,
  5190. * if the indication is for last N intervals CCA stats.
  5191. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5192. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5193. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5194. */
  5195. } htt_pdev_cca_stats_hist_v1_tlv;
  5196. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5197. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5198. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5199. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5200. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5201. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5202. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5203. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5204. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5205. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5206. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5207. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5208. do { \
  5209. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5210. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5211. } while (0)
  5212. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5213. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5214. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5215. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5216. do { \
  5217. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5218. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5219. } while (0)
  5220. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5221. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5222. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5223. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5224. do { \
  5225. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5226. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5227. } while (0)
  5228. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5229. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5230. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5231. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5232. do { \
  5233. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5234. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5235. } while (0)
  5236. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5237. typedef struct {
  5238. htt_tlv_hdr_t tlv_hdr;
  5239. A_UINT32 vdev_id;
  5240. htt_mac_addr peer_mac;
  5241. A_UINT32 flow_id_flags;
  5242. /**
  5243. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5244. * not initiated by host
  5245. */
  5246. A_UINT32 dialog_id;
  5247. A_UINT32 wake_dura_us;
  5248. A_UINT32 wake_intvl_us;
  5249. A_UINT32 sp_offset_us;
  5250. } htt_pdev_stats_twt_session_tlv;
  5251. typedef struct {
  5252. htt_tlv_hdr_t tlv_hdr;
  5253. A_UINT32 pdev_id;
  5254. A_UINT32 num_sessions;
  5255. htt_pdev_stats_twt_session_tlv twt_session[1];
  5256. } htt_pdev_stats_twt_sessions_tlv;
  5257. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5258. * TLV_TAGS:
  5259. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5260. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5261. */
  5262. /* NOTE:
  5263. * This structure is for documentation, and cannot be safely used directly.
  5264. * Instead, use the constituent TLV structures to fill/parse.
  5265. */
  5266. typedef struct {
  5267. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5268. } htt_pdev_twt_sessions_stats_t;
  5269. typedef enum {
  5270. /* Global link descriptor queued in REO */
  5271. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5272. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5273. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5274. /*Number of queue descriptors of this aging group */
  5275. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5276. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5277. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5278. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5279. /* Total number of MSDUs buffered in AC */
  5280. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5281. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5282. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5283. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5284. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5285. } htt_rx_reo_resource_sample_id_enum;
  5286. typedef struct {
  5287. htt_tlv_hdr_t tlv_hdr;
  5288. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5289. /** htt_rx_reo_debug_sample_id_enum */
  5290. A_UINT32 sample_id;
  5291. /** Max value of all samples */
  5292. A_UINT32 total_max;
  5293. /** Average value of total samples */
  5294. A_UINT32 total_avg;
  5295. /** Num of samples including both zeros and non zeros ones*/
  5296. A_UINT32 total_sample;
  5297. /** Average value of all non zeros samples */
  5298. A_UINT32 non_zeros_avg;
  5299. /** Num of non zeros samples */
  5300. A_UINT32 non_zeros_sample;
  5301. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5302. A_UINT32 last_non_zeros_max;
  5303. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5304. A_UINT32 last_non_zeros_min;
  5305. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5306. A_UINT32 last_non_zeros_avg;
  5307. /** Num of last non zero samples */
  5308. A_UINT32 last_non_zeros_sample;
  5309. } htt_rx_reo_resource_stats_tlv_v;
  5310. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5311. * TLV_TAGS:
  5312. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5313. */
  5314. /* NOTE:
  5315. * This structure is for documentation, and cannot be safely used directly.
  5316. * Instead, use the constituent TLV structures to fill/parse.
  5317. */
  5318. typedef struct {
  5319. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5320. } htt_soc_reo_resource_stats_t;
  5321. /* == TX SOUNDING STATS == */
  5322. /* config_param0 */
  5323. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5324. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5325. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5326. typedef enum {
  5327. /* Implicit beamforming stats */
  5328. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5329. /* Single user short inter frame sequence steer stats */
  5330. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5331. /* Single user random back off steer stats */
  5332. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5333. /* Multi user short inter frame sequence steer stats */
  5334. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5335. /* Multi user random back off steer stats */
  5336. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5337. /* For backward compatability new modes cannot be added */
  5338. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5339. } htt_txbf_sound_steer_modes;
  5340. typedef enum {
  5341. HTT_TX_AC_SOUNDING_MODE = 0,
  5342. HTT_TX_AX_SOUNDING_MODE = 1,
  5343. HTT_TX_BE_SOUNDING_MODE = 2,
  5344. } htt_stats_sounding_tx_mode;
  5345. typedef struct {
  5346. htt_tlv_hdr_t tlv_hdr;
  5347. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5348. /* Counts number of soundings for all steering modes in each bw */
  5349. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5350. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5351. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5352. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5353. /**
  5354. * The sounding array is a 2-D array stored as an 1-D array of
  5355. * A_UINT32. The stats for a particular user/bw combination is
  5356. * referenced with the following:
  5357. *
  5358. * sounding[(user* max_bw) + bw]
  5359. *
  5360. * ... where max_bw == 4 for 160mhz
  5361. */
  5362. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5363. /* cv upload handler stats */
  5364. A_UINT32 cv_nc_mismatch_err;
  5365. A_UINT32 cv_fcs_err;
  5366. A_UINT32 cv_frag_idx_mismatch;
  5367. A_UINT32 cv_invalid_peer_id;
  5368. A_UINT32 cv_no_txbf_setup;
  5369. A_UINT32 cv_expiry_in_update;
  5370. A_UINT32 cv_pkt_bw_exceed;
  5371. A_UINT32 cv_dma_not_done_err;
  5372. A_UINT32 cv_update_failed;
  5373. /* cv query stats */
  5374. /** total times CV query happened */
  5375. A_UINT32 cv_total_query;
  5376. /** total pattern based CV query */
  5377. A_UINT32 cv_total_pattern_query;
  5378. /** total BW based CV query */
  5379. A_UINT32 cv_total_bw_query;
  5380. /** incorrect encoding in CV flags */
  5381. A_UINT32 cv_invalid_bw_coding;
  5382. /** forced sounding enabled for the peer */
  5383. A_UINT32 cv_forced_sounding;
  5384. /** standalone sounding sequence on-going */
  5385. A_UINT32 cv_standalone_sounding;
  5386. /** NC of available CV lower than expected */
  5387. A_UINT32 cv_nc_mismatch;
  5388. /** feedback type different from expected */
  5389. A_UINT32 cv_fb_type_mismatch;
  5390. /** CV BW not equal to expected BW for OFDMA */
  5391. A_UINT32 cv_ofdma_bw_mismatch;
  5392. /** CV BW not greater than or equal to expected BW */
  5393. A_UINT32 cv_bw_mismatch;
  5394. /** CV pattern not matching with the expected pattern */
  5395. A_UINT32 cv_pattern_mismatch;
  5396. /** CV available is of different preamble type than expected. */
  5397. A_UINT32 cv_preamble_mismatch;
  5398. /** NR of available CV is lower than expected. */
  5399. A_UINT32 cv_nr_mismatch;
  5400. /** CV in use count has exceeded threshold and cannot be used further. */
  5401. A_UINT32 cv_in_use_cnt_exceeded;
  5402. /** A valid CV has been found. */
  5403. A_UINT32 cv_found;
  5404. /** No valid CV was found. */
  5405. A_UINT32 cv_not_found;
  5406. /** Sounding per user in 320MHz bandwidth */
  5407. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5408. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5409. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5410. /* This part can be used for new counters added for CV query/upload. */
  5411. /** non-trigger based ranging sequence on-going */
  5412. A_UINT32 cv_ntbr_sounding;
  5413. /** CV found, but upload is in progress. */
  5414. A_UINT32 cv_found_upload_in_progress;
  5415. /** Expired CV found during query. */
  5416. A_UINT32 cv_expired_during_query;
  5417. } htt_tx_sounding_stats_tlv;
  5418. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5419. * TLV_TAGS:
  5420. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5421. */
  5422. /* NOTE:
  5423. * This structure is for documentation, and cannot be safely used directly.
  5424. * Instead, use the constituent TLV structures to fill/parse.
  5425. */
  5426. typedef struct {
  5427. htt_tx_sounding_stats_tlv sounding_tlv;
  5428. } htt_tx_sounding_stats_t;
  5429. typedef struct {
  5430. htt_tlv_hdr_t tlv_hdr;
  5431. A_UINT32 num_obss_tx_ppdu_success;
  5432. A_UINT32 num_obss_tx_ppdu_failure;
  5433. /** num_sr_tx_transmissions:
  5434. * Counter of TX done by aborting other BSS RX with spatial reuse
  5435. * (for cases where rx RSSI from other BSS is below the packet-detection
  5436. * threshold for doing spatial reuse)
  5437. */
  5438. union {
  5439. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5440. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5441. };
  5442. union {
  5443. /**
  5444. * Count the number of times the RSSI from an other-BSS signal
  5445. * is below the spatial reuse power threshold, thus providing an
  5446. * opportunity for spatial reuse since OBSS interference will be
  5447. * inconsequential.
  5448. */
  5449. A_UINT32 num_spatial_reuse_opportunities;
  5450. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5451. * This old name has been deprecated because it does not
  5452. * clearly and accurately reflect the information stored within
  5453. * this field.
  5454. * Use the new name (num_spatial_reuse_opportunities) instead of
  5455. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5456. */
  5457. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5458. };
  5459. /**
  5460. * Count of number of times OBSS frames were aborted and non-SRG
  5461. * opportunities were created. Non-SRG opportunities are created when
  5462. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5463. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5464. * allow non-SRG TX.
  5465. */
  5466. A_UINT32 num_non_srg_opportunities;
  5467. /**
  5468. * Count of number of times TX PPDU were transmitted using non-SRG
  5469. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5470. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5471. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5472. * tranmission happens.
  5473. */
  5474. A_UINT32 num_non_srg_ppdu_tried;
  5475. /**
  5476. * Count of number of times non-SRG based TX transmissions were successful
  5477. */
  5478. A_UINT32 num_non_srg_ppdu_success;
  5479. /**
  5480. * Count of number of times OBSS frames were aborted and SRG opportunities
  5481. * were created. Srg opportunities are created when incoming OBSS RSSI
  5482. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5483. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5484. * registers allow SRG TX.
  5485. */
  5486. A_UINT32 num_srg_opportunities;
  5487. /**
  5488. * Count of number of times TX PPDU were transmitted using SRG
  5489. * opportunities created.
  5490. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5491. * threshold configured in each PPDU.
  5492. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5493. * then SRG tranmission happens.
  5494. */
  5495. A_UINT32 num_srg_ppdu_tried;
  5496. /**
  5497. * Count of number of times SRG based TX transmissions were successful
  5498. */
  5499. A_UINT32 num_srg_ppdu_success;
  5500. /**
  5501. * Count of number of times PSR opportunities were created by aborting
  5502. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5503. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5504. * based spatial reuse.
  5505. */
  5506. A_UINT32 num_psr_opportunities;
  5507. /**
  5508. * Count of number of times TX PPDU were transmitted using PSR
  5509. * opportunities created.
  5510. */
  5511. A_UINT32 num_psr_ppdu_tried;
  5512. /**
  5513. * Count of number of times PSR based TX transmissions were successful.
  5514. */
  5515. A_UINT32 num_psr_ppdu_success;
  5516. } htt_pdev_obss_pd_stats_tlv;
  5517. /* NOTE:
  5518. * This structure is for documentation, and cannot be safely used directly.
  5519. * Instead, use the constituent TLV structures to fill/parse.
  5520. */
  5521. typedef struct {
  5522. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5523. } htt_pdev_obss_pd_stats_t;
  5524. typedef struct {
  5525. htt_tlv_hdr_t tlv_hdr;
  5526. A_UINT32 pdev_id;
  5527. A_UINT32 current_head_idx;
  5528. A_UINT32 current_tail_idx;
  5529. A_UINT32 num_htt_msgs_sent;
  5530. /**
  5531. * Time in milliseconds for which the ring has been in
  5532. * its current backpressure condition
  5533. */
  5534. A_UINT32 backpressure_time_ms;
  5535. /** backpressure_hist -
  5536. * histogram showing how many times different degrees of backpressure
  5537. * duration occurred:
  5538. * Index 0 indicates the number of times ring was
  5539. * continously in backpressure state for 100 - 200ms.
  5540. * Index 1 indicates the number of times ring was
  5541. * continously in backpressure state for 200 - 300ms.
  5542. * Index 2 indicates the number of times ring was
  5543. * continously in backpressure state for 300 - 400ms.
  5544. * Index 3 indicates the number of times ring was
  5545. * continously in backpressure state for 400 - 500ms.
  5546. * Index 4 indicates the number of times ring was
  5547. * continously in backpressure state beyond 500ms.
  5548. */
  5549. A_UINT32 backpressure_hist[5];
  5550. } htt_ring_backpressure_stats_tlv;
  5551. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5552. * TLV_TAGS:
  5553. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5554. */
  5555. /* NOTE:
  5556. * This structure is for documentation, and cannot be safely used directly.
  5557. * Instead, use the constituent TLV structures to fill/parse.
  5558. */
  5559. typedef struct {
  5560. htt_sring_cmn_tlv cmn_tlv;
  5561. struct {
  5562. htt_stats_string_tlv sring_str_tlv;
  5563. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5564. } r[1]; /* variable-length array */
  5565. } htt_ring_backpressure_stats_t;
  5566. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5567. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5568. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5569. typedef struct {
  5570. htt_tlv_hdr_t tlv_hdr;
  5571. /** print_header:
  5572. * This field suggests whether the host should print a header when
  5573. * displaying the TLV (because this is the first latency_prof_stats
  5574. * TLV within a series), or if only the TLV contents should be displayed
  5575. * without a header (because this is not the first TLV within the series).
  5576. */
  5577. A_UINT32 print_header;
  5578. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5579. /** number of data values included in the tot sum */
  5580. A_UINT32 cnt;
  5581. /** time in us */
  5582. A_UINT32 min;
  5583. /** time in us */
  5584. A_UINT32 max;
  5585. A_UINT32 last;
  5586. /** time in us */
  5587. A_UINT32 tot;
  5588. /** time in us */
  5589. A_UINT32 avg;
  5590. /** hist_intvl:
  5591. * Histogram interval, i.e. the latency range covered by each
  5592. * bin of the histogram, in microsecond units.
  5593. * hist[0] counts how many latencies were between 0 to hist_intvl
  5594. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5595. * hist[2] counts how many latencies were more than 2*hist_intvl
  5596. */
  5597. A_UINT32 hist_intvl;
  5598. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5599. /** max page faults in any 1 sampling window */
  5600. A_UINT32 page_fault_max;
  5601. /** summed over all sampling windows */
  5602. A_UINT32 page_fault_total;
  5603. /** ignored_latency_count:
  5604. * ignore some of profile latency to avoid avg skewing
  5605. */
  5606. A_UINT32 ignored_latency_count;
  5607. /** interrupts_max: max interrupts within any single sampling window */
  5608. A_UINT32 interrupts_max;
  5609. /** interrupts_hist: histogram of interrupt rate
  5610. * bin0 contains the number of sampling windows that had 0 interrupts,
  5611. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5612. * bin2 contains the number of sampling windows that had > 4 interrupts
  5613. */
  5614. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5615. } htt_latency_prof_stats_tlv;
  5616. typedef struct {
  5617. htt_tlv_hdr_t tlv_hdr;
  5618. /** duration:
  5619. * Time period over which counts were gathered, units = microseconds.
  5620. */
  5621. A_UINT32 duration;
  5622. A_UINT32 tx_msdu_cnt;
  5623. A_UINT32 tx_mpdu_cnt;
  5624. A_UINT32 tx_ppdu_cnt;
  5625. A_UINT32 rx_msdu_cnt;
  5626. A_UINT32 rx_mpdu_cnt;
  5627. } htt_latency_prof_ctx_tlv;
  5628. typedef struct {
  5629. htt_tlv_hdr_t tlv_hdr;
  5630. /** count of enabled profiles */
  5631. A_UINT32 prof_enable_cnt;
  5632. } htt_latency_prof_cnt_tlv;
  5633. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5634. * TLV_TAGS:
  5635. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5636. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5637. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5638. */
  5639. /* NOTE:
  5640. * This structure is for documentation, and cannot be safely used directly.
  5641. * Instead, use the constituent TLV structures to fill/parse.
  5642. */
  5643. typedef struct {
  5644. htt_latency_prof_stats_tlv latency_prof_stat;
  5645. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5646. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5647. } htt_soc_latency_stats_t;
  5648. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5649. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5650. #define HTT_RX_SQUARE_INDEX 6
  5651. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5652. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5653. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5654. * TLV_TAGS:
  5655. * - HTT_STATS_RX_FSE_STATS_TAG
  5656. */
  5657. typedef struct {
  5658. htt_tlv_hdr_t tlv_hdr;
  5659. /**
  5660. * Number of times host requested for fse enable/disable
  5661. */
  5662. A_UINT32 fse_enable_cnt;
  5663. A_UINT32 fse_disable_cnt;
  5664. /**
  5665. * Number of times host requested for fse cache invalidation
  5666. * individual entries or full cache
  5667. */
  5668. A_UINT32 fse_cache_invalidate_entry_cnt;
  5669. A_UINT32 fse_full_cache_invalidate_cnt;
  5670. /**
  5671. * Cache hits count will increase if there is a matching flow in the cache
  5672. * There is no register for cache miss but the number of cache misses can
  5673. * be calculated as
  5674. * cache miss = (num_searches - cache_hits)
  5675. * Thus, there is no need to have a separate variable for cache misses.
  5676. * Num searches is flow search times done in the cache.
  5677. */
  5678. A_UINT32 fse_num_cache_hits_cnt;
  5679. A_UINT32 fse_num_searches_cnt;
  5680. /**
  5681. * Cache Occupancy holds 2 types of values: Peak and Current.
  5682. * 10 bins are used to keep track of peak occupancy.
  5683. * 8 of these bins represent ranges of values, while the first and last
  5684. * bins represent the extreme cases of the cache being completely empty
  5685. * or completely full.
  5686. * For the non-extreme bins, the number of cache occupancy values per
  5687. * bin is the maximum cache occupancy (128), divided by the number of
  5688. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5689. * The range of values for each histogram bins is specified below:
  5690. * Bin0 = Counter increments when cache occupancy is empty
  5691. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5692. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5693. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5694. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5695. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5696. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5697. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5698. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5699. * Bin9 = Counter increments when cache occupancy is equal to 128
  5700. * The above histogram bin definitions apply to both the peak-occupancy
  5701. * histogram and the current-occupancy histogram.
  5702. *
  5703. * @fse_cache_occupancy_peak_cnt:
  5704. * Array records periodically PEAK cache occupancy values.
  5705. * Peak Occupancy will increment only if it is greater than current
  5706. * occupancy value.
  5707. *
  5708. * @fse_cache_occupancy_curr_cnt:
  5709. * Array records periodically current cache occupancy value.
  5710. * Current Cache occupancy always holds instant snapshot of
  5711. * current number of cache entries.
  5712. **/
  5713. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5714. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5715. /**
  5716. * Square stat is sum of squares of cache occupancy to better understand
  5717. * any variation/deviation within each cache set, over a given time-window.
  5718. *
  5719. * Square stat is calculated this way:
  5720. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5721. * The cache has 16-way set associativity, so the occupancy of a
  5722. * set can vary from 0 to 16. There are 8 sets within the cache.
  5723. * Therefore, the minimum possible square value is 0, and the maximum
  5724. * possible square value is (8*16^2) / 8 = 256.
  5725. *
  5726. * 6 bins are used to keep track of square stats:
  5727. * Bin0 = increments when square of current cache occupancy is zero
  5728. * Bin1 = increments when square of current cache occupancy is within
  5729. * [1 to 50]
  5730. * Bin2 = increments when square of current cache occupancy is within
  5731. * [51 to 100]
  5732. * Bin3 = increments when square of current cache occupancy is within
  5733. * [101 to 200]
  5734. * Bin4 = increments when square of current cache occupancy is within
  5735. * [201 to 255]
  5736. * Bin5 = increments when square of current cache occupancy is 256
  5737. */
  5738. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  5739. /**
  5740. * Search stats has 2 types of values: Peak Pending and Number of
  5741. * Search Pending.
  5742. * GSE command ring for FSE can hold maximum of 5 Pending searches
  5743. * at any given time.
  5744. *
  5745. * 4 bins are used to keep track of search stats:
  5746. * Bin0 = Counter increments when there are NO pending searches
  5747. * (For peak, it will be number of pending searches greater
  5748. * than GSE command ring FIFO outstanding requests.
  5749. * For Search Pending, it will be number of pending search
  5750. * inside GSE command ring FIFO.)
  5751. * Bin1 = Counter increments when number of pending searches are within
  5752. * [1 to 2]
  5753. * Bin2 = Counter increments when number of pending searches are within
  5754. * [3 to 4]
  5755. * Bin3 = Counter increments when number of pending searches are
  5756. * greater/equal to [ >= 5]
  5757. */
  5758. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  5759. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  5760. } htt_rx_fse_stats_tlv;
  5761. /* NOTE:
  5762. * This structure is for documentation, and cannot be safely used directly.
  5763. * Instead, use the constituent TLV structures to fill/parse.
  5764. */
  5765. typedef struct {
  5766. htt_rx_fse_stats_tlv rx_fse_stats;
  5767. } htt_rx_fse_stats_t;
  5768. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  5769. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  5770. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  5771. typedef struct {
  5772. htt_tlv_hdr_t tlv_hdr;
  5773. /** SU TxBF TX MCS stats */
  5774. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5775. /** Implicit BF TX MCS stats */
  5776. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5777. /** Open loop TX MCS stats */
  5778. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5779. /** SU TxBF TX NSS stats */
  5780. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5781. /** Implicit BF TX NSS stats */
  5782. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5783. /** Open loop TX NSS stats */
  5784. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5785. /** SU TxBF TX BW stats */
  5786. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5787. /** Implicit BF TX BW stats */
  5788. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5789. /** Open loop TX BW stats */
  5790. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5791. /** Legacy and OFDM TX rate stats */
  5792. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  5793. /** SU TxBF TX BW stats */
  5794. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5795. /** Implicit BF TX BW stats */
  5796. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5797. /** Open loop TX BW stats */
  5798. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5799. } htt_tx_pdev_txbf_rate_stats_tlv;
  5800. typedef enum {
  5801. HTT_STATS_RC_MODE_DLSU = 0,
  5802. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  5803. } htt_stats_rc_mode;
  5804. typedef struct {
  5805. A_UINT32 ppdus_tried;
  5806. A_UINT32 ppdus_ack_failed;
  5807. A_UINT32 mpdus_tried;
  5808. A_UINT32 mpdus_failed;
  5809. } htt_tx_rate_stats_t;
  5810. typedef struct {
  5811. htt_tlv_hdr_t tlv_hdr;
  5812. /** HTT_STATS_RC_MODE_XX */
  5813. A_UINT32 rc_mode;
  5814. A_UINT32 last_probed_mcs;
  5815. A_UINT32 last_probed_nss;
  5816. A_UINT32 last_probed_bw;
  5817. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  5818. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5819. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5820. /** 320MHz extension for PER */
  5821. htt_tx_rate_stats_t per_bw320;
  5822. } htt_tx_rate_stats_per_tlv;
  5823. /* NOTE:
  5824. * This structure is for documentation, and cannot be safely used directly.
  5825. * Instead, use the constituent TLV structures to fill/parse.
  5826. */
  5827. typedef struct {
  5828. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  5829. } htt_pdev_txbf_rate_stats_t;
  5830. typedef struct {
  5831. htt_tx_rate_stats_per_tlv per_stats;
  5832. } htt_tx_pdev_per_stats_t;
  5833. typedef enum {
  5834. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  5835. HTT_ULTRIG_PSPOLL_TRIGGER,
  5836. HTT_ULTRIG_UAPSD_TRIGGER,
  5837. HTT_ULTRIG_11AX_TRIGGER,
  5838. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  5839. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  5840. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  5841. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  5842. typedef enum {
  5843. HTT_11AX_TRIGGER_BASIC_E = 0,
  5844. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  5845. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  5846. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  5847. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  5848. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  5849. HTT_11AX_TRIGGER_BQRP_E = 6,
  5850. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  5851. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  5852. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  5853. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  5854. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  5855. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  5856. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  5857. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  5858. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  5859. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  5860. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  5861. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  5862. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  5863. /* Actual resp type sent by STA for trigger
  5864. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  5865. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  5866. /* Counter for MCS 0-13 */
  5867. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  5868. /* Counters BW 20,40,80,160,320 */
  5869. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  5870. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  5871. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  5872. * TLV_TAGS:
  5873. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  5874. */
  5875. typedef struct {
  5876. htt_tlv_hdr_t tlv_hdr;
  5877. A_UINT32 pdev_id;
  5878. /**
  5879. * Trigger Type reported by HWSCH on RX reception
  5880. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  5881. */
  5882. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  5883. /**
  5884. * 11AX Trigger Type on RX reception
  5885. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  5886. */
  5887. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  5888. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  5889. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5890. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5891. /**
  5892. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  5893. * Super set of num_data_ppdu_responded_per_hwq,
  5894. * num_null_delimiters_responded_per_hwq
  5895. */
  5896. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  5897. /**
  5898. * Time interval between current time ms and last successful trigger RX
  5899. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  5900. */
  5901. A_UINT32 last_trig_rx_time_delta_ms;
  5902. /**
  5903. * Rate Statistics for UL OFDMA
  5904. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  5905. */
  5906. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5907. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5908. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5909. A_UINT32 ul_ofdma_tx_ldpc;
  5910. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5911. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  5912. A_UINT32 trig_based_ppdu_tx;
  5913. A_UINT32 rbo_based_ppdu_tx;
  5914. /** Switch MU EDCA to SU EDCA Count */
  5915. A_UINT32 mu_edca_to_su_edca_switch_count;
  5916. /** Num MU EDCA applied Count */
  5917. A_UINT32 num_mu_edca_param_apply_count;
  5918. /**
  5919. * Current MU EDCA Parameters for WMM ACs
  5920. * Mode - 0 - SU EDCA, 1- MU EDCA
  5921. */
  5922. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  5923. /** Contention Window minimum. Range: 1 - 10 */
  5924. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  5925. /** Contention Window maximum. Range: 1 - 10 */
  5926. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  5927. /** AIFS value - 0 -255 */
  5928. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  5929. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5930. } htt_sta_ul_ofdma_stats_tlv;
  5931. /* NOTE:
  5932. * This structure is for documentation, and cannot be safely used directly.
  5933. * Instead, use the constituent TLV structures to fill/parse.
  5934. */
  5935. typedef struct {
  5936. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  5937. } htt_sta_11ax_ul_stats_t;
  5938. typedef struct {
  5939. htt_tlv_hdr_t tlv_hdr;
  5940. /** No of Fine Timing Measurement frames transmitted successfully */
  5941. A_UINT32 tx_ftm_suc;
  5942. /**
  5943. * No of Fine Timing Measurement frames transmitted successfully
  5944. * after retry
  5945. */
  5946. A_UINT32 tx_ftm_suc_retry;
  5947. /** No of Fine Timing Measurement frames not transmitted successfully */
  5948. A_UINT32 tx_ftm_fail;
  5949. /**
  5950. * No of Fine Timing Measurement Request frames received,
  5951. * including initial, non-initial, and duplicates
  5952. */
  5953. A_UINT32 rx_ftmr_cnt;
  5954. /**
  5955. * No of duplicate Fine Timing Measurement Request frames received,
  5956. * including both initial and non-initial
  5957. */
  5958. A_UINT32 rx_ftmr_dup_cnt;
  5959. /** No of initial Fine Timing Measurement Request frames received */
  5960. A_UINT32 rx_iftmr_cnt;
  5961. /**
  5962. * No of duplicate initial Fine Timing Measurement Request frames received
  5963. */
  5964. A_UINT32 rx_iftmr_dup_cnt;
  5965. /** No of responder sessions rejected when initiator was active */
  5966. A_UINT32 initiator_active_responder_rejected_cnt;
  5967. /** Responder terminate count */
  5968. A_UINT32 responder_terminate_cnt;
  5969. A_UINT32 vdev_id;
  5970. } htt_vdev_rtt_resp_stats_tlv;
  5971. typedef struct {
  5972. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  5973. } htt_vdev_rtt_resp_stats_t;
  5974. typedef struct {
  5975. htt_tlv_hdr_t tlv_hdr;
  5976. A_UINT32 vdev_id;
  5977. /**
  5978. * No of Fine Timing Measurement request frames transmitted successfully
  5979. */
  5980. A_UINT32 tx_ftmr_cnt;
  5981. /**
  5982. * No of Fine Timing Measurement request frames not transmitted successfully
  5983. */
  5984. A_UINT32 tx_ftmr_fail;
  5985. /**
  5986. * No of Fine Timing Measurement request frames transmitted successfully
  5987. * after retry
  5988. */
  5989. A_UINT32 tx_ftmr_suc_retry;
  5990. /**
  5991. * No of Fine Timing Measurement frames received, including initial,
  5992. * non-initial, and duplicates
  5993. */
  5994. A_UINT32 rx_ftm_cnt;
  5995. /** Initiator Terminate count */
  5996. A_UINT32 initiator_terminate_cnt;
  5997. } htt_vdev_rtt_init_stats_tlv;
  5998. typedef struct {
  5999. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6000. } htt_vdev_rtt_init_stats_t;
  6001. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6002. * TLV_TAGS:
  6003. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6004. */
  6005. /* NOTE:
  6006. * This structure is for documentation, and cannot be safely used directly.
  6007. * Instead, use the constituent TLV structures to fill/parse.
  6008. */
  6009. typedef struct {
  6010. htt_tlv_hdr_t tlv_hdr;
  6011. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6012. A_UINT32 pktlog_lite_drop_cnt;
  6013. /** No of pktlog payloads that were dropped in TQM path */
  6014. A_UINT32 pktlog_tqm_drop_cnt;
  6015. /** No of pktlog ppdu stats payloads that were dropped */
  6016. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6017. /** No of pktlog ppdu ctrl payloads that were dropped */
  6018. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6019. /** No of pktlog sw events payloads that were dropped */
  6020. A_UINT32 pktlog_sw_events_drop_cnt;
  6021. } htt_pktlog_and_htt_ring_stats_tlv;
  6022. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6023. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6024. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6025. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6026. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6027. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6028. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6029. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6030. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6031. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6032. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6033. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6034. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6035. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6036. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6037. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6038. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6039. do { \
  6040. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6041. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6042. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6043. } while (0)
  6044. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6045. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6046. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6047. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6048. do { \
  6049. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6050. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6051. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6052. } while (0)
  6053. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6054. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6055. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6056. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6057. do { \
  6058. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6059. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6060. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6061. } while (0)
  6062. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6063. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6064. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6065. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6066. do { \
  6067. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6068. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6069. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6070. } while (0)
  6071. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6072. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6073. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6074. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6075. do { \
  6076. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6077. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6078. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6079. } while (0)
  6080. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6081. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6082. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6083. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6084. do { \
  6085. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6086. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6087. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6088. } while (0)
  6089. enum {
  6090. HTT_STATS_PAGE_LOCKED = 0,
  6091. HTT_STATS_PAGE_UNLOCKED = 1,
  6092. HTT_STATS_NUM_PAGE_LOCK_STATES
  6093. };
  6094. /* dlPagerStats structure
  6095. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6096. typedef struct{
  6097. /** msg_dword_1 bitfields:
  6098. * async_lock : 8,
  6099. * sync_lock : 8,
  6100. * reserved : 16;
  6101. */
  6102. A_UINT32 msg_dword_1;
  6103. /** mst_dword_2 bitfields:
  6104. * total_locked_pages : 16,
  6105. * total_free_pages : 16;
  6106. */
  6107. A_UINT32 msg_dword_2;
  6108. /** msg_dword_3 bitfields:
  6109. * last_locked_page_idx : 16,
  6110. * last_unlocked_page_idx : 16;
  6111. */
  6112. A_UINT32 msg_dword_3;
  6113. struct {
  6114. A_UINT32 page_num;
  6115. A_UINT32 num_of_pages;
  6116. /** timestamp is in microsecond units, from SoC timer clock */
  6117. A_UINT32 timestamp_lsbs;
  6118. A_UINT32 timestamp_msbs;
  6119. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6120. } htt_dl_pager_stats_tlv;
  6121. /* NOTE:
  6122. * This structure is for documentation, and cannot be safely used directly.
  6123. * Instead, use the constituent TLV structures to fill/parse.
  6124. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6125. * TLV_TAGS:
  6126. * - HTT_STATS_DLPAGER_STATS_TAG
  6127. */
  6128. typedef struct {
  6129. htt_tlv_hdr_t tlv_hdr;
  6130. htt_dl_pager_stats_tlv dl_pager_stats;
  6131. } htt_dlpager_stats_t;
  6132. /*======= PHY STATS ====================*/
  6133. /*
  6134. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6135. * TLV_TAGS:
  6136. * - HTT_STATS_PHY_COUNTERS_TAG
  6137. * - HTT_STATS_PHY_STATS_TAG
  6138. */
  6139. #define HTT_MAX_RX_PKT_CNT 8
  6140. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6141. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6142. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6143. typedef enum {
  6144. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6145. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6146. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6147. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6148. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6149. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6150. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6151. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6152. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6153. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6154. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6155. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6156. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6157. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6158. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6159. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6160. } HTT_STATS_CHANNEL_FLAGS;
  6161. typedef enum {
  6162. HTT_STATS_RF_MODE_MIN = 0,
  6163. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6164. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6165. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6166. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6167. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6168. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6169. HTT_STATS_RF_MODE_INVALID = 0xff,
  6170. } HTT_STATS_RF_MODE;
  6171. typedef enum {
  6172. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6173. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6174. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6175. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6176. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6177. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6178. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6179. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6180. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6181. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6182. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6183. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6184. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6185. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6186. /* 0x00004000, 0x00008000 reserved */
  6187. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6188. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6189. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6190. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6191. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6192. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6193. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6194. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6195. } HTT_STATS_RESET_CAUSE;
  6196. typedef struct {
  6197. htt_tlv_hdr_t tlv_hdr;
  6198. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6199. A_UINT32 rx_ofdma_timing_err_cnt;
  6200. /** rx_cck_fail_cnt:
  6201. * number of cck error counts due to rx reception failure because of
  6202. * timing error in cck
  6203. */
  6204. A_UINT32 rx_cck_fail_cnt;
  6205. /** number of times tx abort initiated by mac */
  6206. A_UINT32 mactx_abort_cnt;
  6207. /** number of times rx abort initiated by mac */
  6208. A_UINT32 macrx_abort_cnt;
  6209. /** number of times tx abort initiated by phy */
  6210. A_UINT32 phytx_abort_cnt;
  6211. /** number of times rx abort initiated by phy */
  6212. A_UINT32 phyrx_abort_cnt;
  6213. /** number of rx defered count initiated by phy */
  6214. A_UINT32 phyrx_defer_abort_cnt;
  6215. /** number of sizing events generated at LSTF */
  6216. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6217. /** number of sizing events generated at non-legacy LTF */
  6218. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6219. /** rx_pkt_cnt -
  6220. * Received EOP (end-of-packet) count per packet type;
  6221. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6222. * [6-7]=RSVD
  6223. */
  6224. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6225. /** rx_pkt_crc_pass_cnt -
  6226. * Received EOP (end-of-packet) count per packet type;
  6227. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6228. * [6-7]=RSVD
  6229. */
  6230. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6231. /** per_blk_err_cnt -
  6232. * Error count per error source;
  6233. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6234. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6235. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6236. * [13-19]=RSVD
  6237. */
  6238. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6239. /** rx_ota_err_cnt -
  6240. * RXTD OTA (over-the-air) error count per error reason;
  6241. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6242. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6243. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6244. * [8] = coarse timing timeout error
  6245. * [9-13]=RSVD
  6246. */
  6247. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6248. } htt_phy_counters_tlv;
  6249. typedef struct {
  6250. htt_tlv_hdr_t tlv_hdr;
  6251. /** per chain hw noise floor values in dBm */
  6252. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6253. /** number of false radars detected */
  6254. A_UINT32 false_radar_cnt;
  6255. /** number of channel switches happened due to radar detection */
  6256. A_UINT32 radar_cs_cnt;
  6257. /** ani_level -
  6258. * ANI level (noise interference) corresponds to the channel
  6259. * the desense levels range from -5 to 15 in dB units,
  6260. * higher values indicating more noise interference.
  6261. */
  6262. A_INT32 ani_level;
  6263. /** running time in minutes since FW boot */
  6264. A_UINT32 fw_run_time;
  6265. /** per chain runtime noise floor values in dBm */
  6266. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6267. } htt_phy_stats_tlv;
  6268. typedef struct {
  6269. htt_tlv_hdr_t tlv_hdr;
  6270. /** current pdev_id */
  6271. A_UINT32 pdev_id;
  6272. /** current channel information */
  6273. A_UINT32 chan_mhz;
  6274. /** center_freq1, center_freq2 in mhz */
  6275. A_UINT32 chan_band_center_freq1;
  6276. A_UINT32 chan_band_center_freq2;
  6277. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6278. A_UINT32 chan_phy_mode;
  6279. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6280. A_UINT32 chan_flags;
  6281. /** channel Num updated to virtual phybase */
  6282. A_UINT32 chan_num;
  6283. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6284. A_UINT32 reset_cause;
  6285. /** Cause for the previous phy reset */
  6286. A_UINT32 prev_reset_cause;
  6287. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6288. A_UINT32 phy_warm_reset_src;
  6289. /** rxGain Table selection mode - register settings
  6290. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6291. */
  6292. A_UINT32 rx_gain_tbl_mode;
  6293. /** current xbar value - perchain analog to digital idx mapping */
  6294. A_UINT32 xbar_val;
  6295. /** Flag to indicate forced calibration */
  6296. A_UINT32 force_calibration;
  6297. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6298. A_UINT32 phyrf_mode;
  6299. /* PDL phyInput stats */
  6300. /** homechannel flag
  6301. * 1- Homechan, 0 - scan channel
  6302. */
  6303. A_UINT32 phy_homechan;
  6304. /** Tx and Rx chainmask */
  6305. A_UINT32 phy_tx_ch_mask;
  6306. A_UINT32 phy_rx_ch_mask;
  6307. /** INI masks - to decide the INI registers to be loaded on a reset */
  6308. A_UINT32 phybb_ini_mask;
  6309. A_UINT32 phyrf_ini_mask;
  6310. /** DFS,ADFS/Spectral scan enable masks */
  6311. A_UINT32 phy_dfs_en_mask;
  6312. A_UINT32 phy_sscan_en_mask;
  6313. A_UINT32 phy_synth_sel_mask;
  6314. A_UINT32 phy_adfs_freq;
  6315. /** CCK FIR settings
  6316. * register settings - filter coefficients for Iqs conversion
  6317. * [31:24] = FIR_COEFF_3_0
  6318. * [23:16] = FIR_COEFF_2_0
  6319. * [15:8] = FIR_COEFF_1_0
  6320. * [7:0] = FIR_COEFF_0_0
  6321. */
  6322. A_UINT32 cck_fir_settings;
  6323. /** dynamic primary channel index
  6324. * primary 20MHz channel index on the current channel BW
  6325. */
  6326. A_UINT32 phy_dyn_pri_chan;
  6327. /**
  6328. * Current CCA detection threshold
  6329. * dB above noisefloor req for CCA
  6330. * Register settings for all subbands
  6331. */
  6332. A_UINT32 cca_thresh;
  6333. /**
  6334. * status for dynamic CCA adjustment
  6335. * 0-disabled, 1-enabled
  6336. */
  6337. A_UINT32 dyn_cca_status;
  6338. /** RXDEAF Register value
  6339. * rxdesense_thresh_sw - VREG Register
  6340. * rxdesense_thresh_hw - PHY Register
  6341. */
  6342. A_UINT32 rxdesense_thresh_sw;
  6343. A_UINT32 rxdesense_thresh_hw;
  6344. } htt_phy_reset_stats_tlv;
  6345. typedef struct {
  6346. htt_tlv_hdr_t tlv_hdr;
  6347. /** current pdev_id */
  6348. A_UINT32 pdev_id;
  6349. /** ucode PHYOFF pass/failure count */
  6350. A_UINT32 cf_active_low_fail_cnt;
  6351. A_UINT32 cf_active_low_pass_cnt;
  6352. /** PHYOFF count attempted through ucode VREG */
  6353. A_UINT32 phy_off_through_vreg_cnt;
  6354. /** Force calibration count */
  6355. A_UINT32 force_calibration_cnt;
  6356. /** phyoff count during rfmode switch */
  6357. A_UINT32 rf_mode_switch_phy_off_cnt;
  6358. } htt_phy_reset_counters_tlv;
  6359. /* NOTE:
  6360. * This structure is for documentation, and cannot be safely used directly.
  6361. * Instead, use the constituent TLV structures to fill/parse.
  6362. */
  6363. typedef struct {
  6364. htt_phy_counters_tlv phy_counters;
  6365. htt_phy_stats_tlv phy_stats;
  6366. htt_phy_reset_counters_tlv phy_reset_counters;
  6367. htt_phy_reset_stats_tlv phy_reset_stats;
  6368. } htt_phy_counters_and_phy_stats_t;
  6369. /* NOTE:
  6370. * This structure is for documentation, and cannot be safely used directly.
  6371. * Instead, use the constituent TLV structures to fill/parse.
  6372. */
  6373. typedef struct {
  6374. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6375. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6376. } htt_vdevs_txrx_stats_t;
  6377. typedef struct {
  6378. A_UINT32
  6379. success: 16,
  6380. fail: 16;
  6381. } htt_stats_strm_gen_mpdus_cntr_t;
  6382. typedef struct {
  6383. /* MSDU queue identification */
  6384. A_UINT32
  6385. peer_id: 16,
  6386. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6387. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6388. reserved: 8;
  6389. } htt_stats_strm_msdu_queue_id;
  6390. typedef struct {
  6391. htt_tlv_hdr_t tlv_hdr;
  6392. htt_stats_strm_msdu_queue_id queue_id;
  6393. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6394. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6395. } htt_stats_strm_gen_mpdus_tlv_t;
  6396. typedef struct {
  6397. htt_tlv_hdr_t tlv_hdr;
  6398. htt_stats_strm_msdu_queue_id queue_id;
  6399. struct {
  6400. A_UINT32
  6401. timestamp_prior_ms: 16,
  6402. timestamp_now_ms: 16;
  6403. A_UINT32
  6404. interval_spec_ms: 16,
  6405. margin_ms: 16;
  6406. } svc_interval;
  6407. struct {
  6408. A_UINT32
  6409. /* consumed_bytes_orig:
  6410. * Raw count (actually estimate) of how many bytes were removed
  6411. * from the MSDU queue by the GEN_MPDUS operation.
  6412. */
  6413. consumed_bytes_orig: 16,
  6414. /* consumed_bytes_final:
  6415. * Adjusted count of removed bytes that incorporates normalizing
  6416. * by the actual service interval compared to the expected
  6417. * service interval.
  6418. * This allows the burst size computation to be independent of
  6419. * whether the target is doing GEN_MPDUS at only the service
  6420. * interval, or substantially more often than the service
  6421. * interval.
  6422. * consumed_bytes_final = consumed_bytes_orig /
  6423. * (svc_interval / ref_svc_interval)
  6424. */
  6425. consumed_bytes_final: 16;
  6426. A_UINT32
  6427. remaining_bytes: 16,
  6428. reserved: 16;
  6429. A_UINT32
  6430. burst_size_spec: 16,
  6431. margin_bytes: 16;
  6432. } burst_size;
  6433. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6434. #endif /* __HTT_STATS_H__ */