dsi_display.c 217 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/list.h>
  6. #include <linux/of.h>
  7. #include <linux/of_gpio.h>
  8. #include <linux/err.h>
  9. #include "msm_drv.h"
  10. #include "sde_connector.h"
  11. #include "msm_mmu.h"
  12. #include "dsi_display.h"
  13. #include "dsi_panel.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_drm.h"
  17. #include "dsi_clk.h"
  18. #include "dsi_pwr.h"
  19. #include "sde_dbg.h"
  20. #include "dsi_parser.h"
  21. #define to_dsi_display(x) container_of(x, struct dsi_display, host)
  22. #define INT_BASE_10 10
  23. #define MISR_BUFF_SIZE 256
  24. #define ESD_MODE_STRING_MAX_LEN 256
  25. #define ESD_TRIGGER_STRING_MAX_LEN 10
  26. #define MAX_NAME_SIZE 64
  27. #define MAX_TE_RECHECKS 5
  28. #define DSI_CLOCK_BITRATE_RADIX 10
  29. #define MAX_TE_SOURCE_ID 2
  30. #define SEC_PANEL_NAME_MAX_LEN 256
  31. u8 dbgfs_tx_cmd_buf[SZ_4K];
  32. static char dsi_display_primary[MAX_CMDLINE_PARAM_LEN];
  33. static char dsi_display_secondary[MAX_CMDLINE_PARAM_LEN];
  34. static struct dsi_display_boot_param boot_displays[MAX_DSI_ACTIVE_DISPLAY] = {
  35. {.boot_param = dsi_display_primary},
  36. {.boot_param = dsi_display_secondary},
  37. };
  38. static void dsi_display_panel_id_notification(struct dsi_display *display);
  39. static const struct of_device_id dsi_display_dt_match[] = {
  40. {.compatible = "qcom,dsi-display"},
  41. {}
  42. };
  43. bool is_skip_op_required(struct dsi_display *display)
  44. {
  45. if (!display)
  46. return false;
  47. return (display->is_cont_splash_enabled || display->trusted_vm_env);
  48. }
  49. static bool is_sim_panel(struct dsi_display *display)
  50. {
  51. if (!display || !display->panel)
  52. return false;
  53. return display->panel->te_using_watchdog_timer;
  54. }
  55. static void dsi_display_mask_ctrl_error_interrupts(struct dsi_display *display,
  56. u32 mask, bool enable)
  57. {
  58. int i;
  59. struct dsi_display_ctrl *ctrl;
  60. if (!display)
  61. return;
  62. display_for_each_ctrl(i, display) {
  63. ctrl = &display->ctrl[i];
  64. if ((!ctrl) || (!ctrl->ctrl))
  65. continue;
  66. mutex_lock(&ctrl->ctrl->ctrl_lock);
  67. dsi_ctrl_mask_error_status_interrupts(ctrl->ctrl, mask, enable);
  68. mutex_unlock(&ctrl->ctrl->ctrl_lock);
  69. }
  70. }
  71. static int dsi_display_config_clk_gating(struct dsi_display *display,
  72. bool enable)
  73. {
  74. int rc = 0, i = 0;
  75. struct dsi_display_ctrl *mctrl, *ctrl;
  76. enum dsi_clk_gate_type clk_selection;
  77. enum dsi_clk_gate_type const default_clk_select = PIXEL_CLK | DSI_PHY;
  78. if (!display) {
  79. DSI_ERR("Invalid params\n");
  80. return -EINVAL;
  81. }
  82. if (display->panel->host_config.force_hs_clk_lane) {
  83. DSI_DEBUG("no dsi clock gating for continuous clock mode\n");
  84. return 0;
  85. }
  86. mctrl = &display->ctrl[display->clk_master_idx];
  87. if (!mctrl) {
  88. DSI_ERR("Invalid controller\n");
  89. return -EINVAL;
  90. }
  91. clk_selection = display->clk_gating_config;
  92. if (!enable) {
  93. /* for disable path, make sure to disable all clk gating */
  94. clk_selection = DSI_CLK_ALL;
  95. } else if (!clk_selection || clk_selection > DSI_CLK_NONE) {
  96. /* Default selection, no overrides */
  97. clk_selection = default_clk_select;
  98. } else if (clk_selection == DSI_CLK_NONE) {
  99. clk_selection = 0;
  100. }
  101. DSI_DEBUG("%s clock gating Byte:%s Pixel:%s PHY:%s\n",
  102. enable ? "Enabling" : "Disabling",
  103. clk_selection & BYTE_CLK ? "yes" : "no",
  104. clk_selection & PIXEL_CLK ? "yes" : "no",
  105. clk_selection & DSI_PHY ? "yes" : "no");
  106. rc = dsi_ctrl_config_clk_gating(mctrl->ctrl, enable, clk_selection);
  107. if (rc) {
  108. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  109. display->name, enable ? "enable" : "disable",
  110. clk_selection, rc);
  111. return rc;
  112. }
  113. display_for_each_ctrl(i, display) {
  114. ctrl = &display->ctrl[i];
  115. if (!ctrl->ctrl || (ctrl == mctrl))
  116. continue;
  117. /**
  118. * In Split DSI usecase we should not enable clock gating on
  119. * DSI PHY1 to ensure no display atrifacts are seen.
  120. */
  121. clk_selection &= ~DSI_PHY;
  122. rc = dsi_ctrl_config_clk_gating(ctrl->ctrl, enable,
  123. clk_selection);
  124. if (rc) {
  125. DSI_ERR("[%s] failed to %s clk gating for clocks %d, rc=%d\n",
  126. display->name, enable ? "enable" : "disable",
  127. clk_selection, rc);
  128. return rc;
  129. }
  130. }
  131. return 0;
  132. }
  133. static void dsi_display_set_ctrl_esd_check_flag(struct dsi_display *display,
  134. bool enable)
  135. {
  136. int i;
  137. struct dsi_display_ctrl *ctrl;
  138. if (!display)
  139. return;
  140. display_for_each_ctrl(i, display) {
  141. ctrl = &display->ctrl[i];
  142. if (!ctrl)
  143. continue;
  144. ctrl->ctrl->esd_check_underway = enable;
  145. }
  146. }
  147. static void dsi_display_ctrl_irq_update(struct dsi_display *display, bool en)
  148. {
  149. int i;
  150. struct dsi_display_ctrl *ctrl;
  151. if (!display)
  152. return;
  153. display_for_each_ctrl(i, display) {
  154. ctrl = &display->ctrl[i];
  155. if (!ctrl)
  156. continue;
  157. dsi_ctrl_irq_update(ctrl->ctrl, en);
  158. }
  159. }
  160. void dsi_rect_intersect(const struct dsi_rect *r1,
  161. const struct dsi_rect *r2,
  162. struct dsi_rect *result)
  163. {
  164. int l, t, r, b;
  165. if (!r1 || !r2 || !result)
  166. return;
  167. l = max(r1->x, r2->x);
  168. t = max(r1->y, r2->y);
  169. r = min((r1->x + r1->w), (r2->x + r2->w));
  170. b = min((r1->y + r1->h), (r2->y + r2->h));
  171. if (r <= l || b <= t) {
  172. memset(result, 0, sizeof(*result));
  173. } else {
  174. result->x = l;
  175. result->y = t;
  176. result->w = r - l;
  177. result->h = b - t;
  178. }
  179. }
  180. int dsi_display_set_backlight(struct drm_connector *connector,
  181. void *display, u32 bl_lvl)
  182. {
  183. struct dsi_display *dsi_display = display;
  184. struct dsi_panel *panel;
  185. u32 bl_scale, bl_scale_sv;
  186. u64 bl_temp;
  187. int rc = 0;
  188. if (dsi_display == NULL || dsi_display->panel == NULL)
  189. return -EINVAL;
  190. panel = dsi_display->panel;
  191. mutex_lock(&panel->panel_lock);
  192. if (!dsi_panel_initialized(panel)) {
  193. rc = -EINVAL;
  194. goto error;
  195. }
  196. panel->bl_config.bl_level = bl_lvl;
  197. /* scale backlight */
  198. bl_scale = panel->bl_config.bl_scale;
  199. bl_temp = bl_lvl * bl_scale / MAX_BL_SCALE_LEVEL;
  200. bl_scale_sv = panel->bl_config.bl_scale_sv;
  201. bl_temp = (u32)bl_temp * bl_scale_sv / MAX_SV_BL_SCALE_LEVEL;
  202. if (bl_temp > panel->bl_config.bl_max_level)
  203. bl_temp = panel->bl_config.bl_max_level;
  204. /* use bl_temp as index of dimming bl lut to find the dimming panel backlight */
  205. if (bl_temp != 0 && panel->bl_config.dimming_bl_lut &&
  206. bl_temp < panel->bl_config.dimming_bl_lut->length) {
  207. DSI_DEBUG("before dimming bl_temp = %u, after dimming bl_temp = %lu\n",
  208. bl_temp, panel->bl_config.dimming_bl_lut->mapped_bl[bl_temp]);
  209. bl_temp = panel->bl_config.dimming_bl_lut->mapped_bl[bl_temp];
  210. }
  211. DSI_DEBUG("bl_scale = %u, bl_scale_sv = %u, bl_lvl = %u\n",
  212. bl_scale, bl_scale_sv, (u32)bl_temp);
  213. rc = dsi_panel_set_backlight(panel, (u32)bl_temp);
  214. if (rc)
  215. DSI_ERR("unable to set backlight\n");
  216. error:
  217. mutex_unlock(&panel->panel_lock);
  218. return rc;
  219. }
  220. static int dsi_display_cmd_engine_enable(struct dsi_display *display)
  221. {
  222. int rc = 0;
  223. int i;
  224. struct dsi_display_ctrl *m_ctrl, *ctrl;
  225. bool skip_op = is_skip_op_required(display);
  226. m_ctrl = &display->ctrl[display->cmd_master_idx];
  227. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  228. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  229. DSI_CTRL_ENGINE_ON, skip_op);
  230. if (rc) {
  231. DSI_ERR("[%s] enable mcmd engine failed, skip_op:%d rc:%d\n",
  232. display->name, skip_op, rc);
  233. goto done;
  234. }
  235. display_for_each_ctrl(i, display) {
  236. ctrl = &display->ctrl[i];
  237. if (!ctrl->ctrl || (ctrl == m_ctrl))
  238. continue;
  239. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  240. DSI_CTRL_ENGINE_ON, skip_op);
  241. if (rc) {
  242. DSI_ERR(
  243. "[%s] enable cmd engine failed, skip_op:%d rc:%d\n",
  244. display->name, skip_op, rc);
  245. goto error_disable_master;
  246. }
  247. }
  248. goto done;
  249. error_disable_master:
  250. (void)dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  251. DSI_CTRL_ENGINE_OFF, skip_op);
  252. done:
  253. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  254. return rc;
  255. }
  256. static int dsi_display_cmd_engine_disable(struct dsi_display *display)
  257. {
  258. int rc = 0;
  259. int i;
  260. struct dsi_display_ctrl *m_ctrl, *ctrl;
  261. bool skip_op = is_skip_op_required(display);
  262. m_ctrl = &display->ctrl[display->cmd_master_idx];
  263. mutex_lock(&m_ctrl->ctrl->ctrl_lock);
  264. display_for_each_ctrl(i, display) {
  265. ctrl = &display->ctrl[i];
  266. if (!ctrl->ctrl || (ctrl == m_ctrl))
  267. continue;
  268. rc = dsi_ctrl_set_cmd_engine_state(ctrl->ctrl,
  269. DSI_CTRL_ENGINE_OFF, skip_op);
  270. if (rc)
  271. DSI_ERR(
  272. "[%s] disable cmd engine failed, skip_op:%d rc:%d\n",
  273. display->name, skip_op, rc);
  274. }
  275. rc = dsi_ctrl_set_cmd_engine_state(m_ctrl->ctrl,
  276. DSI_CTRL_ENGINE_OFF, skip_op);
  277. if (rc)
  278. DSI_ERR("[%s] disable mcmd engine failed, skip_op:%d rc:%d\n",
  279. display->name, skip_op, rc);
  280. mutex_unlock(&m_ctrl->ctrl->ctrl_lock);
  281. return rc;
  282. }
  283. static void dsi_display_aspace_cb_locked(void *cb_data, bool is_detach)
  284. {
  285. struct dsi_display *display;
  286. struct dsi_display_ctrl *display_ctrl;
  287. int rc, cnt;
  288. if (!cb_data) {
  289. DSI_ERR("aspace cb called with invalid cb_data\n");
  290. return;
  291. }
  292. display = (struct dsi_display *)cb_data;
  293. /*
  294. * acquire panel_lock to make sure no commands are in-progress
  295. * while detaching the non-secure context banks
  296. */
  297. dsi_panel_acquire_panel_lock(display->panel);
  298. if (is_detach) {
  299. /* invalidate the stored iova */
  300. display->cmd_buffer_iova = 0;
  301. /* return the virtual address mapping */
  302. msm_gem_put_vaddr(display->tx_cmd_buf);
  303. msm_gem_vunmap(display->tx_cmd_buf, OBJ_LOCK_NORMAL);
  304. } else {
  305. rc = msm_gem_get_iova(display->tx_cmd_buf,
  306. display->aspace, &(display->cmd_buffer_iova));
  307. if (rc) {
  308. DSI_ERR("failed to get the iova rc %d\n", rc);
  309. goto end;
  310. }
  311. display->vaddr =
  312. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  313. if (IS_ERR_OR_NULL(display->vaddr)) {
  314. DSI_ERR("failed to get va rc %d\n", rc);
  315. goto end;
  316. }
  317. }
  318. display_for_each_ctrl(cnt, display) {
  319. display_ctrl = &display->ctrl[cnt];
  320. display_ctrl->ctrl->cmd_buffer_size = display->cmd_buffer_size;
  321. display_ctrl->ctrl->cmd_buffer_iova = display->cmd_buffer_iova;
  322. display_ctrl->ctrl->vaddr = display->vaddr;
  323. display_ctrl->ctrl->secure_mode = is_detach;
  324. }
  325. end:
  326. /* release panel_lock */
  327. dsi_panel_release_panel_lock(display->panel);
  328. }
  329. static irqreturn_t dsi_display_panel_te_irq_handler(int irq, void *data)
  330. {
  331. struct dsi_display *display = (struct dsi_display *)data;
  332. /*
  333. * This irq handler is used for sole purpose of identifying
  334. * ESD attacks on panel and we can safely assume IRQ_HANDLED
  335. * in case of display not being initialized yet
  336. */
  337. if (!display)
  338. return IRQ_HANDLED;
  339. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  340. complete_all(&display->esd_te_gate);
  341. return IRQ_HANDLED;
  342. }
  343. static void dsi_display_change_te_irq_status(struct dsi_display *display,
  344. bool enable)
  345. {
  346. if (!display) {
  347. DSI_ERR("Invalid params\n");
  348. return;
  349. }
  350. /* Handle unbalanced irq enable/disable calls */
  351. if (enable && !display->is_te_irq_enabled) {
  352. enable_irq(gpio_to_irq(display->disp_te_gpio));
  353. display->is_te_irq_enabled = true;
  354. } else if (!enable && display->is_te_irq_enabled) {
  355. disable_irq(gpio_to_irq(display->disp_te_gpio));
  356. display->is_te_irq_enabled = false;
  357. }
  358. }
  359. static void dsi_display_register_te_irq(struct dsi_display *display)
  360. {
  361. int rc = 0;
  362. struct platform_device *pdev;
  363. struct device *dev;
  364. unsigned int te_irq;
  365. pdev = display->pdev;
  366. if (!pdev) {
  367. DSI_ERR("invalid platform device\n");
  368. return;
  369. }
  370. dev = &pdev->dev;
  371. if (!dev) {
  372. DSI_ERR("invalid device\n");
  373. return;
  374. }
  375. if (display->trusted_vm_env) {
  376. DSI_INFO("GPIO's are not enabled in trusted VM\n");
  377. return;
  378. }
  379. if (!gpio_is_valid(display->disp_te_gpio)) {
  380. rc = -EINVAL;
  381. goto error;
  382. }
  383. init_completion(&display->esd_te_gate);
  384. te_irq = gpio_to_irq(display->disp_te_gpio);
  385. /* Avoid deferred spurious irqs with disable_irq() */
  386. irq_set_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  387. rc = devm_request_irq(dev, te_irq, dsi_display_panel_te_irq_handler,
  388. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  389. "TE_GPIO", display);
  390. if (rc) {
  391. DSI_ERR("TE request_irq failed for ESD rc:%d\n", rc);
  392. irq_clear_status_flags(te_irq, IRQ_DISABLE_UNLAZY);
  393. goto error;
  394. }
  395. disable_irq(te_irq);
  396. display->is_te_irq_enabled = false;
  397. return;
  398. error:
  399. /* disable the TE based ESD check */
  400. DSI_WARN("Unable to register for TE IRQ\n");
  401. if (display->panel->esd_config.status_mode == ESD_MODE_PANEL_TE)
  402. display->panel->esd_config.esd_enabled = false;
  403. }
  404. /* Allocate memory for cmd dma tx buffer */
  405. static int dsi_host_alloc_cmd_tx_buffer(struct dsi_display *display)
  406. {
  407. int rc = 0, cnt = 0;
  408. struct dsi_display_ctrl *display_ctrl;
  409. display->tx_cmd_buf = msm_gem_new(display->drm_dev,
  410. SZ_4K,
  411. MSM_BO_UNCACHED);
  412. if ((display->tx_cmd_buf) == NULL) {
  413. DSI_ERR("Failed to allocate cmd tx buf memory\n");
  414. rc = -ENOMEM;
  415. goto error;
  416. }
  417. display->cmd_buffer_size = SZ_4K;
  418. display->aspace = msm_gem_smmu_address_space_get(
  419. display->drm_dev, MSM_SMMU_DOMAIN_UNSECURE);
  420. if (PTR_ERR(display->aspace) == -ENODEV) {
  421. display->aspace = NULL;
  422. DSI_DEBUG("IOMMU not present, relying on VRAM\n");
  423. } else if (IS_ERR_OR_NULL(display->aspace)) {
  424. rc = PTR_ERR(display->aspace);
  425. display->aspace = NULL;
  426. DSI_ERR("failed to get aspace %d\n", rc);
  427. goto free_gem;
  428. } else if (display->aspace) {
  429. /* register to aspace */
  430. rc = msm_gem_address_space_register_cb(display->aspace,
  431. dsi_display_aspace_cb_locked, (void *)display);
  432. if (rc) {
  433. DSI_ERR("failed to register callback %d\n", rc);
  434. goto free_gem;
  435. }
  436. }
  437. rc = msm_gem_get_iova(display->tx_cmd_buf, display->aspace,
  438. &(display->cmd_buffer_iova));
  439. if (rc) {
  440. DSI_ERR("failed to get the iova rc %d\n", rc);
  441. goto free_aspace_cb;
  442. }
  443. display->vaddr =
  444. (void *) msm_gem_get_vaddr(display->tx_cmd_buf);
  445. if (IS_ERR_OR_NULL(display->vaddr)) {
  446. DSI_ERR("failed to get va rc %d\n", rc);
  447. rc = -EINVAL;
  448. goto put_iova;
  449. }
  450. display_for_each_ctrl(cnt, display) {
  451. display_ctrl = &display->ctrl[cnt];
  452. display_ctrl->ctrl->cmd_buffer_size = SZ_4K;
  453. display_ctrl->ctrl->cmd_buffer_iova =
  454. display->cmd_buffer_iova;
  455. display_ctrl->ctrl->vaddr = display->vaddr;
  456. display_ctrl->ctrl->tx_cmd_buf = display->tx_cmd_buf;
  457. }
  458. return rc;
  459. put_iova:
  460. msm_gem_put_iova(display->tx_cmd_buf, display->aspace);
  461. free_aspace_cb:
  462. msm_gem_address_space_unregister_cb(display->aspace,
  463. dsi_display_aspace_cb_locked, display);
  464. free_gem:
  465. mutex_lock(&display->drm_dev->struct_mutex);
  466. msm_gem_free_object(display->tx_cmd_buf);
  467. mutex_unlock(&display->drm_dev->struct_mutex);
  468. error:
  469. return rc;
  470. }
  471. static bool dsi_display_validate_reg_read(struct dsi_panel *panel)
  472. {
  473. int i, j = 0;
  474. int len = 0, *lenp;
  475. int group = 0, count = 0;
  476. struct drm_panel_esd_config *config;
  477. if (!panel)
  478. return false;
  479. config = &(panel->esd_config);
  480. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  481. count = config->status_cmd.count;
  482. for (i = 0; i < count; i++)
  483. len += lenp[i];
  484. for (i = 0; i < len; i++)
  485. j += len;
  486. for (j = 0; j < config->groups; ++j) {
  487. for (i = 0; i < len; ++i) {
  488. if (config->return_buf[i] !=
  489. config->status_value[group + i]) {
  490. DRM_ERROR("mismatch: 0x%x\n",
  491. config->return_buf[i]);
  492. break;
  493. }
  494. }
  495. if (i == len)
  496. return true;
  497. group += len;
  498. }
  499. return false;
  500. }
  501. static void dsi_display_parse_demura_data(struct dsi_display *display)
  502. {
  503. int rc = 0;
  504. display->panel_id = ~0x0;
  505. if (display->fw) {
  506. DSI_DEBUG("FW definition unsupported for Demura panel data\n");
  507. return;
  508. }
  509. rc = of_property_read_u64(display->pdev->dev.of_node,
  510. "qcom,demura-panel-id", &display->panel_id);
  511. if (rc) {
  512. DSI_DEBUG("No panel ID is present for this display\n");
  513. } else if (!display->panel_id) {
  514. DSI_DEBUG("Dummy panel ID node present for this display\n");
  515. display->panel_id = ~0x0;
  516. } else {
  517. DSI_DEBUG("panel id found: %lx\n", display->panel_id);
  518. }
  519. }
  520. static void dsi_display_parse_te_data(struct dsi_display *display)
  521. {
  522. struct platform_device *pdev;
  523. struct device *dev;
  524. int rc = 0;
  525. u32 val = 0;
  526. pdev = display->pdev;
  527. if (!pdev) {
  528. DSI_ERR("Invalid platform device\n");
  529. return;
  530. }
  531. dev = &pdev->dev;
  532. if (!dev) {
  533. DSI_ERR("Invalid platform device\n");
  534. return;
  535. }
  536. display->disp_te_gpio = of_get_named_gpio(dev->of_node,
  537. "qcom,platform-te-gpio", 0);
  538. if (display->fw)
  539. rc = dsi_parser_read_u32(display->parser_node,
  540. "qcom,panel-te-source", &val);
  541. else
  542. rc = of_property_read_u32(dev->of_node,
  543. "qcom,panel-te-source", &val);
  544. if (rc || (val > MAX_TE_SOURCE_ID)) {
  545. DSI_ERR("invalid vsync source selection\n");
  546. val = 0;
  547. }
  548. display->te_source = val;
  549. }
  550. static void dsi_display_set_cmd_tx_ctrl_flags(struct dsi_display *display,
  551. struct dsi_cmd_desc *cmd)
  552. {
  553. struct dsi_display_ctrl *ctrl, *m_ctrl;
  554. struct mipi_dsi_msg *msg = &cmd->msg;
  555. u32 flags = 0;
  556. int i = 0;
  557. m_ctrl = &display->ctrl[display->clk_master_idx];
  558. display_for_each_ctrl(i, display) {
  559. ctrl = &display->ctrl[i];
  560. if (!ctrl->ctrl)
  561. continue;
  562. /*
  563. * Set cmd transfer mode flags.
  564. * 1) Default selection is CMD fetch from memory.
  565. * 2) In secure session override and use FIFO rather than
  566. * memory.
  567. * 3) If cmd_len is greater than FIFO size non embedded mode of
  568. * tx is used.
  569. */
  570. flags = DSI_CTRL_CMD_FETCH_MEMORY;
  571. if (ctrl->ctrl->secure_mode) {
  572. flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  573. flags |= DSI_CTRL_CMD_FIFO_STORE;
  574. } else if (msg->tx_len > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  575. flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  576. }
  577. /* Set flags needed for broadcast. Read commands are always unicast */
  578. if (!(msg->flags & MIPI_DSI_MSG_UNICAST_COMMAND) && (display->ctrl_count > 1))
  579. flags |= DSI_CTRL_CMD_BROADCAST | DSI_CTRL_CMD_DEFER_TRIGGER;
  580. /*
  581. * Set flags for command scheduling.
  582. * 1) In video mode command DMA scheduling is default.
  583. * 2) In command mode command DMA scheduling depends on message
  584. * flag and TE needs to be running.
  585. */
  586. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  587. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  588. } else {
  589. if (msg->flags & MIPI_DSI_MSG_CMD_DMA_SCHED)
  590. flags |= DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  591. if (!display->enabled)
  592. flags &= ~DSI_CTRL_CMD_CUSTOM_DMA_SCHED;
  593. }
  594. /* Set flags for last command */
  595. if (!(msg->flags & MIPI_DSI_MSG_BATCH_COMMAND))
  596. flags |= DSI_CTRL_CMD_LAST_COMMAND;
  597. /*
  598. * Set flags for asynchronous wait.
  599. * Asynchronous wait is supported in the following scenarios
  600. * 1) queue_cmd_waits is set by connector and
  601. * - commands are not sent using DSI FIFO memory
  602. * - commands are not sent in non-embedded mode
  603. * - no explicit msg post_wait_ms is specified
  604. * - not a read command
  605. * 2) if async override msg flag is present
  606. */
  607. if (display->queue_cmd_waits)
  608. if (!(flags & DSI_CTRL_CMD_FIFO_STORE) &&
  609. !(flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) &&
  610. (cmd->post_wait_ms == 0) &&
  611. !(cmd->ctrl_flags & DSI_CTRL_CMD_READ))
  612. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  613. if (msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE)
  614. flags |= DSI_CTRL_CMD_ASYNC_WAIT;
  615. }
  616. cmd->ctrl_flags |= flags;
  617. }
  618. static int dsi_display_read_status(struct dsi_display_ctrl *ctrl,
  619. struct dsi_display *display)
  620. {
  621. int i, rc = 0, count = 0, start = 0, *lenp;
  622. struct drm_panel_esd_config *config;
  623. struct dsi_cmd_desc *cmds;
  624. struct dsi_panel *panel;
  625. u32 flags = 0;
  626. if (!display->panel || !ctrl || !ctrl->ctrl)
  627. return -EINVAL;
  628. panel = display->panel;
  629. /*
  630. * When DSI controller is not in initialized state, we do not want to
  631. * report a false ESD failure and hence we defer until next read
  632. * happen.
  633. */
  634. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  635. return 1;
  636. config = &(panel->esd_config);
  637. lenp = config->status_valid_params ?: config->status_cmds_rlen;
  638. count = config->status_cmd.count;
  639. cmds = config->status_cmd.cmds;
  640. flags = DSI_CTRL_CMD_READ;
  641. for (i = 0; i < count; ++i) {
  642. memset(config->status_buf, 0x0, SZ_4K);
  643. if (config->status_cmd.state == DSI_CMD_SET_STATE_LP)
  644. cmds[i].msg.flags |= MIPI_DSI_MSG_USE_LPM;
  645. cmds[i].msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  646. cmds[i].msg.rx_buf = config->status_buf;
  647. cmds[i].msg.rx_len = config->status_cmds_rlen[i];
  648. cmds[i].ctrl_flags = flags;
  649. dsi_display_set_cmd_tx_ctrl_flags(display,&cmds[i]);
  650. rc = dsi_ctrl_transfer_prepare(ctrl->ctrl, cmds[i].ctrl_flags);
  651. if (rc) {
  652. DSI_ERR("prepare for rx cmd transfer failed rc=%d\n", rc);
  653. return rc;
  654. }
  655. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, &cmds[i]);
  656. if (rc <= 0) {
  657. DSI_ERR("rx cmd transfer failed rc=%d\n", rc);
  658. } else {
  659. memcpy(config->return_buf + start,
  660. config->status_buf, lenp[i]);
  661. start += lenp[i];
  662. }
  663. dsi_ctrl_transfer_unprepare(ctrl->ctrl, cmds[i].ctrl_flags);
  664. }
  665. return rc;
  666. }
  667. static int dsi_display_validate_status(struct dsi_display_ctrl *ctrl,
  668. struct dsi_display *display)
  669. {
  670. int rc = 0;
  671. rc = dsi_display_read_status(ctrl, display);
  672. if (rc <= 0) {
  673. goto exit;
  674. } else {
  675. /*
  676. * panel status read successfully.
  677. * check for validity of the data read back.
  678. */
  679. rc = dsi_display_validate_reg_read(display->panel);
  680. if (!rc) {
  681. rc = -EINVAL;
  682. goto exit;
  683. }
  684. }
  685. exit:
  686. return rc;
  687. }
  688. static int dsi_display_status_reg_read(struct dsi_display *display)
  689. {
  690. int rc = 0, i;
  691. struct dsi_display_ctrl *m_ctrl, *ctrl;
  692. DSI_DEBUG(" ++\n");
  693. m_ctrl = &display->ctrl[display->cmd_master_idx];
  694. if (display->tx_cmd_buf == NULL) {
  695. rc = dsi_host_alloc_cmd_tx_buffer(display);
  696. if (rc) {
  697. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  698. goto done;
  699. }
  700. }
  701. rc = dsi_display_validate_status(m_ctrl, display);
  702. if (rc <= 0) {
  703. DSI_ERR("[%s] read status failed on master,rc=%d\n",
  704. display->name, rc);
  705. goto done;
  706. }
  707. if (!display->panel->sync_broadcast_en)
  708. goto done;
  709. display_for_each_ctrl(i, display) {
  710. ctrl = &display->ctrl[i];
  711. if (ctrl == m_ctrl)
  712. continue;
  713. rc = dsi_display_validate_status(ctrl, display);
  714. if (rc <= 0) {
  715. DSI_ERR("[%s] read status failed on slave,rc=%d\n",
  716. display->name, rc);
  717. goto done;
  718. }
  719. }
  720. done:
  721. return rc;
  722. }
  723. static int dsi_display_status_bta_request(struct dsi_display *display)
  724. {
  725. int rc = 0;
  726. DSI_DEBUG(" ++\n");
  727. /* TODO: trigger SW BTA and wait for acknowledgment */
  728. return rc;
  729. }
  730. static void dsi_display_release_te_irq(struct dsi_display *display)
  731. {
  732. int te_irq = 0;
  733. te_irq = gpio_to_irq(display->disp_te_gpio);
  734. if (te_irq)
  735. free_irq(te_irq, display);
  736. }
  737. static int dsi_display_status_check_te(struct dsi_display *display,
  738. int rechecks)
  739. {
  740. int rc = 1, i = 0;
  741. int const esd_te_timeout = msecs_to_jiffies(3*20);
  742. if (!rechecks)
  743. return rc;
  744. /* register te irq handler */
  745. dsi_display_register_te_irq(display);
  746. dsi_display_change_te_irq_status(display, true);
  747. for (i = 0; i < rechecks; i++) {
  748. reinit_completion(&display->esd_te_gate);
  749. if (!wait_for_completion_timeout(&display->esd_te_gate,
  750. esd_te_timeout)) {
  751. DSI_ERR("TE check failed\n");
  752. dsi_display_change_te_irq_status(display, false);
  753. return -EINVAL;
  754. }
  755. }
  756. dsi_display_change_te_irq_status(display, false);
  757. dsi_display_release_te_irq(display);
  758. return rc;
  759. }
  760. int dsi_display_check_status(struct drm_connector *connector, void *display,
  761. bool te_check_override)
  762. {
  763. struct dsi_display *dsi_display = display;
  764. struct dsi_panel *panel;
  765. u32 status_mode;
  766. int rc = 0x1;
  767. int te_rechecks = 1;
  768. if (!dsi_display || !dsi_display->panel)
  769. return -EINVAL;
  770. panel = dsi_display->panel;
  771. dsi_panel_acquire_panel_lock(panel);
  772. if (!panel->panel_initialized) {
  773. DSI_DEBUG("Panel not initialized\n");
  774. goto release_panel_lock;
  775. }
  776. /* Prevent another ESD check,when ESD recovery is underway */
  777. if (atomic_read(&panel->esd_recovery_pending))
  778. goto release_panel_lock;
  779. status_mode = panel->esd_config.status_mode;
  780. if ((status_mode == ESD_MODE_SW_SIM_SUCCESS) || is_sim_panel(display))
  781. goto release_panel_lock;
  782. if (status_mode == ESD_MODE_SW_SIM_FAILURE) {
  783. rc = -EINVAL;
  784. goto release_panel_lock;
  785. }
  786. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, status_mode, te_check_override);
  787. if (te_check_override)
  788. te_rechecks = MAX_TE_RECHECKS;
  789. if ((dsi_display->trusted_vm_env) ||
  790. (panel->panel_mode == DSI_OP_VIDEO_MODE))
  791. te_rechecks = 0;
  792. dsi_display_set_ctrl_esd_check_flag(dsi_display, true);
  793. if (status_mode == ESD_MODE_REG_READ) {
  794. rc = dsi_display_status_reg_read(dsi_display);
  795. } else if (status_mode == ESD_MODE_SW_BTA) {
  796. rc = dsi_display_status_bta_request(dsi_display);
  797. } else if (status_mode == ESD_MODE_PANEL_TE) {
  798. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  799. te_check_override = false;
  800. } else {
  801. DSI_WARN("Unsupported check status mode: %d\n", status_mode);
  802. panel->esd_config.esd_enabled = false;
  803. }
  804. if (rc <= 0 && te_check_override)
  805. rc = dsi_display_status_check_te(dsi_display, te_rechecks);
  806. if (rc > 0) {
  807. dsi_display_set_ctrl_esd_check_flag(dsi_display, false);
  808. if (te_check_override && panel->esd_config.esd_enabled == false)
  809. rc = dsi_display_status_check_te(dsi_display,
  810. te_rechecks);
  811. }
  812. /* Handle Panel failures during display disable sequence */
  813. if (rc <=0)
  814. atomic_set(&panel->esd_recovery_pending, 1);
  815. release_panel_lock:
  816. dsi_panel_release_panel_lock(panel);
  817. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, rc);
  818. return rc;
  819. }
  820. static int dsi_display_ctrl_get_host_init_state(struct dsi_display *dsi_display,
  821. bool *state)
  822. {
  823. struct dsi_display_ctrl *ctrl;
  824. int i, rc = -EINVAL;
  825. display_for_each_ctrl(i, dsi_display) {
  826. ctrl = &dsi_display->ctrl[i];
  827. rc = dsi_ctrl_get_host_engine_init_state(ctrl->ctrl, state);
  828. if (rc)
  829. break;
  830. }
  831. return rc;
  832. }
  833. static int dsi_display_cmd_rx(struct dsi_display *display,
  834. struct dsi_cmd_desc *cmd)
  835. {
  836. struct dsi_display_ctrl *m_ctrl = NULL;
  837. u32 flags = 0;
  838. int rc = 0;
  839. if (!display || !display->panel)
  840. return -EINVAL;
  841. m_ctrl = &display->ctrl[display->cmd_master_idx];
  842. if (!m_ctrl || !m_ctrl->ctrl)
  843. return -EINVAL;
  844. /* acquire panel_lock to make sure no commands are in progress */
  845. dsi_panel_acquire_panel_lock(display->panel);
  846. if (!display->panel->panel_initialized) {
  847. DSI_DEBUG("panel not initialized\n");
  848. goto release_panel_lock;
  849. }
  850. flags = DSI_CTRL_CMD_READ;
  851. cmd->ctrl_flags = flags;
  852. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  853. rc = dsi_ctrl_transfer_prepare(m_ctrl->ctrl, cmd->ctrl_flags);
  854. if (rc) {
  855. DSI_ERR("prepare for rx cmd transfer failed rc = %d\n", rc);
  856. goto release_panel_lock;
  857. }
  858. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  859. if (rc <= 0)
  860. DSI_ERR("rx cmd transfer failed rc = %d\n", rc);
  861. dsi_ctrl_transfer_unprepare(m_ctrl->ctrl, cmd->ctrl_flags);
  862. release_panel_lock:
  863. dsi_panel_release_panel_lock(display->panel);
  864. return rc;
  865. }
  866. int dsi_display_cmd_transfer(struct drm_connector *connector,
  867. void *display, const char *cmd_buf,
  868. u32 cmd_buf_len)
  869. {
  870. struct dsi_display *dsi_display = display;
  871. int rc = 0, cnt = 0, i = 0;
  872. bool state = false, transfer = false;
  873. struct dsi_panel_cmd_set *set;
  874. if (!dsi_display || !cmd_buf) {
  875. DSI_ERR("[DSI] invalid params\n");
  876. return -EINVAL;
  877. }
  878. DSI_DEBUG("[DSI] Display command transfer\n");
  879. if (!(cmd_buf[3] & MIPI_DSI_MSG_BATCH_COMMAND))
  880. transfer = true;
  881. mutex_lock(&dsi_display->display_lock);
  882. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  883. /**
  884. * Handle scenario where a command transfer is initiated through
  885. * sysfs interface when device is in suepnd state.
  886. */
  887. if (!rc && !state) {
  888. pr_warn_ratelimited("Command xfer attempted while device is in suspend state\n"
  889. );
  890. rc = -EPERM;
  891. goto end;
  892. }
  893. if (rc || !state) {
  894. DSI_ERR("[DSI] Invalid host state %d rc %d\n",
  895. state, rc);
  896. rc = -EPERM;
  897. goto end;
  898. }
  899. /*
  900. * Reset the dbgfs buffer if the commands sent exceed the available
  901. * buffer size. For video mode, limiting the buffer size to 2K to
  902. * ensure no performance issues.
  903. */
  904. if (dsi_display->panel->panel_mode == DSI_OP_CMD_MODE) {
  905. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_4K) {
  906. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  907. dsi_display->tx_cmd_buf_ndx = 0;
  908. }
  909. } else {
  910. if ((dsi_display->tx_cmd_buf_ndx + cmd_buf_len) > SZ_2K) {
  911. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  912. dsi_display->tx_cmd_buf_ndx = 0;
  913. }
  914. }
  915. memcpy(&dbgfs_tx_cmd_buf[dsi_display->tx_cmd_buf_ndx], cmd_buf,
  916. cmd_buf_len);
  917. dsi_display->tx_cmd_buf_ndx += cmd_buf_len;
  918. if (transfer) {
  919. struct dsi_cmd_desc *cmds;
  920. set = &dsi_display->cmd_set;
  921. set->count = 0;
  922. dsi_panel_get_cmd_pkt_count(dbgfs_tx_cmd_buf,
  923. dsi_display->tx_cmd_buf_ndx, &cnt);
  924. dsi_panel_alloc_cmd_packets(set, cnt);
  925. dsi_panel_create_cmd_packets(dbgfs_tx_cmd_buf,
  926. dsi_display->tx_cmd_buf_ndx, cnt, set->cmds);
  927. cmds = set->cmds;
  928. dsi_display->tx_cmd_buf_ndx = 0;
  929. for (i = 0; i < cnt; i++) {
  930. rc = dsi_host_transfer_sub(&dsi_display->host, cmds);
  931. if (rc < 0) {
  932. DSI_ERR("failed to send command, rc=%d\n", rc);
  933. break;
  934. }
  935. if (cmds->post_wait_ms)
  936. usleep_range(cmds->post_wait_ms*1000,
  937. ((cmds->post_wait_ms*1000)+10));
  938. cmds++;
  939. }
  940. memset(dbgfs_tx_cmd_buf, 0, SZ_4K);
  941. dsi_panel_destroy_cmd_packets(set);
  942. dsi_panel_dealloc_cmd_packets(set);
  943. }
  944. end:
  945. mutex_unlock(&dsi_display->display_lock);
  946. return rc;
  947. }
  948. static void _dsi_display_continuous_clk_ctrl(struct dsi_display *display,
  949. bool enable)
  950. {
  951. int i;
  952. struct dsi_display_ctrl *ctrl;
  953. if (!display || !display->panel->host_config.force_hs_clk_lane)
  954. return;
  955. display_for_each_ctrl(i, display) {
  956. ctrl = &display->ctrl[i];
  957. /*
  958. * For phy ver 4.0 chipsets, configure DSI controller and
  959. * DSI PHY to force clk lane to HS mode always whereas
  960. * for other phy ver chipsets, configure DSI controller only.
  961. */
  962. if (ctrl->phy->hw.ops.set_continuous_clk) {
  963. dsi_ctrl_hs_req_sel(ctrl->ctrl, true);
  964. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  965. dsi_phy_set_continuous_clk(ctrl->phy, enable);
  966. } else {
  967. dsi_ctrl_set_continuous_clk(ctrl->ctrl, enable);
  968. }
  969. }
  970. }
  971. int dsi_display_cmd_receive(void *display, const char *cmd_buf,
  972. u32 cmd_buf_len, u8 *recv_buf, u32 recv_buf_len)
  973. {
  974. struct dsi_display *dsi_display = display;
  975. struct dsi_cmd_desc cmd = {};
  976. bool state = false;
  977. int rc = -1;
  978. if (!dsi_display || !cmd_buf || !recv_buf) {
  979. DSI_ERR("[DSI] invalid params\n");
  980. return -EINVAL;
  981. }
  982. rc = dsi_panel_create_cmd_packets(cmd_buf, cmd_buf_len, 1, &cmd);
  983. if (rc) {
  984. DSI_ERR("[DSI] command packet create failed, rc = %d\n", rc);
  985. return rc;
  986. }
  987. cmd.msg.rx_buf = recv_buf;
  988. cmd.msg.rx_len = recv_buf_len;
  989. cmd.msg.flags |= MIPI_DSI_MSG_UNICAST_COMMAND;
  990. mutex_lock(&dsi_display->display_lock);
  991. if (is_sim_panel(display)) {
  992. DSI_DEBUG("Simulation panel doesn't support read commands\n");
  993. goto end;
  994. }
  995. rc = dsi_display_ctrl_get_host_init_state(dsi_display, &state);
  996. if (rc || !state) {
  997. DSI_ERR("[DSI] Invalid host state = %d rc = %d\n",
  998. state, rc);
  999. rc = -EPERM;
  1000. goto end;
  1001. }
  1002. rc = dsi_display_cmd_rx(dsi_display, &cmd);
  1003. if (rc <= 0)
  1004. DSI_ERR("[DSI] Display command receive failed, rc=%d\n", rc);
  1005. end:
  1006. mutex_unlock(&dsi_display->display_lock);
  1007. return rc;
  1008. }
  1009. int dsi_display_soft_reset(void *display)
  1010. {
  1011. struct dsi_display *dsi_display;
  1012. struct dsi_display_ctrl *ctrl;
  1013. int rc = 0;
  1014. int i;
  1015. if (!display)
  1016. return -EINVAL;
  1017. dsi_display = display;
  1018. display_for_each_ctrl(i, dsi_display) {
  1019. ctrl = &dsi_display->ctrl[i];
  1020. rc = dsi_ctrl_soft_reset(ctrl->ctrl);
  1021. if (rc) {
  1022. DSI_ERR("[%s] failed to soft reset host_%d, rc=%d\n",
  1023. dsi_display->name, i, rc);
  1024. break;
  1025. }
  1026. }
  1027. return rc;
  1028. }
  1029. enum dsi_pixel_format dsi_display_get_dst_format(
  1030. struct drm_connector *connector,
  1031. void *display)
  1032. {
  1033. enum dsi_pixel_format format = DSI_PIXEL_FORMAT_MAX;
  1034. struct dsi_display *dsi_display = (struct dsi_display *)display;
  1035. if (!dsi_display || !dsi_display->panel) {
  1036. DSI_ERR("Invalid params(s) dsi_display %pK, panel %pK\n",
  1037. dsi_display,
  1038. ((dsi_display) ? dsi_display->panel : NULL));
  1039. return format;
  1040. }
  1041. format = dsi_display->panel->host_config.dst_format;
  1042. return format;
  1043. }
  1044. static void _dsi_display_setup_misr(struct dsi_display *display)
  1045. {
  1046. int i;
  1047. display_for_each_ctrl(i, display) {
  1048. dsi_ctrl_setup_misr(display->ctrl[i].ctrl,
  1049. display->misr_enable,
  1050. display->misr_frame_count);
  1051. }
  1052. }
  1053. int dsi_display_set_power(struct drm_connector *connector,
  1054. int power_mode, void *disp)
  1055. {
  1056. struct dsi_display *display = disp;
  1057. int rc = 0;
  1058. if (!display || !display->panel) {
  1059. DSI_ERR("invalid display/panel\n");
  1060. return -EINVAL;
  1061. }
  1062. switch (power_mode) {
  1063. case SDE_MODE_DPMS_LP1:
  1064. rc = dsi_panel_set_lp1(display->panel);
  1065. break;
  1066. case SDE_MODE_DPMS_LP2:
  1067. rc = dsi_panel_set_lp2(display->panel);
  1068. break;
  1069. case SDE_MODE_DPMS_ON:
  1070. if ((display->panel->power_mode == SDE_MODE_DPMS_LP1) ||
  1071. (display->panel->power_mode == SDE_MODE_DPMS_LP2))
  1072. rc = dsi_panel_set_nolp(display->panel);
  1073. break;
  1074. case SDE_MODE_DPMS_OFF:
  1075. default:
  1076. return rc;
  1077. }
  1078. SDE_EVT32(display->panel->power_mode, power_mode, rc);
  1079. DSI_DEBUG("Power mode transition from %d to %d %s",
  1080. display->panel->power_mode, power_mode,
  1081. rc ? "failed" : "successful");
  1082. if (!rc)
  1083. display->panel->power_mode = power_mode;
  1084. return rc;
  1085. }
  1086. #ifdef CONFIG_DEBUG_FS
  1087. static bool dsi_display_is_te_based_esd(struct dsi_display *display)
  1088. {
  1089. u32 status_mode = 0;
  1090. if (!display->panel) {
  1091. DSI_ERR("Invalid panel data\n");
  1092. return false;
  1093. }
  1094. status_mode = display->panel->esd_config.status_mode;
  1095. if (status_mode == ESD_MODE_PANEL_TE &&
  1096. gpio_is_valid(display->disp_te_gpio))
  1097. return true;
  1098. return false;
  1099. }
  1100. static ssize_t debugfs_dump_info_read(struct file *file,
  1101. char __user *user_buf,
  1102. size_t user_len,
  1103. loff_t *ppos)
  1104. {
  1105. struct dsi_display *display = file->private_data;
  1106. struct dsi_mode_info *m;
  1107. char *buf;
  1108. u32 len = 0;
  1109. int i;
  1110. if (!display)
  1111. return -ENODEV;
  1112. if (*ppos)
  1113. return 0;
  1114. buf = kzalloc(SZ_4K, GFP_KERNEL);
  1115. if (!buf)
  1116. return -ENOMEM;
  1117. m = &display->config.video_timing;
  1118. len += snprintf(buf + len, (SZ_4K - len), "name = %s\n", display->name);
  1119. len += snprintf(buf + len, (SZ_4K - len),
  1120. "\tResolution = %d(%d|%d|%d|%d)x%d(%d|%d|%d|%d)@%dfps %llu Hz\n",
  1121. m->h_active, m->h_back_porch, m->h_front_porch, m->h_sync_width,
  1122. m->h_sync_polarity, m->v_active, m->v_back_porch, m->v_front_porch,
  1123. m->v_sync_width, m->v_sync_polarity, m->refresh_rate, m->clk_rate_hz);
  1124. display_for_each_ctrl(i, display) {
  1125. len += snprintf(buf + len, (SZ_4K - len),
  1126. "\tCTRL_%d:\n\t\tctrl = %s\n\t\tphy = %s\n",
  1127. i, display->ctrl[i].ctrl->name,
  1128. display->ctrl[i].phy->name);
  1129. }
  1130. len += snprintf(buf + len, (SZ_4K - len),
  1131. "\tPanel = %s\n", display->panel->name);
  1132. len += snprintf(buf + len, (SZ_4K - len),
  1133. "\tClock master = %s\n",
  1134. display->ctrl[display->clk_master_idx].ctrl->name);
  1135. if (len > user_len)
  1136. len = user_len;
  1137. if (copy_to_user(user_buf, buf, len)) {
  1138. kfree(buf);
  1139. return -EFAULT;
  1140. }
  1141. *ppos += len;
  1142. kfree(buf);
  1143. return len;
  1144. }
  1145. static ssize_t debugfs_misr_setup(struct file *file,
  1146. const char __user *user_buf,
  1147. size_t user_len,
  1148. loff_t *ppos)
  1149. {
  1150. struct dsi_display *display = file->private_data;
  1151. char *buf;
  1152. int rc = 0;
  1153. size_t len;
  1154. u32 enable, frame_count;
  1155. if (!display)
  1156. return -ENODEV;
  1157. if (*ppos)
  1158. return 0;
  1159. buf = kzalloc(MISR_BUFF_SIZE, GFP_KERNEL);
  1160. if (!buf)
  1161. return -ENOMEM;
  1162. /* leave room for termination char */
  1163. len = min_t(size_t, user_len, MISR_BUFF_SIZE - 1);
  1164. if (copy_from_user(buf, user_buf, len)) {
  1165. rc = -EINVAL;
  1166. goto error;
  1167. }
  1168. buf[len] = '\0'; /* terminate the string */
  1169. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2) {
  1170. rc = -EINVAL;
  1171. goto error;
  1172. }
  1173. display->misr_enable = enable;
  1174. display->misr_frame_count = frame_count;
  1175. mutex_lock(&display->display_lock);
  1176. if (!display->hw_ownership) {
  1177. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1178. display->name);
  1179. rc = -EOPNOTSUPP;
  1180. goto unlock;
  1181. }
  1182. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1183. DSI_CORE_CLK, DSI_CLK_ON);
  1184. if (rc) {
  1185. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1186. display->name, rc);
  1187. goto unlock;
  1188. }
  1189. _dsi_display_setup_misr(display);
  1190. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1191. DSI_CORE_CLK, DSI_CLK_OFF);
  1192. if (rc) {
  1193. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1194. display->name, rc);
  1195. goto unlock;
  1196. }
  1197. rc = user_len;
  1198. unlock:
  1199. mutex_unlock(&display->display_lock);
  1200. error:
  1201. kfree(buf);
  1202. return rc;
  1203. }
  1204. static ssize_t debugfs_misr_read(struct file *file,
  1205. char __user *user_buf,
  1206. size_t user_len,
  1207. loff_t *ppos)
  1208. {
  1209. struct dsi_display *display = file->private_data;
  1210. char *buf;
  1211. u32 len = 0;
  1212. int rc = 0;
  1213. struct dsi_ctrl *dsi_ctrl;
  1214. int i;
  1215. u32 misr;
  1216. size_t max_len = min_t(size_t, user_len, MISR_BUFF_SIZE);
  1217. if (!display)
  1218. return -ENODEV;
  1219. if (*ppos)
  1220. return 0;
  1221. buf = kzalloc(max_len, GFP_KERNEL);
  1222. if (ZERO_OR_NULL_PTR(buf))
  1223. return -ENOMEM;
  1224. mutex_lock(&display->display_lock);
  1225. if (!display->hw_ownership) {
  1226. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1227. display->name);
  1228. rc = -EOPNOTSUPP;
  1229. goto error;
  1230. }
  1231. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1232. DSI_CORE_CLK, DSI_CLK_ON);
  1233. if (rc) {
  1234. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  1235. display->name, rc);
  1236. goto error;
  1237. }
  1238. display_for_each_ctrl(i, display) {
  1239. dsi_ctrl = display->ctrl[i].ctrl;
  1240. misr = dsi_ctrl_collect_misr(display->ctrl[i].ctrl);
  1241. len += snprintf((buf + len), max_len - len,
  1242. "DSI_%d MISR: 0x%x\n", dsi_ctrl->cell_index, misr);
  1243. if (len >= max_len)
  1244. break;
  1245. }
  1246. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  1247. DSI_CORE_CLK, DSI_CLK_OFF);
  1248. if (rc) {
  1249. DSI_ERR("[%s] failed to disable DSI core clocks, rc=%d\n",
  1250. display->name, rc);
  1251. goto error;
  1252. }
  1253. if (copy_to_user(user_buf, buf, max_len)) {
  1254. rc = -EFAULT;
  1255. goto error;
  1256. }
  1257. *ppos += len;
  1258. error:
  1259. mutex_unlock(&display->display_lock);
  1260. kfree(buf);
  1261. return len;
  1262. }
  1263. static ssize_t debugfs_esd_trigger_check(struct file *file,
  1264. const char __user *user_buf,
  1265. size_t user_len,
  1266. loff_t *ppos)
  1267. {
  1268. struct dsi_display *display = file->private_data;
  1269. char *buf;
  1270. int rc = 0;
  1271. struct drm_panel_esd_config *esd_config = &display->panel->esd_config;
  1272. u32 esd_trigger;
  1273. size_t len;
  1274. if (!display)
  1275. return -ENODEV;
  1276. if (*ppos)
  1277. return 0;
  1278. if (user_len > sizeof(u32))
  1279. return -EINVAL;
  1280. if (!user_len || !user_buf)
  1281. return -EINVAL;
  1282. if (!display->panel ||
  1283. atomic_read(&display->panel->esd_recovery_pending))
  1284. return user_len;
  1285. if (!esd_config->esd_enabled) {
  1286. DSI_ERR("ESD feature is not enabled\n");
  1287. return -EINVAL;
  1288. }
  1289. buf = kzalloc(ESD_TRIGGER_STRING_MAX_LEN, GFP_KERNEL);
  1290. if (!buf)
  1291. return -ENOMEM;
  1292. len = min_t(size_t, user_len, ESD_TRIGGER_STRING_MAX_LEN - 1);
  1293. if (copy_from_user(buf, user_buf, len)) {
  1294. rc = -EINVAL;
  1295. goto error;
  1296. }
  1297. buf[len] = '\0'; /* terminate the string */
  1298. if (kstrtouint(buf, 10, &esd_trigger)) {
  1299. rc = -EINVAL;
  1300. goto error;
  1301. }
  1302. if (esd_trigger != 1) {
  1303. rc = -EINVAL;
  1304. goto error;
  1305. }
  1306. display->esd_trigger = esd_trigger;
  1307. mutex_lock(&display->display_lock);
  1308. if (!display->hw_ownership) {
  1309. DSI_DEBUG("[%s] op not supported due to HW unavailability\n",
  1310. display->name);
  1311. rc = -EOPNOTSUPP;
  1312. goto unlock;
  1313. }
  1314. if (display->esd_trigger) {
  1315. struct dsi_panel *panel = display->panel;
  1316. DSI_INFO("ESD attack triggered by user\n");
  1317. rc = panel->panel_ops.trigger_esd_attack(panel);
  1318. if (rc) {
  1319. DSI_ERR("Failed to trigger ESD attack\n");
  1320. goto error;
  1321. }
  1322. }
  1323. rc = len;
  1324. unlock:
  1325. mutex_unlock(&display->display_lock);
  1326. error:
  1327. kfree(buf);
  1328. return rc;
  1329. }
  1330. static ssize_t debugfs_alter_esd_check_mode(struct file *file,
  1331. const char __user *user_buf,
  1332. size_t user_len,
  1333. loff_t *ppos)
  1334. {
  1335. struct dsi_display *display = file->private_data;
  1336. struct drm_panel_esd_config *esd_config;
  1337. char *buf;
  1338. int rc = 0;
  1339. size_t len;
  1340. if (!display)
  1341. return -ENODEV;
  1342. if (*ppos)
  1343. return 0;
  1344. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1345. if (ZERO_OR_NULL_PTR(buf))
  1346. return -ENOMEM;
  1347. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1348. if (copy_from_user(buf, user_buf, len)) {
  1349. rc = -EINVAL;
  1350. goto error;
  1351. }
  1352. buf[len] = '\0'; /* terminate the string */
  1353. if (!display->panel) {
  1354. rc = -EINVAL;
  1355. goto error;
  1356. }
  1357. esd_config = &display->panel->esd_config;
  1358. if (!esd_config) {
  1359. DSI_ERR("Invalid panel esd config\n");
  1360. rc = -EINVAL;
  1361. goto error;
  1362. }
  1363. if (!esd_config->esd_enabled) {
  1364. rc = -EINVAL;
  1365. goto error;
  1366. }
  1367. if (!strcmp(buf, "te_signal_check\n")) {
  1368. DSI_INFO("TE based ESD check for panels is not allowed\n");
  1369. rc = -EINVAL;
  1370. goto error;
  1371. }
  1372. if (!strcmp(buf, "reg_read\n")) {
  1373. DSI_INFO("ESD check is switched to reg read by user\n");
  1374. rc = dsi_panel_parse_esd_reg_read_configs(display->panel);
  1375. if (rc) {
  1376. DSI_ERR("failed to alter esd check mode,rc=%d\n",
  1377. rc);
  1378. rc = user_len;
  1379. goto error;
  1380. }
  1381. esd_config->status_mode = ESD_MODE_REG_READ;
  1382. if (dsi_display_is_te_based_esd(display))
  1383. dsi_display_change_te_irq_status(display, false);
  1384. }
  1385. if (!strcmp(buf, "esd_sw_sim_success\n"))
  1386. esd_config->status_mode = ESD_MODE_SW_SIM_SUCCESS;
  1387. if (!strcmp(buf, "esd_sw_sim_failure\n"))
  1388. esd_config->status_mode = ESD_MODE_SW_SIM_FAILURE;
  1389. rc = len;
  1390. error:
  1391. kfree(buf);
  1392. return rc;
  1393. }
  1394. static ssize_t debugfs_read_esd_check_mode(struct file *file,
  1395. char __user *user_buf,
  1396. size_t user_len,
  1397. loff_t *ppos)
  1398. {
  1399. struct dsi_display *display = file->private_data;
  1400. struct drm_panel_esd_config *esd_config;
  1401. char *buf;
  1402. int rc = 0;
  1403. size_t len = 0;
  1404. if (!display)
  1405. return -ENODEV;
  1406. if (*ppos)
  1407. return 0;
  1408. if (!display->panel) {
  1409. DSI_ERR("invalid panel data\n");
  1410. return -EINVAL;
  1411. }
  1412. buf = kzalloc(ESD_MODE_STRING_MAX_LEN, GFP_KERNEL);
  1413. if (ZERO_OR_NULL_PTR(buf))
  1414. return -ENOMEM;
  1415. esd_config = &display->panel->esd_config;
  1416. if (!esd_config) {
  1417. DSI_ERR("Invalid panel esd config\n");
  1418. rc = -EINVAL;
  1419. goto error;
  1420. }
  1421. len = min_t(size_t, user_len, ESD_MODE_STRING_MAX_LEN - 1);
  1422. if (!esd_config->esd_enabled) {
  1423. rc = snprintf(buf, len, "ESD feature not enabled");
  1424. goto output_mode;
  1425. }
  1426. switch (esd_config->status_mode) {
  1427. case ESD_MODE_REG_READ:
  1428. rc = snprintf(buf, len, "reg_read");
  1429. break;
  1430. case ESD_MODE_PANEL_TE:
  1431. rc = snprintf(buf, len, "te_signal_check");
  1432. break;
  1433. case ESD_MODE_SW_SIM_FAILURE:
  1434. rc = snprintf(buf, len, "esd_sw_sim_failure");
  1435. break;
  1436. case ESD_MODE_SW_SIM_SUCCESS:
  1437. rc = snprintf(buf, len, "esd_sw_sim_success");
  1438. break;
  1439. default:
  1440. rc = snprintf(buf, len, "invalid");
  1441. break;
  1442. }
  1443. output_mode:
  1444. if (!rc) {
  1445. rc = -EINVAL;
  1446. goto error;
  1447. }
  1448. if (copy_to_user(user_buf, buf, len)) {
  1449. rc = -EFAULT;
  1450. goto error;
  1451. }
  1452. *ppos += len;
  1453. error:
  1454. kfree(buf);
  1455. return len;
  1456. }
  1457. static ssize_t debugfs_update_cmd_scheduling_params(struct file *file,
  1458. const char __user *user_buf,
  1459. size_t user_len,
  1460. loff_t *ppos)
  1461. {
  1462. struct dsi_display *display = file->private_data;
  1463. struct dsi_display_ctrl *display_ctrl;
  1464. char *buf;
  1465. int rc = 0;
  1466. u32 line = 0, window = 0;
  1467. size_t len;
  1468. int i;
  1469. if (!display)
  1470. return -ENODEV;
  1471. if (*ppos)
  1472. return 0;
  1473. buf = kzalloc(256, GFP_KERNEL);
  1474. if (ZERO_OR_NULL_PTR(buf))
  1475. return -ENOMEM;
  1476. len = min_t(size_t, user_len, 255);
  1477. if (copy_from_user(buf, user_buf, len)) {
  1478. rc = -EINVAL;
  1479. goto error;
  1480. }
  1481. buf[len] = '\0'; /* terminate the string */
  1482. if (sscanf(buf, "%d %d", &line, &window) != 2)
  1483. return -EFAULT;
  1484. display_for_each_ctrl(i, display) {
  1485. struct dsi_ctrl *ctrl;
  1486. display_ctrl = &display->ctrl[i];
  1487. if (!display_ctrl->ctrl)
  1488. continue;
  1489. ctrl = display_ctrl->ctrl;
  1490. ctrl->host_config.common_config.dma_sched_line = line;
  1491. ctrl->host_config.common_config.dma_sched_window = window;
  1492. }
  1493. rc = len;
  1494. error:
  1495. kfree(buf);
  1496. return rc;
  1497. }
  1498. static ssize_t debugfs_read_cmd_scheduling_params(struct file *file,
  1499. char __user *user_buf,
  1500. size_t user_len,
  1501. loff_t *ppos)
  1502. {
  1503. struct dsi_display *display = file->private_data;
  1504. struct dsi_display_ctrl *m_ctrl;
  1505. struct dsi_ctrl *ctrl;
  1506. char *buf;
  1507. u32 len = 0;
  1508. int rc = 0;
  1509. size_t max_len = min_t(size_t, user_len, SZ_4K);
  1510. if (!display)
  1511. return -ENODEV;
  1512. if (*ppos)
  1513. return 0;
  1514. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1515. ctrl = m_ctrl->ctrl;
  1516. buf = kzalloc(max_len, GFP_KERNEL);
  1517. if (ZERO_OR_NULL_PTR(buf))
  1518. return -ENOMEM;
  1519. len += scnprintf(buf, max_len, "Schedule command window start: %d\n",
  1520. ctrl->host_config.common_config.dma_sched_line);
  1521. len += scnprintf((buf + len), max_len - len,
  1522. "Schedule command window width: %d\n",
  1523. ctrl->host_config.common_config.dma_sched_window);
  1524. if (len > max_len)
  1525. len = max_len;
  1526. if (copy_to_user(user_buf, buf, len)) {
  1527. rc = -EFAULT;
  1528. goto error;
  1529. }
  1530. *ppos += len;
  1531. error:
  1532. kfree(buf);
  1533. return len;
  1534. }
  1535. static const struct file_operations dump_info_fops = {
  1536. .open = simple_open,
  1537. .read = debugfs_dump_info_read,
  1538. };
  1539. static const struct file_operations misr_data_fops = {
  1540. .open = simple_open,
  1541. .read = debugfs_misr_read,
  1542. .write = debugfs_misr_setup,
  1543. };
  1544. static const struct file_operations esd_trigger_fops = {
  1545. .open = simple_open,
  1546. .write = debugfs_esd_trigger_check,
  1547. };
  1548. static const struct file_operations esd_check_mode_fops = {
  1549. .open = simple_open,
  1550. .write = debugfs_alter_esd_check_mode,
  1551. .read = debugfs_read_esd_check_mode,
  1552. };
  1553. static const struct file_operations dsi_command_scheduling_fops = {
  1554. .open = simple_open,
  1555. .write = debugfs_update_cmd_scheduling_params,
  1556. .read = debugfs_read_cmd_scheduling_params,
  1557. };
  1558. static int dsi_display_debugfs_init(struct dsi_display *display)
  1559. {
  1560. int rc = 0;
  1561. struct dentry *dir, *dump_file, *misr_data;
  1562. char name[MAX_NAME_SIZE];
  1563. char panel_name[SEC_PANEL_NAME_MAX_LEN];
  1564. char secondary_panel_str[] = "_secondary";
  1565. int i;
  1566. strlcpy(panel_name, display->name, SEC_PANEL_NAME_MAX_LEN);
  1567. if (strcmp(display->display_type, "secondary") == 0)
  1568. strlcat(panel_name, secondary_panel_str, SEC_PANEL_NAME_MAX_LEN);
  1569. dir = debugfs_create_dir(panel_name, NULL);
  1570. if (IS_ERR_OR_NULL(dir)) {
  1571. rc = PTR_ERR(dir);
  1572. DSI_ERR("[%s] debugfs create dir failed, rc = %d\n",
  1573. display->name, rc);
  1574. goto error;
  1575. }
  1576. dump_file = debugfs_create_file("dump_info",
  1577. 0400,
  1578. dir,
  1579. display,
  1580. &dump_info_fops);
  1581. if (IS_ERR_OR_NULL(dump_file)) {
  1582. rc = PTR_ERR(dump_file);
  1583. DSI_ERR("[%s] debugfs create dump info file failed, rc=%d\n",
  1584. display->name, rc);
  1585. goto error_remove_dir;
  1586. }
  1587. dump_file = debugfs_create_file("esd_trigger",
  1588. 0644,
  1589. dir,
  1590. display,
  1591. &esd_trigger_fops);
  1592. if (IS_ERR_OR_NULL(dump_file)) {
  1593. rc = PTR_ERR(dump_file);
  1594. DSI_ERR("[%s] debugfs for esd trigger file failed, rc=%d\n",
  1595. display->name, rc);
  1596. goto error_remove_dir;
  1597. }
  1598. dump_file = debugfs_create_file("esd_check_mode",
  1599. 0644,
  1600. dir,
  1601. display,
  1602. &esd_check_mode_fops);
  1603. if (IS_ERR_OR_NULL(dump_file)) {
  1604. rc = PTR_ERR(dump_file);
  1605. DSI_ERR("[%s] debugfs for esd check mode failed, rc=%d\n",
  1606. display->name, rc);
  1607. goto error_remove_dir;
  1608. }
  1609. dump_file = debugfs_create_file("cmd_sched_params",
  1610. 0644,
  1611. dir,
  1612. display,
  1613. &dsi_command_scheduling_fops);
  1614. if (IS_ERR_OR_NULL(dump_file)) {
  1615. rc = PTR_ERR(dump_file);
  1616. DSI_ERR("[%s] debugfs for cmd scheduling file failed, rc=%d\n",
  1617. display->name, rc);
  1618. goto error_remove_dir;
  1619. }
  1620. misr_data = debugfs_create_file("misr_data",
  1621. 0600,
  1622. dir,
  1623. display,
  1624. &misr_data_fops);
  1625. if (IS_ERR_OR_NULL(misr_data)) {
  1626. rc = PTR_ERR(misr_data);
  1627. DSI_ERR("[%s] debugfs create misr datafile failed, rc=%d\n",
  1628. display->name, rc);
  1629. goto error_remove_dir;
  1630. }
  1631. display_for_each_ctrl(i, display) {
  1632. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1633. if (!phy || !phy->name)
  1634. continue;
  1635. snprintf(name, ARRAY_SIZE(name),
  1636. "%s_allow_phy_power_off", phy->name);
  1637. dump_file = debugfs_create_bool(name, 0600, dir,
  1638. &phy->allow_phy_power_off);
  1639. if (IS_ERR_OR_NULL(dump_file)) {
  1640. rc = PTR_ERR(dump_file);
  1641. DSI_ERR("[%s] debugfs create %s failed, rc=%d\n",
  1642. display->name, name, rc);
  1643. goto error_remove_dir;
  1644. }
  1645. snprintf(name, ARRAY_SIZE(name),
  1646. "%s_regulator_min_datarate_bps", phy->name);
  1647. debugfs_create_u32(name, 0600, dir, &phy->regulator_min_datarate_bps);
  1648. }
  1649. if (!debugfs_create_bool("ulps_feature_enable", 0600, dir,
  1650. &display->panel->ulps_feature_enabled)) {
  1651. DSI_ERR("[%s] debugfs create ulps feature enable file failed\n",
  1652. display->name);
  1653. goto error_remove_dir;
  1654. }
  1655. if (!debugfs_create_bool("ulps_suspend_feature_enable", 0600, dir,
  1656. &display->panel->ulps_suspend_enabled)) {
  1657. DSI_ERR("[%s] debugfs create ulps-suspend feature enable file failed\n",
  1658. display->name);
  1659. goto error_remove_dir;
  1660. }
  1661. if (!debugfs_create_bool("ulps_status", 0400, dir,
  1662. &display->ulps_enabled)) {
  1663. DSI_ERR("[%s] debugfs create ulps status file failed\n",
  1664. display->name);
  1665. goto error_remove_dir;
  1666. }
  1667. debugfs_create_u32("clk_gating_config", 0600, dir, &display->clk_gating_config);
  1668. display->root = dir;
  1669. dsi_parser_dbg_init(display->parser, dir);
  1670. return rc;
  1671. error_remove_dir:
  1672. debugfs_remove(dir);
  1673. error:
  1674. return rc;
  1675. }
  1676. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1677. {
  1678. if (display->root) {
  1679. debugfs_remove_recursive(display->root);
  1680. display->root = NULL;
  1681. }
  1682. return 0;
  1683. }
  1684. #else
  1685. static int dsi_display_debugfs_init(struct dsi_display *display)
  1686. {
  1687. return 0;
  1688. }
  1689. static int dsi_display_debugfs_deinit(struct dsi_display *display)
  1690. {
  1691. return 0;
  1692. }
  1693. #endif /* CONFIG_DEBUG_FS */
  1694. static void adjust_timing_by_ctrl_count(const struct dsi_display *display,
  1695. struct dsi_display_mode *mode)
  1696. {
  1697. struct dsi_host_common_cfg *host = &display->panel->host_config;
  1698. bool is_split_link = host->split_link.enabled;
  1699. u32 sublinks_count = host->split_link.num_sublinks;
  1700. if (is_split_link && sublinks_count > 1) {
  1701. mode->timing.h_active /= sublinks_count;
  1702. mode->timing.h_front_porch /= sublinks_count;
  1703. mode->timing.h_sync_width /= sublinks_count;
  1704. mode->timing.h_back_porch /= sublinks_count;
  1705. mode->timing.h_skew /= sublinks_count;
  1706. mode->pixel_clk_khz /= sublinks_count;
  1707. } else {
  1708. if (mode->priv_info->dsc_enabled)
  1709. mode->priv_info->dsc.config.pic_width =
  1710. mode->timing.h_active;
  1711. mode->timing.h_active /= display->ctrl_count;
  1712. mode->timing.h_front_porch /= display->ctrl_count;
  1713. mode->timing.h_sync_width /= display->ctrl_count;
  1714. mode->timing.h_back_porch /= display->ctrl_count;
  1715. mode->timing.h_skew /= display->ctrl_count;
  1716. mode->pixel_clk_khz /= display->ctrl_count;
  1717. }
  1718. }
  1719. static int dsi_display_is_ulps_req_valid(struct dsi_display *display,
  1720. bool enable)
  1721. {
  1722. /* TODO: make checks based on cont. splash */
  1723. DSI_DEBUG("checking ulps req validity\n");
  1724. if (atomic_read(&display->panel->esd_recovery_pending)) {
  1725. DSI_DEBUG("%s: ESD recovery sequence underway\n", __func__);
  1726. return false;
  1727. }
  1728. if (!dsi_panel_ulps_feature_enabled(display->panel) &&
  1729. !display->panel->ulps_suspend_enabled) {
  1730. DSI_DEBUG("%s: ULPS feature is not enabled\n", __func__);
  1731. return false;
  1732. }
  1733. if (!dsi_panel_initialized(display->panel) &&
  1734. !display->panel->ulps_suspend_enabled) {
  1735. DSI_DEBUG("%s: panel not yet initialized\n", __func__);
  1736. return false;
  1737. }
  1738. if (enable && display->ulps_enabled) {
  1739. DSI_DEBUG("ULPS already enabled\n");
  1740. return false;
  1741. } else if (!enable && !display->ulps_enabled) {
  1742. DSI_DEBUG("ULPS already disabled\n");
  1743. return false;
  1744. }
  1745. /*
  1746. * No need to enter ULPS when transitioning from splash screen to
  1747. * boot animation or trusted vm environments since it is expected
  1748. * that the clocks would be turned right back on.
  1749. */
  1750. if (enable && is_skip_op_required(display))
  1751. return false;
  1752. return true;
  1753. }
  1754. /**
  1755. * dsi_display_set_ulps() - set ULPS state for DSI lanes.
  1756. * @dsi_display: DSI display handle.
  1757. * @enable: enable/disable ULPS.
  1758. *
  1759. * ULPS can be enabled/disabled after DSI host engine is turned on.
  1760. *
  1761. * Return: error code.
  1762. */
  1763. static int dsi_display_set_ulps(struct dsi_display *display, bool enable)
  1764. {
  1765. int rc = 0;
  1766. int i = 0;
  1767. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1768. if (!display) {
  1769. DSI_ERR("Invalid params\n");
  1770. return -EINVAL;
  1771. }
  1772. if (!dsi_display_is_ulps_req_valid(display, enable)) {
  1773. DSI_DEBUG("%s: skipping ULPS config, enable=%d\n",
  1774. __func__, enable);
  1775. return 0;
  1776. }
  1777. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1778. /*
  1779. * ULPS entry-exit can be either through the DSI controller or
  1780. * the DSI PHY depending on hardware variation. For some chipsets,
  1781. * both controller version and phy version ulps entry-exit ops can
  1782. * be present. To handle such cases, send ulps request through PHY,
  1783. * if ulps request is handled in PHY, then no need to send request
  1784. * through controller.
  1785. */
  1786. rc = dsi_phy_set_ulps(m_ctrl->phy, &display->config, enable,
  1787. display->clamp_enabled);
  1788. if (rc == DSI_PHY_ULPS_ERROR) {
  1789. DSI_ERR("Ulps PHY state change(%d) failed\n", enable);
  1790. return -EINVAL;
  1791. }
  1792. else if (rc == DSI_PHY_ULPS_HANDLED) {
  1793. display_for_each_ctrl(i, display) {
  1794. ctrl = &display->ctrl[i];
  1795. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1796. continue;
  1797. rc = dsi_phy_set_ulps(ctrl->phy, &display->config,
  1798. enable, display->clamp_enabled);
  1799. if (rc == DSI_PHY_ULPS_ERROR) {
  1800. DSI_ERR("Ulps PHY state change(%d) failed\n",
  1801. enable);
  1802. return -EINVAL;
  1803. }
  1804. }
  1805. }
  1806. else if (rc == DSI_PHY_ULPS_NOT_HANDLED) {
  1807. rc = dsi_ctrl_set_ulps(m_ctrl->ctrl, enable);
  1808. if (rc) {
  1809. DSI_ERR("Ulps controller state change(%d) failed\n",
  1810. enable);
  1811. return rc;
  1812. }
  1813. display_for_each_ctrl(i, display) {
  1814. ctrl = &display->ctrl[i];
  1815. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1816. continue;
  1817. rc = dsi_ctrl_set_ulps(ctrl->ctrl, enable);
  1818. if (rc) {
  1819. DSI_ERR("Ulps controller state change(%d) failed\n",
  1820. enable);
  1821. return rc;
  1822. }
  1823. }
  1824. }
  1825. display->ulps_enabled = enable;
  1826. return 0;
  1827. }
  1828. /**
  1829. * dsi_display_set_clamp() - set clamp state for DSI IO.
  1830. * @dsi_display: DSI display handle.
  1831. * @enable: enable/disable clamping.
  1832. *
  1833. * Return: error code.
  1834. */
  1835. static int dsi_display_set_clamp(struct dsi_display *display, bool enable)
  1836. {
  1837. int rc = 0;
  1838. int i = 0;
  1839. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1840. bool ulps_enabled = false;
  1841. if (!display) {
  1842. DSI_ERR("Invalid params\n");
  1843. return -EINVAL;
  1844. }
  1845. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1846. ulps_enabled = display->ulps_enabled;
  1847. /*
  1848. * Clamp control can be either through the DSI controller or
  1849. * the DSI PHY depending on hardware variation
  1850. */
  1851. rc = dsi_ctrl_set_clamp_state(m_ctrl->ctrl, enable, ulps_enabled);
  1852. if (rc) {
  1853. DSI_ERR("DSI ctrl clamp state change(%d) failed\n", enable);
  1854. return rc;
  1855. }
  1856. rc = dsi_phy_set_clamp_state(m_ctrl->phy, enable);
  1857. if (rc) {
  1858. DSI_ERR("DSI phy clamp state change(%d) failed\n", enable);
  1859. return rc;
  1860. }
  1861. display_for_each_ctrl(i, display) {
  1862. ctrl = &display->ctrl[i];
  1863. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1864. continue;
  1865. rc = dsi_ctrl_set_clamp_state(ctrl->ctrl, enable, ulps_enabled);
  1866. if (rc) {
  1867. DSI_ERR("DSI Clamp state change(%d) failed\n", enable);
  1868. return rc;
  1869. }
  1870. rc = dsi_phy_set_clamp_state(ctrl->phy, enable);
  1871. if (rc) {
  1872. DSI_ERR("DSI phy clamp state change(%d) failed\n",
  1873. enable);
  1874. return rc;
  1875. }
  1876. DSI_DEBUG("Clamps %s for ctrl%d\n",
  1877. enable ? "enabled" : "disabled", i);
  1878. }
  1879. display->clamp_enabled = enable;
  1880. return 0;
  1881. }
  1882. /**
  1883. * dsi_display_setup_ctrl() - setup DSI controller.
  1884. * @dsi_display: DSI display handle.
  1885. *
  1886. * Return: error code.
  1887. */
  1888. static int dsi_display_ctrl_setup(struct dsi_display *display)
  1889. {
  1890. int rc = 0;
  1891. int i = 0;
  1892. struct dsi_display_ctrl *ctrl, *m_ctrl;
  1893. if (!display) {
  1894. DSI_ERR("Invalid params\n");
  1895. return -EINVAL;
  1896. }
  1897. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1898. rc = dsi_ctrl_setup(m_ctrl->ctrl);
  1899. if (rc) {
  1900. DSI_ERR("DSI controller setup failed\n");
  1901. return rc;
  1902. }
  1903. display_for_each_ctrl(i, display) {
  1904. ctrl = &display->ctrl[i];
  1905. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1906. continue;
  1907. rc = dsi_ctrl_setup(ctrl->ctrl);
  1908. if (rc) {
  1909. DSI_ERR("DSI controller setup failed\n");
  1910. return rc;
  1911. }
  1912. }
  1913. return 0;
  1914. }
  1915. static int dsi_display_phy_enable(struct dsi_display *display);
  1916. /**
  1917. * dsi_display_phy_idle_on() - enable DSI PHY while coming out of idle screen.
  1918. * @dsi_display: DSI display handle.
  1919. * @mmss_clamp: True if clamp is enabled.
  1920. *
  1921. * Return: error code.
  1922. */
  1923. static int dsi_display_phy_idle_on(struct dsi_display *display,
  1924. bool mmss_clamp)
  1925. {
  1926. int rc = 0;
  1927. int i = 0;
  1928. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1929. if (!display) {
  1930. DSI_ERR("Invalid params\n");
  1931. return -EINVAL;
  1932. }
  1933. if (mmss_clamp && !display->phy_idle_power_off) {
  1934. dsi_display_phy_enable(display);
  1935. return 0;
  1936. }
  1937. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1938. rc = dsi_phy_idle_ctrl(m_ctrl->phy, true);
  1939. if (rc) {
  1940. DSI_ERR("DSI controller setup failed\n");
  1941. return rc;
  1942. }
  1943. display_for_each_ctrl(i, display) {
  1944. ctrl = &display->ctrl[i];
  1945. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1946. continue;
  1947. rc = dsi_phy_idle_ctrl(ctrl->phy, true);
  1948. if (rc) {
  1949. DSI_ERR("DSI controller setup failed\n");
  1950. return rc;
  1951. }
  1952. }
  1953. display->phy_idle_power_off = false;
  1954. return 0;
  1955. }
  1956. /**
  1957. * dsi_display_phy_idle_off() - disable DSI PHY while going to idle screen.
  1958. * @dsi_display: DSI display handle.
  1959. *
  1960. * Return: error code.
  1961. */
  1962. static int dsi_display_phy_idle_off(struct dsi_display *display)
  1963. {
  1964. int rc = 0;
  1965. int i = 0;
  1966. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1967. if (!display) {
  1968. DSI_ERR("Invalid params\n");
  1969. return -EINVAL;
  1970. }
  1971. display_for_each_ctrl(i, display) {
  1972. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  1973. if (!phy)
  1974. continue;
  1975. if (!phy->allow_phy_power_off) {
  1976. DSI_DEBUG("phy doesn't support this feature\n");
  1977. return 0;
  1978. }
  1979. }
  1980. m_ctrl = &display->ctrl[display->cmd_master_idx];
  1981. rc = dsi_phy_idle_ctrl(m_ctrl->phy, false);
  1982. if (rc) {
  1983. DSI_ERR("[%s] failed to enable cmd engine, rc=%d\n",
  1984. display->name, rc);
  1985. return rc;
  1986. }
  1987. display_for_each_ctrl(i, display) {
  1988. ctrl = &display->ctrl[i];
  1989. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1990. continue;
  1991. rc = dsi_phy_idle_ctrl(ctrl->phy, false);
  1992. if (rc) {
  1993. DSI_ERR("DSI controller setup failed\n");
  1994. return rc;
  1995. }
  1996. }
  1997. display->phy_idle_power_off = true;
  1998. return 0;
  1999. }
  2000. void dsi_display_enable_event(struct drm_connector *connector,
  2001. struct dsi_display *display,
  2002. uint32_t event_idx, struct dsi_event_cb_info *event_info,
  2003. bool enable)
  2004. {
  2005. uint32_t irq_status_idx = DSI_STATUS_INTERRUPT_COUNT;
  2006. int i;
  2007. if (!display) {
  2008. DSI_ERR("invalid display\n");
  2009. return;
  2010. }
  2011. if (event_info)
  2012. event_info->event_idx = event_idx;
  2013. switch (event_idx) {
  2014. case SDE_CONN_EVENT_VID_DONE:
  2015. irq_status_idx = DSI_SINT_VIDEO_MODE_FRAME_DONE;
  2016. break;
  2017. case SDE_CONN_EVENT_CMD_DONE:
  2018. irq_status_idx = DSI_SINT_CMD_FRAME_DONE;
  2019. break;
  2020. case SDE_CONN_EVENT_VID_FIFO_OVERFLOW:
  2021. case SDE_CONN_EVENT_CMD_FIFO_UNDERFLOW:
  2022. if (event_info) {
  2023. display_for_each_ctrl(i, display)
  2024. display->ctrl[i].ctrl->recovery_cb =
  2025. *event_info;
  2026. }
  2027. break;
  2028. case SDE_CONN_EVENT_PANEL_ID:
  2029. if (event_info)
  2030. display_for_each_ctrl(i, display)
  2031. display->ctrl[i].ctrl->panel_id_cb
  2032. = *event_info;
  2033. dsi_display_panel_id_notification(display);
  2034. break;
  2035. default:
  2036. /* nothing to do */
  2037. DSI_DEBUG("[%s] unhandled event %d\n", display->name, event_idx);
  2038. return;
  2039. }
  2040. if (enable) {
  2041. display_for_each_ctrl(i, display)
  2042. dsi_ctrl_enable_status_interrupt(
  2043. display->ctrl[i].ctrl, irq_status_idx,
  2044. event_info);
  2045. } else {
  2046. display_for_each_ctrl(i, display)
  2047. dsi_ctrl_disable_status_interrupt(
  2048. display->ctrl[i].ctrl, irq_status_idx);
  2049. }
  2050. }
  2051. static int dsi_display_ctrl_power_on(struct dsi_display *display)
  2052. {
  2053. int rc = 0;
  2054. int i;
  2055. struct dsi_display_ctrl *ctrl;
  2056. /* Sequence does not matter for split dsi usecases */
  2057. display_for_each_ctrl(i, display) {
  2058. ctrl = &display->ctrl[i];
  2059. if (!ctrl->ctrl)
  2060. continue;
  2061. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2062. DSI_CTRL_POWER_VREG_ON);
  2063. if (rc) {
  2064. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2065. ctrl->ctrl->name, rc);
  2066. goto error;
  2067. }
  2068. }
  2069. return rc;
  2070. error:
  2071. for (i = i - 1; i >= 0; i--) {
  2072. ctrl = &display->ctrl[i];
  2073. if (!ctrl->ctrl)
  2074. continue;
  2075. (void)dsi_ctrl_set_power_state(ctrl->ctrl,
  2076. DSI_CTRL_POWER_VREG_OFF);
  2077. }
  2078. return rc;
  2079. }
  2080. static int dsi_display_ctrl_power_off(struct dsi_display *display)
  2081. {
  2082. int rc = 0;
  2083. int i;
  2084. struct dsi_display_ctrl *ctrl;
  2085. /* Sequence does not matter for split dsi usecases */
  2086. display_for_each_ctrl(i, display) {
  2087. ctrl = &display->ctrl[i];
  2088. if (!ctrl->ctrl)
  2089. continue;
  2090. rc = dsi_ctrl_set_power_state(ctrl->ctrl,
  2091. DSI_CTRL_POWER_VREG_OFF);
  2092. if (rc) {
  2093. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2094. ctrl->ctrl->name, rc);
  2095. goto error;
  2096. }
  2097. }
  2098. error:
  2099. return rc;
  2100. }
  2101. static void dsi_display_parse_cmdline_topology(struct dsi_display *display,
  2102. unsigned int display_type)
  2103. {
  2104. char *boot_str = NULL;
  2105. char *str = NULL;
  2106. char *sw_te = NULL;
  2107. unsigned long cmdline_topology = NO_OVERRIDE;
  2108. unsigned long cmdline_timing = NO_OVERRIDE;
  2109. if (display_type >= MAX_DSI_ACTIVE_DISPLAY) {
  2110. DSI_ERR("display_type=%d not supported\n", display_type);
  2111. goto end;
  2112. }
  2113. if (display_type == DSI_PRIMARY)
  2114. boot_str = dsi_display_primary;
  2115. else
  2116. boot_str = dsi_display_secondary;
  2117. sw_te = strnstr(boot_str, ":sim-swte", strlen(boot_str));
  2118. if (sw_te)
  2119. display->sw_te_using_wd = true;
  2120. str = strnstr(boot_str, ":config", strlen(boot_str));
  2121. if (str) {
  2122. if (sscanf(str, ":config%lu", &cmdline_topology) != 1) {
  2123. DSI_ERR("invalid config index override: %s\n",
  2124. boot_str);
  2125. goto end;
  2126. }
  2127. }
  2128. str = strnstr(boot_str, ":timing", strlen(boot_str));
  2129. if (str) {
  2130. if (sscanf(str, ":timing%lu", &cmdline_timing) != 1) {
  2131. DSI_ERR("invalid timing index override: %s\n",
  2132. boot_str);
  2133. cmdline_topology = NO_OVERRIDE;
  2134. goto end;
  2135. }
  2136. }
  2137. DSI_DEBUG("successfully parsed command line topology and timing\n");
  2138. end:
  2139. display->cmdline_topology = cmdline_topology;
  2140. display->cmdline_timing = cmdline_timing;
  2141. }
  2142. /**
  2143. * dsi_display_parse_boot_display_selection()- Parse DSI boot display name
  2144. *
  2145. * Return: returns error status
  2146. */
  2147. static int dsi_display_parse_boot_display_selection(void)
  2148. {
  2149. char *pos = NULL;
  2150. char disp_buf[MAX_CMDLINE_PARAM_LEN] = {'\0'};
  2151. int i, j;
  2152. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  2153. strlcpy(disp_buf, boot_displays[i].boot_param,
  2154. MAX_CMDLINE_PARAM_LEN);
  2155. pos = strnstr(disp_buf, ":", strlen(disp_buf));
  2156. /* Use ':' as a delimiter to retrieve the display name */
  2157. if (!pos) {
  2158. DSI_DEBUG("display name[%s]is not valid\n", disp_buf);
  2159. continue;
  2160. }
  2161. for (j = 0; (disp_buf + j) < pos; j++)
  2162. boot_displays[i].name[j] = *(disp_buf + j);
  2163. boot_displays[i].name[j] = '\0';
  2164. boot_displays[i].boot_disp_en = true;
  2165. }
  2166. return 0;
  2167. }
  2168. static int dsi_display_phy_power_on(struct dsi_display *display)
  2169. {
  2170. int rc = 0;
  2171. int i;
  2172. struct dsi_display_ctrl *ctrl;
  2173. /* Sequence does not matter for split dsi usecases */
  2174. display_for_each_ctrl(i, display) {
  2175. ctrl = &display->ctrl[i];
  2176. if (!ctrl->ctrl)
  2177. continue;
  2178. rc = dsi_phy_set_power_state(ctrl->phy, true);
  2179. if (rc) {
  2180. DSI_ERR("[%s] Failed to set power state, rc=%d\n",
  2181. ctrl->phy->name, rc);
  2182. goto error;
  2183. }
  2184. }
  2185. return rc;
  2186. error:
  2187. for (i = i - 1; i >= 0; i--) {
  2188. ctrl = &display->ctrl[i];
  2189. if (!ctrl->phy)
  2190. continue;
  2191. (void)dsi_phy_set_power_state(ctrl->phy, false);
  2192. }
  2193. return rc;
  2194. }
  2195. static int dsi_display_phy_power_off(struct dsi_display *display)
  2196. {
  2197. int rc = 0;
  2198. int i;
  2199. struct dsi_display_ctrl *ctrl;
  2200. /* Sequence does not matter for split dsi usecases */
  2201. display_for_each_ctrl(i, display) {
  2202. ctrl = &display->ctrl[i];
  2203. if (!ctrl->phy)
  2204. continue;
  2205. rc = dsi_phy_set_power_state(ctrl->phy, false);
  2206. if (rc) {
  2207. DSI_ERR("[%s] Failed to power off, rc=%d\n",
  2208. ctrl->ctrl->name, rc);
  2209. goto error;
  2210. }
  2211. }
  2212. error:
  2213. return rc;
  2214. }
  2215. static int dsi_display_set_clk_src(struct dsi_display *display, bool set_xo)
  2216. {
  2217. int rc = 0;
  2218. int i;
  2219. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2220. struct dsi_ctrl_clk_info *info;
  2221. if (display->trusted_vm_env)
  2222. return 0;
  2223. /*
  2224. * In case of split DSI usecases, the clock for master controller should
  2225. * be enabled before the other controller. Master controller in the
  2226. * clock context refers to the controller that sources the clock. While turning off the
  2227. * clocks, the source is set to xo.
  2228. */
  2229. m_ctrl = &display->ctrl[display->clk_master_idx];
  2230. info = &m_ctrl->ctrl->clk_info;
  2231. if (!set_xo)
  2232. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &display->clock_info.pll_clks);
  2233. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2234. rc = dsi_ctrl_set_clock_source(m_ctrl->ctrl, &info->xo_clk);
  2235. if (rc) {
  2236. DSI_ERR("[%s] failed to set source clocks for master, rc=%d\n", display->name, rc);
  2237. return rc;
  2238. }
  2239. /* Set source for the rest of the controllers */
  2240. display_for_each_ctrl(i, display) {
  2241. ctrl = &display->ctrl[i];
  2242. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2243. continue;
  2244. info = &ctrl->ctrl->clk_info;
  2245. if (!set_xo)
  2246. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &display->clock_info.pll_clks);
  2247. else if ((info->xo_clk.byte_clk) && (info->xo_clk.pixel_clk))
  2248. rc = dsi_ctrl_set_clock_source(ctrl->ctrl, &info->xo_clk);
  2249. if (rc) {
  2250. DSI_ERR("[%s] failed to set source clocks, rc=%d\n", display->name, rc);
  2251. return rc;
  2252. }
  2253. }
  2254. return 0;
  2255. }
  2256. int dsi_display_phy_pll_toggle(void *priv, bool prepare)
  2257. {
  2258. int rc = 0;
  2259. struct dsi_display *display = priv;
  2260. struct dsi_display_ctrl *m_ctrl;
  2261. if (!display) {
  2262. DSI_ERR("invalid arguments\n");
  2263. return -EINVAL;
  2264. }
  2265. if (is_skip_op_required(display))
  2266. return 0;
  2267. rc = dsi_display_set_clk_src(display, !prepare);
  2268. m_ctrl = &display->ctrl[display->clk_master_idx];
  2269. if (!m_ctrl->phy) {
  2270. DSI_ERR("[%s] PHY not found\n", display->name);
  2271. return -EINVAL;
  2272. }
  2273. rc = dsi_phy_pll_toggle(m_ctrl->phy, prepare);
  2274. return rc;
  2275. }
  2276. int dsi_display_phy_configure(void *priv, bool commit)
  2277. {
  2278. int rc = 0;
  2279. struct dsi_display *display = priv;
  2280. struct dsi_display_ctrl *m_ctrl;
  2281. struct dsi_pll_resource *pll_res;
  2282. struct dsi_ctrl *ctrl;
  2283. if (!display) {
  2284. DSI_ERR("invalid arguments\n");
  2285. return -EINVAL;
  2286. }
  2287. if (is_skip_op_required(display))
  2288. return 0;
  2289. m_ctrl = &display->ctrl[display->clk_master_idx];
  2290. if ((!m_ctrl->phy) || (!m_ctrl->ctrl)) {
  2291. DSI_ERR("[%s] PHY not found\n", display->name);
  2292. return -EINVAL;
  2293. }
  2294. pll_res = m_ctrl->phy->pll;
  2295. if (!pll_res) {
  2296. DSI_ERR("[%s] PLL res not found\n", display->name);
  2297. return -EINVAL;
  2298. }
  2299. ctrl = m_ctrl->ctrl;
  2300. pll_res->byteclk_rate = ctrl->clk_freq.byte_clk_rate;
  2301. pll_res->pclk_rate = ctrl->clk_freq.pix_clk_rate;
  2302. rc = dsi_phy_configure(m_ctrl->phy, commit);
  2303. return rc;
  2304. }
  2305. static int dsi_display_phy_reset_config(struct dsi_display *display,
  2306. bool enable)
  2307. {
  2308. int rc = 0;
  2309. int i;
  2310. struct dsi_display_ctrl *ctrl;
  2311. display_for_each_ctrl(i, display) {
  2312. ctrl = &display->ctrl[i];
  2313. rc = dsi_ctrl_phy_reset_config(ctrl->ctrl, enable);
  2314. if (rc) {
  2315. DSI_ERR("[%s] failed to %s phy reset, rc=%d\n",
  2316. display->name, enable ? "mask" : "unmask", rc);
  2317. return rc;
  2318. }
  2319. }
  2320. return 0;
  2321. }
  2322. static void dsi_display_toggle_resync_fifo(struct dsi_display *display)
  2323. {
  2324. struct dsi_display_ctrl *ctrl;
  2325. int i;
  2326. if (!display)
  2327. return;
  2328. display_for_each_ctrl(i, display) {
  2329. ctrl = &display->ctrl[i];
  2330. dsi_phy_toggle_resync_fifo(ctrl->phy);
  2331. }
  2332. /*
  2333. * After retime buffer synchronization we need to turn of clk_en_sel
  2334. * bit on each phy. Avoid this for Cphy.
  2335. */
  2336. if (display->panel->host_config.phy_type == DSI_PHY_TYPE_CPHY)
  2337. return;
  2338. display_for_each_ctrl(i, display) {
  2339. ctrl = &display->ctrl[i];
  2340. dsi_phy_reset_clk_en_sel(ctrl->phy);
  2341. }
  2342. }
  2343. static int dsi_display_ctrl_update(struct dsi_display *display)
  2344. {
  2345. int rc = 0;
  2346. int i;
  2347. struct dsi_display_ctrl *ctrl;
  2348. display_for_each_ctrl(i, display) {
  2349. ctrl = &display->ctrl[i];
  2350. rc = dsi_ctrl_host_timing_update(ctrl->ctrl);
  2351. if (rc) {
  2352. DSI_ERR("[%s] failed to update host_%d, rc=%d\n",
  2353. display->name, i, rc);
  2354. goto error_host_deinit;
  2355. }
  2356. }
  2357. return 0;
  2358. error_host_deinit:
  2359. for (i = i - 1; i >= 0; i--) {
  2360. ctrl = &display->ctrl[i];
  2361. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2362. }
  2363. return rc;
  2364. }
  2365. static int dsi_display_ctrl_init(struct dsi_display *display)
  2366. {
  2367. int rc = 0;
  2368. int i;
  2369. struct dsi_display_ctrl *ctrl;
  2370. bool skip_op = is_skip_op_required(display);
  2371. /* when ULPS suspend feature is enabled, we will keep the lanes in
  2372. * ULPS during suspend state and clamp DSI phy. Hence while resuming
  2373. * we will programe DSI controller as part of core clock enable.
  2374. * After that we should not re-configure DSI controller again here for
  2375. * usecases where we are resuming from ulps suspend as it might put
  2376. * the HW in bad state.
  2377. */
  2378. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  2379. display_for_each_ctrl(i, display) {
  2380. ctrl = &display->ctrl[i];
  2381. rc = dsi_ctrl_host_init(ctrl->ctrl, skip_op);
  2382. if (rc) {
  2383. DSI_ERR(
  2384. "[%s] failed to init host_%d, skip_op=%d, rc=%d\n",
  2385. display->name, i, skip_op, rc);
  2386. goto error_host_deinit;
  2387. }
  2388. }
  2389. } else {
  2390. display_for_each_ctrl(i, display) {
  2391. ctrl = &display->ctrl[i];
  2392. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2393. DSI_CTRL_OP_HOST_INIT,
  2394. true);
  2395. if (rc)
  2396. DSI_DEBUG("host init update failed rc=%d\n",
  2397. rc);
  2398. }
  2399. }
  2400. return rc;
  2401. error_host_deinit:
  2402. for (i = i - 1; i >= 0; i--) {
  2403. ctrl = &display->ctrl[i];
  2404. (void)dsi_ctrl_host_deinit(ctrl->ctrl);
  2405. }
  2406. return rc;
  2407. }
  2408. static int dsi_display_ctrl_deinit(struct dsi_display *display)
  2409. {
  2410. int rc = 0;
  2411. int i;
  2412. struct dsi_display_ctrl *ctrl;
  2413. display_for_each_ctrl(i, display) {
  2414. ctrl = &display->ctrl[i];
  2415. rc = dsi_ctrl_host_deinit(ctrl->ctrl);
  2416. if (rc) {
  2417. DSI_ERR("[%s] failed to deinit host_%d, rc=%d\n",
  2418. display->name, i, rc);
  2419. }
  2420. }
  2421. return rc;
  2422. }
  2423. static int dsi_display_ctrl_host_enable(struct dsi_display *display)
  2424. {
  2425. int rc = 0;
  2426. int i;
  2427. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2428. bool skip_op = is_skip_op_required(display);
  2429. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2430. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2431. DSI_CTRL_ENGINE_ON, skip_op);
  2432. if (rc) {
  2433. DSI_ERR("[%s]enable host engine failed, skip_op:%d rc:%d\n",
  2434. display->name, skip_op, rc);
  2435. goto error;
  2436. }
  2437. display_for_each_ctrl(i, display) {
  2438. ctrl = &display->ctrl[i];
  2439. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2440. continue;
  2441. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2442. DSI_CTRL_ENGINE_ON, skip_op);
  2443. if (rc) {
  2444. DSI_ERR(
  2445. "[%s] enable host engine failed, skip_op:%d rc:%d\n",
  2446. display->name, skip_op, rc);
  2447. goto error_disable_master;
  2448. }
  2449. }
  2450. return rc;
  2451. error_disable_master:
  2452. (void)dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2453. DSI_CTRL_ENGINE_OFF, skip_op);
  2454. error:
  2455. return rc;
  2456. }
  2457. static int dsi_display_ctrl_host_disable(struct dsi_display *display)
  2458. {
  2459. int rc = 0;
  2460. int i;
  2461. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2462. bool skip_op = is_skip_op_required(display);
  2463. /*
  2464. * This is a defensive check. In reality as this is called after panel OFF commands, which
  2465. * can never be ASYNC, the controller post_tx_queued flag will never be set when this API
  2466. * is called.
  2467. */
  2468. display_for_each_ctrl(i, display) {
  2469. ctrl = &display->ctrl[i];
  2470. if (!ctrl->ctrl || !(ctrl->ctrl->post_tx_queued))
  2471. continue;
  2472. flush_workqueue(display->post_cmd_tx_workq);
  2473. cancel_work_sync(&ctrl->ctrl->post_cmd_tx_work);
  2474. ctrl->ctrl->post_tx_queued = false;
  2475. }
  2476. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2477. /*
  2478. * For platforms where ULPS is controlled by DSI controller block,
  2479. * do not disable dsi controller block if lanes are to be
  2480. * kept in ULPS during suspend. So just update the SW state
  2481. * and return early.
  2482. */
  2483. if (display->panel->ulps_suspend_enabled &&
  2484. !m_ctrl->phy->hw.ops.ulps_ops.ulps_request) {
  2485. display_for_each_ctrl(i, display) {
  2486. ctrl = &display->ctrl[i];
  2487. rc = dsi_ctrl_update_host_state(ctrl->ctrl,
  2488. DSI_CTRL_OP_HOST_ENGINE,
  2489. false);
  2490. if (rc)
  2491. DSI_DEBUG("host state update failed %d\n", rc);
  2492. }
  2493. return rc;
  2494. }
  2495. display_for_each_ctrl(i, display) {
  2496. ctrl = &display->ctrl[i];
  2497. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2498. continue;
  2499. rc = dsi_ctrl_set_host_engine_state(ctrl->ctrl,
  2500. DSI_CTRL_ENGINE_OFF, skip_op);
  2501. if (rc)
  2502. DSI_ERR(
  2503. "[%s] disable host engine failed, skip_op:%d rc:%d\n",
  2504. display->name, skip_op, rc);
  2505. }
  2506. rc = dsi_ctrl_set_host_engine_state(m_ctrl->ctrl,
  2507. DSI_CTRL_ENGINE_OFF, skip_op);
  2508. if (rc) {
  2509. DSI_ERR("[%s] disable mhost engine failed, skip_op:%d rc:%d\n",
  2510. display->name, skip_op, rc);
  2511. goto error;
  2512. }
  2513. error:
  2514. return rc;
  2515. }
  2516. static int dsi_display_vid_engine_enable(struct dsi_display *display)
  2517. {
  2518. int rc = 0;
  2519. int i;
  2520. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2521. bool skip_op = is_skip_op_required(display);
  2522. m_ctrl = &display->ctrl[display->video_master_idx];
  2523. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2524. DSI_CTRL_ENGINE_ON, skip_op);
  2525. if (rc) {
  2526. DSI_ERR("[%s] enable mvid engine failed, skip_op:%d rc:%d\n",
  2527. display->name, skip_op, rc);
  2528. goto error;
  2529. }
  2530. display_for_each_ctrl(i, display) {
  2531. ctrl = &display->ctrl[i];
  2532. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2533. continue;
  2534. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2535. DSI_CTRL_ENGINE_ON, skip_op);
  2536. if (rc) {
  2537. DSI_ERR(
  2538. "[%s] enable vid engine failed, skip_op:%d rc:%d\n",
  2539. display->name, skip_op, rc);
  2540. goto error_disable_master;
  2541. }
  2542. }
  2543. return rc;
  2544. error_disable_master:
  2545. (void)dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2546. DSI_CTRL_ENGINE_OFF, skip_op);
  2547. error:
  2548. return rc;
  2549. }
  2550. static int dsi_display_vid_engine_disable(struct dsi_display *display)
  2551. {
  2552. int rc = 0;
  2553. int i;
  2554. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2555. bool skip_op = is_skip_op_required(display);
  2556. m_ctrl = &display->ctrl[display->video_master_idx];
  2557. display_for_each_ctrl(i, display) {
  2558. ctrl = &display->ctrl[i];
  2559. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2560. continue;
  2561. rc = dsi_ctrl_set_vid_engine_state(ctrl->ctrl,
  2562. DSI_CTRL_ENGINE_OFF, skip_op);
  2563. if (rc)
  2564. DSI_ERR(
  2565. "[%s] disable vid engine failed, skip_op:%d rc:%d\n",
  2566. display->name, skip_op, rc);
  2567. }
  2568. rc = dsi_ctrl_set_vid_engine_state(m_ctrl->ctrl,
  2569. DSI_CTRL_ENGINE_OFF, skip_op);
  2570. if (rc)
  2571. DSI_ERR("[%s] disable mvid engine failed, skip_op:%d rc:%d\n",
  2572. display->name, skip_op, rc);
  2573. return rc;
  2574. }
  2575. static int dsi_display_phy_enable(struct dsi_display *display)
  2576. {
  2577. int rc = 0;
  2578. int i;
  2579. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2580. enum dsi_phy_pll_source m_src = DSI_PLL_SOURCE_STANDALONE;
  2581. bool skip_op = is_skip_op_required(display);
  2582. m_ctrl = &display->ctrl[display->clk_master_idx];
  2583. if (display->ctrl_count > 1)
  2584. m_src = DSI_PLL_SOURCE_NATIVE;
  2585. rc = dsi_phy_enable(m_ctrl->phy, &display->config,
  2586. m_src, true, skip_op);
  2587. if (rc) {
  2588. DSI_ERR("[%s] failed to enable DSI PHY, skip_op=%d rc=%d\n",
  2589. display->name, skip_op, rc);
  2590. goto error;
  2591. }
  2592. display_for_each_ctrl(i, display) {
  2593. ctrl = &display->ctrl[i];
  2594. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2595. continue;
  2596. rc = dsi_phy_enable(ctrl->phy, &display->config,
  2597. DSI_PLL_SOURCE_NON_NATIVE, true, skip_op);
  2598. if (rc) {
  2599. DSI_ERR(
  2600. "[%s] failed to enable DSI PHY, skip_op: %d rc=%d\n",
  2601. display->name, skip_op, rc);
  2602. goto error_disable_master;
  2603. }
  2604. }
  2605. return rc;
  2606. error_disable_master:
  2607. (void)dsi_phy_disable(m_ctrl->phy, skip_op);
  2608. error:
  2609. return rc;
  2610. }
  2611. static int dsi_display_phy_disable(struct dsi_display *display)
  2612. {
  2613. int rc = 0;
  2614. int i;
  2615. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2616. bool skip_op = is_skip_op_required(display);
  2617. m_ctrl = &display->ctrl[display->clk_master_idx];
  2618. display_for_each_ctrl(i, display) {
  2619. ctrl = &display->ctrl[i];
  2620. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2621. continue;
  2622. rc = dsi_phy_disable(ctrl->phy, skip_op);
  2623. if (rc)
  2624. DSI_ERR(
  2625. "[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2626. display->name, skip_op, rc);
  2627. }
  2628. rc = dsi_phy_disable(m_ctrl->phy, skip_op);
  2629. if (rc)
  2630. DSI_ERR("[%s] failed to disable DSI PHY, skip_op=%d rc=%d\n",
  2631. display->name, skip_op, rc);
  2632. return rc;
  2633. }
  2634. static int dsi_display_wake_up(struct dsi_display *display)
  2635. {
  2636. return 0;
  2637. }
  2638. static int dsi_display_broadcast_cmd(struct dsi_display *display, struct dsi_cmd_desc *cmd)
  2639. {
  2640. int rc = 0;
  2641. struct dsi_display_ctrl *ctrl, *m_ctrl;
  2642. int i;
  2643. u32 flags = 0;
  2644. /*
  2645. * 1. Setup commands in FIFO
  2646. * 2. Trigger commands
  2647. */
  2648. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2649. display_for_each_ctrl(i, display) {
  2650. ctrl = &display->ctrl[i];
  2651. flags = cmd->ctrl_flags;
  2652. if (ctrl == m_ctrl)
  2653. flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2654. rc = dsi_ctrl_transfer_prepare(ctrl->ctrl, flags);
  2655. if (rc) {
  2656. DSI_ERR("[%s] prepare for cmd transfer failed,rc=%d\n",
  2657. display->name, rc);
  2658. if (ctrl != m_ctrl)
  2659. dsi_ctrl_transfer_unprepare(m_ctrl->ctrl, flags |
  2660. DSI_CTRL_CMD_BROADCAST_MASTER);
  2661. return rc;
  2662. }
  2663. }
  2664. cmd->ctrl_flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2665. rc = dsi_ctrl_cmd_transfer(m_ctrl->ctrl, cmd);
  2666. if (rc) {
  2667. DSI_ERR("[%s] cmd transfer failed on master,rc=%d\n",
  2668. display->name, rc);
  2669. goto error;
  2670. }
  2671. cmd->ctrl_flags &= ~DSI_CTRL_CMD_BROADCAST_MASTER;
  2672. display_for_each_ctrl(i, display) {
  2673. ctrl = &display->ctrl[i];
  2674. if (ctrl == m_ctrl)
  2675. continue;
  2676. rc = dsi_ctrl_cmd_transfer(ctrl->ctrl, cmd);
  2677. if (rc) {
  2678. DSI_ERR("[%s] cmd transfer failed, rc=%d\n",
  2679. display->name, rc);
  2680. goto error;
  2681. }
  2682. rc = dsi_ctrl_cmd_tx_trigger(ctrl->ctrl, cmd->ctrl_flags);
  2683. if (rc) {
  2684. DSI_ERR("[%s] cmd trigger failed, rc=%d\n",
  2685. display->name, rc);
  2686. goto error;
  2687. }
  2688. }
  2689. rc = dsi_ctrl_cmd_tx_trigger(m_ctrl->ctrl, cmd->ctrl_flags | DSI_CTRL_CMD_BROADCAST_MASTER);
  2690. if (rc) {
  2691. DSI_ERR("[%s] cmd trigger failed for master, rc=%d\n",
  2692. display->name, rc);
  2693. goto error;
  2694. }
  2695. error:
  2696. display_for_each_ctrl(i, display) {
  2697. ctrl = &display->ctrl[i];
  2698. flags = cmd->ctrl_flags;
  2699. if (ctrl == m_ctrl)
  2700. flags |= DSI_CTRL_CMD_BROADCAST_MASTER;
  2701. dsi_ctrl_transfer_unprepare(ctrl->ctrl, flags);
  2702. }
  2703. return rc;
  2704. }
  2705. static int dsi_display_phy_sw_reset(struct dsi_display *display)
  2706. {
  2707. int rc = 0;
  2708. int i;
  2709. struct dsi_display_ctrl *m_ctrl, *ctrl;
  2710. /*
  2711. * For continuous splash and trusted vm environment,
  2712. * ctrl states are updated separately and hence we do
  2713. * an early return
  2714. */
  2715. if (is_skip_op_required(display)) {
  2716. DSI_DEBUG(
  2717. "cont splash/trusted vm use case, phy sw reset not required\n");
  2718. return 0;
  2719. }
  2720. m_ctrl = &display->ctrl[display->cmd_master_idx];
  2721. rc = dsi_ctrl_phy_sw_reset(m_ctrl->ctrl);
  2722. if (rc) {
  2723. DSI_ERR("[%s] failed to reset phy, rc=%d\n", display->name, rc);
  2724. goto error;
  2725. }
  2726. display_for_each_ctrl(i, display) {
  2727. ctrl = &display->ctrl[i];
  2728. if (!ctrl->ctrl || (ctrl == m_ctrl))
  2729. continue;
  2730. rc = dsi_ctrl_phy_sw_reset(ctrl->ctrl);
  2731. if (rc) {
  2732. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  2733. display->name, rc);
  2734. goto error;
  2735. }
  2736. }
  2737. error:
  2738. return rc;
  2739. }
  2740. static int dsi_host_attach(struct mipi_dsi_host *host,
  2741. struct mipi_dsi_device *dsi)
  2742. {
  2743. return 0;
  2744. }
  2745. static int dsi_host_detach(struct mipi_dsi_host *host,
  2746. struct mipi_dsi_device *dsi)
  2747. {
  2748. return 0;
  2749. }
  2750. int dsi_host_transfer_sub(struct mipi_dsi_host *host, struct dsi_cmd_desc *cmd)
  2751. {
  2752. struct dsi_display *display;
  2753. int rc = 0;
  2754. if (!host || !cmd) {
  2755. DSI_ERR("Invalid params\n");
  2756. return 0;
  2757. }
  2758. display = to_dsi_display(host);
  2759. /* Avoid sending DCS commands when ESD recovery is pending */
  2760. if (atomic_read(&display->panel->esd_recovery_pending)) {
  2761. DSI_DEBUG("ESD recovery pending\n");
  2762. return 0;
  2763. }
  2764. rc = dsi_display_wake_up(display);
  2765. if (rc) {
  2766. DSI_ERR("[%s] failed to wake up display, rc=%d\n", display->name, rc);
  2767. goto error;
  2768. }
  2769. if (display->tx_cmd_buf == NULL) {
  2770. rc = dsi_host_alloc_cmd_tx_buffer(display);
  2771. if (rc) {
  2772. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  2773. goto error;
  2774. }
  2775. }
  2776. dsi_display_set_cmd_tx_ctrl_flags(display, cmd);
  2777. if (cmd->ctrl_flags & DSI_CTRL_CMD_BROADCAST) {
  2778. rc = dsi_display_broadcast_cmd(display, cmd);
  2779. if (rc) {
  2780. DSI_ERR("[%s] cmd broadcast failed, rc=%d\n", display->name, rc);
  2781. goto error;
  2782. }
  2783. } else {
  2784. int idx = cmd->ctrl;
  2785. rc = dsi_ctrl_transfer_prepare(display->ctrl[idx].ctrl, cmd->ctrl_flags);
  2786. if (rc) {
  2787. DSI_ERR("failed to prepare for command transfer: %d\n", rc);
  2788. goto error;
  2789. }
  2790. rc = dsi_ctrl_cmd_transfer(display->ctrl[idx].ctrl, cmd);
  2791. if (rc)
  2792. DSI_ERR("[%s] cmd transfer failed, rc=%d\n", display->name, rc);
  2793. dsi_ctrl_transfer_unprepare(display->ctrl[idx].ctrl, cmd->ctrl_flags);
  2794. }
  2795. error:
  2796. return rc;
  2797. }
  2798. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host, const struct mipi_dsi_msg *msg)
  2799. {
  2800. int rc = 0;
  2801. struct dsi_cmd_desc cmd;
  2802. if (!msg) {
  2803. DSI_ERR("Invalid params\n");
  2804. return 0;
  2805. }
  2806. memcpy(&cmd.msg, msg, sizeof(*msg));
  2807. cmd.ctrl = 0;
  2808. cmd.post_wait_ms = 0;
  2809. cmd.ctrl_flags = 0;
  2810. rc = dsi_host_transfer_sub(host, &cmd);
  2811. return rc;
  2812. }
  2813. static struct mipi_dsi_host_ops dsi_host_ops = {
  2814. .attach = dsi_host_attach,
  2815. .detach = dsi_host_detach,
  2816. .transfer = dsi_host_transfer,
  2817. };
  2818. static int dsi_display_mipi_host_init(struct dsi_display *display)
  2819. {
  2820. int rc = 0;
  2821. struct mipi_dsi_host *host = &display->host;
  2822. host->dev = &display->pdev->dev;
  2823. host->ops = &dsi_host_ops;
  2824. rc = mipi_dsi_host_register(host);
  2825. if (rc) {
  2826. DSI_ERR("[%s] failed to register mipi dsi host, rc=%d\n",
  2827. display->name, rc);
  2828. goto error;
  2829. }
  2830. error:
  2831. return rc;
  2832. }
  2833. static int dsi_display_mipi_host_deinit(struct dsi_display *display)
  2834. {
  2835. int rc = 0;
  2836. struct mipi_dsi_host *host = &display->host;
  2837. mipi_dsi_host_unregister(host);
  2838. host->dev = NULL;
  2839. host->ops = NULL;
  2840. return rc;
  2841. }
  2842. static bool dsi_display_check_prefix(const char *clk_prefix,
  2843. const char *clk_name)
  2844. {
  2845. return !!strnstr(clk_name, clk_prefix, strlen(clk_name));
  2846. }
  2847. static int dsi_display_get_clocks_count(struct dsi_display *display,
  2848. char *dsi_clk_name)
  2849. {
  2850. if (display->fw)
  2851. return dsi_parser_count_strings(display->parser_node,
  2852. dsi_clk_name);
  2853. else
  2854. return of_property_count_strings(display->panel_node,
  2855. dsi_clk_name);
  2856. }
  2857. static void dsi_display_get_clock_name(struct dsi_display *display,
  2858. char *dsi_clk_name, int index,
  2859. const char **clk_name)
  2860. {
  2861. if (display->fw)
  2862. dsi_parser_read_string_index(display->parser_node,
  2863. dsi_clk_name, index, clk_name);
  2864. else
  2865. of_property_read_string_index(display->panel_node,
  2866. dsi_clk_name, index, clk_name);
  2867. }
  2868. static int dsi_display_clocks_init(struct dsi_display *display)
  2869. {
  2870. int i, rc = 0, num_clk = 0;
  2871. const char *clk_name;
  2872. const char *pll_byte = "pll_byte", *pll_dsi = "pll_dsi";
  2873. struct clk *dsi_clk;
  2874. struct dsi_clk_link_set *pll = &display->clock_info.pll_clks;
  2875. char *dsi_clock_name;
  2876. if (!strcmp(display->display_type, "primary"))
  2877. dsi_clock_name = "qcom,dsi-select-clocks";
  2878. else
  2879. dsi_clock_name = "qcom,dsi-select-sec-clocks";
  2880. num_clk = dsi_display_get_clocks_count(display, dsi_clock_name);
  2881. for (i = 0; i < num_clk; i++) {
  2882. dsi_display_get_clock_name(display, dsi_clock_name, i,
  2883. &clk_name);
  2884. DSI_DEBUG("clock name:%s\n", clk_name);
  2885. dsi_clk = devm_clk_get(&display->pdev->dev, clk_name);
  2886. if (IS_ERR_OR_NULL(dsi_clk)) {
  2887. rc = PTR_ERR(dsi_clk);
  2888. DSI_ERR("failed to get %s, rc=%d\n", clk_name, rc);
  2889. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2890. pll->byte_clk = NULL;
  2891. goto error;
  2892. }
  2893. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2894. pll->pixel_clk = NULL;
  2895. goto error;
  2896. }
  2897. }
  2898. if (dsi_display_check_prefix(pll_byte, clk_name)) {
  2899. pll->byte_clk = dsi_clk;
  2900. continue;
  2901. }
  2902. if (dsi_display_check_prefix(pll_dsi, clk_name)) {
  2903. pll->pixel_clk = dsi_clk;
  2904. continue;
  2905. }
  2906. }
  2907. return 0;
  2908. error:
  2909. return rc;
  2910. }
  2911. static int dsi_display_clk_ctrl_cb(void *priv,
  2912. struct dsi_clk_ctrl_info clk_state_info)
  2913. {
  2914. int rc = 0;
  2915. struct dsi_display *display = NULL;
  2916. void *clk_handle = NULL;
  2917. if (!priv) {
  2918. DSI_ERR("Invalid params\n");
  2919. return -EINVAL;
  2920. }
  2921. display = priv;
  2922. if (clk_state_info.client == DSI_CLK_REQ_MDP_CLIENT) {
  2923. clk_handle = display->mdp_clk_handle;
  2924. } else if (clk_state_info.client == DSI_CLK_REQ_DSI_CLIENT) {
  2925. clk_handle = display->dsi_clk_handle;
  2926. } else {
  2927. DSI_ERR("invalid clk handle, return error\n");
  2928. return -EINVAL;
  2929. }
  2930. /*
  2931. * TODO: Wait for CMD_MDP_DONE interrupt if MDP client tries
  2932. * to turn off DSI clocks.
  2933. */
  2934. rc = dsi_display_clk_ctrl(clk_handle,
  2935. clk_state_info.clk_type, clk_state_info.clk_state);
  2936. if (rc) {
  2937. DSI_ERR("[%s] failed to %d DSI %d clocks, rc=%d\n",
  2938. display->name, clk_state_info.clk_state,
  2939. clk_state_info.clk_type, rc);
  2940. return rc;
  2941. }
  2942. return 0;
  2943. }
  2944. static void dsi_display_ctrl_isr_configure(struct dsi_display *display, bool en)
  2945. {
  2946. int i;
  2947. struct dsi_display_ctrl *ctrl;
  2948. if (!display)
  2949. return;
  2950. display_for_each_ctrl(i, display) {
  2951. ctrl = &display->ctrl[i];
  2952. if (!ctrl)
  2953. continue;
  2954. dsi_ctrl_isr_configure(ctrl->ctrl, en);
  2955. }
  2956. }
  2957. int dsi_pre_clkoff_cb(void *priv,
  2958. enum dsi_clk_type clk,
  2959. enum dsi_lclk_type l_type,
  2960. enum dsi_clk_state new_state)
  2961. {
  2962. int rc = 0, i;
  2963. struct dsi_display *display = priv;
  2964. struct dsi_display_ctrl *ctrl;
  2965. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2966. (l_type & DSI_LINK_LP_CLK)) {
  2967. /*
  2968. * If continuous clock is enabled then disable it
  2969. * before entering into ULPS Mode.
  2970. */
  2971. if (display->panel->host_config.force_hs_clk_lane)
  2972. _dsi_display_continuous_clk_ctrl(display, false);
  2973. /*
  2974. * If ULPS feature is enabled, enter ULPS first.
  2975. * However, when blanking the panel, we should enter ULPS
  2976. * only if ULPS during suspend feature is enabled.
  2977. */
  2978. if (!dsi_panel_initialized(display->panel)) {
  2979. if (display->panel->ulps_suspend_enabled)
  2980. rc = dsi_display_set_ulps(display, true);
  2981. } else if (dsi_panel_ulps_feature_enabled(display->panel)) {
  2982. rc = dsi_display_set_ulps(display, true);
  2983. }
  2984. if (rc)
  2985. DSI_ERR("%s: failed enable ulps, rc = %d\n",
  2986. __func__, rc);
  2987. }
  2988. if ((clk & DSI_LINK_CLK) && (new_state == DSI_CLK_OFF) &&
  2989. (l_type & DSI_LINK_HS_CLK)) {
  2990. /*
  2991. * PHY clock gating should be disabled before the PLL and the
  2992. * branch clocks are turned off. Otherwise, it is possible that
  2993. * the clock RCGs may not be turned off correctly resulting
  2994. * in clock warnings.
  2995. */
  2996. rc = dsi_display_config_clk_gating(display, false);
  2997. if (rc)
  2998. DSI_ERR("[%s] failed to disable clk gating, rc=%d\n",
  2999. display->name, rc);
  3000. }
  3001. if ((clk & DSI_CORE_CLK) && (new_state == DSI_CLK_OFF)) {
  3002. /*
  3003. * Enable DSI clamps only if entering idle power collapse or
  3004. * when ULPS during suspend is enabled..
  3005. */
  3006. if (dsi_panel_initialized(display->panel) ||
  3007. display->panel->ulps_suspend_enabled) {
  3008. dsi_display_phy_idle_off(display);
  3009. rc = dsi_display_set_clamp(display, true);
  3010. if (rc)
  3011. DSI_ERR("%s: Failed to enable dsi clamps. rc=%d\n",
  3012. __func__, rc);
  3013. rc = dsi_display_phy_reset_config(display, false);
  3014. if (rc)
  3015. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3016. __func__, rc);
  3017. } else {
  3018. /* Make sure that controller is not in ULPS state when
  3019. * the DSI link is not active.
  3020. */
  3021. rc = dsi_display_set_ulps(display, false);
  3022. if (rc)
  3023. DSI_ERR("%s: failed to disable ulps. rc=%d\n",
  3024. __func__, rc);
  3025. }
  3026. /* dsi will not be able to serve irqs from here on */
  3027. dsi_display_ctrl_irq_update(display, false);
  3028. /* cache the MISR values */
  3029. display_for_each_ctrl(i, display) {
  3030. ctrl = &display->ctrl[i];
  3031. if (!ctrl->ctrl)
  3032. continue;
  3033. dsi_ctrl_cache_misr(ctrl->ctrl);
  3034. }
  3035. }
  3036. return rc;
  3037. }
  3038. int dsi_post_clkon_cb(void *priv,
  3039. enum dsi_clk_type clk,
  3040. enum dsi_lclk_type l_type,
  3041. enum dsi_clk_state curr_state)
  3042. {
  3043. int rc = 0;
  3044. struct dsi_display *display = priv;
  3045. bool mmss_clamp = false;
  3046. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_LP_CLK)) {
  3047. mmss_clamp = display->clamp_enabled;
  3048. /*
  3049. * controller setup is needed if coming out of idle
  3050. * power collapse with clamps enabled.
  3051. */
  3052. if (mmss_clamp)
  3053. dsi_display_ctrl_setup(display);
  3054. /*
  3055. * Phy setup is needed if coming out of idle
  3056. * power collapse with clamps enabled.
  3057. */
  3058. if (display->phy_idle_power_off || mmss_clamp)
  3059. dsi_display_phy_idle_on(display, mmss_clamp);
  3060. if (display->ulps_enabled && mmss_clamp) {
  3061. /*
  3062. * ULPS Entry Request. This is needed if the lanes were
  3063. * in ULPS prior to power collapse, since after
  3064. * power collapse and reset, the DSI controller resets
  3065. * back to idle state and not ULPS. This ulps entry
  3066. * request will transition the state of the DSI
  3067. * controller to ULPS which will match the state of the
  3068. * DSI phy. This needs to be done prior to disabling
  3069. * the DSI clamps.
  3070. *
  3071. * Also, reset the ulps flag so that ulps_config
  3072. * function would reconfigure the controller state to
  3073. * ULPS.
  3074. */
  3075. display->ulps_enabled = false;
  3076. rc = dsi_display_set_ulps(display, true);
  3077. if (rc) {
  3078. DSI_ERR("%s: Failed to enter ULPS. rc=%d\n",
  3079. __func__, rc);
  3080. goto error;
  3081. }
  3082. }
  3083. rc = dsi_display_phy_reset_config(display, true);
  3084. if (rc) {
  3085. DSI_ERR("%s: Failed to reset phy, rc=%d\n",
  3086. __func__, rc);
  3087. goto error;
  3088. }
  3089. rc = dsi_display_set_clamp(display, false);
  3090. if (rc) {
  3091. DSI_ERR("%s: Failed to disable dsi clamps. rc=%d\n",
  3092. __func__, rc);
  3093. goto error;
  3094. }
  3095. }
  3096. if ((clk & DSI_LINK_CLK) && (l_type & DSI_LINK_HS_CLK)) {
  3097. /*
  3098. * Toggle the resync FIFO everytime clock changes, except
  3099. * when cont-splash screen transition is going on.
  3100. * Toggling resync FIFO during cont splash transition
  3101. * can lead to blinks on the display.
  3102. */
  3103. if (!display->is_cont_splash_enabled)
  3104. dsi_display_toggle_resync_fifo(display);
  3105. if (display->ulps_enabled) {
  3106. rc = dsi_display_set_ulps(display, false);
  3107. if (rc) {
  3108. DSI_ERR("%s: failed to disable ulps, rc= %d\n",
  3109. __func__, rc);
  3110. goto error;
  3111. }
  3112. }
  3113. if (display->panel->host_config.force_hs_clk_lane)
  3114. _dsi_display_continuous_clk_ctrl(display, true);
  3115. rc = dsi_display_config_clk_gating(display, true);
  3116. if (rc) {
  3117. DSI_ERR("[%s] failed to enable clk gating %d\n",
  3118. display->name, rc);
  3119. goto error;
  3120. }
  3121. }
  3122. /* enable dsi to serve irqs */
  3123. if (clk & DSI_CORE_CLK)
  3124. dsi_display_ctrl_irq_update(display, true);
  3125. error:
  3126. return rc;
  3127. }
  3128. int dsi_post_clkoff_cb(void *priv,
  3129. enum dsi_clk_type clk_type,
  3130. enum dsi_lclk_type l_type,
  3131. enum dsi_clk_state curr_state)
  3132. {
  3133. int rc = 0;
  3134. struct dsi_display *display = priv;
  3135. if (!display) {
  3136. DSI_ERR("%s: Invalid arg\n", __func__);
  3137. return -EINVAL;
  3138. }
  3139. if ((clk_type & DSI_CORE_CLK) &&
  3140. (curr_state == DSI_CLK_OFF)) {
  3141. rc = dsi_display_phy_power_off(display);
  3142. if (rc)
  3143. DSI_ERR("[%s] failed to power off PHY, rc=%d\n",
  3144. display->name, rc);
  3145. rc = dsi_display_ctrl_power_off(display);
  3146. if (rc)
  3147. DSI_ERR("[%s] failed to power DSI vregs, rc=%d\n",
  3148. display->name, rc);
  3149. }
  3150. return rc;
  3151. }
  3152. int dsi_pre_clkon_cb(void *priv,
  3153. enum dsi_clk_type clk_type,
  3154. enum dsi_lclk_type l_type,
  3155. enum dsi_clk_state new_state)
  3156. {
  3157. int rc = 0;
  3158. struct dsi_display *display = priv;
  3159. if (!display) {
  3160. DSI_ERR("%s: invalid input\n", __func__);
  3161. return -EINVAL;
  3162. }
  3163. if ((clk_type & DSI_CORE_CLK) && (new_state == DSI_CLK_ON)) {
  3164. /*
  3165. * Enable DSI core power
  3166. * 1.> PANEL_PM are controlled as part of
  3167. * panel_power_ctrl. Needed not be handled here.
  3168. * 2.> CTRL_PM need to be enabled/disabled
  3169. * only during unblank/blank. Their state should
  3170. * not be changed during static screen.
  3171. */
  3172. DSI_DEBUG("updating power states for ctrl and phy\n");
  3173. rc = dsi_display_ctrl_power_on(display);
  3174. if (rc) {
  3175. DSI_ERR("[%s] failed to power on dsi controllers, rc=%d\n",
  3176. display->name, rc);
  3177. return rc;
  3178. }
  3179. rc = dsi_display_phy_power_on(display);
  3180. if (rc) {
  3181. DSI_ERR("[%s] failed to power on dsi phy, rc = %d\n",
  3182. display->name, rc);
  3183. return rc;
  3184. }
  3185. DSI_DEBUG("%s: Enable DSI core power\n", __func__);
  3186. }
  3187. return rc;
  3188. }
  3189. static void __set_lane_map_v2(u8 *lane_map_v2,
  3190. enum dsi_phy_data_lanes lane0,
  3191. enum dsi_phy_data_lanes lane1,
  3192. enum dsi_phy_data_lanes lane2,
  3193. enum dsi_phy_data_lanes lane3)
  3194. {
  3195. lane_map_v2[DSI_LOGICAL_LANE_0] = lane0;
  3196. lane_map_v2[DSI_LOGICAL_LANE_1] = lane1;
  3197. lane_map_v2[DSI_LOGICAL_LANE_2] = lane2;
  3198. lane_map_v2[DSI_LOGICAL_LANE_3] = lane3;
  3199. }
  3200. static int dsi_display_parse_lane_map(struct dsi_display *display)
  3201. {
  3202. int rc = 0, i = 0;
  3203. const char *data;
  3204. u8 temp[DSI_LANE_MAX - 1];
  3205. if (!display) {
  3206. DSI_ERR("invalid params\n");
  3207. return -EINVAL;
  3208. }
  3209. /* lane-map-v2 supersedes lane-map-v1 setting */
  3210. rc = of_property_read_u8_array(display->pdev->dev.of_node,
  3211. "qcom,lane-map-v2", temp, (DSI_LANE_MAX - 1));
  3212. if (!rc) {
  3213. for (i = DSI_LOGICAL_LANE_0; i < (DSI_LANE_MAX - 1); i++)
  3214. display->lane_map.lane_map_v2[i] = BIT(temp[i]);
  3215. return 0;
  3216. } else if (rc != EINVAL) {
  3217. DSI_DEBUG("Incorrect mapping, configure default\n");
  3218. goto set_default;
  3219. }
  3220. /* lane-map older version, for DSI controller version < 2.0 */
  3221. data = of_get_property(display->pdev->dev.of_node,
  3222. "qcom,lane-map", NULL);
  3223. if (!data)
  3224. goto set_default;
  3225. if (!strcmp(data, "lane_map_3012")) {
  3226. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3012;
  3227. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3228. DSI_PHYSICAL_LANE_1,
  3229. DSI_PHYSICAL_LANE_2,
  3230. DSI_PHYSICAL_LANE_3,
  3231. DSI_PHYSICAL_LANE_0);
  3232. } else if (!strcmp(data, "lane_map_2301")) {
  3233. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2301;
  3234. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3235. DSI_PHYSICAL_LANE_2,
  3236. DSI_PHYSICAL_LANE_3,
  3237. DSI_PHYSICAL_LANE_0,
  3238. DSI_PHYSICAL_LANE_1);
  3239. } else if (!strcmp(data, "lane_map_1230")) {
  3240. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1230;
  3241. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3242. DSI_PHYSICAL_LANE_3,
  3243. DSI_PHYSICAL_LANE_0,
  3244. DSI_PHYSICAL_LANE_1,
  3245. DSI_PHYSICAL_LANE_2);
  3246. } else if (!strcmp(data, "lane_map_0321")) {
  3247. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0321;
  3248. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3249. DSI_PHYSICAL_LANE_0,
  3250. DSI_PHYSICAL_LANE_3,
  3251. DSI_PHYSICAL_LANE_2,
  3252. DSI_PHYSICAL_LANE_1);
  3253. } else if (!strcmp(data, "lane_map_1032")) {
  3254. display->lane_map.lane_map_v1 = DSI_LANE_MAP_1032;
  3255. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3256. DSI_PHYSICAL_LANE_1,
  3257. DSI_PHYSICAL_LANE_0,
  3258. DSI_PHYSICAL_LANE_3,
  3259. DSI_PHYSICAL_LANE_2);
  3260. } else if (!strcmp(data, "lane_map_2103")) {
  3261. display->lane_map.lane_map_v1 = DSI_LANE_MAP_2103;
  3262. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3263. DSI_PHYSICAL_LANE_2,
  3264. DSI_PHYSICAL_LANE_1,
  3265. DSI_PHYSICAL_LANE_0,
  3266. DSI_PHYSICAL_LANE_3);
  3267. } else if (!strcmp(data, "lane_map_3210")) {
  3268. display->lane_map.lane_map_v1 = DSI_LANE_MAP_3210;
  3269. __set_lane_map_v2(display->lane_map.lane_map_v2,
  3270. DSI_PHYSICAL_LANE_3,
  3271. DSI_PHYSICAL_LANE_2,
  3272. DSI_PHYSICAL_LANE_1,
  3273. DSI_PHYSICAL_LANE_0);
  3274. } else {
  3275. DSI_WARN("%s: invalid lane map %s specified. defaulting to lane_map0123\n",
  3276. __func__, data);
  3277. goto set_default;
  3278. }
  3279. return 0;
  3280. set_default:
  3281. /* default lane mapping */
  3282. __set_lane_map_v2(display->lane_map.lane_map_v2, DSI_PHYSICAL_LANE_0,
  3283. DSI_PHYSICAL_LANE_1, DSI_PHYSICAL_LANE_2, DSI_PHYSICAL_LANE_3);
  3284. display->lane_map.lane_map_v1 = DSI_LANE_MAP_0123;
  3285. return 0;
  3286. }
  3287. static int dsi_display_get_phandle_index(
  3288. struct dsi_display *display,
  3289. const char *propname, int count, int index)
  3290. {
  3291. struct device_node *disp_node = display->panel_node;
  3292. u32 *val = NULL;
  3293. int rc = 0;
  3294. val = kcalloc(count, sizeof(*val), GFP_KERNEL);
  3295. if (ZERO_OR_NULL_PTR(val)) {
  3296. rc = -ENOMEM;
  3297. goto end;
  3298. }
  3299. if (index >= count)
  3300. goto end;
  3301. if (display->fw)
  3302. rc = dsi_parser_read_u32_array(display->parser_node,
  3303. propname, val, count);
  3304. else
  3305. rc = of_property_read_u32_array(disp_node, propname,
  3306. val, count);
  3307. if (rc)
  3308. goto end;
  3309. rc = val[index];
  3310. DSI_DEBUG("%s index=%d\n", propname, rc);
  3311. end:
  3312. kfree(val);
  3313. return rc;
  3314. }
  3315. static bool dsi_display_validate_res(struct dsi_display *display)
  3316. {
  3317. struct device_node *of_node = display->pdev->dev.of_node;
  3318. struct of_phandle_iterator it;
  3319. bool ctrl_avail = false;
  3320. bool phy_avail = false;
  3321. /*
  3322. * At least if one of the controller or PHY is present or has been probed, the
  3323. * dsi_display_dev_probe can pass this check. Exact ctrl and PHY match will be
  3324. * done after the DT is parsed.
  3325. */
  3326. of_phandle_iterator_init(&it, of_node, "qcom,dsi-ctrl", NULL, 0);
  3327. while (of_phandle_iterator_next(&it) == 0)
  3328. ctrl_avail |= dsi_ctrl_check_resource(it.node);
  3329. of_phandle_iterator_init(&it, of_node, "qcom,dsi-phy", NULL, 0);
  3330. while (of_phandle_iterator_next(&it) == 0)
  3331. phy_avail |= dsi_phy_check_resource(it.node);
  3332. return (ctrl_avail & phy_avail);
  3333. }
  3334. static int dsi_display_get_phandle_count(struct dsi_display *display,
  3335. const char *propname)
  3336. {
  3337. if (display->fw)
  3338. return dsi_parser_count_u32_elems(display->parser_node,
  3339. propname);
  3340. else
  3341. return of_property_count_u32_elems(display->panel_node,
  3342. propname);
  3343. }
  3344. static int dsi_display_parse_dt(struct dsi_display *display)
  3345. {
  3346. int i, rc = 0;
  3347. u32 phy_count = 0;
  3348. struct device_node *of_node = display->pdev->dev.of_node;
  3349. char *dsi_ctrl_name, *dsi_phy_name;
  3350. if (!strcmp(display->display_type, "primary")) {
  3351. dsi_ctrl_name = "qcom,dsi-ctrl-num";
  3352. dsi_phy_name = "qcom,dsi-phy-num";
  3353. } else {
  3354. dsi_ctrl_name = "qcom,dsi-sec-ctrl-num";
  3355. dsi_phy_name = "qcom,dsi-sec-phy-num";
  3356. }
  3357. display->ctrl_count = dsi_display_get_phandle_count(display,
  3358. dsi_ctrl_name);
  3359. phy_count = dsi_display_get_phandle_count(display, dsi_phy_name);
  3360. DSI_DEBUG("ctrl count=%d, phy count=%d\n",
  3361. display->ctrl_count, phy_count);
  3362. if (!phy_count || !display->ctrl_count) {
  3363. DSI_ERR("no ctrl/phys found\n");
  3364. rc = -ENODEV;
  3365. goto error;
  3366. }
  3367. if (phy_count != display->ctrl_count) {
  3368. DSI_ERR("different ctrl and phy counts\n");
  3369. rc = -ENODEV;
  3370. goto error;
  3371. }
  3372. display_for_each_ctrl(i, display) {
  3373. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  3374. int index;
  3375. index = dsi_display_get_phandle_index(display, dsi_ctrl_name,
  3376. display->ctrl_count, i);
  3377. ctrl->ctrl_of_node = of_parse_phandle(of_node,
  3378. "qcom,dsi-ctrl", index);
  3379. of_node_put(ctrl->ctrl_of_node);
  3380. index = dsi_display_get_phandle_index(display, dsi_phy_name,
  3381. display->ctrl_count, i);
  3382. ctrl->phy_of_node = of_parse_phandle(of_node,
  3383. "qcom,dsi-phy", index);
  3384. of_node_put(ctrl->phy_of_node);
  3385. }
  3386. /* Parse TE data */
  3387. dsi_display_parse_te_data(display);
  3388. /* Parse all external bridges from port 0 */
  3389. display_for_each_ctrl(i, display) {
  3390. display->ext_bridge[i].node_of =
  3391. of_graph_get_remote_node(of_node, 0, i);
  3392. if (display->ext_bridge[i].node_of)
  3393. display->ext_bridge_cnt++;
  3394. else
  3395. break;
  3396. }
  3397. /* Parse Demura data */
  3398. dsi_display_parse_demura_data(display);
  3399. DSI_DEBUG("success\n");
  3400. error:
  3401. return rc;
  3402. }
  3403. static bool dsi_display_validate_panel_resources(struct dsi_display *display)
  3404. {
  3405. if (!is_sim_panel(display)) {
  3406. if (!gpio_is_valid(display->panel->reset_config.reset_gpio)) {
  3407. DSI_ERR("invalid reset gpio for the panel\n");
  3408. return false;
  3409. }
  3410. } else {
  3411. display->panel->power_info.count = 0;
  3412. DSI_DEBUG("no dir set and no request for gpios in sim panel\n");
  3413. }
  3414. return true;
  3415. }
  3416. static int dsi_display_res_init(struct dsi_display *display)
  3417. {
  3418. int rc = 0;
  3419. int i;
  3420. struct dsi_display_ctrl *ctrl;
  3421. display_for_each_ctrl(i, display) {
  3422. ctrl = &display->ctrl[i];
  3423. ctrl->ctrl = dsi_ctrl_get(ctrl->ctrl_of_node);
  3424. if (IS_ERR_OR_NULL(ctrl->ctrl)) {
  3425. rc = PTR_ERR(ctrl->ctrl);
  3426. DSI_ERR("failed to get dsi controller, rc=%d\n", rc);
  3427. ctrl->ctrl = NULL;
  3428. goto error_ctrl_put;
  3429. }
  3430. ctrl->phy = dsi_phy_get(ctrl->phy_of_node);
  3431. if (IS_ERR_OR_NULL(ctrl->phy)) {
  3432. rc = PTR_ERR(ctrl->phy);
  3433. DSI_ERR("failed to get phy controller, rc=%d\n", rc);
  3434. dsi_ctrl_put(ctrl->ctrl);
  3435. ctrl->phy = NULL;
  3436. goto error_ctrl_put;
  3437. }
  3438. }
  3439. display->panel = dsi_panel_get(&display->pdev->dev,
  3440. display->panel_node,
  3441. display->parser_node,
  3442. display->display_type,
  3443. display->cmdline_topology,
  3444. display->trusted_vm_env);
  3445. if (IS_ERR_OR_NULL(display->panel)) {
  3446. rc = PTR_ERR(display->panel);
  3447. DSI_ERR("failed to get panel, rc=%d\n", rc);
  3448. display->panel = NULL;
  3449. goto error_ctrl_put;
  3450. }
  3451. display->panel->te_using_watchdog_timer |= display->sw_te_using_wd;
  3452. if (!dsi_display_validate_panel_resources(display))
  3453. goto error_ctrl_put;
  3454. display_for_each_ctrl(i, display) {
  3455. struct msm_dsi_phy *phy = display->ctrl[i].phy;
  3456. struct dsi_host_common_cfg *host = &display->panel->host_config;
  3457. phy->cfg.force_clk_lane_hs =
  3458. display->panel->host_config.force_hs_clk_lane;
  3459. phy->cfg.phy_type =
  3460. display->panel->host_config.phy_type;
  3461. /*
  3462. * Parse the dynamic clock trim codes for PLL, for video mode panels that have
  3463. * dynamic clock property set.
  3464. */
  3465. if ((display->panel->dyn_clk_caps.dyn_clk_support) &&
  3466. (display->panel->panel_mode == DSI_OP_VIDEO_MODE))
  3467. dsi_phy_pll_parse_dfps_data(phy);
  3468. phy->cfg.split_link.enabled = host->split_link.enabled;
  3469. phy->cfg.split_link.num_sublinks = host->split_link.num_sublinks;
  3470. phy->cfg.split_link.lanes_per_sublink = host->split_link.lanes_per_sublink;
  3471. }
  3472. rc = dsi_display_parse_lane_map(display);
  3473. if (rc) {
  3474. DSI_ERR("Lane map not found, rc=%d\n", rc);
  3475. goto error_ctrl_put;
  3476. }
  3477. rc = dsi_display_clocks_init(display);
  3478. if (rc) {
  3479. DSI_ERR("Failed to parse clock data, rc=%d\n", rc);
  3480. goto error_ctrl_put;
  3481. }
  3482. /**
  3483. * In trusted vm, the connectors will not be enabled
  3484. * until the HW resources are assigned and accepted.
  3485. */
  3486. if (display->trusted_vm_env) {
  3487. display->is_active = false;
  3488. display->hw_ownership = false;
  3489. } else {
  3490. display->is_active = true;
  3491. display->hw_ownership = true;
  3492. }
  3493. return 0;
  3494. error_ctrl_put:
  3495. for (i = i - 1; i >= 0; i--) {
  3496. ctrl = &display->ctrl[i];
  3497. dsi_ctrl_put(ctrl->ctrl);
  3498. dsi_phy_put(ctrl->phy);
  3499. }
  3500. return rc;
  3501. }
  3502. static int dsi_display_res_deinit(struct dsi_display *display)
  3503. {
  3504. int rc = 0;
  3505. int i;
  3506. struct dsi_display_ctrl *ctrl;
  3507. display_for_each_ctrl(i, display) {
  3508. ctrl = &display->ctrl[i];
  3509. dsi_phy_put(ctrl->phy);
  3510. dsi_ctrl_put(ctrl->ctrl);
  3511. }
  3512. if (display->panel)
  3513. dsi_panel_put(display->panel);
  3514. return rc;
  3515. }
  3516. static int dsi_display_validate_mode_set(struct dsi_display *display,
  3517. struct dsi_display_mode *mode,
  3518. u32 flags)
  3519. {
  3520. int rc = 0;
  3521. int i;
  3522. struct dsi_display_ctrl *ctrl;
  3523. /*
  3524. * To set a mode:
  3525. * 1. Controllers should be turned off.
  3526. * 2. Link clocks should be off.
  3527. * 3. Phy should be disabled.
  3528. */
  3529. display_for_each_ctrl(i, display) {
  3530. ctrl = &display->ctrl[i];
  3531. if ((ctrl->power_state > DSI_CTRL_POWER_VREG_ON) ||
  3532. (ctrl->phy_enabled)) {
  3533. rc = -EINVAL;
  3534. goto error;
  3535. }
  3536. }
  3537. error:
  3538. return rc;
  3539. }
  3540. static bool dsi_display_is_seamless_dfps_possible(
  3541. const struct dsi_display *display,
  3542. const struct dsi_display_mode *tgt,
  3543. const enum dsi_dfps_type dfps_type)
  3544. {
  3545. struct dsi_display_mode *cur;
  3546. if (!display || !tgt || !display->panel) {
  3547. DSI_ERR("Invalid params\n");
  3548. return false;
  3549. }
  3550. cur = display->panel->cur_mode;
  3551. if (cur->timing.h_active != tgt->timing.h_active) {
  3552. DSI_DEBUG("timing.h_active differs %d %d\n",
  3553. cur->timing.h_active, tgt->timing.h_active);
  3554. return false;
  3555. }
  3556. if (cur->timing.h_back_porch != tgt->timing.h_back_porch) {
  3557. DSI_DEBUG("timing.h_back_porch differs %d %d\n",
  3558. cur->timing.h_back_porch,
  3559. tgt->timing.h_back_porch);
  3560. return false;
  3561. }
  3562. if (cur->timing.h_sync_width != tgt->timing.h_sync_width) {
  3563. DSI_DEBUG("timing.h_sync_width differs %d %d\n",
  3564. cur->timing.h_sync_width,
  3565. tgt->timing.h_sync_width);
  3566. return false;
  3567. }
  3568. if (cur->timing.h_front_porch != tgt->timing.h_front_porch) {
  3569. DSI_DEBUG("timing.h_front_porch differs %d %d\n",
  3570. cur->timing.h_front_porch,
  3571. tgt->timing.h_front_porch);
  3572. if (dfps_type != DSI_DFPS_IMMEDIATE_HFP)
  3573. return false;
  3574. }
  3575. if (cur->timing.h_skew != tgt->timing.h_skew) {
  3576. DSI_DEBUG("timing.h_skew differs %d %d\n",
  3577. cur->timing.h_skew,
  3578. tgt->timing.h_skew);
  3579. return false;
  3580. }
  3581. /* skip polarity comparison */
  3582. if (cur->timing.v_active != tgt->timing.v_active) {
  3583. DSI_DEBUG("timing.v_active differs %d %d\n",
  3584. cur->timing.v_active,
  3585. tgt->timing.v_active);
  3586. return false;
  3587. }
  3588. if (cur->timing.v_back_porch != tgt->timing.v_back_porch) {
  3589. DSI_DEBUG("timing.v_back_porch differs %d %d\n",
  3590. cur->timing.v_back_porch,
  3591. tgt->timing.v_back_porch);
  3592. return false;
  3593. }
  3594. if (cur->timing.v_sync_width != tgt->timing.v_sync_width) {
  3595. DSI_DEBUG("timing.v_sync_width differs %d %d\n",
  3596. cur->timing.v_sync_width,
  3597. tgt->timing.v_sync_width);
  3598. return false;
  3599. }
  3600. if (cur->timing.v_front_porch != tgt->timing.v_front_porch) {
  3601. DSI_DEBUG("timing.v_front_porch differs %d %d\n",
  3602. cur->timing.v_front_porch,
  3603. tgt->timing.v_front_porch);
  3604. if (dfps_type != DSI_DFPS_IMMEDIATE_VFP)
  3605. return false;
  3606. }
  3607. /* skip polarity comparison */
  3608. if (cur->timing.refresh_rate == tgt->timing.refresh_rate)
  3609. DSI_DEBUG("timing.refresh_rate identical %d %d\n",
  3610. cur->timing.refresh_rate,
  3611. tgt->timing.refresh_rate);
  3612. if (cur->pixel_clk_khz != tgt->pixel_clk_khz)
  3613. DSI_DEBUG("pixel_clk_khz differs %d %d\n",
  3614. cur->pixel_clk_khz, tgt->pixel_clk_khz);
  3615. if (cur->dsi_mode_flags != tgt->dsi_mode_flags)
  3616. DSI_DEBUG("flags differs %d %d\n",
  3617. cur->dsi_mode_flags, tgt->dsi_mode_flags);
  3618. return true;
  3619. }
  3620. void dsi_display_update_byte_intf_div(struct dsi_display *display)
  3621. {
  3622. struct dsi_host_common_cfg *config;
  3623. struct dsi_display_ctrl *m_ctrl;
  3624. int phy_ver;
  3625. m_ctrl = &display->ctrl[display->cmd_master_idx];
  3626. config = &display->panel->host_config;
  3627. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3628. if (phy_ver <= DSI_PHY_VERSION_2_0)
  3629. config->byte_intf_clk_div = 1;
  3630. else
  3631. config->byte_intf_clk_div = 2;
  3632. }
  3633. static int dsi_display_update_dsi_bitrate(struct dsi_display *display,
  3634. u32 bit_clk_rate)
  3635. {
  3636. int rc = 0;
  3637. int i;
  3638. DSI_DEBUG("%s:bit rate:%d\n", __func__, bit_clk_rate);
  3639. if (!display->panel) {
  3640. DSI_ERR("Invalid params\n");
  3641. return -EINVAL;
  3642. }
  3643. if (bit_clk_rate == 0) {
  3644. DSI_ERR("Invalid bit clock rate\n");
  3645. return -EINVAL;
  3646. }
  3647. display->config.bit_clk_rate_hz = bit_clk_rate;
  3648. display_for_each_ctrl(i, display) {
  3649. struct dsi_display_ctrl *dsi_disp_ctrl = &display->ctrl[i];
  3650. struct dsi_ctrl *ctrl = dsi_disp_ctrl->ctrl;
  3651. u32 num_of_lanes = 0, bpp, byte_intf_clk_div;
  3652. u64 bit_rate, pclk_rate, bit_rate_per_lane, byte_clk_rate,
  3653. byte_intf_clk_rate;
  3654. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  3655. struct dsi_host_common_cfg *host_cfg;
  3656. mutex_lock(&ctrl->ctrl_lock);
  3657. host_cfg = &display->panel->host_config;
  3658. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  3659. num_of_lanes++;
  3660. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  3661. num_of_lanes++;
  3662. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  3663. num_of_lanes++;
  3664. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  3665. num_of_lanes++;
  3666. if (num_of_lanes == 0) {
  3667. DSI_ERR("Invalid lane count\n");
  3668. rc = -EINVAL;
  3669. goto error;
  3670. }
  3671. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  3672. bit_rate = display->config.bit_clk_rate_hz * num_of_lanes;
  3673. bit_rate_per_lane = bit_rate;
  3674. do_div(bit_rate_per_lane, num_of_lanes);
  3675. pclk_rate = bit_rate;
  3676. do_div(pclk_rate, bpp);
  3677. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  3678. bit_rate_per_lane = bit_rate;
  3679. do_div(bit_rate_per_lane, num_of_lanes);
  3680. byte_clk_rate = bit_rate_per_lane;
  3681. do_div(byte_clk_rate, 8);
  3682. byte_intf_clk_rate = byte_clk_rate;
  3683. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  3684. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  3685. } else {
  3686. bit_rate_per_lane = bit_clk_rate;
  3687. pclk_rate *= bits_per_symbol;
  3688. do_div(pclk_rate, num_of_symbols);
  3689. byte_clk_rate = bit_clk_rate;
  3690. do_div(byte_clk_rate, num_of_symbols);
  3691. /* For CPHY, byte_intf_clk is same as byte_clk */
  3692. byte_intf_clk_rate = byte_clk_rate;
  3693. }
  3694. DSI_DEBUG("bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  3695. bit_rate, bit_rate_per_lane);
  3696. DSI_DEBUG("byte_clk_rate = %llu, byte_intf_clk_rate = %llu\n",
  3697. byte_clk_rate, byte_intf_clk_rate);
  3698. DSI_DEBUG("pclk_rate = %llu\n", pclk_rate);
  3699. SDE_EVT32(i, bit_rate, byte_clk_rate, pclk_rate);
  3700. ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  3701. ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  3702. ctrl->clk_freq.pix_clk_rate = pclk_rate;
  3703. rc = dsi_clk_set_link_frequencies(display->dsi_clk_handle,
  3704. ctrl->clk_freq, ctrl->cell_index);
  3705. if (rc) {
  3706. DSI_ERR("Failed to update link frequencies\n");
  3707. goto error;
  3708. }
  3709. ctrl->host_config.bit_clk_rate_hz = bit_clk_rate;
  3710. error:
  3711. mutex_unlock(&ctrl->ctrl_lock);
  3712. /* TODO: recover ctrl->clk_freq in case of failure */
  3713. if (rc)
  3714. return rc;
  3715. }
  3716. return 0;
  3717. }
  3718. static void _dsi_display_calc_pipe_delay(struct dsi_display *display,
  3719. struct dsi_dyn_clk_delay *delay,
  3720. struct dsi_display_mode *mode)
  3721. {
  3722. u32 esc_clk_rate_hz;
  3723. u32 pclk_to_esc_ratio, byte_to_esc_ratio, hr_bit_to_esc_ratio;
  3724. u32 hsync_period = 0;
  3725. struct dsi_display_ctrl *m_ctrl;
  3726. struct dsi_ctrl *dsi_ctrl;
  3727. struct dsi_phy_cfg *cfg;
  3728. int phy_ver;
  3729. m_ctrl = &display->ctrl[display->clk_master_idx];
  3730. dsi_ctrl = m_ctrl->ctrl;
  3731. cfg = &(m_ctrl->phy->cfg);
  3732. esc_clk_rate_hz = dsi_ctrl->clk_freq.esc_clk_rate;
  3733. pclk_to_esc_ratio = (dsi_ctrl->clk_freq.pix_clk_rate /
  3734. esc_clk_rate_hz);
  3735. byte_to_esc_ratio = (dsi_ctrl->clk_freq.byte_clk_rate /
  3736. esc_clk_rate_hz);
  3737. hr_bit_to_esc_ratio = ((dsi_ctrl->clk_freq.byte_clk_rate * 4) /
  3738. esc_clk_rate_hz);
  3739. hsync_period = dsi_h_total_dce(&mode->timing);
  3740. delay->pipe_delay = (hsync_period + 1) / pclk_to_esc_ratio;
  3741. if (!display->panel->video_config.eof_bllp_lp11_en)
  3742. delay->pipe_delay += (17 / pclk_to_esc_ratio) +
  3743. ((21 + (display->config.common_config.t_clk_pre + 1) +
  3744. (display->config.common_config.t_clk_post + 1)) /
  3745. byte_to_esc_ratio) +
  3746. ((((cfg->timing.lane_v3[8] >> 1) + 1) +
  3747. ((cfg->timing.lane_v3[6] >> 1) + 1) +
  3748. ((cfg->timing.lane_v3[3] * 4) +
  3749. (cfg->timing.lane_v3[5] >> 1) + 1) +
  3750. ((cfg->timing.lane_v3[7] >> 1) + 1) +
  3751. ((cfg->timing.lane_v3[1] >> 1) + 1) +
  3752. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3753. hr_bit_to_esc_ratio);
  3754. delay->pipe_delay2 = 0;
  3755. if (display->panel->host_config.force_hs_clk_lane)
  3756. delay->pipe_delay2 = (6 / byte_to_esc_ratio) +
  3757. ((((cfg->timing.lane_v3[1] >> 1) + 1) +
  3758. ((cfg->timing.lane_v3[4] >> 1) + 1)) /
  3759. hr_bit_to_esc_ratio);
  3760. /*
  3761. * 100us pll delay recommended for phy ver 2.0 and 3.0
  3762. * 25us pll delay recommended for phy ver 4.0
  3763. */
  3764. phy_ver = dsi_phy_get_version(m_ctrl->phy);
  3765. if (phy_ver <= DSI_PHY_VERSION_3_0)
  3766. delay->pll_delay = 100;
  3767. else
  3768. delay->pll_delay = 25;
  3769. delay->pll_delay = ((delay->pll_delay * esc_clk_rate_hz) / 1000000);
  3770. }
  3771. /*
  3772. * dsi_display_is_type_cphy - check if panel type is cphy
  3773. * @display: Pointer to private display structure
  3774. * Returns: True if panel type is cphy
  3775. */
  3776. static inline bool dsi_display_is_type_cphy(struct dsi_display *display)
  3777. {
  3778. return (display->panel->host_config.phy_type ==
  3779. DSI_PHY_TYPE_CPHY) ? true : false;
  3780. }
  3781. static int _dsi_display_dyn_update_clks(struct dsi_display *display,
  3782. struct link_clk_freq *bkp_freq)
  3783. {
  3784. int rc = 0, i;
  3785. u8 ctrl_version;
  3786. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3787. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3788. struct dsi_clk_link_set *enable_clk;
  3789. m_ctrl = &display->ctrl[display->clk_master_idx];
  3790. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3791. ctrl_version = m_ctrl->ctrl->version;
  3792. enable_clk = &display->clock_info.pll_clks;
  3793. dsi_clk_prepare_enable(enable_clk);
  3794. dsi_display_phy_configure(display, false);
  3795. display_for_each_ctrl(i, display) {
  3796. ctrl = &display->ctrl[i];
  3797. if (!ctrl->ctrl)
  3798. continue;
  3799. rc = dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3800. ctrl->ctrl->clk_freq.byte_clk_rate,
  3801. ctrl->ctrl->clk_freq.byte_intf_clk_rate, i);
  3802. if (rc) {
  3803. DSI_ERR("failed to set byte rate for index:%d\n", i);
  3804. goto recover_byte_clk;
  3805. }
  3806. rc = dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3807. ctrl->ctrl->clk_freq.pix_clk_rate, i);
  3808. if (rc) {
  3809. DSI_ERR("failed to set pix rate for index:%d\n", i);
  3810. goto recover_pix_clk;
  3811. }
  3812. }
  3813. display_for_each_ctrl(i, display) {
  3814. ctrl = &display->ctrl[i];
  3815. if (ctrl == m_ctrl)
  3816. continue;
  3817. dsi_phy_dynamic_refresh_trigger(ctrl->phy, false);
  3818. }
  3819. dsi_phy_dynamic_refresh_trigger(m_ctrl->phy, true);
  3820. /*
  3821. * Don't wait for dynamic refresh done for dsi ctrl greater than 2.5
  3822. * and with constant fps, as dynamic refresh will applied with
  3823. * next mdp intf ctrl flush.
  3824. */
  3825. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  3826. (dyn_clk_caps->maintain_const_fps))
  3827. return 0;
  3828. /* wait for dynamic refresh done */
  3829. display_for_each_ctrl(i, display) {
  3830. ctrl = &display->ctrl[i];
  3831. rc = dsi_ctrl_wait4dynamic_refresh_done(ctrl->ctrl);
  3832. if (rc) {
  3833. DSI_ERR("wait4dynamic refresh failed for dsi:%d\n", i);
  3834. goto recover_pix_clk;
  3835. } else {
  3836. DSI_INFO("dynamic refresh done on dsi: %s\n",
  3837. i ? "slave" : "master");
  3838. }
  3839. }
  3840. display_for_each_ctrl(i, display) {
  3841. ctrl = &display->ctrl[i];
  3842. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  3843. }
  3844. if (rc)
  3845. DSI_ERR("could not switch back to src clks %d\n", rc);
  3846. dsi_clk_disable_unprepare(enable_clk);
  3847. return rc;
  3848. recover_pix_clk:
  3849. display_for_each_ctrl(i, display) {
  3850. ctrl = &display->ctrl[i];
  3851. if (!ctrl->ctrl)
  3852. continue;
  3853. dsi_clk_set_pixel_clk_rate(display->dsi_clk_handle,
  3854. bkp_freq->pix_clk_rate, i);
  3855. }
  3856. recover_byte_clk:
  3857. display_for_each_ctrl(i, display) {
  3858. ctrl = &display->ctrl[i];
  3859. if (!ctrl->ctrl)
  3860. continue;
  3861. dsi_clk_set_byte_clk_rate(display->dsi_clk_handle,
  3862. bkp_freq->byte_clk_rate,
  3863. bkp_freq->byte_intf_clk_rate, i);
  3864. }
  3865. return rc;
  3866. }
  3867. static int dsi_display_dynamic_clk_switch_vid(struct dsi_display *display,
  3868. struct dsi_display_mode *mode)
  3869. {
  3870. int rc = 0, mask, i;
  3871. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3872. struct dsi_dyn_clk_delay delay;
  3873. struct link_clk_freq bkp_freq;
  3874. dsi_panel_acquire_panel_lock(display->panel);
  3875. m_ctrl = &display->ctrl[display->clk_master_idx];
  3876. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS, DSI_CLK_ON);
  3877. /* mask PLL unlock, FIFO overflow and underflow errors */
  3878. mask = BIT(DSI_PLL_UNLOCK_ERR) | BIT(DSI_FIFO_UNDERFLOW) |
  3879. BIT(DSI_FIFO_OVERFLOW);
  3880. dsi_display_mask_ctrl_error_interrupts(display, mask, true);
  3881. /* update the phy timings based on new mode */
  3882. display_for_each_ctrl(i, display) {
  3883. ctrl = &display->ctrl[i];
  3884. dsi_phy_update_phy_timings(ctrl->phy, &display->config);
  3885. }
  3886. /* back up existing rates to handle failure case */
  3887. bkp_freq.byte_clk_rate = m_ctrl->ctrl->clk_freq.byte_clk_rate;
  3888. bkp_freq.byte_intf_clk_rate = m_ctrl->ctrl->clk_freq.byte_intf_clk_rate;
  3889. bkp_freq.pix_clk_rate = m_ctrl->ctrl->clk_freq.pix_clk_rate;
  3890. bkp_freq.esc_clk_rate = m_ctrl->ctrl->clk_freq.esc_clk_rate;
  3891. rc = dsi_display_update_dsi_bitrate(display, mode->timing.clk_rate_hz);
  3892. if (rc) {
  3893. DSI_ERR("failed set link frequencies %d\n", rc);
  3894. goto exit;
  3895. }
  3896. /* calculate pipe delays */
  3897. _dsi_display_calc_pipe_delay(display, &delay, mode);
  3898. /* configure dynamic refresh ctrl registers */
  3899. display_for_each_ctrl(i, display) {
  3900. ctrl = &display->ctrl[i];
  3901. if (!ctrl->phy)
  3902. continue;
  3903. if (ctrl == m_ctrl)
  3904. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay, true);
  3905. else
  3906. dsi_phy_config_dynamic_refresh(ctrl->phy, &delay,
  3907. false);
  3908. }
  3909. rc = _dsi_display_dyn_update_clks(display, &bkp_freq);
  3910. exit:
  3911. dsi_display_mask_ctrl_error_interrupts(display, mask, false);
  3912. dsi_display_clk_ctrl(display->dsi_clk_handle, DSI_ALL_CLKS,
  3913. DSI_CLK_OFF);
  3914. /* store newly calculated phy timings in mode private info */
  3915. dsi_phy_dyn_refresh_cache_phy_timings(m_ctrl->phy,
  3916. mode->priv_info->phy_timing_val,
  3917. mode->priv_info->phy_timing_len);
  3918. dsi_panel_release_panel_lock(display->panel);
  3919. return rc;
  3920. }
  3921. static int dsi_display_dynamic_clk_configure_cmd(struct dsi_display *display,
  3922. int clk_rate)
  3923. {
  3924. int rc = 0;
  3925. if (clk_rate <= 0) {
  3926. DSI_ERR("%s: bitrate should be greater than 0\n", __func__);
  3927. return -EINVAL;
  3928. }
  3929. if (clk_rate == display->cached_clk_rate) {
  3930. DSI_INFO("%s: ignore duplicated DSI clk setting\n", __func__);
  3931. return rc;
  3932. }
  3933. display->cached_clk_rate = clk_rate;
  3934. rc = dsi_display_update_dsi_bitrate(display, clk_rate);
  3935. if (!rc) {
  3936. DSI_DEBUG("%s: bit clk is ready to be configured to '%d'\n",
  3937. __func__, clk_rate);
  3938. atomic_set(&display->clkrate_change_pending, 1);
  3939. } else {
  3940. DSI_ERR("%s: Failed to prepare to configure '%d'. rc = %d\n",
  3941. __func__, clk_rate, rc);
  3942. /* Caching clock failed, so don't go on doing so. */
  3943. atomic_set(&display->clkrate_change_pending, 0);
  3944. display->cached_clk_rate = 0;
  3945. }
  3946. return rc;
  3947. }
  3948. static int dsi_display_dfps_update(struct dsi_display *display,
  3949. struct dsi_display_mode *dsi_mode)
  3950. {
  3951. struct dsi_mode_info *timing;
  3952. struct dsi_display_ctrl *m_ctrl, *ctrl;
  3953. struct dsi_display_mode *panel_mode;
  3954. struct dsi_dfps_capabilities dfps_caps;
  3955. int rc = 0;
  3956. int i = 0;
  3957. struct dsi_dyn_clk_caps *dyn_clk_caps;
  3958. if (!display || !dsi_mode || !display->panel) {
  3959. DSI_ERR("Invalid params\n");
  3960. return -EINVAL;
  3961. }
  3962. timing = &dsi_mode->timing;
  3963. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  3964. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  3965. if (!dfps_caps.dfps_support && !dyn_clk_caps->maintain_const_fps) {
  3966. DSI_ERR("dfps or constant fps not supported\n");
  3967. return -ENOTSUPP;
  3968. }
  3969. if (dfps_caps.type == DSI_DFPS_IMMEDIATE_CLK) {
  3970. DSI_ERR("dfps clock method not supported\n");
  3971. return -ENOTSUPP;
  3972. }
  3973. /* For split DSI, update the clock master first */
  3974. DSI_DEBUG("configuring seamless dynamic fps\n\n");
  3975. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  3976. m_ctrl = &display->ctrl[display->clk_master_idx];
  3977. rc = dsi_ctrl_async_timing_update(m_ctrl->ctrl, timing);
  3978. if (rc) {
  3979. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3980. display->name, i, rc);
  3981. goto error;
  3982. }
  3983. /* Update the rest of the controllers */
  3984. display_for_each_ctrl(i, display) {
  3985. ctrl = &display->ctrl[i];
  3986. if (!ctrl->ctrl || (ctrl == m_ctrl))
  3987. continue;
  3988. rc = dsi_ctrl_async_timing_update(ctrl->ctrl, timing);
  3989. if (rc) {
  3990. DSI_ERR("[%s] failed to dfps update host_%d, rc=%d\n",
  3991. display->name, i, rc);
  3992. goto error;
  3993. }
  3994. }
  3995. panel_mode = display->panel->cur_mode;
  3996. memcpy(panel_mode, dsi_mode, sizeof(*panel_mode));
  3997. /*
  3998. * dsi_mode_flags flags are used to communicate with other drm driver
  3999. * components, and are transient. They aren't inherently part of the
  4000. * display panel's mode and shouldn't be saved into the cached currently
  4001. * active mode.
  4002. */
  4003. panel_mode->dsi_mode_flags = 0;
  4004. error:
  4005. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  4006. return rc;
  4007. }
  4008. static int dsi_display_dfps_calc_front_porch(
  4009. u32 old_fps,
  4010. u32 new_fps,
  4011. u32 a_total,
  4012. u32 b_total,
  4013. u32 b_fp,
  4014. u32 *b_fp_out)
  4015. {
  4016. s32 b_fp_new;
  4017. int add_porches, diff;
  4018. if (!b_fp_out) {
  4019. DSI_ERR("Invalid params\n");
  4020. return -EINVAL;
  4021. }
  4022. if (!a_total || !new_fps) {
  4023. DSI_ERR("Invalid pixel total or new fps in mode request\n");
  4024. return -EINVAL;
  4025. }
  4026. /*
  4027. * Keep clock, other porches constant, use new fps, calc front porch
  4028. * new_vtotal = old_vtotal * (old_fps / new_fps )
  4029. * new_vfp - old_vfp = new_vtotal - old_vtotal
  4030. * new_vfp = old_vfp + old_vtotal * ((old_fps - new_fps)/ new_fps)
  4031. */
  4032. diff = abs(old_fps - new_fps);
  4033. add_porches = mult_frac(b_total, diff, new_fps);
  4034. if (old_fps > new_fps)
  4035. b_fp_new = b_fp + add_porches;
  4036. else
  4037. b_fp_new = b_fp - add_porches;
  4038. DSI_DEBUG("fps %u a %u b %u b_fp %u new_fp %d\n",
  4039. new_fps, a_total, b_total, b_fp, b_fp_new);
  4040. if (b_fp_new < 0) {
  4041. DSI_ERR("Invalid new_hfp calcluated%d\n", b_fp_new);
  4042. return -EINVAL;
  4043. }
  4044. /**
  4045. * TODO: To differentiate from clock method when communicating to the
  4046. * other components, perhaps we should set clk here to original value
  4047. */
  4048. *b_fp_out = b_fp_new;
  4049. return 0;
  4050. }
  4051. /**
  4052. * dsi_display_get_dfps_timing() - Get the new dfps values.
  4053. * @display: DSI display handle.
  4054. * @adj_mode: Mode value structure to be changed.
  4055. * It contains old timing values and latest fps value.
  4056. * New timing values are updated based on new fps.
  4057. * @curr_refresh_rate: Current fps rate.
  4058. * If zero , current fps rate is taken from
  4059. * display->panel->cur_mode.
  4060. * Return: error code.
  4061. */
  4062. static int dsi_display_get_dfps_timing(struct dsi_display *display,
  4063. struct dsi_display_mode *adj_mode,
  4064. u32 curr_refresh_rate)
  4065. {
  4066. struct dsi_dfps_capabilities dfps_caps;
  4067. struct dsi_display_mode per_ctrl_mode;
  4068. struct dsi_mode_info *timing;
  4069. struct dsi_ctrl *m_ctrl;
  4070. int rc = 0;
  4071. if (!display || !adj_mode) {
  4072. DSI_ERR("Invalid params\n");
  4073. return -EINVAL;
  4074. }
  4075. m_ctrl = display->ctrl[display->clk_master_idx].ctrl;
  4076. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  4077. if (!dfps_caps.dfps_support) {
  4078. DSI_ERR("dfps not supported by panel\n");
  4079. return -EINVAL;
  4080. }
  4081. per_ctrl_mode = *adj_mode;
  4082. adjust_timing_by_ctrl_count(display, &per_ctrl_mode);
  4083. if (!curr_refresh_rate) {
  4084. if (!dsi_display_is_seamless_dfps_possible(display,
  4085. &per_ctrl_mode, dfps_caps.type)) {
  4086. DSI_ERR("seamless dynamic fps not supported for mode\n");
  4087. return -EINVAL;
  4088. }
  4089. if (display->panel->cur_mode) {
  4090. curr_refresh_rate =
  4091. display->panel->cur_mode->timing.refresh_rate;
  4092. } else {
  4093. DSI_ERR("cur_mode is not initialized\n");
  4094. return -EINVAL;
  4095. }
  4096. }
  4097. /* TODO: Remove this direct reference to the dsi_ctrl */
  4098. timing = &per_ctrl_mode.timing;
  4099. switch (dfps_caps.type) {
  4100. case DSI_DFPS_IMMEDIATE_VFP:
  4101. rc = dsi_display_dfps_calc_front_porch(
  4102. curr_refresh_rate,
  4103. timing->refresh_rate,
  4104. dsi_h_total_dce(timing),
  4105. DSI_V_TOTAL(timing),
  4106. timing->v_front_porch,
  4107. &adj_mode->timing.v_front_porch);
  4108. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, DSI_DFPS_IMMEDIATE_VFP,
  4109. curr_refresh_rate, timing->refresh_rate,
  4110. timing->v_front_porch, adj_mode->timing.v_front_porch);
  4111. break;
  4112. case DSI_DFPS_IMMEDIATE_HFP:
  4113. rc = dsi_display_dfps_calc_front_porch(
  4114. curr_refresh_rate,
  4115. timing->refresh_rate,
  4116. DSI_V_TOTAL(timing),
  4117. dsi_h_total_dce(timing),
  4118. timing->h_front_porch,
  4119. &adj_mode->timing.h_front_porch);
  4120. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, DSI_DFPS_IMMEDIATE_HFP,
  4121. curr_refresh_rate, timing->refresh_rate,
  4122. timing->h_front_porch, adj_mode->timing.h_front_porch);
  4123. if (!rc)
  4124. adj_mode->timing.h_front_porch *= display->ctrl_count;
  4125. break;
  4126. default:
  4127. DSI_ERR("Unsupported DFPS mode %d\n", dfps_caps.type);
  4128. rc = -ENOTSUPP;
  4129. }
  4130. return rc;
  4131. }
  4132. static bool dsi_display_validate_mode_seamless(struct dsi_display *display,
  4133. struct dsi_display_mode *adj_mode)
  4134. {
  4135. int rc = 0;
  4136. if (!display || !adj_mode) {
  4137. DSI_ERR("Invalid params\n");
  4138. return false;
  4139. }
  4140. /* Currently the only seamless transition is dynamic fps */
  4141. rc = dsi_display_get_dfps_timing(display, adj_mode, 0);
  4142. if (rc) {
  4143. DSI_DEBUG("Dynamic FPS not supported for seamless\n");
  4144. } else {
  4145. DSI_DEBUG("Mode switch is seamless Dynamic FPS\n");
  4146. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS |
  4147. DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  4148. }
  4149. return rc;
  4150. }
  4151. static void dsi_display_validate_dms_fps(struct dsi_display_mode *cur_mode,
  4152. struct dsi_display_mode *to_mode)
  4153. {
  4154. u32 cur_fps, to_fps;
  4155. u32 cur_h_active, to_h_active;
  4156. u32 cur_v_active, to_v_active;
  4157. cur_fps = cur_mode->timing.refresh_rate;
  4158. to_fps = to_mode->timing.refresh_rate;
  4159. cur_h_active = cur_mode->timing.h_active;
  4160. cur_v_active = cur_mode->timing.v_active;
  4161. to_h_active = to_mode->timing.h_active;
  4162. to_v_active = to_mode->timing.v_active;
  4163. if ((cur_h_active == to_h_active) && (cur_v_active == to_v_active) &&
  4164. (cur_fps != to_fps)) {
  4165. to_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS_FPS;
  4166. DSI_DEBUG("DMS Modeset with FPS change\n");
  4167. } else {
  4168. to_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS_FPS;
  4169. }
  4170. }
  4171. static int dsi_display_set_mode_sub(struct dsi_display *display,
  4172. struct dsi_display_mode *mode,
  4173. u32 flags)
  4174. {
  4175. int rc = 0, clk_rate = 0;
  4176. int i;
  4177. struct dsi_display_ctrl *ctrl;
  4178. struct dsi_display_ctrl *mctrl;
  4179. struct dsi_display_mode_priv_info *priv_info;
  4180. bool commit_phy_timing = false;
  4181. struct dsi_dyn_clk_caps *dyn_clk_caps;
  4182. priv_info = mode->priv_info;
  4183. if (!priv_info) {
  4184. DSI_ERR("[%s] failed to get private info of the display mode\n",
  4185. display->name);
  4186. return -EINVAL;
  4187. }
  4188. SDE_EVT32(mode->dsi_mode_flags, display->panel->panel_mode);
  4189. if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  4190. display->panel->panel_mode = DSI_OP_VIDEO_MODE;
  4191. else if (mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  4192. display->panel->panel_mode = DSI_OP_CMD_MODE;
  4193. rc = dsi_panel_get_host_cfg_for_mode(display->panel,
  4194. mode,
  4195. &display->config);
  4196. if (rc) {
  4197. DSI_ERR("[%s] failed to get host config for mode, rc=%d\n",
  4198. display->name, rc);
  4199. goto error;
  4200. }
  4201. memcpy(&display->config.lane_map, &display->lane_map,
  4202. sizeof(display->lane_map));
  4203. mctrl = &display->ctrl[display->clk_master_idx];
  4204. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  4205. if (mode->dsi_mode_flags &
  4206. (DSI_MODE_FLAG_DFPS | DSI_MODE_FLAG_VRR)) {
  4207. display_for_each_ctrl(i, display) {
  4208. ctrl = &display->ctrl[i];
  4209. if (!ctrl->ctrl || (ctrl != mctrl))
  4210. continue;
  4211. ctrl->ctrl->hw.ops.set_timing_db(&ctrl->ctrl->hw,
  4212. true);
  4213. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  4214. if ((ctrl->ctrl->version >= DSI_CTRL_VERSION_2_5) &&
  4215. (dyn_clk_caps->maintain_const_fps)) {
  4216. dsi_phy_dynamic_refresh_trigger_sel(ctrl->phy,
  4217. true);
  4218. }
  4219. }
  4220. rc = dsi_display_dfps_update(display, mode);
  4221. if (rc) {
  4222. DSI_ERR("[%s]DSI dfps update failed, rc=%d\n",
  4223. display->name, rc);
  4224. goto error;
  4225. }
  4226. display_for_each_ctrl(i, display) {
  4227. ctrl = &display->ctrl[i];
  4228. rc = dsi_ctrl_update_host_config(ctrl->ctrl,
  4229. &display->config, mode, mode->dsi_mode_flags,
  4230. display->dsi_clk_handle);
  4231. if (rc) {
  4232. DSI_ERR("failed to update ctrl config\n");
  4233. goto error;
  4234. }
  4235. }
  4236. if (priv_info->phy_timing_len) {
  4237. display_for_each_ctrl(i, display) {
  4238. ctrl = &display->ctrl[i];
  4239. rc = dsi_phy_set_timing_params(ctrl->phy,
  4240. priv_info->phy_timing_val,
  4241. priv_info->phy_timing_len,
  4242. commit_phy_timing);
  4243. if (rc)
  4244. DSI_ERR("Fail to add timing params\n");
  4245. }
  4246. }
  4247. if (!(mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK))
  4248. return rc;
  4249. }
  4250. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) {
  4251. if (display->panel->panel_mode == DSI_OP_VIDEO_MODE) {
  4252. rc = dsi_display_dynamic_clk_switch_vid(display, mode);
  4253. if (rc)
  4254. DSI_ERR("dynamic clk change failed %d\n", rc);
  4255. /*
  4256. * skip rest of the opearations since
  4257. * dsi_display_dynamic_clk_switch_vid() already takes
  4258. * care of them.
  4259. */
  4260. return rc;
  4261. } else if (display->panel->panel_mode == DSI_OP_CMD_MODE) {
  4262. clk_rate = mode->timing.clk_rate_hz;
  4263. rc = dsi_display_dynamic_clk_configure_cmd(display,
  4264. clk_rate);
  4265. if (rc) {
  4266. DSI_ERR("Failed to configure dynamic clk\n");
  4267. return rc;
  4268. }
  4269. }
  4270. }
  4271. display_for_each_ctrl(i, display) {
  4272. ctrl = &display->ctrl[i];
  4273. rc = dsi_ctrl_update_host_config(ctrl->ctrl, &display->config,
  4274. mode, mode->dsi_mode_flags,
  4275. display->dsi_clk_handle);
  4276. if (rc) {
  4277. DSI_ERR("[%s] failed to update ctrl config, rc=%d\n",
  4278. display->name, rc);
  4279. goto error;
  4280. }
  4281. }
  4282. if ((mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  4283. (display->panel->panel_mode == DSI_OP_CMD_MODE)) {
  4284. u64 cur_bitclk = display->panel->cur_mode->timing.clk_rate_hz;
  4285. u64 to_bitclk = mode->timing.clk_rate_hz;
  4286. commit_phy_timing = true;
  4287. /* No need to set clkrate pending flag if clocks are same */
  4288. if ((!cur_bitclk && !to_bitclk) || (cur_bitclk != to_bitclk))
  4289. atomic_set(&display->clkrate_change_pending, 1);
  4290. dsi_display_validate_dms_fps(display->panel->cur_mode, mode);
  4291. }
  4292. if (priv_info->phy_timing_len) {
  4293. display_for_each_ctrl(i, display) {
  4294. ctrl = &display->ctrl[i];
  4295. rc = dsi_phy_set_timing_params(ctrl->phy,
  4296. priv_info->phy_timing_val,
  4297. priv_info->phy_timing_len,
  4298. commit_phy_timing);
  4299. if (rc)
  4300. DSI_ERR("failed to add DSI PHY timing params\n");
  4301. }
  4302. }
  4303. error:
  4304. return rc;
  4305. }
  4306. /**
  4307. * _dsi_display_dev_init - initializes the display device
  4308. * Initialization will acquire references to the resources required for the
  4309. * display hardware to function.
  4310. * @display: Handle to the display
  4311. * Returns: Zero on success
  4312. */
  4313. static int _dsi_display_dev_init(struct dsi_display *display)
  4314. {
  4315. int rc = 0;
  4316. if (!display) {
  4317. DSI_ERR("invalid display\n");
  4318. return -EINVAL;
  4319. }
  4320. if (!display->panel_node && !display->fw)
  4321. return 0;
  4322. mutex_lock(&display->display_lock);
  4323. display->parser = dsi_parser_get(&display->pdev->dev);
  4324. if (display->fw && display->parser)
  4325. display->parser_node = dsi_parser_get_head_node(
  4326. display->parser, display->fw->data,
  4327. display->fw->size);
  4328. rc = dsi_display_parse_dt(display);
  4329. if (rc) {
  4330. DSI_ERR("[%s] failed to parse dt, rc=%d\n", display->name, rc);
  4331. goto error;
  4332. }
  4333. rc = dsi_display_res_init(display);
  4334. if (rc) {
  4335. DSI_ERR("[%s] failed to initialize resources, rc=%d\n",
  4336. display->name, rc);
  4337. goto error;
  4338. }
  4339. error:
  4340. mutex_unlock(&display->display_lock);
  4341. return rc;
  4342. }
  4343. /**
  4344. * _dsi_display_dev_deinit - deinitializes the display device
  4345. * All the resources acquired during device init will be released.
  4346. * @display: Handle to the display
  4347. * Returns: Zero on success
  4348. */
  4349. static int _dsi_display_dev_deinit(struct dsi_display *display)
  4350. {
  4351. int rc = 0;
  4352. if (!display) {
  4353. DSI_ERR("invalid display\n");
  4354. return -EINVAL;
  4355. }
  4356. mutex_lock(&display->display_lock);
  4357. rc = dsi_display_res_deinit(display);
  4358. if (rc)
  4359. DSI_ERR("[%s] failed to deinitialize resource, rc=%d\n",
  4360. display->name, rc);
  4361. mutex_unlock(&display->display_lock);
  4362. return rc;
  4363. }
  4364. /**
  4365. * dsi_display_cont_splash_res_disable() - Disable resource votes added in probe
  4366. * @dsi_display: Pointer to dsi display
  4367. * Returns: Zero on success
  4368. */
  4369. int dsi_display_cont_splash_res_disable(void *dsi_display)
  4370. {
  4371. struct dsi_display *display = dsi_display;
  4372. int rc = 0;
  4373. /* Remove the panel vote that was added during dsi display probe */
  4374. rc = dsi_pwr_enable_regulator(&display->panel->power_info, false);
  4375. if (rc)
  4376. DSI_ERR("[%s] failed to disable vregs, rc=%d\n",
  4377. display->panel->name, rc);
  4378. return rc;
  4379. }
  4380. /**
  4381. * dsi_display_cont_splash_config() - Initialize resources for continuous splash
  4382. * @dsi_display: Pointer to dsi display
  4383. * Returns: Zero on success
  4384. */
  4385. int dsi_display_cont_splash_config(void *dsi_display)
  4386. {
  4387. struct dsi_display *display = dsi_display;
  4388. int rc = 0;
  4389. /* Vote for gdsc required to read register address space */
  4390. if (!display) {
  4391. DSI_ERR("invalid input display param\n");
  4392. return -EINVAL;
  4393. }
  4394. rc = pm_runtime_get_sync(display->drm_dev->dev);
  4395. if (rc < 0) {
  4396. DSI_ERR("failed to vote gdsc for continuous splash, rc=%d\n",
  4397. rc);
  4398. return rc;
  4399. }
  4400. mutex_lock(&display->display_lock);
  4401. display->is_cont_splash_enabled = true;
  4402. /* Update splash status for clock manager */
  4403. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4404. display->is_cont_splash_enabled);
  4405. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, display->is_cont_splash_enabled);
  4406. /* Set up ctrl isr before enabling core clk */
  4407. dsi_display_ctrl_isr_configure(display, true);
  4408. /* Vote for Core clk and link clk. Votes on ctrl and phy
  4409. * regulator are inplicit from pre clk on callback
  4410. */
  4411. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4412. DSI_ALL_CLKS, DSI_CLK_ON);
  4413. if (rc) {
  4414. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  4415. display->name, rc);
  4416. goto clk_manager_update;
  4417. }
  4418. mutex_unlock(&display->display_lock);
  4419. /* Set the current brightness level */
  4420. dsi_panel_bl_handoff(display->panel);
  4421. return rc;
  4422. clk_manager_update:
  4423. dsi_display_ctrl_isr_configure(display, false);
  4424. /* Update splash status for clock manager */
  4425. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4426. false);
  4427. pm_runtime_put_sync(display->drm_dev->dev);
  4428. display->is_cont_splash_enabled = false;
  4429. mutex_unlock(&display->display_lock);
  4430. return rc;
  4431. }
  4432. /**
  4433. * dsi_display_splash_res_cleanup() - cleanup for continuous splash
  4434. * @display: Pointer to dsi display
  4435. * Returns: Zero on success
  4436. */
  4437. int dsi_display_splash_res_cleanup(struct dsi_display *display)
  4438. {
  4439. int rc = 0;
  4440. if (!display->is_cont_splash_enabled)
  4441. return 0;
  4442. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  4443. DSI_ALL_CLKS, DSI_CLK_OFF);
  4444. if (rc)
  4445. DSI_ERR("[%s] failed to disable DSI link clocks, rc=%d\n",
  4446. display->name, rc);
  4447. pm_runtime_put_sync(display->drm_dev->dev);
  4448. display->is_cont_splash_enabled = false;
  4449. /* Update splash status for clock manager */
  4450. dsi_display_clk_mngr_update_splash_status(display->clk_mngr,
  4451. display->is_cont_splash_enabled);
  4452. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT, display->is_cont_splash_enabled);
  4453. return rc;
  4454. }
  4455. static int dsi_display_force_update_dsi_clk(struct dsi_display *display)
  4456. {
  4457. int rc = 0;
  4458. rc = dsi_display_link_clk_force_update_ctrl(display->dsi_clk_handle);
  4459. if (!rc) {
  4460. DSI_DEBUG("dsi bit clk has been configured to %d\n",
  4461. display->cached_clk_rate);
  4462. atomic_set(&display->clkrate_change_pending, 0);
  4463. } else {
  4464. DSI_ERR("Failed to configure dsi bit clock '%d'. rc = %d\n",
  4465. display->cached_clk_rate, rc);
  4466. }
  4467. return rc;
  4468. }
  4469. static int dsi_display_validate_split_link(struct dsi_display *display)
  4470. {
  4471. int i, rc = 0;
  4472. struct dsi_display_ctrl *ctrl;
  4473. struct dsi_host_common_cfg *host = &display->panel->host_config;
  4474. if (!host->split_link.enabled)
  4475. return 0;
  4476. display_for_each_ctrl(i, display) {
  4477. ctrl = &display->ctrl[i];
  4478. if (!ctrl->ctrl->split_link_supported) {
  4479. DSI_ERR("[%s] split link is not supported by hw\n",
  4480. display->name);
  4481. rc = -ENOTSUPP;
  4482. goto error;
  4483. }
  4484. set_bit(DSI_PHY_SPLIT_LINK, ctrl->phy->hw.feature_map);
  4485. host->split_link.panel_mode = display->panel->panel_mode;
  4486. }
  4487. DSI_DEBUG("Split link is enabled\n");
  4488. return 0;
  4489. error:
  4490. host->split_link.enabled = false;
  4491. return rc;
  4492. }
  4493. static int dsi_display_get_io_resources(struct msm_io_res *io_res, void *data)
  4494. {
  4495. int rc = 0;
  4496. struct dsi_display *display;
  4497. struct platform_device *pdev;
  4498. int te_gpio, avdd_gpio;
  4499. if (!data)
  4500. return -EINVAL;
  4501. display = (struct dsi_display *)data;
  4502. pdev = display->pdev;
  4503. if (!pdev)
  4504. return -EINVAL;
  4505. rc = dsi_ctrl_get_io_resources(io_res);
  4506. if (rc)
  4507. return rc;
  4508. rc = dsi_phy_get_io_resources(io_res);
  4509. if (rc)
  4510. return rc;
  4511. rc = dsi_panel_get_io_resources(display->panel, io_res);
  4512. if (rc)
  4513. return rc;
  4514. te_gpio = of_get_named_gpio(pdev->dev.of_node, "qcom,platform-te-gpio", 0);
  4515. if (gpio_is_valid(te_gpio)) {
  4516. rc = msm_dss_get_gpio_io_mem(te_gpio, &io_res->mem);
  4517. if (rc) {
  4518. DSI_ERR("[%s] failed to retrieve the te gpio address\n",
  4519. display->panel->name);
  4520. return rc;
  4521. }
  4522. }
  4523. avdd_gpio = of_get_named_gpio(pdev->dev.of_node,
  4524. "qcom,avdd-regulator-gpio", 0);
  4525. if (gpio_is_valid(avdd_gpio)) {
  4526. rc = msm_dss_get_gpio_io_mem(avdd_gpio, &io_res->mem);
  4527. if (rc)
  4528. DSI_ERR("[%s] failed to retrieve the avdd gpio address\n",
  4529. display->panel->name);
  4530. }
  4531. return rc;
  4532. }
  4533. static int dsi_display_pre_release(void *data)
  4534. {
  4535. struct dsi_display *display;
  4536. if (!data)
  4537. return -EINVAL;
  4538. display = (struct dsi_display *)data;
  4539. mutex_lock(&display->display_lock);
  4540. display->hw_ownership = false;
  4541. mutex_unlock(&display->display_lock);
  4542. dsi_display_ctrl_irq_update(display, false);
  4543. return 0;
  4544. }
  4545. static int dsi_display_pre_acquire(void *data)
  4546. {
  4547. struct dsi_display *display;
  4548. if (!data)
  4549. return -EINVAL;
  4550. display = (struct dsi_display *)data;
  4551. mutex_lock(&display->display_lock);
  4552. display->hw_ownership = true;
  4553. mutex_unlock(&display->display_lock);
  4554. dsi_display_ctrl_irq_update((struct dsi_display *)data, true);
  4555. return 0;
  4556. }
  4557. /**
  4558. * dsi_display_bind - bind dsi device with controlling device
  4559. * @dev: Pointer to base of platform device
  4560. * @master: Pointer to container of drm device
  4561. * @data: Pointer to private data
  4562. * Returns: Zero on success
  4563. */
  4564. static int dsi_display_bind(struct device *dev,
  4565. struct device *master,
  4566. void *data)
  4567. {
  4568. struct dsi_display_ctrl *display_ctrl;
  4569. struct drm_device *drm;
  4570. struct dsi_display *display;
  4571. struct dsi_clk_info info;
  4572. struct clk_ctrl_cb clk_cb;
  4573. void *handle = NULL;
  4574. struct platform_device *pdev = to_platform_device(dev);
  4575. char *client1 = "dsi_clk_client";
  4576. char *client2 = "mdp_event_client";
  4577. struct msm_vm_ops vm_event_ops = {
  4578. .vm_get_io_resources = dsi_display_get_io_resources,
  4579. .vm_pre_hw_release = dsi_display_pre_release,
  4580. .vm_post_hw_acquire = dsi_display_pre_acquire,
  4581. };
  4582. int i, rc = 0;
  4583. if (!dev || !pdev || !master) {
  4584. DSI_ERR("invalid param(s), dev %pK, pdev %pK, master %pK\n",
  4585. dev, pdev, master);
  4586. return -EINVAL;
  4587. }
  4588. drm = dev_get_drvdata(master);
  4589. display = platform_get_drvdata(pdev);
  4590. if (!drm || !display) {
  4591. DSI_ERR("invalid param(s), drm %pK, display %pK\n",
  4592. drm, display);
  4593. return -EINVAL;
  4594. }
  4595. if (!display->panel_node && !display->fw)
  4596. return 0;
  4597. if (!display->fw)
  4598. display->name = display->panel_node->name;
  4599. /* defer bind if ext bridge driver is not loaded */
  4600. if (display->panel && display->panel->host_config.ext_bridge_mode) {
  4601. for (i = 0; i < display->ext_bridge_cnt; i++) {
  4602. if (!of_drm_find_bridge(
  4603. display->ext_bridge[i].node_of)) {
  4604. DSI_DEBUG("defer for bridge[%d] %s\n", i,
  4605. display->ext_bridge[i].node_of->full_name);
  4606. return -EPROBE_DEFER;
  4607. }
  4608. }
  4609. }
  4610. mutex_lock(&display->display_lock);
  4611. rc = dsi_display_validate_split_link(display);
  4612. if (rc) {
  4613. DSI_ERR("[%s] split link validation failed, rc=%d\n",
  4614. display->name, rc);
  4615. goto error;
  4616. }
  4617. rc = dsi_display_debugfs_init(display);
  4618. if (rc) {
  4619. DSI_ERR("[%s] debugfs init failed, rc=%d\n", display->name, rc);
  4620. goto error;
  4621. }
  4622. atomic_set(&display->clkrate_change_pending, 0);
  4623. display->cached_clk_rate = 0;
  4624. memset(&info, 0x0, sizeof(info));
  4625. display_for_each_ctrl(i, display) {
  4626. display_ctrl = &display->ctrl[i];
  4627. rc = dsi_ctrl_drv_init(display_ctrl->ctrl, display->root);
  4628. if (rc) {
  4629. DSI_ERR("[%s] failed to initialize ctrl[%d], rc=%d\n",
  4630. display->name, i, rc);
  4631. goto error_ctrl_deinit;
  4632. }
  4633. display_ctrl->ctrl->horiz_index = i;
  4634. rc = dsi_phy_drv_init(display_ctrl->phy);
  4635. if (rc) {
  4636. DSI_ERR("[%s] Failed to initialize phy[%d], rc=%d\n",
  4637. display->name, i, rc);
  4638. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4639. goto error_ctrl_deinit;
  4640. }
  4641. display_ctrl->ctrl->post_cmd_tx_workq = display->post_cmd_tx_workq;
  4642. memcpy(&info.c_clks[i],
  4643. (&display_ctrl->ctrl->clk_info.core_clks),
  4644. sizeof(struct dsi_core_clk_info));
  4645. memcpy(&info.l_hs_clks[i],
  4646. (&display_ctrl->ctrl->clk_info.hs_link_clks),
  4647. sizeof(struct dsi_link_hs_clk_info));
  4648. memcpy(&info.l_lp_clks[i],
  4649. (&display_ctrl->ctrl->clk_info.lp_link_clks),
  4650. sizeof(struct dsi_link_lp_clk_info));
  4651. info.c_clks[i].drm = drm;
  4652. info.ctrl_index[i] = display_ctrl->ctrl->cell_index;
  4653. }
  4654. info.pre_clkoff_cb = dsi_pre_clkoff_cb;
  4655. info.pre_clkon_cb = dsi_pre_clkon_cb;
  4656. info.post_clkoff_cb = dsi_post_clkoff_cb;
  4657. info.post_clkon_cb = dsi_post_clkon_cb;
  4658. info.phy_config_cb = dsi_display_phy_configure;
  4659. info.phy_pll_toggle_cb = dsi_display_phy_pll_toggle;
  4660. info.priv_data = display;
  4661. info.master_ndx = display->clk_master_idx;
  4662. info.dsi_ctrl_count = display->ctrl_count;
  4663. snprintf(info.name, MAX_STRING_LEN,
  4664. "DSI_MNGR-%s", display->name);
  4665. display->clk_mngr = dsi_display_clk_mngr_register(&info);
  4666. if (IS_ERR_OR_NULL(display->clk_mngr)) {
  4667. rc = PTR_ERR(display->clk_mngr);
  4668. display->clk_mngr = NULL;
  4669. DSI_ERR("dsi clock registration failed, rc = %d\n", rc);
  4670. goto error_ctrl_deinit;
  4671. }
  4672. handle = dsi_register_clk_handle(display->clk_mngr, client1);
  4673. if (IS_ERR_OR_NULL(handle)) {
  4674. rc = PTR_ERR(handle);
  4675. DSI_ERR("failed to register %s client, rc = %d\n",
  4676. client1, rc);
  4677. goto error_clk_deinit;
  4678. } else {
  4679. display->dsi_clk_handle = handle;
  4680. }
  4681. handle = dsi_register_clk_handle(display->clk_mngr, client2);
  4682. if (IS_ERR_OR_NULL(handle)) {
  4683. rc = PTR_ERR(handle);
  4684. DSI_ERR("failed to register %s client, rc = %d\n",
  4685. client2, rc);
  4686. goto error_clk_client_deinit;
  4687. } else {
  4688. display->mdp_clk_handle = handle;
  4689. }
  4690. clk_cb.priv = display;
  4691. clk_cb.dsi_clk_cb = dsi_display_clk_ctrl_cb;
  4692. display_for_each_ctrl(i, display) {
  4693. display_ctrl = &display->ctrl[i];
  4694. rc = dsi_ctrl_clk_cb_register(display_ctrl->ctrl, &clk_cb);
  4695. if (rc) {
  4696. DSI_ERR("[%s] failed to register ctrl clk_cb[%d], rc=%d\n",
  4697. display->name, i, rc);
  4698. goto error_ctrl_deinit;
  4699. }
  4700. rc = dsi_phy_clk_cb_register(display_ctrl->phy, &clk_cb);
  4701. if (rc) {
  4702. DSI_ERR("[%s] failed to register phy clk_cb[%d], rc=%d\n",
  4703. display->name, i, rc);
  4704. goto error_ctrl_deinit;
  4705. }
  4706. }
  4707. dsi_display_update_byte_intf_div(display);
  4708. rc = dsi_display_mipi_host_init(display);
  4709. if (rc) {
  4710. DSI_ERR("[%s] failed to initialize mipi host, rc=%d\n",
  4711. display->name, rc);
  4712. goto error_ctrl_deinit;
  4713. }
  4714. rc = dsi_panel_drv_init(display->panel, &display->host);
  4715. if (rc) {
  4716. if (rc != -EPROBE_DEFER)
  4717. DSI_ERR("[%s] failed to initialize panel driver, rc=%d\n",
  4718. display->name, rc);
  4719. goto error_host_deinit;
  4720. }
  4721. DSI_INFO("Successfully bind display panel '%s %s'\n", display->name,
  4722. display->panel->te_using_watchdog_timer ? "as sim panel" : "");
  4723. display->drm_dev = drm;
  4724. display_for_each_ctrl(i, display) {
  4725. display_ctrl = &display->ctrl[i];
  4726. if (!display_ctrl->phy || !display_ctrl->ctrl)
  4727. continue;
  4728. display_ctrl->ctrl->drm_dev = drm;
  4729. rc = dsi_phy_set_clk_freq(display_ctrl->phy,
  4730. &display_ctrl->ctrl->clk_freq);
  4731. if (rc) {
  4732. DSI_ERR("[%s] failed to set phy clk freq, rc=%d\n",
  4733. display->name, rc);
  4734. goto error;
  4735. }
  4736. }
  4737. msm_register_vm_event(master, dev, &vm_event_ops, (void *)display);
  4738. goto error;
  4739. error_host_deinit:
  4740. (void)dsi_display_mipi_host_deinit(display);
  4741. error_clk_client_deinit:
  4742. (void)dsi_deregister_clk_handle(display->dsi_clk_handle);
  4743. error_clk_deinit:
  4744. (void)dsi_display_clk_mngr_deregister(display->clk_mngr);
  4745. error_ctrl_deinit:
  4746. for (i = i - 1; i >= 0; i--) {
  4747. display_ctrl = &display->ctrl[i];
  4748. (void)dsi_phy_drv_deinit(display_ctrl->phy);
  4749. (void)dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4750. dsi_ctrl_put(display_ctrl->ctrl);
  4751. dsi_phy_put(display_ctrl->phy);
  4752. }
  4753. (void)dsi_display_debugfs_deinit(display);
  4754. error:
  4755. mutex_unlock(&display->display_lock);
  4756. return rc;
  4757. }
  4758. /**
  4759. * dsi_display_unbind - unbind dsi from controlling device
  4760. * @dev: Pointer to base of platform device
  4761. * @master: Pointer to container of drm device
  4762. * @data: Pointer to private data
  4763. */
  4764. static void dsi_display_unbind(struct device *dev,
  4765. struct device *master, void *data)
  4766. {
  4767. struct dsi_display_ctrl *display_ctrl;
  4768. struct dsi_display *display;
  4769. struct platform_device *pdev = to_platform_device(dev);
  4770. int i, rc = 0;
  4771. if (!dev || !pdev || !master) {
  4772. DSI_ERR("invalid param(s)\n");
  4773. return;
  4774. }
  4775. display = platform_get_drvdata(pdev);
  4776. if (!display || !display->panel_node) {
  4777. DSI_ERR("invalid display\n");
  4778. return;
  4779. }
  4780. mutex_lock(&display->display_lock);
  4781. rc = dsi_display_mipi_host_deinit(display);
  4782. if (rc)
  4783. DSI_ERR("[%s] failed to deinit mipi hosts, rc=%d\n",
  4784. display->name,
  4785. rc);
  4786. display_for_each_ctrl(i, display) {
  4787. display_ctrl = &display->ctrl[i];
  4788. rc = dsi_phy_drv_deinit(display_ctrl->phy);
  4789. if (rc)
  4790. DSI_ERR("[%s] failed to deinit phy%d driver, rc=%d\n",
  4791. display->name, i, rc);
  4792. display->ctrl->ctrl->post_cmd_tx_workq = NULL;
  4793. rc = dsi_ctrl_drv_deinit(display_ctrl->ctrl);
  4794. if (rc)
  4795. DSI_ERR("[%s] failed to deinit ctrl%d driver, rc=%d\n",
  4796. display->name, i, rc);
  4797. }
  4798. atomic_set(&display->clkrate_change_pending, 0);
  4799. (void)dsi_display_debugfs_deinit(display);
  4800. mutex_unlock(&display->display_lock);
  4801. }
  4802. static const struct component_ops dsi_display_comp_ops = {
  4803. .bind = dsi_display_bind,
  4804. .unbind = dsi_display_unbind,
  4805. };
  4806. static struct platform_driver dsi_display_driver = {
  4807. .probe = dsi_display_dev_probe,
  4808. .remove = dsi_display_dev_remove,
  4809. .driver = {
  4810. .name = "msm-dsi-display",
  4811. .of_match_table = dsi_display_dt_match,
  4812. .suppress_bind_attrs = true,
  4813. },
  4814. };
  4815. static int dsi_display_init(struct dsi_display *display)
  4816. {
  4817. int rc = 0;
  4818. struct platform_device *pdev = display->pdev;
  4819. mutex_init(&display->display_lock);
  4820. rc = _dsi_display_dev_init(display);
  4821. if (rc) {
  4822. DSI_ERR("device init failed, rc=%d\n", rc);
  4823. goto end;
  4824. }
  4825. /*
  4826. * Vote on panel regulator is added to make sure panel regulators
  4827. * are ON for cont-splash enabled usecase.
  4828. * This panel regulator vote will be removed only in:
  4829. * 1) device suspend when cont-splash is enabled.
  4830. * 2) cont_splash_res_disable() when cont-splash is disabled.
  4831. * For GKI, adding this vote will make sure that sync_state
  4832. * kernel driver doesn't disable the panel regulators after
  4833. * dsi probe is complete.
  4834. */
  4835. if (display->panel) {
  4836. rc = dsi_pwr_enable_regulator(&display->panel->power_info,
  4837. true);
  4838. if (rc) {
  4839. DSI_ERR("[%s] failed to enable vregs, rc=%d\n",
  4840. display->panel->name, rc);
  4841. return rc;
  4842. }
  4843. }
  4844. rc = component_add(&pdev->dev, &dsi_display_comp_ops);
  4845. if (rc)
  4846. DSI_ERR("component add failed, rc=%d\n", rc);
  4847. DSI_DEBUG("component add success: %s\n", display->name);
  4848. end:
  4849. return rc;
  4850. }
  4851. static void dsi_display_firmware_display(const struct firmware *fw,
  4852. void *context)
  4853. {
  4854. struct dsi_display *display = context;
  4855. if (fw) {
  4856. DSI_INFO("reading data from firmware, size=%zd\n",
  4857. fw->size);
  4858. display->fw = fw;
  4859. if (!strcmp(display->display_type, "primary"))
  4860. display->name = "dsi_firmware_display";
  4861. else if (!strcmp(display->display_type, "secondary"))
  4862. display->name = "dsi_firmware_display_secondary";
  4863. } else {
  4864. DSI_INFO("no firmware available, fallback to device node\n");
  4865. }
  4866. if (dsi_display_init(display))
  4867. return;
  4868. DSI_DEBUG("success\n");
  4869. }
  4870. int dsi_display_dev_probe(struct platform_device *pdev)
  4871. {
  4872. struct dsi_display *display = NULL;
  4873. struct device_node *node = NULL, *panel_node = NULL, *mdp_node = NULL;
  4874. int rc = 0, index = DSI_PRIMARY;
  4875. bool firm_req = false;
  4876. struct dsi_display_boot_param *boot_disp;
  4877. if (!pdev || !pdev->dev.of_node) {
  4878. DSI_ERR("pdev not found\n");
  4879. rc = -ENODEV;
  4880. goto end;
  4881. }
  4882. display = devm_kzalloc(&pdev->dev, sizeof(*display), GFP_KERNEL);
  4883. if (!display) {
  4884. rc = -ENOMEM;
  4885. goto end;
  4886. }
  4887. display->post_cmd_tx_workq = create_singlethread_workqueue(
  4888. "dsi_post_cmd_tx_workq");
  4889. if (!display->post_cmd_tx_workq) {
  4890. DSI_ERR("failed to create work queue\n");
  4891. rc = -EINVAL;
  4892. goto end;
  4893. }
  4894. mdp_node = of_parse_phandle(pdev->dev.of_node, "qcom,mdp", 0);
  4895. if (!mdp_node) {
  4896. DSI_ERR("mdp_node not found\n");
  4897. rc = -ENODEV;
  4898. goto end;
  4899. }
  4900. display->trusted_vm_env = of_property_read_bool(mdp_node,
  4901. "qcom,sde-trusted-vm-env");
  4902. if (display->trusted_vm_env)
  4903. DSI_INFO("Display enabled with trusted vm path\n");
  4904. /* initialize panel id to UINT64_MAX */
  4905. display->panel_id = ~0x0;
  4906. display->display_type = of_get_property(pdev->dev.of_node,
  4907. "label", NULL);
  4908. if (!display->display_type)
  4909. display->display_type = "primary";
  4910. if (!strcmp(display->display_type, "secondary"))
  4911. index = DSI_SECONDARY;
  4912. boot_disp = &boot_displays[index];
  4913. node = pdev->dev.of_node;
  4914. if (boot_disp->boot_disp_en) {
  4915. /* The panel name should be same as UEFI name index */
  4916. panel_node = of_find_node_by_name(mdp_node, boot_disp->name);
  4917. if (!panel_node)
  4918. DSI_WARN("%s panel_node %s not found\n", display->display_type,
  4919. boot_disp->name);
  4920. } else {
  4921. panel_node = of_parse_phandle(node,
  4922. "qcom,dsi-default-panel", 0);
  4923. if (!panel_node)
  4924. DSI_WARN("%s default panel not found\n", display->display_type);
  4925. }
  4926. boot_disp->node = pdev->dev.of_node;
  4927. boot_disp->disp = display;
  4928. display->panel_node = panel_node;
  4929. display->pdev = pdev;
  4930. display->boot_disp = boot_disp;
  4931. dsi_display_parse_cmdline_topology(display, index);
  4932. platform_set_drvdata(pdev, display);
  4933. if (!dsi_display_validate_res(display)) {
  4934. rc = -EPROBE_DEFER;
  4935. DSI_ERR("resources required for display probe not present: rc=%d\n", rc);
  4936. goto end;
  4937. }
  4938. /* initialize display in firmware callback */
  4939. if (!(boot_displays[DSI_PRIMARY].boot_disp_en ||
  4940. boot_displays[DSI_SECONDARY].boot_disp_en) &&
  4941. IS_ENABLED(CONFIG_DSI_PARSER)) {
  4942. if (!strcmp(display->display_type, "primary"))
  4943. firm_req = !request_firmware_nowait(
  4944. THIS_MODULE, 1, "dsi_prop",
  4945. &pdev->dev, GFP_KERNEL, display,
  4946. dsi_display_firmware_display);
  4947. else if (!strcmp(display->display_type, "secondary"))
  4948. firm_req = !request_firmware_nowait(
  4949. THIS_MODULE, 1, "dsi_prop_sec",
  4950. &pdev->dev, GFP_KERNEL, display,
  4951. dsi_display_firmware_display);
  4952. }
  4953. if (!firm_req) {
  4954. rc = dsi_display_init(display);
  4955. if (rc)
  4956. goto end;
  4957. }
  4958. return 0;
  4959. end:
  4960. if (display)
  4961. devm_kfree(&pdev->dev, display);
  4962. return rc;
  4963. }
  4964. int dsi_display_dev_remove(struct platform_device *pdev)
  4965. {
  4966. int rc = 0, i = 0;
  4967. struct dsi_display *display;
  4968. struct dsi_display_ctrl *ctrl;
  4969. if (!pdev) {
  4970. DSI_ERR("Invalid device\n");
  4971. return -EINVAL;
  4972. }
  4973. display = platform_get_drvdata(pdev);
  4974. /* decrement ref count */
  4975. of_node_put(display->panel_node);
  4976. if (display->post_cmd_tx_workq) {
  4977. flush_workqueue(display->post_cmd_tx_workq);
  4978. destroy_workqueue(display->post_cmd_tx_workq);
  4979. display->post_cmd_tx_workq = NULL;
  4980. display_for_each_ctrl(i, display) {
  4981. ctrl = &display->ctrl[i];
  4982. if (!ctrl->ctrl)
  4983. continue;
  4984. ctrl->ctrl->post_cmd_tx_workq = NULL;
  4985. }
  4986. }
  4987. (void)_dsi_display_dev_deinit(display);
  4988. platform_set_drvdata(pdev, NULL);
  4989. devm_kfree(&pdev->dev, display);
  4990. return rc;
  4991. }
  4992. int dsi_display_get_num_of_displays(void)
  4993. {
  4994. int i, count = 0;
  4995. for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
  4996. struct dsi_display *display = boot_displays[i].disp;
  4997. if ((display && display->panel_node) ||
  4998. (display && display->fw))
  4999. count++;
  5000. }
  5001. return count;
  5002. }
  5003. int dsi_display_get_active_displays(void **display_array, u32 max_display_count)
  5004. {
  5005. int index = 0, count = 0;
  5006. if (!display_array || !max_display_count) {
  5007. DSI_ERR("invalid params\n");
  5008. return 0;
  5009. }
  5010. for (index = 0; index < MAX_DSI_ACTIVE_DISPLAY; index++) {
  5011. struct dsi_display *display = boot_displays[index].disp;
  5012. if ((display && display->panel_node) ||
  5013. (display && display->fw))
  5014. display_array[count++] = display;
  5015. }
  5016. return count;
  5017. }
  5018. void dsi_display_set_active_state(struct dsi_display *display, bool is_active)
  5019. {
  5020. if (!display)
  5021. return;
  5022. mutex_lock(&display->display_lock);
  5023. display->is_active = is_active;
  5024. mutex_unlock(&display->display_lock);
  5025. }
  5026. int dsi_display_drm_bridge_init(struct dsi_display *display,
  5027. struct drm_encoder *enc)
  5028. {
  5029. int rc = 0;
  5030. struct dsi_bridge *bridge;
  5031. struct msm_drm_private *priv = NULL;
  5032. if (!display || !display->drm_dev || !enc) {
  5033. DSI_ERR("invalid param(s)\n");
  5034. return -EINVAL;
  5035. }
  5036. mutex_lock(&display->display_lock);
  5037. priv = display->drm_dev->dev_private;
  5038. if (!priv) {
  5039. DSI_ERR("Private data is not present\n");
  5040. rc = -EINVAL;
  5041. goto error;
  5042. }
  5043. if (display->bridge) {
  5044. DSI_ERR("display is already initialize\n");
  5045. goto error;
  5046. }
  5047. bridge = dsi_drm_bridge_init(display, display->drm_dev, enc);
  5048. if (IS_ERR_OR_NULL(bridge)) {
  5049. rc = PTR_ERR(bridge);
  5050. DSI_ERR("[%s] brige init failed, %d\n", display->name, rc);
  5051. goto error;
  5052. }
  5053. display->bridge = bridge;
  5054. priv->bridges[priv->num_bridges++] = &bridge->base;
  5055. if (display->tx_cmd_buf == NULL) {
  5056. rc = dsi_host_alloc_cmd_tx_buffer(display);
  5057. if (rc)
  5058. DSI_ERR("failed to allocate cmd tx buffer memory\n");
  5059. }
  5060. error:
  5061. mutex_unlock(&display->display_lock);
  5062. return rc;
  5063. }
  5064. int dsi_display_drm_bridge_deinit(struct dsi_display *display)
  5065. {
  5066. int rc = 0;
  5067. if (!display) {
  5068. DSI_ERR("Invalid params\n");
  5069. return -EINVAL;
  5070. }
  5071. mutex_lock(&display->display_lock);
  5072. dsi_drm_bridge_cleanup(display->bridge);
  5073. display->bridge = NULL;
  5074. mutex_unlock(&display->display_lock);
  5075. return rc;
  5076. }
  5077. /* Hook functions to call external connector, pointer validation is
  5078. * done in dsi_display_drm_ext_bridge_init.
  5079. */
  5080. static enum drm_connector_status dsi_display_drm_ext_detect(
  5081. struct drm_connector *connector,
  5082. bool force,
  5083. void *disp)
  5084. {
  5085. struct dsi_display *display = disp;
  5086. return display->ext_conn->funcs->detect(display->ext_conn, force);
  5087. }
  5088. static int dsi_display_drm_ext_get_modes(
  5089. struct drm_connector *connector, void *disp,
  5090. const struct msm_resource_caps_info *avail_res)
  5091. {
  5092. struct dsi_display *display = disp;
  5093. struct drm_display_mode *pmode, *pt;
  5094. int count;
  5095. /* if there are modes defined in panel, ignore external modes */
  5096. if (display->panel->num_timing_nodes)
  5097. return dsi_connector_get_modes(connector, disp, avail_res);
  5098. count = display->ext_conn->helper_private->get_modes(
  5099. display->ext_conn);
  5100. list_for_each_entry_safe(pmode, pt,
  5101. &display->ext_conn->probed_modes, head) {
  5102. list_move_tail(&pmode->head, &connector->probed_modes);
  5103. }
  5104. connector->display_info = display->ext_conn->display_info;
  5105. return count;
  5106. }
  5107. static enum drm_mode_status dsi_display_drm_ext_mode_valid(
  5108. struct drm_connector *connector,
  5109. struct drm_display_mode *mode,
  5110. void *disp, const struct msm_resource_caps_info *avail_res)
  5111. {
  5112. struct dsi_display *display = disp;
  5113. enum drm_mode_status status;
  5114. /* always do internal mode_valid check */
  5115. status = dsi_conn_mode_valid(connector, mode, disp, avail_res);
  5116. if (status != MODE_OK)
  5117. return status;
  5118. return display->ext_conn->helper_private->mode_valid(
  5119. display->ext_conn, mode);
  5120. }
  5121. static int dsi_display_drm_ext_atomic_check(struct drm_connector *connector,
  5122. void *disp,
  5123. struct drm_atomic_state *state)
  5124. {
  5125. struct dsi_display *display = disp;
  5126. struct drm_connector_state *c_state;
  5127. c_state = drm_atomic_get_new_connector_state(state, connector);
  5128. return display->ext_conn->helper_private->atomic_check(
  5129. display->ext_conn, state);
  5130. }
  5131. static int dsi_display_ext_get_info(struct drm_connector *connector,
  5132. struct msm_display_info *info, void *disp)
  5133. {
  5134. struct dsi_display *display;
  5135. int i;
  5136. if (!info || !disp) {
  5137. DSI_ERR("invalid params\n");
  5138. return -EINVAL;
  5139. }
  5140. display = disp;
  5141. if (!display->panel) {
  5142. DSI_ERR("invalid display panel\n");
  5143. return -EINVAL;
  5144. }
  5145. mutex_lock(&display->display_lock);
  5146. memset(info, 0, sizeof(struct msm_display_info));
  5147. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5148. info->num_of_h_tiles = display->ctrl_count;
  5149. for (i = 0; i < info->num_of_h_tiles; i++)
  5150. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5151. info->is_connected = connector->status != connector_status_disconnected;
  5152. if (!strcmp(display->display_type, "primary"))
  5153. info->display_type = SDE_CONNECTOR_PRIMARY;
  5154. else if (!strcmp(display->display_type, "secondary"))
  5155. info->display_type = SDE_CONNECTOR_SECONDARY;
  5156. info->capabilities |= (MSM_DISPLAY_CAP_VID_MODE |
  5157. MSM_DISPLAY_CAP_EDID | MSM_DISPLAY_CAP_HOT_PLUG);
  5158. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5159. mutex_unlock(&display->display_lock);
  5160. return 0;
  5161. }
  5162. static int dsi_display_ext_get_mode_info(struct drm_connector *connector,
  5163. const struct drm_display_mode *drm_mode, struct msm_sub_mode *sub_mode,
  5164. struct msm_mode_info *mode_info,
  5165. void *display, const struct msm_resource_caps_info *avail_res)
  5166. {
  5167. struct msm_display_topology *topology;
  5168. if (!drm_mode || !mode_info ||
  5169. !avail_res || !avail_res->max_mixer_width)
  5170. return -EINVAL;
  5171. memset(mode_info, 0, sizeof(*mode_info));
  5172. mode_info->frame_rate = drm_mode_vrefresh(drm_mode);
  5173. mode_info->vtotal = drm_mode->vtotal;
  5174. topology = &mode_info->topology;
  5175. topology->num_lm = (avail_res->max_mixer_width
  5176. <= drm_mode->hdisplay) ? 2 : 1;
  5177. topology->num_enc = 0;
  5178. topology->num_intf = topology->num_lm;
  5179. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_NONE;
  5180. return 0;
  5181. }
  5182. static struct dsi_display_ext_bridge *dsi_display_ext_get_bridge(
  5183. struct drm_bridge *bridge)
  5184. {
  5185. struct msm_drm_private *priv;
  5186. struct sde_kms *sde_kms;
  5187. struct drm_connector *conn;
  5188. struct drm_connector_list_iter conn_iter;
  5189. struct sde_connector *sde_conn;
  5190. struct dsi_display *display;
  5191. struct dsi_display_ext_bridge *dsi_bridge = NULL;
  5192. int i;
  5193. if (!bridge || !bridge->encoder) {
  5194. SDE_ERROR("invalid argument\n");
  5195. return NULL;
  5196. }
  5197. priv = bridge->dev->dev_private;
  5198. sde_kms = to_sde_kms(priv->kms);
  5199. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  5200. drm_for_each_connector_iter(conn, &conn_iter) {
  5201. sde_conn = to_sde_connector(conn);
  5202. if (sde_conn->encoder == bridge->encoder) {
  5203. display = sde_conn->display;
  5204. display_for_each_ctrl(i, display) {
  5205. if (display->ext_bridge[i].bridge == bridge) {
  5206. dsi_bridge = &display->ext_bridge[i];
  5207. break;
  5208. }
  5209. }
  5210. }
  5211. }
  5212. drm_connector_list_iter_end(&conn_iter);
  5213. return dsi_bridge;
  5214. }
  5215. static void dsi_display_drm_ext_adjust_timing(
  5216. const struct dsi_display *display,
  5217. struct drm_display_mode *mode)
  5218. {
  5219. mode->hdisplay /= display->ctrl_count;
  5220. mode->hsync_start /= display->ctrl_count;
  5221. mode->hsync_end /= display->ctrl_count;
  5222. mode->htotal /= display->ctrl_count;
  5223. mode->hskew /= display->ctrl_count;
  5224. mode->clock /= display->ctrl_count;
  5225. }
  5226. static enum drm_mode_status dsi_display_drm_ext_bridge_mode_valid(
  5227. struct drm_bridge *bridge,
  5228. const struct drm_display_info *info,
  5229. const struct drm_display_mode *mode)
  5230. {
  5231. struct dsi_display_ext_bridge *ext_bridge;
  5232. struct drm_display_mode tmp;
  5233. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5234. if (!ext_bridge)
  5235. return MODE_ERROR;
  5236. tmp = *mode;
  5237. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5238. return ext_bridge->orig_funcs->mode_valid(bridge, info, &tmp);
  5239. }
  5240. static bool dsi_display_drm_ext_bridge_mode_fixup(
  5241. struct drm_bridge *bridge,
  5242. const struct drm_display_mode *mode,
  5243. struct drm_display_mode *adjusted_mode)
  5244. {
  5245. struct dsi_display_ext_bridge *ext_bridge;
  5246. struct drm_display_mode tmp;
  5247. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5248. if (!ext_bridge)
  5249. return false;
  5250. tmp = *mode;
  5251. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5252. return ext_bridge->orig_funcs->mode_fixup(bridge, &tmp, &tmp);
  5253. }
  5254. static void dsi_display_drm_ext_bridge_mode_set(
  5255. struct drm_bridge *bridge,
  5256. const struct drm_display_mode *mode,
  5257. const struct drm_display_mode *adjusted_mode)
  5258. {
  5259. struct dsi_display_ext_bridge *ext_bridge;
  5260. struct drm_display_mode tmp;
  5261. ext_bridge = dsi_display_ext_get_bridge(bridge);
  5262. if (!ext_bridge)
  5263. return;
  5264. tmp = *mode;
  5265. dsi_display_drm_ext_adjust_timing(ext_bridge->display, &tmp);
  5266. ext_bridge->orig_funcs->mode_set(bridge, &tmp, &tmp);
  5267. }
  5268. static int dsi_host_ext_attach(struct mipi_dsi_host *host,
  5269. struct mipi_dsi_device *dsi)
  5270. {
  5271. struct dsi_display *display = to_dsi_display(host);
  5272. struct dsi_panel *panel;
  5273. if (!host || !dsi || !display->panel) {
  5274. DSI_ERR("Invalid param\n");
  5275. return -EINVAL;
  5276. }
  5277. DSI_DEBUG("DSI[%s]: channel=%d, lanes=%d, format=%d, mode_flags=%lx\n",
  5278. dsi->name, dsi->channel, dsi->lanes,
  5279. dsi->format, dsi->mode_flags);
  5280. panel = display->panel;
  5281. panel->host_config.data_lanes = 0;
  5282. if (dsi->lanes > 0)
  5283. panel->host_config.data_lanes |= DSI_DATA_LANE_0;
  5284. if (dsi->lanes > 1)
  5285. panel->host_config.data_lanes |= DSI_DATA_LANE_1;
  5286. if (dsi->lanes > 2)
  5287. panel->host_config.data_lanes |= DSI_DATA_LANE_2;
  5288. if (dsi->lanes > 3)
  5289. panel->host_config.data_lanes |= DSI_DATA_LANE_3;
  5290. switch (dsi->format) {
  5291. case MIPI_DSI_FMT_RGB888:
  5292. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB888;
  5293. break;
  5294. case MIPI_DSI_FMT_RGB666:
  5295. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666_LOOSE;
  5296. break;
  5297. case MIPI_DSI_FMT_RGB666_PACKED:
  5298. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB666;
  5299. break;
  5300. case MIPI_DSI_FMT_RGB565:
  5301. default:
  5302. panel->host_config.dst_format = DSI_PIXEL_FORMAT_RGB565;
  5303. break;
  5304. }
  5305. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  5306. panel->panel_mode = DSI_OP_VIDEO_MODE;
  5307. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  5308. panel->video_config.traffic_mode =
  5309. DSI_VIDEO_TRAFFIC_BURST_MODE;
  5310. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  5311. panel->video_config.traffic_mode =
  5312. DSI_VIDEO_TRAFFIC_SYNC_PULSES;
  5313. else
  5314. panel->video_config.traffic_mode =
  5315. DSI_VIDEO_TRAFFIC_SYNC_START_EVENTS;
  5316. panel->video_config.hsa_lp11_en =
  5317. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA;
  5318. panel->video_config.hbp_lp11_en =
  5319. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP;
  5320. panel->video_config.hfp_lp11_en =
  5321. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP;
  5322. panel->video_config.pulse_mode_hsa_he =
  5323. dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE;
  5324. } else {
  5325. panel->panel_mode = DSI_OP_CMD_MODE;
  5326. DSI_ERR("command mode not supported by ext bridge\n");
  5327. return -ENOTSUPP;
  5328. }
  5329. panel->bl_config.type = DSI_BACKLIGHT_UNKNOWN;
  5330. return 0;
  5331. }
  5332. static struct mipi_dsi_host_ops dsi_host_ext_ops = {
  5333. .attach = dsi_host_ext_attach,
  5334. .detach = dsi_host_detach,
  5335. .transfer = dsi_host_transfer,
  5336. };
  5337. struct drm_panel *dsi_display_get_drm_panel(struct dsi_display *display)
  5338. {
  5339. if (!display || !display->panel) {
  5340. pr_err("invalid param(s)\n");
  5341. return NULL;
  5342. }
  5343. return &display->panel->drm_panel;
  5344. }
  5345. bool dsi_display_has_dsc_switch_support(struct dsi_display *display)
  5346. {
  5347. if (!display || !display->panel) {
  5348. pr_err("invalid param(s)\n");
  5349. return false;
  5350. }
  5351. return display->panel->dsc_switch_supported;
  5352. }
  5353. int dsi_display_drm_ext_bridge_init(struct dsi_display *display,
  5354. struct drm_encoder *encoder, struct drm_connector *connector)
  5355. {
  5356. struct drm_device *drm;
  5357. struct drm_bridge *bridge;
  5358. struct drm_bridge *ext_bridge;
  5359. struct drm_connector *ext_conn;
  5360. struct sde_connector *sde_conn;
  5361. struct drm_bridge *prev_bridge;
  5362. int rc = 0, i;
  5363. if (!display || !encoder || !connector)
  5364. return -EINVAL;
  5365. drm = encoder->dev;
  5366. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5367. sde_conn = to_sde_connector(connector);
  5368. prev_bridge = bridge;
  5369. if (display->panel && !display->panel->host_config.ext_bridge_mode)
  5370. return 0;
  5371. if (!bridge)
  5372. return -EINVAL;
  5373. for (i = 0; i < display->ext_bridge_cnt; i++) {
  5374. struct dsi_display_ext_bridge *ext_bridge_info =
  5375. &display->ext_bridge[i];
  5376. struct drm_encoder *c_encoder;
  5377. /* return if ext bridge is already initialized */
  5378. if (ext_bridge_info->bridge)
  5379. return 0;
  5380. ext_bridge = of_drm_find_bridge(ext_bridge_info->node_of);
  5381. if (IS_ERR_OR_NULL(ext_bridge)) {
  5382. rc = PTR_ERR(ext_bridge);
  5383. DSI_ERR("failed to find ext bridge\n");
  5384. goto error;
  5385. }
  5386. /* override functions for mode adjustment */
  5387. if (display->ext_bridge_cnt > 1) {
  5388. ext_bridge_info->bridge_funcs = *ext_bridge->funcs;
  5389. if (ext_bridge->funcs->mode_fixup)
  5390. ext_bridge_info->bridge_funcs.mode_fixup =
  5391. dsi_display_drm_ext_bridge_mode_fixup;
  5392. if (ext_bridge->funcs->mode_valid)
  5393. ext_bridge_info->bridge_funcs.mode_valid =
  5394. dsi_display_drm_ext_bridge_mode_valid;
  5395. if (ext_bridge->funcs->mode_set)
  5396. ext_bridge_info->bridge_funcs.mode_set =
  5397. dsi_display_drm_ext_bridge_mode_set;
  5398. ext_bridge_info->orig_funcs = ext_bridge->funcs;
  5399. ext_bridge->funcs = &ext_bridge_info->bridge_funcs;
  5400. }
  5401. rc = drm_bridge_attach(encoder, ext_bridge, prev_bridge, 0);
  5402. if (rc) {
  5403. DSI_ERR("[%s] ext brige attach failed, %d\n",
  5404. display->name, rc);
  5405. goto error;
  5406. }
  5407. ext_bridge_info->display = display;
  5408. ext_bridge_info->bridge = ext_bridge;
  5409. prev_bridge = ext_bridge;
  5410. /* ext bridge will init its own connector during attach,
  5411. * we need to extract it out of the connector list
  5412. */
  5413. spin_lock_irq(&drm->mode_config.connector_list_lock);
  5414. ext_conn = list_last_entry(&drm->mode_config.connector_list,
  5415. struct drm_connector, head);
  5416. if (!ext_conn) {
  5417. DSI_ERR("failed to get external connector\n");
  5418. rc = PTR_ERR(ext_conn);
  5419. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5420. goto error;
  5421. }
  5422. drm_connector_for_each_possible_encoder(ext_conn, c_encoder)
  5423. break;
  5424. if (!c_encoder) {
  5425. DSI_ERR("failed to get encoder\n");
  5426. rc = PTR_ERR(c_encoder);
  5427. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5428. goto error;
  5429. }
  5430. if (ext_conn && ext_conn != connector &&
  5431. c_encoder->base.id == bridge->encoder->base.id) {
  5432. list_del_init(&ext_conn->head);
  5433. display->ext_conn = ext_conn;
  5434. }
  5435. spin_unlock_irq(&drm->mode_config.connector_list_lock);
  5436. /* if there is no valid external connector created, or in split
  5437. * mode, default setting is used from panel defined in DT file.
  5438. */
  5439. if (!display->ext_conn ||
  5440. !display->ext_conn->funcs ||
  5441. !display->ext_conn->helper_private ||
  5442. display->ext_bridge_cnt > 1) {
  5443. display->ext_conn = NULL;
  5444. continue;
  5445. }
  5446. /* otherwise, hook up the functions to use external connector */
  5447. if (display->ext_conn->funcs->detect)
  5448. sde_conn->ops.detect = dsi_display_drm_ext_detect;
  5449. if (display->ext_conn->helper_private->get_modes)
  5450. sde_conn->ops.get_modes =
  5451. dsi_display_drm_ext_get_modes;
  5452. if (display->ext_conn->helper_private->mode_valid)
  5453. sde_conn->ops.mode_valid =
  5454. dsi_display_drm_ext_mode_valid;
  5455. if (display->ext_conn->helper_private->atomic_check)
  5456. sde_conn->ops.atomic_check =
  5457. dsi_display_drm_ext_atomic_check;
  5458. sde_conn->ops.get_info =
  5459. dsi_display_ext_get_info;
  5460. sde_conn->ops.get_mode_info =
  5461. dsi_display_ext_get_mode_info;
  5462. /* add support to attach/detach */
  5463. display->host.ops = &dsi_host_ext_ops;
  5464. }
  5465. return 0;
  5466. error:
  5467. return rc;
  5468. }
  5469. int dsi_display_get_info(struct drm_connector *connector,
  5470. struct msm_display_info *info, void *disp)
  5471. {
  5472. struct dsi_display *display;
  5473. struct dsi_panel_phy_props phy_props;
  5474. struct dsi_host_common_cfg *host;
  5475. int i, rc;
  5476. if (!info || !disp) {
  5477. DSI_ERR("invalid params\n");
  5478. return -EINVAL;
  5479. }
  5480. display = disp;
  5481. if (!display->panel) {
  5482. DSI_ERR("invalid display panel\n");
  5483. return -EINVAL;
  5484. }
  5485. mutex_lock(&display->display_lock);
  5486. rc = dsi_panel_get_phy_props(display->panel, &phy_props);
  5487. if (rc) {
  5488. DSI_ERR("[%s] failed to get panel phy props, rc=%d\n",
  5489. display->name, rc);
  5490. goto error;
  5491. }
  5492. memset(info, 0, sizeof(struct msm_display_info));
  5493. info->intf_type = DRM_MODE_CONNECTOR_DSI;
  5494. info->num_of_h_tiles = display->ctrl_count;
  5495. for (i = 0; i < info->num_of_h_tiles; i++)
  5496. info->h_tile_instance[i] = display->ctrl[i].ctrl->cell_index;
  5497. info->is_connected = display->is_active;
  5498. if (!strcmp(display->display_type, "primary"))
  5499. info->display_type = SDE_CONNECTOR_PRIMARY;
  5500. else if (!strcmp(display->display_type, "secondary"))
  5501. info->display_type = SDE_CONNECTOR_SECONDARY;
  5502. info->width_mm = phy_props.panel_width_mm;
  5503. info->height_mm = phy_props.panel_height_mm;
  5504. info->max_width = 1920;
  5505. info->max_height = 1080;
  5506. info->qsync_min_fps = display->panel->qsync_caps.qsync_min_fps;
  5507. info->has_qsync_min_fps_list = (display->panel->qsync_caps.qsync_min_fps_list_len > 0);
  5508. info->has_avr_step_req = (display->panel->avr_caps.avr_step_fps_list_len > 0);
  5509. info->poms_align_vsync = display->panel->poms_align_vsync;
  5510. switch (display->panel->panel_mode) {
  5511. case DSI_OP_VIDEO_MODE:
  5512. info->curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  5513. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5514. if (display->panel->panel_mode_switch_enabled)
  5515. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5516. break;
  5517. case DSI_OP_CMD_MODE:
  5518. info->curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  5519. info->capabilities |= MSM_DISPLAY_CAP_CMD_MODE;
  5520. if (display->panel->panel_mode_switch_enabled)
  5521. info->capabilities |= MSM_DISPLAY_CAP_VID_MODE;
  5522. info->is_te_using_watchdog_timer = is_sim_panel(display);
  5523. break;
  5524. default:
  5525. DSI_ERR("unknwown dsi panel mode %d\n",
  5526. display->panel->panel_mode);
  5527. break;
  5528. }
  5529. if (display->panel->esd_config.esd_enabled && !is_sim_panel(display))
  5530. info->capabilities |= MSM_DISPLAY_ESD_ENABLED;
  5531. info->te_source = display->te_source;
  5532. host = &display->panel->host_config;
  5533. if (host->split_link.enabled)
  5534. info->capabilities |= MSM_DISPLAY_SPLIT_LINK;
  5535. info->dsc_count = display->panel->dsc_count;
  5536. info->lm_count = display->panel->lm_count;
  5537. error:
  5538. mutex_unlock(&display->display_lock);
  5539. return rc;
  5540. }
  5541. int dsi_display_get_mode_count(struct dsi_display *display,
  5542. u32 *count)
  5543. {
  5544. if (!display || !display->panel) {
  5545. DSI_ERR("invalid display:%d panel:%d\n", display != NULL,
  5546. display ? display->panel != NULL : 0);
  5547. return -EINVAL;
  5548. }
  5549. mutex_lock(&display->display_lock);
  5550. *count = display->panel->num_display_modes;
  5551. mutex_unlock(&display->display_lock);
  5552. return 0;
  5553. }
  5554. void dsi_display_adjust_mode_timing(struct dsi_display *display,
  5555. struct dsi_display_mode *dsi_mode,
  5556. int lanes, int bpp)
  5557. {
  5558. u64 new_htotal, new_vtotal, htotal, vtotal, old_htotal, div;
  5559. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5560. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  5561. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5562. /* Constant FPS is not supported on command mode */
  5563. if (!(dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE))
  5564. return;
  5565. if (!dyn_clk_caps->maintain_const_fps)
  5566. return;
  5567. /*
  5568. * When there is a dynamic clock switch, there is small change
  5569. * in FPS. To compensate for this difference in FPS, hfp or vfp
  5570. * is adjusted. It has been assumed that the refined porch values
  5571. * are supported by the panel. This logic can be enhanced further
  5572. * in future by taking min/max porches supported by the panel.
  5573. */
  5574. switch (dyn_clk_caps->type) {
  5575. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP:
  5576. vtotal = DSI_V_TOTAL(&dsi_mode->timing);
  5577. old_htotal = dsi_h_total_dce(&dsi_mode->timing);
  5578. do_div(old_htotal, display->ctrl_count);
  5579. new_htotal = dsi_mode->timing.clk_rate_hz * lanes;
  5580. div = bpp * vtotal * dsi_mode->timing.refresh_rate;
  5581. if (dsi_display_is_type_cphy(display)) {
  5582. new_htotal = new_htotal * bits_per_symbol;
  5583. div = div * num_of_symbols;
  5584. }
  5585. do_div(new_htotal, div);
  5586. if (old_htotal > new_htotal)
  5587. dsi_mode->timing.h_front_porch -=
  5588. ((old_htotal - new_htotal) * display->ctrl_count);
  5589. else
  5590. dsi_mode->timing.h_front_porch +=
  5591. ((new_htotal - old_htotal) * display->ctrl_count);
  5592. break;
  5593. case DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP:
  5594. htotal = dsi_h_total_dce(&dsi_mode->timing);
  5595. do_div(htotal, display->ctrl_count);
  5596. new_vtotal = dsi_mode->timing.clk_rate_hz * lanes;
  5597. div = bpp * htotal * dsi_mode->timing.refresh_rate;
  5598. if (dsi_display_is_type_cphy(display)) {
  5599. new_vtotal = new_vtotal * bits_per_symbol;
  5600. div = div * num_of_symbols;
  5601. }
  5602. do_div(new_vtotal, div);
  5603. dsi_mode->timing.v_front_porch = new_vtotal -
  5604. dsi_mode->timing.v_back_porch -
  5605. dsi_mode->timing.v_sync_width -
  5606. dsi_mode->timing.v_active;
  5607. break;
  5608. default:
  5609. break;
  5610. }
  5611. }
  5612. static void _dsi_display_populate_bit_clks(struct dsi_display *display, int start, int end)
  5613. {
  5614. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5615. struct dsi_display_mode *src;
  5616. struct dsi_host_common_cfg *cfg;
  5617. int i, bpp, lanes = 0;
  5618. if (!display)
  5619. return;
  5620. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5621. if (!dyn_clk_caps->dyn_clk_support)
  5622. return;
  5623. cfg = &(display->panel->host_config);
  5624. bpp = dsi_pixel_format_to_bpp(cfg->dst_format);
  5625. if (cfg->data_lanes & DSI_DATA_LANE_0)
  5626. lanes++;
  5627. if (cfg->data_lanes & DSI_DATA_LANE_1)
  5628. lanes++;
  5629. if (cfg->data_lanes & DSI_DATA_LANE_2)
  5630. lanes++;
  5631. if (cfg->data_lanes & DSI_DATA_LANE_3)
  5632. lanes++;
  5633. for (i = start; i < end; i++) {
  5634. src = &display->modes[i];
  5635. if (!src)
  5636. return;
  5637. if (!src->priv_info->bit_clk_list.count)
  5638. continue;
  5639. src->timing.clk_rate_hz = src->priv_info->bit_clk_list.rates[0];
  5640. dsi_display_adjust_mode_timing(display, src, lanes, bpp);
  5641. src->pixel_clk_khz = div_u64(src->timing.clk_rate_hz * lanes, bpp);
  5642. src->pixel_clk_khz /= 1000;
  5643. src->pixel_clk_khz *= display->ctrl_count;
  5644. }
  5645. }
  5646. int dsi_display_restore_bit_clk(struct dsi_display *display, struct dsi_display_mode *mode)
  5647. {
  5648. int i;
  5649. u32 clk_rate_hz = 0;
  5650. if (!display || !mode || !mode->priv_info) {
  5651. DSI_ERR("invalid arguments\n");
  5652. return -EINVAL;
  5653. }
  5654. clk_rate_hz = display->cached_clk_rate;
  5655. if (mode->priv_info->bit_clk_list.count) {
  5656. /* use first entry as the default bit clk rate */
  5657. clk_rate_hz = mode->priv_info->bit_clk_list.rates[0];
  5658. for (i = 0; i < mode->priv_info->bit_clk_list.count; i++) {
  5659. if (display->dyn_bit_clk == mode->priv_info->bit_clk_list.rates[i])
  5660. clk_rate_hz = display->dyn_bit_clk;
  5661. }
  5662. }
  5663. mode->timing.clk_rate_hz = clk_rate_hz;
  5664. mode->priv_info->clk_rate_hz = clk_rate_hz;
  5665. SDE_EVT32(clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5666. DSI_DEBUG("clk_rate_hz:%u, cached_clk_rate:%u, dyn_bit_clk:%u\n",
  5667. clk_rate_hz, display->cached_clk_rate, display->dyn_bit_clk);
  5668. return 0;
  5669. }
  5670. void dsi_display_put_mode(struct dsi_display *display,
  5671. struct dsi_display_mode *mode)
  5672. {
  5673. dsi_panel_put_mode(mode);
  5674. }
  5675. int dsi_display_get_modes(struct dsi_display *display,
  5676. struct dsi_display_mode **out_modes)
  5677. {
  5678. struct dsi_dfps_capabilities dfps_caps;
  5679. struct dsi_display_ctrl *ctrl;
  5680. struct dsi_host_common_cfg *host = &display->panel->host_config;
  5681. bool is_split_link, support_cmd_mode, support_video_mode;
  5682. u32 num_dfps_rates, timing_mode_count, display_mode_count;
  5683. u32 sublinks_count, mode_idx, array_idx = 0;
  5684. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5685. int i, start, end, rc = -EINVAL;
  5686. int dsc_modes = 0, nondsc_modes = 0;
  5687. if (!display || !out_modes) {
  5688. DSI_ERR("Invalid params\n");
  5689. return -EINVAL;
  5690. }
  5691. *out_modes = NULL;
  5692. ctrl = &display->ctrl[0];
  5693. mutex_lock(&display->display_lock);
  5694. if (display->modes)
  5695. goto exit;
  5696. display_mode_count = display->panel->num_display_modes;
  5697. display->modes = kcalloc(display_mode_count, sizeof(*display->modes),
  5698. GFP_KERNEL);
  5699. if (!display->modes) {
  5700. rc = -ENOMEM;
  5701. goto error;
  5702. }
  5703. rc = dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5704. if (rc) {
  5705. DSI_ERR("[%s] failed to get dfps caps from panel\n",
  5706. display->name);
  5707. goto error;
  5708. }
  5709. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5710. timing_mode_count = display->panel->num_timing_nodes;
  5711. /* Validate command line timing */
  5712. if ((display->cmdline_timing != NO_OVERRIDE) &&
  5713. (display->cmdline_timing >= timing_mode_count))
  5714. display->cmdline_timing = NO_OVERRIDE;
  5715. for (mode_idx = 0; mode_idx < timing_mode_count; mode_idx++) {
  5716. struct dsi_display_mode display_mode;
  5717. int topology_override = NO_OVERRIDE;
  5718. bool is_preferred = false;
  5719. u32 frame_threshold_us = ctrl->ctrl->frame_threshold_time_us;
  5720. memset(&display_mode, 0, sizeof(display_mode));
  5721. rc = dsi_panel_get_mode(display->panel, mode_idx,
  5722. &display_mode,
  5723. topology_override);
  5724. if (rc) {
  5725. DSI_ERR("[%s] failed to get mode idx %d from panel\n",
  5726. display->name, mode_idx);
  5727. goto error;
  5728. }
  5729. if (display->cmdline_timing == display_mode.mode_idx) {
  5730. topology_override = display->cmdline_topology;
  5731. is_preferred = true;
  5732. }
  5733. support_cmd_mode = display_mode.panel_mode_caps & DSI_OP_CMD_MODE;
  5734. support_video_mode = display_mode.panel_mode_caps & DSI_OP_VIDEO_MODE;
  5735. if (display_mode.priv_info->dsc_enabled)
  5736. dsc_modes++;
  5737. else
  5738. nondsc_modes++;
  5739. /* Setup widebus support */
  5740. display_mode.priv_info->widebus_support =
  5741. ctrl->ctrl->hw.widebus_support;
  5742. num_dfps_rates = ((!dfps_caps.dfps_support ||
  5743. !support_video_mode) ? 1 : dfps_caps.dfps_list_len);
  5744. /* Calculate dsi frame transfer time */
  5745. if (support_cmd_mode) {
  5746. dsi_panel_calc_dsi_transfer_time(
  5747. &display->panel->host_config,
  5748. &display_mode, frame_threshold_us);
  5749. display_mode.priv_info->dsi_transfer_time_us =
  5750. display_mode.timing.dsi_transfer_time_us;
  5751. display_mode.priv_info->min_dsi_clk_hz =
  5752. display_mode.timing.min_dsi_clk_hz;
  5753. display_mode.priv_info->mdp_transfer_time_us =
  5754. display_mode.timing.mdp_transfer_time_us;
  5755. }
  5756. is_split_link = host->split_link.enabled;
  5757. sublinks_count = host->split_link.num_sublinks;
  5758. if (is_split_link && sublinks_count > 1) {
  5759. display_mode.timing.h_active *= sublinks_count;
  5760. display_mode.timing.h_front_porch *= sublinks_count;
  5761. display_mode.timing.h_sync_width *= sublinks_count;
  5762. display_mode.timing.h_back_porch *= sublinks_count;
  5763. display_mode.timing.h_skew *= sublinks_count;
  5764. display_mode.pixel_clk_khz *= sublinks_count;
  5765. } else {
  5766. display_mode.timing.h_active *= display->ctrl_count;
  5767. display_mode.timing.h_front_porch *=
  5768. display->ctrl_count;
  5769. display_mode.timing.h_sync_width *=
  5770. display->ctrl_count;
  5771. display_mode.timing.h_back_porch *=
  5772. display->ctrl_count;
  5773. display_mode.timing.h_skew *= display->ctrl_count;
  5774. display_mode.pixel_clk_khz *= display->ctrl_count;
  5775. }
  5776. start = array_idx;
  5777. for (i = 0; i < num_dfps_rates; i++) {
  5778. struct dsi_display_mode *sub_mode =
  5779. &display->modes[array_idx];
  5780. u32 curr_refresh_rate;
  5781. if (!sub_mode) {
  5782. DSI_ERR("invalid mode data\n");
  5783. rc = -EFAULT;
  5784. goto error;
  5785. }
  5786. memcpy(sub_mode, &display_mode, sizeof(display_mode));
  5787. array_idx++;
  5788. if (!dfps_caps.dfps_support || !support_video_mode)
  5789. continue;
  5790. sub_mode->mode_idx += (array_idx - 1);
  5791. curr_refresh_rate = sub_mode->timing.refresh_rate;
  5792. sub_mode->timing.refresh_rate = dfps_caps.dfps_list[i];
  5793. dsi_display_get_dfps_timing(display, sub_mode,
  5794. curr_refresh_rate);
  5795. sub_mode->panel_mode_caps = DSI_OP_VIDEO_MODE;
  5796. }
  5797. end = array_idx;
  5798. _dsi_display_populate_bit_clks(display, start, end);
  5799. if (is_preferred) {
  5800. /* Set first timing sub mode as preferred mode */
  5801. display->modes[start].is_preferred = true;
  5802. }
  5803. }
  5804. if (dsc_modes && nondsc_modes)
  5805. display->panel->dsc_switch_supported = true;
  5806. exit:
  5807. *out_modes = display->modes;
  5808. rc = 0;
  5809. error:
  5810. if (rc)
  5811. kfree(display->modes);
  5812. mutex_unlock(&display->display_lock);
  5813. return rc;
  5814. }
  5815. int dsi_display_get_panel_vfp(void *dsi_display,
  5816. int h_active, int v_active)
  5817. {
  5818. int i, rc = 0;
  5819. u32 count, refresh_rate = 0;
  5820. struct dsi_dfps_capabilities dfps_caps;
  5821. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5822. struct dsi_host_common_cfg *host;
  5823. if (!display || !display->panel)
  5824. return -EINVAL;
  5825. mutex_lock(&display->display_lock);
  5826. count = display->panel->num_display_modes;
  5827. if (display->panel->cur_mode)
  5828. refresh_rate = display->panel->cur_mode->timing.refresh_rate;
  5829. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  5830. if (dfps_caps.dfps_support)
  5831. refresh_rate = dfps_caps.max_refresh_rate;
  5832. if (!refresh_rate) {
  5833. mutex_unlock(&display->display_lock);
  5834. DSI_ERR("Null Refresh Rate\n");
  5835. return -EINVAL;
  5836. }
  5837. host = &display->panel->host_config;
  5838. if (host->split_link.enabled)
  5839. h_active *= host->split_link.num_sublinks;
  5840. else
  5841. h_active *= display->ctrl_count;
  5842. for (i = 0; i < count; i++) {
  5843. struct dsi_display_mode *m = &display->modes[i];
  5844. if (m && v_active == m->timing.v_active &&
  5845. h_active == m->timing.h_active &&
  5846. refresh_rate == m->timing.refresh_rate) {
  5847. rc = m->timing.v_front_porch;
  5848. break;
  5849. }
  5850. }
  5851. mutex_unlock(&display->display_lock);
  5852. return rc;
  5853. }
  5854. int dsi_display_get_default_lms(void *dsi_display, u32 *num_lm)
  5855. {
  5856. struct dsi_display *display = (struct dsi_display *)dsi_display;
  5857. u32 count, i;
  5858. int rc = 0;
  5859. *num_lm = 0;
  5860. mutex_lock(&display->display_lock);
  5861. count = display->panel->num_display_modes;
  5862. mutex_unlock(&display->display_lock);
  5863. if (!display->modes) {
  5864. struct dsi_display_mode *m;
  5865. rc = dsi_display_get_modes(display, &m);
  5866. if (rc)
  5867. return rc;
  5868. }
  5869. mutex_lock(&display->display_lock);
  5870. for (i = 0; i < count; i++) {
  5871. struct dsi_display_mode *m = &display->modes[i];
  5872. *num_lm = max(m->priv_info->topology.num_lm, *num_lm);
  5873. }
  5874. mutex_unlock(&display->display_lock);
  5875. return rc;
  5876. }
  5877. int dsi_display_get_qsync_min_fps(void *display_dsi, u32 mode_fps)
  5878. {
  5879. struct dsi_display *display = (struct dsi_display *)display_dsi;
  5880. struct dsi_panel *panel;
  5881. u32 i;
  5882. if (display == NULL || display->panel == NULL)
  5883. return -EINVAL;
  5884. panel = display->panel;
  5885. for (i = 0; i < panel->dfps_caps.dfps_list_len; i++) {
  5886. if (panel->dfps_caps.dfps_list[i] == mode_fps)
  5887. return panel->qsync_caps.qsync_min_fps_list[i];
  5888. }
  5889. SDE_EVT32(mode_fps);
  5890. DSI_DEBUG("Invalid mode_fps %d\n", mode_fps);
  5891. return -EINVAL;
  5892. }
  5893. int dsi_display_get_avr_step_req_fps(void *display_dsi, u32 mode_fps)
  5894. {
  5895. struct dsi_display *display = (struct dsi_display *)display_dsi;
  5896. struct dsi_panel *panel;
  5897. u32 i, step = 0;
  5898. if (!display || !display->panel)
  5899. return -EINVAL;
  5900. panel = display->panel;
  5901. /* support a single fixed rate, or rate corresponding to dfps list entry */
  5902. if (panel->avr_caps.avr_step_fps_list_len == 1) {
  5903. step = panel->avr_caps.avr_step_fps_list[0];
  5904. } else if (panel->avr_caps.avr_step_fps_list_len > 1) {
  5905. for (i = 0; i < panel->dfps_caps.dfps_list_len; i++) {
  5906. if (panel->dfps_caps.dfps_list[i] == mode_fps)
  5907. step = panel->avr_caps.avr_step_fps_list[i];
  5908. }
  5909. }
  5910. DSI_DEBUG("mode_fps %u, avr_step fps %u\n", mode_fps, step);
  5911. return step;
  5912. }
  5913. static bool dsi_display_match_timings(const struct dsi_display_mode *mode1,
  5914. struct dsi_display_mode *mode2, unsigned int match_flags)
  5915. {
  5916. bool is_matching = false;
  5917. if (match_flags & DSI_MODE_MATCH_ACTIVE_TIMINGS) {
  5918. is_matching = mode1->timing.h_active == mode2->timing.h_active &&
  5919. mode1->timing.v_active == mode2->timing.v_active &&
  5920. mode1->timing.refresh_rate == mode2->timing.refresh_rate;
  5921. if (!is_matching)
  5922. goto end;
  5923. }
  5924. if (match_flags & DSI_MODE_MATCH_PORCH_TIMINGS)
  5925. is_matching = mode1->timing.h_back_porch == mode2->timing.h_back_porch &&
  5926. mode1->timing.h_front_porch == mode2->timing.h_front_porch &&
  5927. mode1->timing.h_sync_width == mode2->timing.h_sync_width &&
  5928. mode1->timing.h_skew == mode2->timing.h_skew &&
  5929. mode1->timing.v_back_porch == mode2->timing.v_back_porch &&
  5930. mode1->timing.v_front_porch == mode2->timing.v_front_porch &&
  5931. mode1->timing.v_sync_width == mode2->timing.v_sync_width;
  5932. end:
  5933. return is_matching;
  5934. }
  5935. bool dsi_display_mode_match(const struct dsi_display_mode *mode1,
  5936. struct dsi_display_mode *mode2, unsigned int match_flags)
  5937. {
  5938. if (!mode1 && !mode2)
  5939. return true;
  5940. if (!mode1 || !mode2)
  5941. return false;
  5942. if ((match_flags & DSI_MODE_MATCH_FULL_TIMINGS) &&
  5943. !dsi_display_match_timings(mode1, mode2, match_flags))
  5944. return false;
  5945. if ((match_flags & DSI_MODE_MATCH_DSC_CONFIG) &&
  5946. mode1->priv_info->dsc_enabled != mode2->priv_info->dsc_enabled)
  5947. return false;
  5948. return true;
  5949. }
  5950. int dsi_display_find_mode(struct dsi_display *display,
  5951. struct dsi_display_mode *cmp,
  5952. struct msm_sub_mode *sub_mode,
  5953. struct dsi_display_mode **out_mode)
  5954. {
  5955. u32 count, i;
  5956. int rc;
  5957. struct dsi_display_mode *m;
  5958. struct dsi_dyn_clk_caps *dyn_clk_caps;
  5959. unsigned int match_flags = DSI_MODE_MATCH_FULL_TIMINGS;
  5960. struct dsi_display_mode_priv_info priv_info;
  5961. if (!display || !out_mode)
  5962. return -EINVAL;
  5963. *out_mode = NULL;
  5964. mutex_lock(&display->display_lock);
  5965. count = display->panel->num_display_modes;
  5966. mutex_unlock(&display->display_lock);
  5967. if (!display->modes) {
  5968. rc = dsi_display_get_modes(display, &m);
  5969. if (rc)
  5970. return rc;
  5971. }
  5972. mutex_lock(&display->display_lock);
  5973. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  5974. for (i = 0; i < count; i++) {
  5975. m = &display->modes[i];
  5976. /**
  5977. * When dynamic bit clock is enabled with contants FPS,
  5978. * the adjusted mode porches value may not match the panel
  5979. * default mode porches and panel mode lookup will fail.
  5980. * In that case we omit porches in mode matching function.
  5981. */
  5982. if (dyn_clk_caps->maintain_const_fps)
  5983. match_flags = DSI_MODE_MATCH_ACTIVE_TIMINGS;
  5984. if (sub_mode && sub_mode->dsc_mode) {
  5985. match_flags |= DSI_MODE_MATCH_DSC_CONFIG;
  5986. cmp->priv_info = &priv_info;
  5987. memset(cmp->priv_info, 0,
  5988. sizeof(struct dsi_display_mode_priv_info));
  5989. cmp->priv_info->dsc_enabled = (sub_mode->dsc_mode ==
  5990. MSM_DISPLAY_DSC_MODE_ENABLED) ? true : false;
  5991. }
  5992. if (dsi_display_mode_match(cmp, m, match_flags)) {
  5993. *out_mode = m;
  5994. rc = 0;
  5995. break;
  5996. }
  5997. }
  5998. mutex_unlock(&display->display_lock);
  5999. if (!*out_mode) {
  6000. DSI_ERR("[%s] failed to find mode for v_active %u h_active %u fps %u pclk %u\n",
  6001. display->name, cmp->timing.v_active,
  6002. cmp->timing.h_active, cmp->timing.refresh_rate,
  6003. cmp->pixel_clk_khz);
  6004. rc = -ENOENT;
  6005. }
  6006. return rc;
  6007. }
  6008. static inline bool dsi_display_mode_switch_dfps(struct dsi_display_mode *cur,
  6009. struct dsi_display_mode *adj)
  6010. {
  6011. /*
  6012. * If there is a change in the hfp or vfp of the current and adjoining
  6013. * mode,then either it is a dfps mode switch or dynamic clk change with
  6014. * constant fps.
  6015. */
  6016. if ((cur->timing.h_front_porch != adj->timing.h_front_porch) ||
  6017. (cur->timing.v_front_porch != adj->timing.v_front_porch))
  6018. return true;
  6019. else
  6020. return false;
  6021. }
  6022. /**
  6023. * dsi_display_validate_mode_change() - Validate mode change case.
  6024. * @display: DSI display handle.
  6025. * @cur_mode: Current mode.
  6026. * @adj_mode: Mode to be set.
  6027. * MSM_MODE_FLAG_SEAMLESS_VRR flag is set if there
  6028. * is change in hfp or vfp but vactive and hactive are same.
  6029. * DSI_MODE_FLAG_DYN_CLK flag is set if there
  6030. * is change in clk but vactive and hactive are same.
  6031. * Return: error code.
  6032. */
  6033. int dsi_display_validate_mode_change(struct dsi_display *display,
  6034. struct dsi_display_mode *cur_mode,
  6035. struct dsi_display_mode *adj_mode)
  6036. {
  6037. int rc = 0;
  6038. struct dsi_dfps_capabilities dfps_caps;
  6039. struct dsi_dyn_clk_caps *dyn_clk_caps;
  6040. struct sde_connector *sde_conn;
  6041. if (!display || !adj_mode || !display->drm_conn) {
  6042. DSI_ERR("Invalid params\n");
  6043. return -EINVAL;
  6044. }
  6045. if (!display->panel || !display->panel->cur_mode) {
  6046. DSI_DEBUG("Current panel mode not set\n");
  6047. return rc;
  6048. }
  6049. if ((cur_mode->timing.v_active != adj_mode->timing.v_active) ||
  6050. (cur_mode->timing.h_active != adj_mode->timing.h_active)) {
  6051. DSI_DEBUG("Avoid VRR and POMS when resolution is changed\n");
  6052. return rc;
  6053. }
  6054. sde_conn = to_sde_connector(display->drm_conn);
  6055. mutex_lock(&display->display_lock);
  6056. if (sde_conn->expected_panel_mode == MSM_DISPLAY_VIDEO_MODE &&
  6057. display->config.panel_mode == DSI_OP_CMD_MODE) {
  6058. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  6059. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1, sde_conn->expected_panel_mode,
  6060. display->config.panel_mode);
  6061. DSI_DEBUG("Panel operating mode change to video detected\n");
  6062. } else if (sde_conn->expected_panel_mode == MSM_DISPLAY_CMD_MODE &&
  6063. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6064. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  6065. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2, sde_conn->expected_panel_mode,
  6066. display->config.panel_mode);
  6067. DSI_DEBUG("Panel operating mode change to command detected\n");
  6068. } else if (cur_mode->timing.dsc_enabled != adj_mode->timing.dsc_enabled) {
  6069. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  6070. SDE_EVT32(SDE_EVTLOG_FUNC_CASE3, cur_mode->timing.dsc_enabled,
  6071. adj_mode->timing.dsc_enabled);
  6072. DSI_DEBUG("DSC mode change detected\n");
  6073. } else {
  6074. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  6075. /* dfps and dynamic clock with const fps use case */
  6076. if (dsi_display_mode_switch_dfps(cur_mode, adj_mode)) {
  6077. dsi_panel_get_dfps_caps(display->panel, &dfps_caps);
  6078. if (dfps_caps.dfps_support ||
  6079. dyn_clk_caps->maintain_const_fps) {
  6080. DSI_DEBUG("Mode switch is seamless variable refresh\n");
  6081. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  6082. SDE_EVT32(SDE_EVTLOG_FUNC_CASE4,
  6083. cur_mode->timing.refresh_rate,
  6084. adj_mode->timing.refresh_rate,
  6085. cur_mode->timing.h_front_porch,
  6086. adj_mode->timing.h_front_porch,
  6087. cur_mode->timing.v_front_porch,
  6088. adj_mode->timing.v_front_porch);
  6089. }
  6090. }
  6091. /* dynamic clk change use case */
  6092. if (cur_mode->pixel_clk_khz != adj_mode->pixel_clk_khz) {
  6093. if (dyn_clk_caps->dyn_clk_support) {
  6094. DSI_DEBUG("dynamic clk change detected\n");
  6095. if ((adj_mode->dsi_mode_flags &
  6096. DSI_MODE_FLAG_VRR) &&
  6097. (!dyn_clk_caps->maintain_const_fps)) {
  6098. DSI_ERR("dfps and dyn clk not supported in same commit\n");
  6099. rc = -ENOTSUPP;
  6100. goto error;
  6101. }
  6102. /**
  6103. * Set VRR flag whenever there is a dynamic clock
  6104. * change on video mode panel as dynamic refresh is
  6105. * always required when fps compensation is enabled.
  6106. */
  6107. if ((display->config.panel_mode == DSI_OP_VIDEO_MODE) &&
  6108. dyn_clk_caps->maintain_const_fps)
  6109. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  6110. adj_mode->dsi_mode_flags |=
  6111. DSI_MODE_FLAG_DYN_CLK;
  6112. SDE_EVT32(SDE_EVTLOG_FUNC_CASE5,
  6113. cur_mode->pixel_clk_khz,
  6114. adj_mode->pixel_clk_khz);
  6115. }
  6116. }
  6117. }
  6118. error:
  6119. mutex_unlock(&display->display_lock);
  6120. return rc;
  6121. }
  6122. int dsi_display_validate_mode(struct dsi_display *display,
  6123. struct dsi_display_mode *mode,
  6124. u32 flags)
  6125. {
  6126. int rc = 0;
  6127. int i;
  6128. struct dsi_display_ctrl *ctrl;
  6129. struct dsi_display_mode adj_mode;
  6130. if (!display || !mode) {
  6131. DSI_ERR("Invalid params\n");
  6132. return -EINVAL;
  6133. }
  6134. mutex_lock(&display->display_lock);
  6135. adj_mode = *mode;
  6136. adjust_timing_by_ctrl_count(display, &adj_mode);
  6137. rc = dsi_panel_validate_mode(display->panel, &adj_mode);
  6138. if (rc) {
  6139. DSI_ERR("[%s] panel mode validation failed, rc=%d\n",
  6140. display->name, rc);
  6141. goto error;
  6142. }
  6143. display_for_each_ctrl(i, display) {
  6144. ctrl = &display->ctrl[i];
  6145. rc = dsi_ctrl_validate_timing(ctrl->ctrl, &adj_mode.timing);
  6146. if (rc) {
  6147. DSI_ERR("[%s] ctrl mode validation failed, rc=%d\n",
  6148. display->name, rc);
  6149. goto error;
  6150. }
  6151. rc = dsi_phy_validate_mode(ctrl->phy, &adj_mode.timing);
  6152. if (rc) {
  6153. DSI_ERR("[%s] phy mode validation failed, rc=%d\n",
  6154. display->name, rc);
  6155. goto error;
  6156. }
  6157. }
  6158. if ((flags & DSI_VALIDATE_FLAG_ALLOW_ADJUST) &&
  6159. (mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)) {
  6160. rc = dsi_display_validate_mode_seamless(display, mode);
  6161. if (rc) {
  6162. DSI_ERR("[%s] seamless not possible rc=%d\n",
  6163. display->name, rc);
  6164. goto error;
  6165. }
  6166. }
  6167. error:
  6168. mutex_unlock(&display->display_lock);
  6169. return rc;
  6170. }
  6171. int dsi_display_set_mode(struct dsi_display *display,
  6172. struct dsi_display_mode *mode,
  6173. u32 flags)
  6174. {
  6175. int rc = 0;
  6176. struct dsi_display_mode adj_mode;
  6177. struct dsi_mode_info timing;
  6178. if (!display || !mode || !display->panel) {
  6179. DSI_ERR("Invalid params\n");
  6180. return -EINVAL;
  6181. }
  6182. mutex_lock(&display->display_lock);
  6183. adj_mode = *mode;
  6184. timing = adj_mode.timing;
  6185. adjust_timing_by_ctrl_count(display, &adj_mode);
  6186. if (!display->panel->cur_mode) {
  6187. display->panel->cur_mode =
  6188. kzalloc(sizeof(struct dsi_display_mode), GFP_KERNEL);
  6189. if (!display->panel->cur_mode) {
  6190. rc = -ENOMEM;
  6191. goto error;
  6192. }
  6193. }
  6194. rc = dsi_display_restore_bit_clk(display, &adj_mode);
  6195. if (rc) {
  6196. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  6197. goto error;
  6198. }
  6199. rc = dsi_display_validate_mode_set(display, &adj_mode, flags);
  6200. if (rc) {
  6201. DSI_ERR("[%s] mode cannot be set\n", display->name);
  6202. goto error;
  6203. }
  6204. rc = dsi_display_set_mode_sub(display, &adj_mode, flags);
  6205. if (rc) {
  6206. DSI_ERR("[%s] failed to set mode\n", display->name);
  6207. goto error;
  6208. }
  6209. DSI_INFO("mdp_transfer_time=%d, hactive=%d, vactive=%d, fps=%d, clk_rate=%llu\n",
  6210. adj_mode.priv_info->mdp_transfer_time_us,
  6211. timing.h_active, timing.v_active, timing.refresh_rate,
  6212. adj_mode.priv_info->clk_rate_hz);
  6213. SDE_EVT32(adj_mode.priv_info->mdp_transfer_time_us,
  6214. timing.h_active, timing.v_active, timing.refresh_rate,
  6215. adj_mode.priv_info->clk_rate_hz);
  6216. memcpy(display->panel->cur_mode, &adj_mode, sizeof(adj_mode));
  6217. error:
  6218. mutex_unlock(&display->display_lock);
  6219. return rc;
  6220. }
  6221. int dsi_display_set_tpg_state(struct dsi_display *display, bool enable)
  6222. {
  6223. int rc = 0;
  6224. int i;
  6225. struct dsi_display_ctrl *ctrl;
  6226. if (!display) {
  6227. DSI_ERR("Invalid params\n");
  6228. return -EINVAL;
  6229. }
  6230. display_for_each_ctrl(i, display) {
  6231. ctrl = &display->ctrl[i];
  6232. rc = dsi_ctrl_set_tpg_state(ctrl->ctrl, enable);
  6233. if (rc) {
  6234. DSI_ERR("[%s] failed to set tpg state for host_%d\n",
  6235. display->name, i);
  6236. goto error;
  6237. }
  6238. }
  6239. display->is_tpg_enabled = enable;
  6240. error:
  6241. return rc;
  6242. }
  6243. static int dsi_display_pre_switch(struct dsi_display *display)
  6244. {
  6245. int rc = 0;
  6246. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6247. DSI_CORE_CLK, DSI_CLK_ON);
  6248. if (rc) {
  6249. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6250. display->name, rc);
  6251. goto error;
  6252. }
  6253. rc = dsi_display_ctrl_update(display);
  6254. if (rc) {
  6255. DSI_ERR("[%s] failed to update DSI controller, rc=%d\n",
  6256. display->name, rc);
  6257. goto error_ctrl_clk_off;
  6258. }
  6259. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6260. DSI_LINK_CLK, DSI_CLK_ON);
  6261. if (rc) {
  6262. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6263. display->name, rc);
  6264. goto error_ctrl_deinit;
  6265. }
  6266. goto error;
  6267. error_ctrl_deinit:
  6268. (void)dsi_display_ctrl_deinit(display);
  6269. error_ctrl_clk_off:
  6270. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6271. DSI_CORE_CLK, DSI_CLK_OFF);
  6272. error:
  6273. return rc;
  6274. }
  6275. static bool _dsi_display_validate_host_state(struct dsi_display *display)
  6276. {
  6277. int i;
  6278. struct dsi_display_ctrl *ctrl;
  6279. display_for_each_ctrl(i, display) {
  6280. ctrl = &display->ctrl[i];
  6281. if (!ctrl->ctrl)
  6282. continue;
  6283. if (!dsi_ctrl_validate_host_state(ctrl->ctrl))
  6284. return false;
  6285. }
  6286. return true;
  6287. }
  6288. static void dsi_display_handle_fifo_underflow(struct work_struct *work)
  6289. {
  6290. struct dsi_display *display = NULL;
  6291. display = container_of(work, struct dsi_display, fifo_underflow_work);
  6292. if (!display || !display->panel ||
  6293. atomic_read(&display->panel->esd_recovery_pending)) {
  6294. DSI_DEBUG("Invalid recovery use case\n");
  6295. return;
  6296. }
  6297. mutex_lock(&display->display_lock);
  6298. if (!_dsi_display_validate_host_state(display)) {
  6299. mutex_unlock(&display->display_lock);
  6300. return;
  6301. }
  6302. DSI_INFO("handle DSI FIFO underflow error\n");
  6303. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6304. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6305. DSI_ALL_CLKS, DSI_CLK_ON);
  6306. dsi_display_soft_reset(display);
  6307. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6308. DSI_ALL_CLKS, DSI_CLK_OFF);
  6309. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6310. mutex_unlock(&display->display_lock);
  6311. }
  6312. static void dsi_display_handle_fifo_overflow(struct work_struct *work)
  6313. {
  6314. struct dsi_display *display = NULL;
  6315. struct dsi_display_ctrl *ctrl;
  6316. int i, rc;
  6317. int mask = BIT(20); /* clock lane */
  6318. int (*cb_func)(void *event_usr_ptr,
  6319. uint32_t event_idx, uint32_t instance_idx,
  6320. uint32_t data0, uint32_t data1,
  6321. uint32_t data2, uint32_t data3);
  6322. void *data;
  6323. u32 version = 0;
  6324. display = container_of(work, struct dsi_display, fifo_overflow_work);
  6325. if (!display || !display->panel ||
  6326. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6327. atomic_read(&display->panel->esd_recovery_pending)) {
  6328. DSI_DEBUG("Invalid recovery use case\n");
  6329. return;
  6330. }
  6331. mutex_lock(&display->display_lock);
  6332. if (!_dsi_display_validate_host_state(display)) {
  6333. mutex_unlock(&display->display_lock);
  6334. return;
  6335. }
  6336. DSI_INFO("handle DSI FIFO overflow error\n");
  6337. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6338. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6339. DSI_ALL_CLKS, DSI_CLK_ON);
  6340. /*
  6341. * below recovery sequence is not applicable to
  6342. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6343. */
  6344. ctrl = &display->ctrl[display->clk_master_idx];
  6345. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6346. if (!version || (version < 0x20020001))
  6347. goto end;
  6348. /* reset ctrl and lanes */
  6349. display_for_each_ctrl(i, display) {
  6350. ctrl = &display->ctrl[i];
  6351. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6352. rc = dsi_phy_lane_reset(ctrl->phy);
  6353. }
  6354. /* wait for display line count to be in active area */
  6355. ctrl = &display->ctrl[display->clk_master_idx];
  6356. if (ctrl->ctrl->recovery_cb.event_cb) {
  6357. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6358. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6359. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6360. display->clk_master_idx, 0, 0, 0, 0);
  6361. if (rc < 0) {
  6362. DSI_DEBUG("sde callback failed\n");
  6363. goto end;
  6364. }
  6365. }
  6366. /* Enable Video mode for DSI controller */
  6367. display_for_each_ctrl(i, display) {
  6368. ctrl = &display->ctrl[i];
  6369. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6370. }
  6371. /*
  6372. * Add sufficient delay to make sure
  6373. * pixel transmission has started
  6374. */
  6375. udelay(200);
  6376. end:
  6377. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6378. DSI_ALL_CLKS, DSI_CLK_OFF);
  6379. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6380. mutex_unlock(&display->display_lock);
  6381. }
  6382. static void dsi_display_handle_lp_rx_timeout(struct work_struct *work)
  6383. {
  6384. struct dsi_display *display = NULL;
  6385. struct dsi_display_ctrl *ctrl;
  6386. int i, rc;
  6387. int mask = (BIT(20) | (0xF << 16)); /* clock lane and 4 data lane */
  6388. int (*cb_func)(void *event_usr_ptr,
  6389. uint32_t event_idx, uint32_t instance_idx,
  6390. uint32_t data0, uint32_t data1,
  6391. uint32_t data2, uint32_t data3);
  6392. void *data;
  6393. u32 version = 0;
  6394. display = container_of(work, struct dsi_display, lp_rx_timeout_work);
  6395. if (!display || !display->panel ||
  6396. (display->panel->panel_mode != DSI_OP_VIDEO_MODE) ||
  6397. atomic_read(&display->panel->esd_recovery_pending)) {
  6398. DSI_DEBUG("Invalid recovery use case\n");
  6399. return;
  6400. }
  6401. mutex_lock(&display->display_lock);
  6402. if (!_dsi_display_validate_host_state(display)) {
  6403. mutex_unlock(&display->display_lock);
  6404. return;
  6405. }
  6406. DSI_INFO("handle DSI LP RX Timeout error\n");
  6407. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6408. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6409. DSI_ALL_CLKS, DSI_CLK_ON);
  6410. /*
  6411. * below recovery sequence is not applicable to
  6412. * hw version 2.0.0, 2.1.0 and 2.2.0, so return early.
  6413. */
  6414. ctrl = &display->ctrl[display->clk_master_idx];
  6415. version = dsi_ctrl_get_hw_version(ctrl->ctrl);
  6416. if (!version || (version < 0x20020001))
  6417. goto end;
  6418. /* reset ctrl and lanes */
  6419. display_for_each_ctrl(i, display) {
  6420. ctrl = &display->ctrl[i];
  6421. rc = dsi_ctrl_reset(ctrl->ctrl, mask);
  6422. rc = dsi_phy_lane_reset(ctrl->phy);
  6423. }
  6424. ctrl = &display->ctrl[display->clk_master_idx];
  6425. if (ctrl->ctrl->recovery_cb.event_cb) {
  6426. cb_func = ctrl->ctrl->recovery_cb.event_cb;
  6427. data = ctrl->ctrl->recovery_cb.event_usr_ptr;
  6428. rc = cb_func(data, SDE_CONN_EVENT_VID_FIFO_OVERFLOW,
  6429. display->clk_master_idx, 0, 0, 0, 0);
  6430. if (rc < 0) {
  6431. DSI_DEBUG("Target is in suspend/shutdown\n");
  6432. goto end;
  6433. }
  6434. }
  6435. /* Enable Video mode for DSI controller */
  6436. display_for_each_ctrl(i, display) {
  6437. ctrl = &display->ctrl[i];
  6438. dsi_ctrl_vid_engine_en(ctrl->ctrl, true);
  6439. }
  6440. /*
  6441. * Add sufficient delay to make sure
  6442. * pixel transmission as started
  6443. */
  6444. udelay(200);
  6445. end:
  6446. dsi_display_clk_ctrl(display->dsi_clk_handle,
  6447. DSI_ALL_CLKS, DSI_CLK_OFF);
  6448. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6449. mutex_unlock(&display->display_lock);
  6450. }
  6451. static int dsi_display_cb_error_handler(void *data,
  6452. uint32_t event_idx, uint32_t instance_idx,
  6453. uint32_t data0, uint32_t data1,
  6454. uint32_t data2, uint32_t data3)
  6455. {
  6456. struct dsi_display *display = data;
  6457. if (!display || !(display->err_workq))
  6458. return -EINVAL;
  6459. switch (event_idx) {
  6460. case DSI_FIFO_UNDERFLOW:
  6461. queue_work(display->err_workq, &display->fifo_underflow_work);
  6462. break;
  6463. case DSI_FIFO_OVERFLOW:
  6464. queue_work(display->err_workq, &display->fifo_overflow_work);
  6465. break;
  6466. case DSI_LP_Rx_TIMEOUT:
  6467. queue_work(display->err_workq, &display->lp_rx_timeout_work);
  6468. break;
  6469. default:
  6470. DSI_WARN("unhandled error interrupt: %d\n", event_idx);
  6471. break;
  6472. }
  6473. return 0;
  6474. }
  6475. static void dsi_display_register_error_handler(struct dsi_display *display)
  6476. {
  6477. int i = 0;
  6478. struct dsi_display_ctrl *ctrl;
  6479. struct dsi_event_cb_info event_info;
  6480. if (!display)
  6481. return;
  6482. display->err_workq = create_singlethread_workqueue("dsi_err_workq");
  6483. if (!display->err_workq) {
  6484. DSI_ERR("failed to create dsi workq!\n");
  6485. return;
  6486. }
  6487. INIT_WORK(&display->fifo_underflow_work,
  6488. dsi_display_handle_fifo_underflow);
  6489. INIT_WORK(&display->fifo_overflow_work,
  6490. dsi_display_handle_fifo_overflow);
  6491. INIT_WORK(&display->lp_rx_timeout_work,
  6492. dsi_display_handle_lp_rx_timeout);
  6493. memset(&event_info, 0, sizeof(event_info));
  6494. event_info.event_cb = dsi_display_cb_error_handler;
  6495. event_info.event_usr_ptr = display;
  6496. display_for_each_ctrl(i, display) {
  6497. ctrl = &display->ctrl[i];
  6498. ctrl->ctrl->irq_info.irq_err_cb = event_info;
  6499. }
  6500. }
  6501. static void dsi_display_unregister_error_handler(struct dsi_display *display)
  6502. {
  6503. int i = 0;
  6504. struct dsi_display_ctrl *ctrl;
  6505. if (!display)
  6506. return;
  6507. display_for_each_ctrl(i, display) {
  6508. ctrl = &display->ctrl[i];
  6509. memset(&ctrl->ctrl->irq_info.irq_err_cb,
  6510. 0, sizeof(struct dsi_event_cb_info));
  6511. }
  6512. if (display->err_workq) {
  6513. destroy_workqueue(display->err_workq);
  6514. display->err_workq = NULL;
  6515. }
  6516. }
  6517. int dsi_display_prepare(struct dsi_display *display)
  6518. {
  6519. int rc = 0;
  6520. struct dsi_display_mode *mode;
  6521. if (!display) {
  6522. DSI_ERR("Invalid params\n");
  6523. return -EINVAL;
  6524. }
  6525. if (!display->panel->cur_mode) {
  6526. DSI_ERR("no valid mode set for the display\n");
  6527. return -EINVAL;
  6528. }
  6529. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6530. mutex_lock(&display->display_lock);
  6531. display->hw_ownership = true;
  6532. mode = display->panel->cur_mode;
  6533. dsi_display_set_ctrl_esd_check_flag(display, false);
  6534. /* Set up ctrl isr before enabling core clk */
  6535. if (!display->trusted_vm_env)
  6536. dsi_display_ctrl_isr_configure(display, true);
  6537. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6538. if (display->is_cont_splash_enabled &&
  6539. display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6540. DSI_ERR("DMS not supported on first frame\n");
  6541. rc = -EINVAL;
  6542. goto error;
  6543. }
  6544. if (!is_skip_op_required(display)) {
  6545. /* update dsi ctrl for new mode */
  6546. rc = dsi_display_pre_switch(display);
  6547. if (rc)
  6548. DSI_ERR("[%s] panel pre-switch failed, rc=%d\n",
  6549. display->name, rc);
  6550. goto error;
  6551. }
  6552. }
  6553. if (!display->poms_pending &&
  6554. (!is_skip_op_required(display))) {
  6555. /*
  6556. * For continuous splash/trusted vm, we skip panel
  6557. * pre prepare since the regulator vote is already
  6558. * taken care in splash resource init
  6559. */
  6560. rc = dsi_panel_pre_prepare(display->panel);
  6561. if (rc) {
  6562. DSI_ERR("[%s] panel pre-prepare failed, rc=%d\n",
  6563. display->name, rc);
  6564. goto error;
  6565. }
  6566. }
  6567. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6568. DSI_CORE_CLK, DSI_CLK_ON);
  6569. if (rc) {
  6570. DSI_ERR("[%s] failed to enable DSI core clocks, rc=%d\n",
  6571. display->name, rc);
  6572. goto error_panel_post_unprep;
  6573. }
  6574. /*
  6575. * If ULPS during suspend feature is enabled, then DSI PHY was
  6576. * left on during suspend. In this case, we do not need to reset/init
  6577. * PHY. This would have already been done when the CORE clocks are
  6578. * turned on. However, if cont splash is disabled, the first time DSI
  6579. * is powered on, phy init needs to be done unconditionally.
  6580. */
  6581. if (!display->panel->ulps_suspend_enabled || !display->ulps_enabled) {
  6582. rc = dsi_display_phy_sw_reset(display);
  6583. if (rc) {
  6584. DSI_ERR("[%s] failed to reset phy, rc=%d\n",
  6585. display->name, rc);
  6586. goto error_ctrl_clk_off;
  6587. }
  6588. rc = dsi_display_phy_enable(display);
  6589. if (rc) {
  6590. DSI_ERR("[%s] failed to enable DSI PHY, rc=%d\n",
  6591. display->name, rc);
  6592. goto error_ctrl_clk_off;
  6593. }
  6594. }
  6595. rc = dsi_display_ctrl_init(display);
  6596. if (rc) {
  6597. DSI_ERR("[%s] failed to setup DSI controller, rc=%d\n",
  6598. display->name, rc);
  6599. goto error_phy_disable;
  6600. }
  6601. /* Set up DSI ERROR event callback */
  6602. dsi_display_register_error_handler(display);
  6603. rc = dsi_display_ctrl_host_enable(display);
  6604. if (rc) {
  6605. DSI_ERR("[%s] failed to enable DSI host, rc=%d\n",
  6606. display->name, rc);
  6607. goto error_ctrl_deinit;
  6608. }
  6609. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  6610. DSI_LINK_CLK, DSI_CLK_ON);
  6611. if (rc) {
  6612. DSI_ERR("[%s] failed to enable DSI link clocks, rc=%d\n",
  6613. display->name, rc);
  6614. goto error_host_engine_off;
  6615. }
  6616. if (!is_skip_op_required(display)) {
  6617. /*
  6618. * For continuous splash/trusted vm, skip panel prepare and
  6619. * ctl reset since the pnael and ctrl is already in active
  6620. * state and panel on commands are not needed
  6621. */
  6622. rc = dsi_display_soft_reset(display);
  6623. if (rc) {
  6624. DSI_ERR("[%s] failed soft reset, rc=%d\n",
  6625. display->name, rc);
  6626. goto error_ctrl_link_off;
  6627. }
  6628. if (!display->poms_pending) {
  6629. rc = dsi_panel_prepare(display->panel);
  6630. if (rc) {
  6631. DSI_ERR("[%s] panel prepare failed, rc=%d\n",
  6632. display->name, rc);
  6633. goto error_ctrl_link_off;
  6634. }
  6635. }
  6636. }
  6637. goto error;
  6638. error_ctrl_link_off:
  6639. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6640. DSI_LINK_CLK, DSI_CLK_OFF);
  6641. error_host_engine_off:
  6642. (void)dsi_display_ctrl_host_disable(display);
  6643. error_ctrl_deinit:
  6644. (void)dsi_display_ctrl_deinit(display);
  6645. error_phy_disable:
  6646. (void)dsi_display_phy_disable(display);
  6647. error_ctrl_clk_off:
  6648. (void)dsi_display_clk_ctrl(display->dsi_clk_handle,
  6649. DSI_CORE_CLK, DSI_CLK_OFF);
  6650. error_panel_post_unprep:
  6651. (void)dsi_panel_post_unprepare(display->panel);
  6652. error:
  6653. mutex_unlock(&display->display_lock);
  6654. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6655. return rc;
  6656. }
  6657. static int dsi_display_calc_ctrl_roi(const struct dsi_display *display,
  6658. const struct dsi_display_ctrl *ctrl,
  6659. const struct msm_roi_list *req_rois,
  6660. struct dsi_rect *out_roi)
  6661. {
  6662. const struct dsi_rect *bounds = &ctrl->ctrl->mode_bounds;
  6663. struct dsi_display_mode *cur_mode;
  6664. struct msm_roi_caps *roi_caps;
  6665. struct dsi_rect req_roi = { 0 };
  6666. int rc = 0;
  6667. cur_mode = display->panel->cur_mode;
  6668. if (!cur_mode)
  6669. return 0;
  6670. roi_caps = &cur_mode->priv_info->roi_caps;
  6671. if (req_rois->num_rects > roi_caps->num_roi) {
  6672. DSI_ERR("request for %d rois greater than max %d\n",
  6673. req_rois->num_rects,
  6674. roi_caps->num_roi);
  6675. rc = -EINVAL;
  6676. goto exit;
  6677. }
  6678. /**
  6679. * if no rois, user wants to reset back to full resolution
  6680. * note: h_active is already divided by ctrl_count
  6681. */
  6682. if (!req_rois->num_rects) {
  6683. *out_roi = *bounds;
  6684. goto exit;
  6685. }
  6686. /* intersect with the bounds */
  6687. req_roi.x = req_rois->roi[0].x1;
  6688. req_roi.y = req_rois->roi[0].y1;
  6689. req_roi.w = req_rois->roi[0].x2 - req_rois->roi[0].x1;
  6690. req_roi.h = req_rois->roi[0].y2 - req_rois->roi[0].y1;
  6691. dsi_rect_intersect(&req_roi, bounds, out_roi);
  6692. exit:
  6693. /* adjust the ctrl origin to be top left within the ctrl */
  6694. out_roi->x = out_roi->x - bounds->x;
  6695. DSI_DEBUG("ctrl%d:%d: req (%d,%d,%d,%d) bnd (%d,%d,%d,%d) out (%d,%d,%d,%d)\n",
  6696. ctrl->dsi_ctrl_idx, ctrl->ctrl->cell_index,
  6697. req_roi.x, req_roi.y, req_roi.w, req_roi.h,
  6698. bounds->x, bounds->y, bounds->w, bounds->h,
  6699. out_roi->x, out_roi->y, out_roi->w, out_roi->h);
  6700. return rc;
  6701. }
  6702. static int dsi_display_qsync(struct dsi_display *display, bool enable)
  6703. {
  6704. int i;
  6705. int rc = 0;
  6706. if (!display->panel->qsync_caps.qsync_min_fps) {
  6707. DSI_ERR("%s:ERROR: qsync set, but no fps\n", __func__);
  6708. return 0;
  6709. }
  6710. mutex_lock(&display->display_lock);
  6711. display_for_each_ctrl(i, display) {
  6712. if (enable) {
  6713. /* send the commands to enable qsync */
  6714. rc = dsi_panel_send_qsync_on_dcs(display->panel, i);
  6715. if (rc) {
  6716. DSI_ERR("fail qsync ON cmds rc:%d\n", rc);
  6717. goto exit;
  6718. }
  6719. } else {
  6720. /* send the commands to enable qsync */
  6721. rc = dsi_panel_send_qsync_off_dcs(display->panel, i);
  6722. if (rc) {
  6723. DSI_ERR("fail qsync OFF cmds rc:%d\n", rc);
  6724. goto exit;
  6725. }
  6726. }
  6727. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  6728. }
  6729. exit:
  6730. SDE_EVT32(enable, display->panel->qsync_caps.qsync_min_fps, rc);
  6731. mutex_unlock(&display->display_lock);
  6732. return rc;
  6733. }
  6734. static int dsi_display_set_roi(struct dsi_display *display,
  6735. struct msm_roi_list *rois)
  6736. {
  6737. struct dsi_display_mode *cur_mode;
  6738. struct msm_roi_caps *roi_caps;
  6739. int rc = 0;
  6740. int i;
  6741. if (!display || !rois || !display->panel)
  6742. return -EINVAL;
  6743. cur_mode = display->panel->cur_mode;
  6744. if (!cur_mode)
  6745. return 0;
  6746. roi_caps = &cur_mode->priv_info->roi_caps;
  6747. if (!roi_caps->enabled)
  6748. return 0;
  6749. display_for_each_ctrl(i, display) {
  6750. struct dsi_display_ctrl *ctrl = &display->ctrl[i];
  6751. struct dsi_rect ctrl_roi;
  6752. bool changed = false;
  6753. rc = dsi_display_calc_ctrl_roi(display, ctrl, rois, &ctrl_roi);
  6754. if (rc) {
  6755. DSI_ERR("dsi_display_calc_ctrl_roi failed rc %d\n", rc);
  6756. return rc;
  6757. }
  6758. rc = dsi_ctrl_set_roi(ctrl->ctrl, &ctrl_roi, &changed);
  6759. if (rc) {
  6760. DSI_ERR("dsi_ctrl_set_roi failed rc %d\n", rc);
  6761. return rc;
  6762. }
  6763. if (!changed)
  6764. continue;
  6765. /* send the new roi to the panel via dcs commands */
  6766. rc = dsi_panel_send_roi_dcs(display->panel, i, &ctrl_roi);
  6767. if (rc) {
  6768. DSI_ERR("dsi_panel_set_roi failed rc %d\n", rc);
  6769. return rc;
  6770. }
  6771. /* re-program the ctrl with the timing based on the new roi */
  6772. rc = dsi_ctrl_timing_setup(ctrl->ctrl);
  6773. if (rc) {
  6774. DSI_ERR("dsi_ctrl_setup failed rc %d\n", rc);
  6775. return rc;
  6776. }
  6777. }
  6778. return rc;
  6779. }
  6780. int dsi_display_pre_kickoff(struct drm_connector *connector,
  6781. struct dsi_display *display,
  6782. struct msm_display_kickoff_params *params)
  6783. {
  6784. int rc = 0, ret = 0;
  6785. int i;
  6786. /* check and setup MISR */
  6787. if (display->misr_enable)
  6788. _dsi_display_setup_misr(display);
  6789. /* dynamic DSI clock setting */
  6790. if (atomic_read(&display->clkrate_change_pending)) {
  6791. mutex_lock(&display->display_lock);
  6792. /*
  6793. * acquire panel_lock to make sure no commands are in progress
  6794. */
  6795. dsi_panel_acquire_panel_lock(display->panel);
  6796. /*
  6797. * Wait for DSI command engine not to be busy sending data
  6798. * from display engine.
  6799. * If waiting fails, return "rc" instead of below "ret" so as
  6800. * not to impact DRM commit. The clock updating would be
  6801. * deferred to the next DRM commit.
  6802. */
  6803. display_for_each_ctrl(i, display) {
  6804. struct dsi_ctrl *ctrl = display->ctrl[i].ctrl;
  6805. ret = dsi_ctrl_wait_for_cmd_mode_mdp_idle(ctrl);
  6806. if (ret)
  6807. goto wait_failure;
  6808. }
  6809. /*
  6810. * Don't check the return value so as not to impact DRM commit
  6811. * when error occurs.
  6812. */
  6813. (void)dsi_display_force_update_dsi_clk(display);
  6814. wait_failure:
  6815. /* release panel_lock */
  6816. dsi_panel_release_panel_lock(display->panel);
  6817. mutex_unlock(&display->display_lock);
  6818. }
  6819. if (!ret)
  6820. rc = dsi_display_set_roi(display, params->rois);
  6821. return rc;
  6822. }
  6823. int dsi_display_config_ctrl_for_cont_splash(struct dsi_display *display)
  6824. {
  6825. int rc = 0;
  6826. if (!display || !display->panel) {
  6827. DSI_ERR("Invalid params\n");
  6828. return -EINVAL;
  6829. }
  6830. if (!display->panel->cur_mode) {
  6831. DSI_ERR("no valid mode set for the display\n");
  6832. return -EINVAL;
  6833. }
  6834. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6835. rc = dsi_display_vid_engine_enable(display);
  6836. if (rc) {
  6837. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6838. display->name, rc);
  6839. goto error_out;
  6840. }
  6841. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6842. rc = dsi_display_cmd_engine_enable(display);
  6843. if (rc) {
  6844. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6845. display->name, rc);
  6846. goto error_out;
  6847. }
  6848. } else {
  6849. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6850. rc = -EINVAL;
  6851. }
  6852. error_out:
  6853. return rc;
  6854. }
  6855. int dsi_display_pre_commit(void *display,
  6856. struct msm_display_conn_params *params)
  6857. {
  6858. bool enable = false;
  6859. int rc = 0;
  6860. if (!display || !params) {
  6861. pr_err("Invalid params\n");
  6862. return -EINVAL;
  6863. }
  6864. if (params->qsync_update) {
  6865. enable = (params->qsync_mode > 0) ? true : false;
  6866. rc = dsi_display_qsync(display, enable);
  6867. if (rc)
  6868. pr_err("%s failed to send qsync commands\n",
  6869. __func__);
  6870. SDE_EVT32(params->qsync_mode, rc);
  6871. }
  6872. return rc;
  6873. }
  6874. static void dsi_display_panel_id_notification(struct dsi_display *display)
  6875. {
  6876. if (display->panel_id != ~0x0 &&
  6877. display->ctrl[0].ctrl->panel_id_cb.event_cb) {
  6878. display->ctrl[0].ctrl->panel_id_cb.event_cb(
  6879. display->ctrl[0].ctrl->panel_id_cb.event_usr_ptr,
  6880. display->ctrl[0].ctrl->panel_id_cb.event_idx,
  6881. 0, ((display->panel_id & 0xffffffff00000000) >> 32),
  6882. (display->panel_id & 0xffffffff), 0, 0);
  6883. }
  6884. }
  6885. int dsi_display_enable(struct dsi_display *display)
  6886. {
  6887. int rc = 0;
  6888. struct dsi_display_mode *mode;
  6889. if (!display || !display->panel) {
  6890. DSI_ERR("Invalid params\n");
  6891. return -EINVAL;
  6892. }
  6893. if (!display->panel->cur_mode) {
  6894. DSI_ERR("no valid mode set for the display\n");
  6895. return -EINVAL;
  6896. }
  6897. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  6898. /*
  6899. * Engine states and panel states are populated during splash
  6900. * resource/trusted vm and hence we return early
  6901. */
  6902. if (is_skip_op_required(display)) {
  6903. dsi_display_config_ctrl_for_cont_splash(display);
  6904. rc = dsi_display_splash_res_cleanup(display);
  6905. if (rc) {
  6906. DSI_ERR("Continuous splash res cleanup failed, rc=%d\n",
  6907. rc);
  6908. return -EINVAL;
  6909. }
  6910. display->panel->panel_initialized = true;
  6911. DSI_DEBUG("cont splash enabled, display enable not required\n");
  6912. dsi_display_panel_id_notification(display);
  6913. return 0;
  6914. }
  6915. mutex_lock(&display->display_lock);
  6916. mode = display->panel->cur_mode;
  6917. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6918. rc = dsi_panel_post_switch(display->panel);
  6919. if (rc) {
  6920. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6921. display->name, rc);
  6922. goto error;
  6923. }
  6924. } else if (!display->poms_pending) {
  6925. rc = dsi_panel_enable(display->panel);
  6926. if (rc) {
  6927. DSI_ERR("[%s] failed to enable DSI panel, rc=%d\n",
  6928. display->name, rc);
  6929. goto error;
  6930. }
  6931. }
  6932. dsi_display_panel_id_notification(display);
  6933. /* Block sending pps command if modeset is due to fps difference */
  6934. if ((mode->priv_info->dsc_enabled ||
  6935. mode->priv_info->vdc_enabled) &&
  6936. !(mode->dsi_mode_flags & DSI_MODE_FLAG_DMS_FPS)) {
  6937. rc = dsi_panel_update_pps(display->panel);
  6938. if (rc) {
  6939. DSI_ERR("[%s] panel pps cmd update failed, rc=%d\n",
  6940. display->name, rc);
  6941. goto error;
  6942. }
  6943. }
  6944. if (mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) {
  6945. rc = dsi_panel_switch(display->panel);
  6946. if (rc)
  6947. DSI_ERR("[%s] failed to switch DSI panel mode, rc=%d\n",
  6948. display->name, rc);
  6949. goto error;
  6950. }
  6951. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  6952. DSI_DEBUG("%s:enable video timing eng\n", __func__);
  6953. rc = dsi_display_vid_engine_enable(display);
  6954. if (rc) {
  6955. DSI_ERR("[%s]failed to enable DSI video engine, rc=%d\n",
  6956. display->name, rc);
  6957. goto error_disable_panel;
  6958. }
  6959. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  6960. DSI_DEBUG("%s:enable command timing eng\n", __func__);
  6961. rc = dsi_display_cmd_engine_enable(display);
  6962. if (rc) {
  6963. DSI_ERR("[%s]failed to enable DSI cmd engine, rc=%d\n",
  6964. display->name, rc);
  6965. goto error_disable_panel;
  6966. }
  6967. } else {
  6968. DSI_ERR("[%s] Invalid configuration\n", display->name);
  6969. rc = -EINVAL;
  6970. goto error_disable_panel;
  6971. }
  6972. goto error;
  6973. error_disable_panel:
  6974. (void)dsi_panel_disable(display->panel);
  6975. error:
  6976. mutex_unlock(&display->display_lock);
  6977. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  6978. return rc;
  6979. }
  6980. int dsi_display_post_enable(struct dsi_display *display)
  6981. {
  6982. int rc = 0;
  6983. if (!display) {
  6984. DSI_ERR("Invalid params\n");
  6985. return -EINVAL;
  6986. }
  6987. mutex_lock(&display->display_lock);
  6988. if (display->panel->cur_mode->dsi_mode_flags &
  6989. DSI_MODE_FLAG_POMS_TO_CMD) {
  6990. dsi_panel_switch_cmd_mode_in(display->panel);
  6991. } else if (display->panel->cur_mode->dsi_mode_flags &
  6992. DSI_MODE_FLAG_POMS_TO_VID)
  6993. dsi_panel_switch_video_mode_in(display->panel);
  6994. else {
  6995. rc = dsi_panel_post_enable(display->panel);
  6996. if (rc)
  6997. DSI_ERR("[%s] panel post-enable failed, rc=%d\n",
  6998. display->name, rc);
  6999. }
  7000. /* remove the clk vote for CMD mode panels */
  7001. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7002. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7003. DSI_ALL_CLKS, DSI_CLK_OFF);
  7004. mutex_unlock(&display->display_lock);
  7005. return rc;
  7006. }
  7007. int dsi_display_pre_disable(struct dsi_display *display)
  7008. {
  7009. int rc = 0;
  7010. if (!display) {
  7011. DSI_ERR("Invalid params\n");
  7012. return -EINVAL;
  7013. }
  7014. mutex_lock(&display->display_lock);
  7015. /* enable the clk vote for CMD mode panels */
  7016. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7017. dsi_display_clk_ctrl(display->dsi_clk_handle,
  7018. DSI_ALL_CLKS, DSI_CLK_ON);
  7019. if (display->poms_pending) {
  7020. if (display->config.panel_mode == DSI_OP_CMD_MODE)
  7021. dsi_panel_switch_cmd_mode_out(display->panel);
  7022. if (display->config.panel_mode == DSI_OP_VIDEO_MODE)
  7023. dsi_panel_switch_video_mode_out(display->panel);
  7024. } else {
  7025. rc = dsi_panel_pre_disable(display->panel);
  7026. if (rc)
  7027. DSI_ERR("[%s] panel pre-disable failed, rc=%d\n",
  7028. display->name, rc);
  7029. }
  7030. mutex_unlock(&display->display_lock);
  7031. return rc;
  7032. }
  7033. static void dsi_display_handle_poms_te(struct work_struct *work)
  7034. {
  7035. struct dsi_display *display = NULL;
  7036. struct delayed_work *dw = to_delayed_work(work);
  7037. struct mipi_dsi_device *dsi = NULL;
  7038. struct dsi_panel *panel = NULL;
  7039. int rc = 0;
  7040. display = container_of(dw, struct dsi_display, poms_te_work);
  7041. if (!display || !display->panel) {
  7042. DSI_ERR("Invalid params\n");
  7043. return;
  7044. }
  7045. panel = display->panel;
  7046. mutex_lock(&panel->panel_lock);
  7047. if (!dsi_panel_initialized(panel)) {
  7048. rc = -EINVAL;
  7049. goto error;
  7050. }
  7051. dsi = &panel->mipi_device;
  7052. rc = mipi_dsi_dcs_set_tear_off(dsi);
  7053. error:
  7054. mutex_unlock(&panel->panel_lock);
  7055. if (rc < 0)
  7056. DSI_ERR("failed to set tear off\n");
  7057. }
  7058. int dsi_display_disable(struct dsi_display *display)
  7059. {
  7060. int rc = 0;
  7061. if (!display) {
  7062. DSI_ERR("Invalid params\n");
  7063. return -EINVAL;
  7064. }
  7065. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7066. mutex_lock(&display->display_lock);
  7067. /* cancel delayed work */
  7068. if (display->poms_pending &&
  7069. display->panel->poms_align_vsync)
  7070. cancel_delayed_work_sync(&display->poms_te_work);
  7071. rc = dsi_display_wake_up(display);
  7072. if (rc)
  7073. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7074. display->name, rc);
  7075. if (display->config.panel_mode == DSI_OP_VIDEO_MODE) {
  7076. rc = dsi_display_vid_engine_disable(display);
  7077. if (rc)
  7078. DSI_ERR("[%s]failed to disable DSI vid engine, rc=%d\n",
  7079. display->name, rc);
  7080. } else if (display->config.panel_mode == DSI_OP_CMD_MODE) {
  7081. /**
  7082. * On POMS request , disable panel TE through
  7083. * delayed work queue.
  7084. */
  7085. if (display->poms_pending &&
  7086. display->panel->poms_align_vsync) {
  7087. INIT_DELAYED_WORK(&display->poms_te_work,
  7088. dsi_display_handle_poms_te);
  7089. queue_delayed_work(system_wq,
  7090. &display->poms_te_work,
  7091. msecs_to_jiffies(100));
  7092. }
  7093. rc = dsi_display_cmd_engine_disable(display);
  7094. if (rc)
  7095. DSI_ERR("[%s]failed to disable DSI cmd engine, rc=%d\n",
  7096. display->name, rc);
  7097. } else {
  7098. DSI_ERR("[%s] Invalid configuration\n", display->name);
  7099. rc = -EINVAL;
  7100. }
  7101. if (!display->poms_pending && !is_skip_op_required(display)) {
  7102. rc = dsi_panel_disable(display->panel);
  7103. if (rc)
  7104. DSI_ERR("[%s] failed to disable DSI panel, rc=%d\n",
  7105. display->name, rc);
  7106. }
  7107. if (is_skip_op_required(display)) {
  7108. /* applicable only for trusted vm */
  7109. display->panel->panel_initialized = false;
  7110. display->panel->power_mode = SDE_MODE_DPMS_OFF;
  7111. }
  7112. mutex_unlock(&display->display_lock);
  7113. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7114. return rc;
  7115. }
  7116. int dsi_display_update_pps(char *pps_cmd, void *disp)
  7117. {
  7118. struct dsi_display *display;
  7119. if (pps_cmd == NULL || disp == NULL) {
  7120. DSI_ERR("Invalid parameter\n");
  7121. return -EINVAL;
  7122. }
  7123. display = disp;
  7124. mutex_lock(&display->display_lock);
  7125. memcpy(display->panel->dce_pps_cmd, pps_cmd, DSI_CMD_PPS_SIZE);
  7126. mutex_unlock(&display->display_lock);
  7127. return 0;
  7128. }
  7129. int dsi_display_update_dyn_bit_clk(struct dsi_display *display,
  7130. struct dsi_display_mode *mode)
  7131. {
  7132. struct dsi_dyn_clk_caps *dyn_clk_caps;
  7133. struct dsi_host_common_cfg *host_cfg;
  7134. int bpp, lanes = 0;
  7135. if (!display || !mode) {
  7136. DSI_ERR("invalid arguments\n");
  7137. return -EINVAL;
  7138. }
  7139. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  7140. if (!dyn_clk_caps->dyn_clk_support) {
  7141. DSI_DEBUG("dynamic bit clock support not enabled\n");
  7142. return 0;
  7143. } else if (!display->dyn_bit_clk_pending) {
  7144. DSI_DEBUG("dynamic bit clock rate not updated\n");
  7145. return 0;
  7146. } else if (!display->dyn_bit_clk) {
  7147. DSI_DEBUG("dynamic bit clock rate cleared\n");
  7148. return 0;
  7149. } else if (display->dyn_bit_clk < mode->priv_info->min_dsi_clk_hz) {
  7150. DSI_ERR("dynamic bit clock rate %llu smaller than minimum value:%llu\n",
  7151. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz);
  7152. return -EINVAL;
  7153. }
  7154. /* update mode clk rate with user value */
  7155. mode->timing.clk_rate_hz = display->dyn_bit_clk;
  7156. mode->priv_info->clk_rate_hz = display->dyn_bit_clk;
  7157. host_cfg = &(display->panel->host_config);
  7158. bpp = dsi_pixel_format_to_bpp(host_cfg->dst_format);
  7159. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  7160. lanes++;
  7161. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  7162. lanes++;
  7163. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  7164. lanes++;
  7165. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  7166. lanes++;
  7167. dsi_display_adjust_mode_timing(display, mode, lanes, bpp);
  7168. /* adjust pixel clock based on dynamic bit clock */
  7169. mode->pixel_clk_khz = div_u64(mode->timing.clk_rate_hz * lanes, bpp);
  7170. do_div(mode->pixel_clk_khz, 1000);
  7171. mode->pixel_clk_khz *= display->ctrl_count;
  7172. SDE_EVT32(display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, mode->pixel_clk_khz);
  7173. DSI_DEBUG("dynamic bit clk:%u, min dsi clk:%llu, lanes:%d, bpp:%d, pck:%d Khz\n",
  7174. display->dyn_bit_clk, mode->priv_info->min_dsi_clk_hz, lanes, bpp,
  7175. mode->pixel_clk_khz);
  7176. display->dyn_bit_clk_pending = false;
  7177. return 0;
  7178. }
  7179. int dsi_display_dump_clks_state(struct dsi_display *display)
  7180. {
  7181. int rc = 0;
  7182. if (!display) {
  7183. DSI_ERR("invalid display argument\n");
  7184. return -EINVAL;
  7185. }
  7186. if (!display->clk_mngr) {
  7187. DSI_ERR("invalid clk manager\n");
  7188. return -EINVAL;
  7189. }
  7190. if (!display->dsi_clk_handle || !display->mdp_clk_handle) {
  7191. DSI_ERR("invalid clk handles\n");
  7192. return -EINVAL;
  7193. }
  7194. mutex_lock(&display->display_lock);
  7195. rc = dsi_display_dump_clk_handle_state(display->dsi_clk_handle);
  7196. if (rc) {
  7197. DSI_ERR("failed to dump dsi clock state\n");
  7198. goto end;
  7199. }
  7200. rc = dsi_display_dump_clk_handle_state(display->mdp_clk_handle);
  7201. if (rc) {
  7202. DSI_ERR("failed to dump mdp clock state\n");
  7203. goto end;
  7204. }
  7205. end:
  7206. mutex_unlock(&display->display_lock);
  7207. return rc;
  7208. }
  7209. int dsi_display_unprepare(struct dsi_display *display)
  7210. {
  7211. int rc = 0;
  7212. if (!display) {
  7213. DSI_ERR("Invalid params\n");
  7214. return -EINVAL;
  7215. }
  7216. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  7217. mutex_lock(&display->display_lock);
  7218. rc = dsi_display_wake_up(display);
  7219. if (rc)
  7220. DSI_ERR("[%s] display wake up failed, rc=%d\n",
  7221. display->name, rc);
  7222. if (!display->poms_pending && !is_skip_op_required(display)) {
  7223. rc = dsi_panel_unprepare(display->panel);
  7224. if (rc)
  7225. DSI_ERR("[%s] panel unprepare failed, rc=%d\n",
  7226. display->name, rc);
  7227. }
  7228. rc = dsi_display_ctrl_host_disable(display);
  7229. if (rc)
  7230. DSI_ERR("[%s] failed to disable DSI host, rc=%d\n",
  7231. display->name, rc);
  7232. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7233. DSI_LINK_CLK, DSI_CLK_OFF);
  7234. if (rc)
  7235. DSI_ERR("[%s] failed to disable Link clocks, rc=%d\n",
  7236. display->name, rc);
  7237. rc = dsi_display_ctrl_deinit(display);
  7238. if (rc)
  7239. DSI_ERR("[%s] failed to deinit controller, rc=%d\n",
  7240. display->name, rc);
  7241. if (!display->panel->ulps_suspend_enabled) {
  7242. rc = dsi_display_phy_disable(display);
  7243. if (rc)
  7244. DSI_ERR("[%s] failed to disable DSI PHY, rc=%d\n",
  7245. display->name, rc);
  7246. }
  7247. rc = dsi_display_clk_ctrl(display->dsi_clk_handle,
  7248. DSI_CORE_CLK, DSI_CLK_OFF);
  7249. if (rc)
  7250. DSI_ERR("[%s] failed to disable DSI clocks, rc=%d\n",
  7251. display->name, rc);
  7252. /* destrory dsi isr set up */
  7253. dsi_display_ctrl_isr_configure(display, false);
  7254. if (!display->poms_pending && !is_skip_op_required(display)) {
  7255. rc = dsi_panel_post_unprepare(display->panel);
  7256. if (rc)
  7257. DSI_ERR("[%s] panel post-unprepare failed, rc=%d\n",
  7258. display->name, rc);
  7259. }
  7260. display->hw_ownership = false;
  7261. mutex_unlock(&display->display_lock);
  7262. /* Free up DSI ERROR event callback */
  7263. dsi_display_unregister_error_handler(display);
  7264. SDE_EVT32(SDE_EVTLOG_FUNC_EXIT);
  7265. return rc;
  7266. }
  7267. void __init dsi_display_register(void)
  7268. {
  7269. dsi_phy_drv_register();
  7270. dsi_ctrl_drv_register();
  7271. dsi_display_parse_boot_display_selection();
  7272. platform_driver_register(&dsi_display_driver);
  7273. }
  7274. void __exit dsi_display_unregister(void)
  7275. {
  7276. platform_driver_unregister(&dsi_display_driver);
  7277. dsi_ctrl_drv_unregister();
  7278. dsi_phy_drv_unregister();
  7279. }
  7280. module_param_string(dsi_display0, dsi_display_primary, MAX_CMDLINE_PARAM_LEN,
  7281. 0600);
  7282. MODULE_PARM_DESC(dsi_display0,
  7283. "msm_drm.dsi_display0=<display node>:<configX> where <display node> is 'primary dsi display node name' and <configX> where x represents index in the topology list");
  7284. module_param_string(dsi_display1, dsi_display_secondary, MAX_CMDLINE_PARAM_LEN,
  7285. 0600);
  7286. MODULE_PARM_DESC(dsi_display1,
  7287. "msm_drm.dsi_display1=<display node>:<configX> where <display node> is 'secondary dsi display node name' and <configX> where x represents index in the topology list");