hal_srng.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions are
  6. * met:
  7. * * Redistributions of source code must retain the above copyright
  8. * notice, this list of conditions and the following disclaimer.
  9. * * Redistributions in binary form must reproduce the above
  10. * copyright notice, this list of conditions and the following
  11. * disclaimer in the documentation and/or other materials provided
  12. * with the distribution.
  13. * * Neither the name of The Linux Foundation nor the names of its
  14. * contributors may be used to endorse or promote products derived
  15. * from this software without specific prior written permission.
  16. *
  17. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
  20. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
  21. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  22. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  23. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  24. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  25. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  26. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  27. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. */
  29. #include "hal_api.h"
  30. #include "target_type.h"
  31. #include "wcss_version.h"
  32. #include "qdf_module.h"
  33. /**
  34. * Common SRNG register access macros:
  35. * The SRNG registers are distributed across various UMAC and LMAC HW blocks,
  36. * but the register group and format is exactly same for all rings, with some
  37. * difference between producer rings (these are 'producer rings' with respect
  38. * to HW and referred as 'destination rings' in SW) and consumer rings (these
  39. * are 'consumer rings' with respect to HW and referred as 'source rings' in SW).
  40. * The following macros provide uniform access to all SRNG rings.
  41. */
  42. /* SRNG registers are split among two groups R0 and R2 and following
  43. * definitions identify the group to which each register belongs to
  44. */
  45. #define R0_INDEX 0
  46. #define R2_INDEX 1
  47. #define HWREG_INDEX(_reg_group) _reg_group ## _ ## INDEX
  48. /* Registers in R0 group */
  49. #define BASE_LSB_GROUP R0
  50. #define BASE_MSB_GROUP R0
  51. #define ID_GROUP R0
  52. #define STATUS_GROUP R0
  53. #define MISC_GROUP R0
  54. #define HP_ADDR_LSB_GROUP R0
  55. #define HP_ADDR_MSB_GROUP R0
  56. #define PRODUCER_INT_SETUP_GROUP R0
  57. #define PRODUCER_INT_STATUS_GROUP R0
  58. #define PRODUCER_FULL_COUNTER_GROUP R0
  59. #define MSI1_BASE_LSB_GROUP R0
  60. #define MSI1_BASE_MSB_GROUP R0
  61. #define MSI1_DATA_GROUP R0
  62. #define HP_TP_SW_OFFSET_GROUP R0
  63. #define TP_ADDR_LSB_GROUP R0
  64. #define TP_ADDR_MSB_GROUP R0
  65. #define CONSUMER_INT_SETUP_IX0_GROUP R0
  66. #define CONSUMER_INT_SETUP_IX1_GROUP R0
  67. #define CONSUMER_INT_STATUS_GROUP R0
  68. #define CONSUMER_EMPTY_COUNTER_GROUP R0
  69. #define CONSUMER_PREFETCH_TIMER_GROUP R0
  70. #define CONSUMER_PREFETCH_STATUS_GROUP R0
  71. /* Registers in R2 group */
  72. #define HP_GROUP R2
  73. #define TP_GROUP R2
  74. /**
  75. * Register definitions for all SRNG based rings are same, except few
  76. * differences between source (HW consumer) and destination (HW producer)
  77. * registers. Following macros definitions provide generic access to all
  78. * SRNG based rings.
  79. * For source rings, we will use the register/field definitions of SW2TCL1
  80. * ring defined in the HW header file mac_tcl_reg_seq_hwioreg.h. To setup
  81. * individual fields, SRNG_SM macros should be used with fields specified
  82. * using SRNG_SRC_FLD(<register>, <field>), Register writes should be done
  83. * using SRNG_SRC_REG_WRITE(<hal_srng>, <register>, <value>).
  84. * Similarly for destination rings we will use definitions of REO2SW1 ring
  85. * defined in the register reo_destination_ring.h. To setup individual
  86. * fields SRNG_SM macros should be used with fields specified using
  87. * SRNG_DST_FLD(<register>, <field>). Register writes should be done using
  88. * SRNG_DST_REG_WRITE(<hal_srng>, <register>, <value>).
  89. */
  90. #define SRNG_DST_REG_OFFSET(_reg, _reg_group) \
  91. HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg##_ADDR(0)
  92. #define SRNG_SRC_REG_OFFSET(_reg, _reg_group) \
  93. HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg ## _ADDR(0)
  94. #define _SRNG_DST_FLD(_reg_group, _reg_fld) \
  95. HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg_fld
  96. #define _SRNG_SRC_FLD(_reg_group, _reg_fld) \
  97. HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg_fld
  98. #define _SRNG_FLD(_reg_group, _reg_fld, _dir) \
  99. _SRNG_ ## _dir ## _FLD(_reg_group, _reg_fld)
  100. #define SRNG_DST_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, DST)
  101. #define SRNG_SRC_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, SRC)
  102. #define SRNG_SRC_R0_START_OFFSET SRNG_SRC_REG_OFFSET(BASE_LSB, R0)
  103. #define SRNG_DST_R0_START_OFFSET SRNG_DST_REG_OFFSET(BASE_LSB, R0)
  104. #define SRNG_SRC_R2_START_OFFSET SRNG_SRC_REG_OFFSET(HP, R2)
  105. #define SRNG_DST_R2_START_OFFSET SRNG_DST_REG_OFFSET(HP, R2)
  106. #define SRNG_SRC_START_OFFSET(_reg_group) \
  107. SRNG_SRC_ ## _reg_group ## _START_OFFSET
  108. #define SRNG_DST_START_OFFSET(_reg_group) \
  109. SRNG_DST_ ## _reg_group ## _START_OFFSET
  110. #define SRNG_REG_ADDR(_srng, _reg, _reg_group, _dir) \
  111. ((_srng)->hwreg_base[HWREG_INDEX(_reg_group)] + \
  112. SRNG_ ## _dir ## _REG_OFFSET(_reg, _reg_group) - \
  113. SRNG_ ## _dir ## _START_OFFSET(_reg_group))
  114. #define SRNG_DST_ADDR(_srng, _reg) \
  115. SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, DST)
  116. #define SRNG_SRC_ADDR(_srng, _reg) \
  117. SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, SRC)
  118. #define SRNG_REG_WRITE(_srng, _reg, _value, _dir) \
  119. hal_write_address_32_mb(_srng->hal_soc, SRNG_ ## _dir ## _ADDR(_srng, _reg), (_value))
  120. #define SRNG_REG_READ(_srng, _reg, _dir) \
  121. hal_read_address_32_mb(_srng->hal_soc, SRNG_ ## _dir ## _ADDR(_srng, _reg))
  122. #define SRNG_SRC_REG_WRITE(_srng, _reg, _value) \
  123. SRNG_REG_WRITE(_srng, _reg, _value, SRC)
  124. #define SRNG_DST_REG_WRITE(_srng, _reg, _value) \
  125. SRNG_REG_WRITE(_srng, _reg, _value, DST)
  126. #define SRNG_SRC_REG_READ(_srng, _reg) \
  127. SRNG_REG_READ(_srng, _reg, SRC)
  128. #define _SRNG_FM(_reg_fld) _reg_fld ## _BMSK
  129. #define _SRNG_FS(_reg_fld) _reg_fld ## _SHFT
  130. #define SRNG_SM(_reg_fld, _val) \
  131. (((_val) << _SRNG_FS(_reg_fld)) & _SRNG_FM(_reg_fld))
  132. #define SRNG_MS(_reg_fld, _val) \
  133. (((_val) & _SRNG_FM(_reg_fld)) >> _SRNG_FS(_reg_fld))
  134. #define SRNG_MAX_SIZE_DWORDS \
  135. (SRNG_MS(SRNG_SRC_FLD(BASE_MSB, RING_SIZE), 0xffffffff))
  136. #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
  137. /**
  138. * HW ring configuration table to identify hardware ring attributes like
  139. * register addresses, number of rings, ring entry size etc., for each type
  140. * of SRNG ring.
  141. *
  142. * Currently there is just one HW ring table, but there could be multiple
  143. * configurations in future based on HW variants from the same wifi3.0 family
  144. * and hence need to be attached with hal_soc based on HW type
  145. */
  146. #define HAL_SRNG_CONFIG(_hal_soc, _ring_type) (&hw_srng_table[_ring_type])
  147. static struct hal_hw_srng_config hw_srng_table[] = {
  148. /* TODO: max_rings can populated by querying HW capabilities */
  149. { /* REO_DST */
  150. .start_ring_id = HAL_SRNG_REO2SW1,
  151. .max_rings = 4,
  152. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  153. .lmac_ring = FALSE,
  154. .ring_dir = HAL_SRNG_DST_RING,
  155. .reg_start = {
  156. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  157. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  158. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  159. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  160. },
  161. .reg_size = {
  162. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  163. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  164. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  165. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  166. },
  167. .max_size = HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  168. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  169. },
  170. { /* REO_EXCEPTION */
  171. /* Designating REO2TCL ring as exception ring. This ring is
  172. * similar to other REO2SW rings though it is named as REO2TCL.
  173. * Any of theREO2SW rings can be used as exception ring.
  174. */
  175. .start_ring_id = HAL_SRNG_REO2TCL,
  176. .max_rings = 1,
  177. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  178. .lmac_ring = FALSE,
  179. .ring_dir = HAL_SRNG_DST_RING,
  180. .reg_start = {
  181. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  182. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  183. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  184. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  185. },
  186. /* Single ring - provide ring size if multiple rings of this
  187. * type are supported */
  188. .reg_size = {},
  189. .max_size = HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  190. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  191. },
  192. { /* REO_REINJECT */
  193. .start_ring_id = HAL_SRNG_SW2REO,
  194. .max_rings = 1,
  195. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  196. .lmac_ring = FALSE,
  197. .ring_dir = HAL_SRNG_SRC_RING,
  198. .reg_start = {
  199. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  200. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  201. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  202. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  203. },
  204. /* Single ring - provide ring size if multiple rings of this
  205. * type are supported */
  206. .reg_size = {},
  207. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  208. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  209. },
  210. { /* REO_CMD */
  211. .start_ring_id = HAL_SRNG_REO_CMD,
  212. .max_rings = 1,
  213. .entry_size = (sizeof(struct tlv_32_hdr) +
  214. sizeof(struct reo_get_queue_stats)) >> 2,
  215. .lmac_ring = FALSE,
  216. .ring_dir = HAL_SRNG_SRC_RING,
  217. .reg_start = {
  218. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  219. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  220. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  221. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  222. },
  223. /* Single ring - provide ring size if multiple rings of this
  224. * type are supported */
  225. .reg_size = {},
  226. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  227. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  228. },
  229. { /* REO_STATUS */
  230. .start_ring_id = HAL_SRNG_REO_STATUS,
  231. .max_rings = 1,
  232. .entry_size = (sizeof(struct tlv_32_hdr) +
  233. sizeof(struct reo_get_queue_stats_status)) >> 2,
  234. .lmac_ring = FALSE,
  235. .ring_dir = HAL_SRNG_DST_RING,
  236. .reg_start = {
  237. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  238. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  239. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  240. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  241. },
  242. /* Single ring - provide ring size if multiple rings of this
  243. * type are supported */
  244. .reg_size = {},
  245. .max_size = HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  246. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  247. },
  248. { /* TCL_DATA */
  249. .start_ring_id = HAL_SRNG_SW2TCL1,
  250. .max_rings = 3,
  251. .entry_size = (sizeof(struct tlv_32_hdr) +
  252. sizeof(struct tcl_data_cmd)) >> 2,
  253. .lmac_ring = FALSE,
  254. .ring_dir = HAL_SRNG_SRC_RING,
  255. .reg_start = {
  256. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  257. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  258. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  259. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  260. },
  261. .reg_size = {
  262. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  263. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  264. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  265. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  266. },
  267. .max_size = HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  268. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  269. },
  270. { /* TCL_CMD */
  271. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  272. .max_rings = 1,
  273. .entry_size = (sizeof(struct tlv_32_hdr) +
  274. sizeof(struct tcl_gse_cmd)) >> 2,
  275. .lmac_ring = FALSE,
  276. .ring_dir = HAL_SRNG_SRC_RING,
  277. .reg_start = {
  278. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  279. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  280. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  281. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  282. },
  283. /* Single ring - provide ring size if multiple rings of this
  284. * type are supported */
  285. .reg_size = {},
  286. .max_size = HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  287. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  288. },
  289. { /* TCL_STATUS */
  290. .start_ring_id = HAL_SRNG_TCL_STATUS,
  291. .max_rings = 1,
  292. .entry_size = (sizeof(struct tlv_32_hdr) +
  293. sizeof(struct tcl_status_ring)) >> 2,
  294. .lmac_ring = FALSE,
  295. .ring_dir = HAL_SRNG_DST_RING,
  296. .reg_start = {
  297. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  298. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  299. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  300. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  301. },
  302. /* Single ring - provide ring size if multiple rings of this
  303. * type are supported */
  304. .reg_size = {},
  305. .max_size = HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  306. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  307. },
  308. { /* CE_SRC */
  309. .start_ring_id = HAL_SRNG_CE_0_SRC,
  310. .max_rings = 12,
  311. .entry_size = sizeof(struct ce_src_desc) >> 2,
  312. .lmac_ring = FALSE,
  313. .ring_dir = HAL_SRNG_SRC_RING,
  314. .reg_start = {
  315. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  316. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  317. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  318. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  319. },
  320. .reg_size = {
  321. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  322. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  323. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  324. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  325. },
  326. .max_size = HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  327. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  328. },
  329. { /* CE_DST */
  330. .start_ring_id = HAL_SRNG_CE_0_DST,
  331. .max_rings = 12,
  332. .entry_size = 8 >> 2,
  333. /*TODO: entry_size above should actually be
  334. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  335. * of struct ce_dst_desc in HW header files
  336. */
  337. .lmac_ring = FALSE,
  338. .ring_dir = HAL_SRNG_SRC_RING,
  339. .reg_start = {
  340. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  341. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  342. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  343. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  344. },
  345. .reg_size = {
  346. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  347. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  348. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  349. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  350. },
  351. .max_size = HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  352. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  353. },
  354. { /* CE_DST_STATUS */
  355. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  356. .max_rings = 12,
  357. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  358. .lmac_ring = FALSE,
  359. .ring_dir = HAL_SRNG_DST_RING,
  360. .reg_start = {
  361. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  362. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  363. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  364. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  365. },
  366. /* TODO: check destination status ring registers */
  367. .reg_size = {
  368. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  369. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  370. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  371. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  372. },
  373. .max_size =
  374. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  375. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  376. },
  377. { /* WBM_IDLE_LINK */
  378. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  379. .max_rings = 1,
  380. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  381. .lmac_ring = FALSE,
  382. .ring_dir = HAL_SRNG_SRC_RING,
  383. .reg_start = {
  384. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  385. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  386. },
  387. /* Single ring - provide ring size if multiple rings of this
  388. * type are supported */
  389. .reg_size = {},
  390. .max_size =
  391. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  392. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  393. },
  394. { /* SW2WBM_RELEASE */
  395. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  396. .max_rings = 1,
  397. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  398. .lmac_ring = FALSE,
  399. .ring_dir = HAL_SRNG_SRC_RING,
  400. .reg_start = {
  401. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  402. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  403. },
  404. /* Single ring - provide ring size if multiple rings of this
  405. * type are supported */
  406. .reg_size = {},
  407. .max_size =
  408. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  409. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  410. },
  411. { /* WBM2SW_RELEASE */
  412. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  413. .max_rings = 4,
  414. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  415. .lmac_ring = FALSE,
  416. .ring_dir = HAL_SRNG_DST_RING,
  417. .reg_start = {
  418. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  419. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  420. },
  421. .reg_size = {
  422. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  423. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  424. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  425. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  426. },
  427. .max_size =
  428. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  429. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  430. },
  431. { /* RXDMA_BUF */
  432. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  433. #ifdef IPA_OFFLOAD
  434. .max_rings = 3,
  435. #else
  436. .max_rings = 2,
  437. #endif
  438. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  439. .lmac_ring = TRUE,
  440. .ring_dir = HAL_SRNG_SRC_RING,
  441. /* reg_start is not set because LMAC rings are not accessed
  442. * from host
  443. */
  444. .reg_start = {},
  445. .reg_size = {},
  446. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  447. },
  448. { /* RXDMA_DST */
  449. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  450. .max_rings = 1,
  451. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  452. .lmac_ring = TRUE,
  453. .ring_dir = HAL_SRNG_DST_RING,
  454. /* reg_start is not set because LMAC rings are not accessed
  455. * from host
  456. */
  457. .reg_start = {},
  458. .reg_size = {},
  459. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  460. },
  461. { /* RXDMA_MONITOR_BUF */
  462. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  463. .max_rings = 1,
  464. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  465. .lmac_ring = TRUE,
  466. .ring_dir = HAL_SRNG_SRC_RING,
  467. /* reg_start is not set because LMAC rings are not accessed
  468. * from host
  469. */
  470. .reg_start = {},
  471. .reg_size = {},
  472. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  473. },
  474. { /* RXDMA_MONITOR_STATUS */
  475. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  476. .max_rings = 1,
  477. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  478. .lmac_ring = TRUE,
  479. .ring_dir = HAL_SRNG_SRC_RING,
  480. /* reg_start is not set because LMAC rings are not accessed
  481. * from host
  482. */
  483. .reg_start = {},
  484. .reg_size = {},
  485. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  486. },
  487. { /* RXDMA_MONITOR_DST */
  488. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  489. .max_rings = 1,
  490. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  491. .lmac_ring = TRUE,
  492. .ring_dir = HAL_SRNG_DST_RING,
  493. /* reg_start is not set because LMAC rings are not accessed
  494. * from host
  495. */
  496. .reg_start = {},
  497. .reg_size = {},
  498. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  499. },
  500. { /* RXDMA_MONITOR_DESC */
  501. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  502. .max_rings = 1,
  503. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  504. .lmac_ring = TRUE,
  505. .ring_dir = HAL_SRNG_SRC_RING,
  506. /* reg_start is not set because LMAC rings are not accessed
  507. * from host
  508. */
  509. .reg_start = {},
  510. .reg_size = {},
  511. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  512. },
  513. { /* DIR_BUF_RX_DMA_SRC */
  514. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  515. .max_rings = 1,
  516. .entry_size = 2,
  517. .lmac_ring = TRUE,
  518. .ring_dir = HAL_SRNG_SRC_RING,
  519. /* reg_start is not set because LMAC rings are not accessed
  520. * from host
  521. */
  522. .reg_start = {},
  523. .reg_size = {},
  524. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  525. },
  526. #ifdef WLAN_FEATURE_CIF_CFR
  527. { /* WIFI_POS_SRC */
  528. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  529. .max_rings = 1,
  530. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  531. .lmac_ring = TRUE,
  532. .ring_dir = HAL_SRNG_SRC_RING,
  533. /* reg_start is not set because LMAC rings are not accessed
  534. * from host
  535. */
  536. .reg_start = {},
  537. .reg_size = {},
  538. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  539. },
  540. #endif
  541. };
  542. /**
  543. * hal_get_srng_ring_id() - get the ring id of a descriped ring
  544. * @hal: hal_soc data structure
  545. * @ring_type: type enum describing the ring
  546. * @ring_num: which ring of the ring type
  547. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  548. *
  549. * Return: the ring id or -EINVAL if the ring does not exist.
  550. */
  551. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  552. int ring_num, int mac_id)
  553. {
  554. struct hal_hw_srng_config *ring_config =
  555. HAL_SRNG_CONFIG(hal, ring_type);
  556. int ring_id;
  557. if (ring_num >= ring_config->max_rings) {
  558. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  559. "%s: ring_num exceeded maximum no. of supported rings\n",
  560. __func__);
  561. /* TODO: This is a programming error. Assert if this happens */
  562. return -EINVAL;
  563. }
  564. if (ring_config->lmac_ring) {
  565. ring_id = ring_config->start_ring_id + ring_num +
  566. (mac_id * HAL_MAX_RINGS_PER_LMAC);
  567. } else {
  568. ring_id = ring_config->start_ring_id + ring_num;
  569. }
  570. return ring_id;
  571. }
  572. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  573. {
  574. /* TODO: Should we allocate srng structures dynamically? */
  575. return &(hal->srng_list[ring_id]);
  576. }
  577. #define HP_OFFSET_IN_REG_START 1
  578. #define OFFSET_FROM_HP_TO_TP 4
  579. static void hal_update_srng_hp_tp_address(void *hal_soc,
  580. int shadow_config_index,
  581. int ring_type,
  582. int ring_num)
  583. {
  584. struct hal_srng *srng;
  585. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  586. int ring_id;
  587. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  588. if (ring_id < 0)
  589. return;
  590. srng = hal_get_srng(hal_soc, ring_id);
  591. if (srng->ring_dir == HAL_SRNG_DST_RING)
  592. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  593. + hal->dev_base_addr;
  594. else
  595. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  596. + hal->dev_base_addr;
  597. }
  598. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  599. int ring_type,
  600. int ring_num)
  601. {
  602. uint32_t target_register;
  603. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  604. struct hal_hw_srng_config *srng_config = &hw_srng_table[ring_type];
  605. int shadow_config_index = hal->num_shadow_registers_configured;
  606. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  607. QDF_ASSERT(0);
  608. return QDF_STATUS_E_RESOURCES;
  609. }
  610. hal->num_shadow_registers_configured++;
  611. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  612. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  613. *ring_num);
  614. /* if the ring is a dst ring, we need to shadow the tail pointer */
  615. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  616. target_register += OFFSET_FROM_HP_TO_TP;
  617. hal->shadow_config[shadow_config_index].addr = target_register;
  618. /* update hp/tp addr in the hal_soc structure*/
  619. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  620. ring_num);
  621. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  622. "%s: target_reg %x, shadow_index %x, ring_type %d, ring num %d\n",
  623. __func__, target_register, shadow_config_index,
  624. ring_type, ring_num);
  625. return QDF_STATUS_SUCCESS;
  626. }
  627. QDF_STATUS hal_construct_shadow_config(void *hal_soc)
  628. {
  629. int ring_type, ring_num;
  630. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  631. struct hal_hw_srng_config *srng_config =
  632. &hw_srng_table[ring_type];
  633. if (ring_type == CE_SRC ||
  634. ring_type == CE_DST ||
  635. ring_type == CE_DST_STATUS)
  636. continue;
  637. if (srng_config->lmac_ring)
  638. continue;
  639. for (ring_num = 0; ring_num < srng_config->max_rings;
  640. ring_num++)
  641. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  642. }
  643. return QDF_STATUS_SUCCESS;
  644. }
  645. void hal_get_shadow_config(void *hal_soc,
  646. struct pld_shadow_reg_v2_cfg **shadow_config,
  647. int *num_shadow_registers_configured)
  648. {
  649. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  650. *shadow_config = hal->shadow_config;
  651. *num_shadow_registers_configured =
  652. hal->num_shadow_registers_configured;
  653. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  654. "%s\n", __func__);
  655. }
  656. static void hal_validate_shadow_register(struct hal_soc *hal,
  657. uint32_t *destination,
  658. uint32_t *shadow_address)
  659. {
  660. unsigned int index;
  661. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  662. int destination_ba_offset =
  663. ((char *)destination) - (char *)hal->dev_base_addr;
  664. index = shadow_address - shadow_0_offset;
  665. if (index >= MAX_SHADOW_REGISTERS) {
  666. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  667. "%s: index %x out of bounds\n", __func__, index);
  668. goto error;
  669. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  670. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  671. "%s: sanity check failure, expected %x, found %x\n",
  672. __func__, destination_ba_offset,
  673. hal->shadow_config[index].addr);
  674. goto error;
  675. }
  676. return;
  677. error:
  678. qdf_print("%s: baddr %pK, desination %pK, shadow_address %pK s0offset %pK index %x",
  679. __func__, hal->dev_base_addr, destination, shadow_address,
  680. shadow_0_offset, index);
  681. QDF_BUG(0);
  682. return;
  683. }
  684. static void hal_target_based_configure(struct hal_soc *hal)
  685. {
  686. struct hif_target_info *tgt_info =
  687. hif_get_target_info_handle(hal->hif_handle);
  688. switch (tgt_info->target_type) {
  689. case TARGET_TYPE_QCA6290:
  690. hal->use_register_windowing = true;
  691. break;
  692. default:
  693. break;
  694. }
  695. }
  696. /**
  697. * hal_attach - Initialize HAL layer
  698. * @hif_handle: Opaque HIF handle
  699. * @qdf_dev: QDF device
  700. *
  701. * Return: Opaque HAL SOC handle
  702. * NULL on failure (if given ring is not available)
  703. *
  704. * This function should be called as part of HIF initialization (for accessing
  705. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  706. *
  707. */
  708. void *hal_attach(void *hif_handle, qdf_device_t qdf_dev)
  709. {
  710. struct hal_soc *hal;
  711. int i;
  712. hal = qdf_mem_malloc(sizeof(*hal));
  713. if (!hal) {
  714. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  715. "%s: hal_soc allocation failed\n", __func__);
  716. goto fail0;
  717. }
  718. hal->hif_handle = hif_handle;
  719. hal->dev_base_addr = hif_get_dev_ba(hif_handle);
  720. hal->qdf_dev = qdf_dev;
  721. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  722. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  723. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  724. if (!hal->shadow_rdptr_mem_paddr) {
  725. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  726. "%s: hal->shadow_rdptr_mem_paddr allocation failed\n",
  727. __func__);
  728. goto fail1;
  729. }
  730. hal->shadow_wrptr_mem_vaddr =
  731. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  732. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  733. &(hal->shadow_wrptr_mem_paddr));
  734. if (!hal->shadow_wrptr_mem_vaddr) {
  735. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  736. "%s: hal->shadow_wrptr_mem_vaddr allocation failed\n",
  737. __func__);
  738. goto fail2;
  739. }
  740. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  741. hal->srng_list[i].initialized = 0;
  742. hal->srng_list[i].ring_id = i;
  743. }
  744. qdf_spinlock_create(&hal->register_access_lock);
  745. hal->register_window = 0;
  746. hal_target_based_configure(hal);
  747. return (void *)hal;
  748. fail2:
  749. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  750. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  751. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  752. fail1:
  753. qdf_mem_free(hal);
  754. fail0:
  755. return NULL;
  756. }
  757. qdf_export_symbol(hal_attach);
  758. /**
  759. * hal_mem_info - Retrieve hal memory base address
  760. *
  761. * @hal_soc: Opaque HAL SOC handle
  762. * @mem: pointer to structure to be updated with hal mem info
  763. */
  764. void hal_get_meminfo(void *hal_soc, struct hal_mem_info *mem )
  765. {
  766. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  767. mem->dev_base_addr = (void *)hal->dev_base_addr;
  768. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  769. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  770. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  771. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  772. hif_read_phy_mem_base(hal->hif_handle, (qdf_dma_addr_t *)&mem->dev_base_paddr);
  773. return;
  774. }
  775. qdf_export_symbol(hal_get_meminfo);
  776. /**
  777. * hal_detach - Detach HAL layer
  778. * @hal_soc: HAL SOC handle
  779. *
  780. * Return: Opaque HAL SOC handle
  781. * NULL on failure (if given ring is not available)
  782. *
  783. * This function should be called as part of HIF initialization (for accessing
  784. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  785. *
  786. */
  787. extern void hal_detach(void *hal_soc)
  788. {
  789. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  790. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  791. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  792. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  793. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  794. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  795. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  796. qdf_mem_free(hal);
  797. return;
  798. }
  799. qdf_export_symbol(hal_detach);
  800. /**
  801. * hal_srng_src_hw_init - Private function to initialize SRNG
  802. * source ring HW
  803. * @hal_soc: HAL SOC handle
  804. * @srng: SRNG ring pointer
  805. */
  806. static inline void hal_srng_src_hw_init(struct hal_soc *hal,
  807. struct hal_srng *srng)
  808. {
  809. uint32_t reg_val = 0;
  810. uint64_t tp_addr = 0;
  811. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  812. if (srng->flags & HAL_SRNG_MSI_INTR) {
  813. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  814. srng->msi_addr & 0xffffffff);
  815. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  816. (uint64_t)(srng->msi_addr) >> 32) |
  817. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  818. MSI1_ENABLE), 1);
  819. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  820. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  821. }
  822. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  823. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  824. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  825. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  826. srng->entry_size * srng->num_entries);
  827. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  828. #if defined(WCSS_VERSION) && \
  829. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  830. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  831. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  832. #else
  833. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  834. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  835. #endif
  836. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  837. /**
  838. * Interrupt setup:
  839. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  840. * if level mode is required
  841. */
  842. reg_val = 0;
  843. /*
  844. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  845. * programmed in terms of 1us resolution instead of 8us resolution as
  846. * given in MLD.
  847. */
  848. if (srng->intr_timer_thres_us) {
  849. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  850. INTERRUPT_TIMER_THRESHOLD),
  851. srng->intr_timer_thres_us);
  852. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  853. }
  854. if (srng->intr_batch_cntr_thres_entries) {
  855. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  856. BATCH_COUNTER_THRESHOLD),
  857. srng->intr_batch_cntr_thres_entries *
  858. srng->entry_size);
  859. }
  860. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  861. reg_val = 0;
  862. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  863. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  864. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  865. }
  866. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  867. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  868. * remain 0 to avoid some WBM stability issues. Remote head/tail
  869. * pointers are not required since this ring is completely managed
  870. * by WBM HW */
  871. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  872. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  873. ((unsigned long)(srng->u.src_ring.tp_addr) -
  874. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  875. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  876. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  877. }
  878. /* Initilaize head and tail pointers to indicate ring is empty */
  879. SRNG_SRC_REG_WRITE(srng, HP, 0);
  880. SRNG_SRC_REG_WRITE(srng, TP, 0);
  881. *(srng->u.src_ring.tp_addr) = 0;
  882. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  883. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  884. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  885. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  886. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  887. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  888. /* Loop count is not used for SRC rings */
  889. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  890. /*
  891. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  892. * todo: update fw_api and replace with above line
  893. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  894. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  895. */
  896. reg_val |= 0x40;
  897. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  898. }
  899. /**
  900. * hal_ce_dst_setup - Initialize CE destination ring registers
  901. * @hal_soc: HAL SOC handle
  902. * @srng: SRNG ring pointer
  903. */
  904. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  905. int ring_num)
  906. {
  907. uint32_t reg_val = 0;
  908. uint32_t reg_addr;
  909. struct hal_hw_srng_config *ring_config =
  910. HAL_SRNG_CONFIG(hal, CE_DST);
  911. /* set DEST_MAX_LENGTH according to ce assignment */
  912. reg_addr = HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_ADDR(
  913. ring_config->reg_start[R0_INDEX] +
  914. (ring_num * ring_config->reg_size[R0_INDEX]));
  915. reg_val = HAL_REG_READ(hal, reg_addr);
  916. reg_val &= ~HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  917. reg_val |= srng->u.dst_ring.max_buffer_length &
  918. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  919. HAL_REG_WRITE(hal, reg_addr, reg_val);
  920. }
  921. /**
  922. * hal_reo_remap_IX0 - Remap REO ring destination
  923. * @hal: HAL SOC handle
  924. * @remap_val: Remap value
  925. */
  926. void hal_reo_remap_IX0(struct hal_soc *hal, uint32_t remap_val)
  927. {
  928. uint32_t reg_offset = HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  929. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  930. HAL_REG_WRITE(hal, reg_offset, remap_val);
  931. }
  932. /**
  933. * hal_srng_dst_set_hp_paddr() - Set physical address to dest ring head pointer
  934. * @srng: sring pointer
  935. * @paddr: physical address
  936. */
  937. void hal_srng_dst_set_hp_paddr(struct hal_srng *srng,
  938. uint64_t paddr)
  939. {
  940. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB,
  941. paddr & 0xffffffff);
  942. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB,
  943. paddr >> 32);
  944. }
  945. /**
  946. * hal_srng_dst_init_hp() - Initilaize destination ring head pointer
  947. * @srng: sring pointer
  948. * @vaddr: virtual address
  949. */
  950. void hal_srng_dst_init_hp(struct hal_srng *srng,
  951. uint32_t *vaddr)
  952. {
  953. srng->u.dst_ring.hp_addr = vaddr;
  954. SRNG_DST_REG_WRITE(srng, HP, srng->u.dst_ring.cached_hp);
  955. *(srng->u.dst_ring.hp_addr) = srng->u.dst_ring.cached_hp;
  956. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  957. "hp_addr=%pK, cached_hp=%d, hp=%d\n",
  958. (void *)srng->u.dst_ring.hp_addr, srng->u.dst_ring.cached_hp,
  959. *(srng->u.dst_ring.hp_addr));
  960. }
  961. /**
  962. * hal_srng_dst_hw_init - Private function to initialize SRNG
  963. * destination ring HW
  964. * @hal_soc: HAL SOC handle
  965. * @srng: SRNG ring pointer
  966. */
  967. static inline void hal_srng_dst_hw_init(struct hal_soc *hal,
  968. struct hal_srng *srng)
  969. {
  970. uint32_t reg_val = 0;
  971. uint64_t hp_addr = 0;
  972. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  973. if (srng->flags & HAL_SRNG_MSI_INTR) {
  974. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  975. srng->msi_addr & 0xffffffff);
  976. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  977. (uint64_t)(srng->msi_addr) >> 32) |
  978. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  979. MSI1_ENABLE), 1);
  980. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  981. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  982. }
  983. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  984. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  985. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  986. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  987. srng->entry_size * srng->num_entries);
  988. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  989. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  990. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  991. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  992. /**
  993. * Interrupt setup:
  994. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  995. * if level mode is required
  996. */
  997. reg_val = 0;
  998. if (srng->intr_timer_thres_us) {
  999. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1000. INTERRUPT_TIMER_THRESHOLD),
  1001. srng->intr_timer_thres_us >> 3);
  1002. }
  1003. if (srng->intr_batch_cntr_thres_entries) {
  1004. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1005. BATCH_COUNTER_THRESHOLD),
  1006. srng->intr_batch_cntr_thres_entries *
  1007. srng->entry_size);
  1008. }
  1009. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1010. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1011. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1012. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1013. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1014. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1015. /* Initilaize head and tail pointers to indicate ring is empty */
  1016. SRNG_DST_REG_WRITE(srng, HP, 0);
  1017. SRNG_DST_REG_WRITE(srng, TP, 0);
  1018. *(srng->u.dst_ring.hp_addr) = 0;
  1019. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1020. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1021. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1022. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1023. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1024. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1025. /*
  1026. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1027. * todo: update fw_api and replace with above line
  1028. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1029. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1030. */
  1031. reg_val |= 0x40;
  1032. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1033. }
  1034. /**
  1035. * hal_srng_hw_init - Private function to initialize SRNG HW
  1036. * @hal_soc: HAL SOC handle
  1037. * @srng: SRNG ring pointer
  1038. */
  1039. static inline void hal_srng_hw_init(struct hal_soc *hal,
  1040. struct hal_srng *srng)
  1041. {
  1042. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  1043. hal_srng_src_hw_init(hal, srng);
  1044. else
  1045. hal_srng_dst_hw_init(hal, srng);
  1046. }
  1047. #ifdef CONFIG_SHADOW_V2
  1048. #define ignore_shadow false
  1049. #define CHECK_SHADOW_REGISTERS true
  1050. #else
  1051. #define ignore_shadow true
  1052. #define CHECK_SHADOW_REGISTERS false
  1053. #endif
  1054. /**
  1055. * hal_srng_setup - Initialize HW SRNG ring.
  1056. * @hal_soc: Opaque HAL SOC handle
  1057. * @ring_type: one of the types from hal_ring_type
  1058. * @ring_num: Ring number if there are multiple rings of same type (staring
  1059. * from 0)
  1060. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  1061. * @ring_params: SRNG ring params in hal_srng_params structure.
  1062. * Callers are expected to allocate contiguous ring memory of size
  1063. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  1064. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  1065. * hal_srng_params structure. Ring base address should be 8 byte aligned
  1066. * and size of each ring entry should be queried using the API
  1067. * hal_srng_get_entrysize
  1068. *
  1069. * Return: Opaque pointer to ring on success
  1070. * NULL on failure (if given ring is not available)
  1071. */
  1072. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  1073. int mac_id, struct hal_srng_params *ring_params)
  1074. {
  1075. int ring_id;
  1076. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1077. struct hal_srng *srng;
  1078. struct hal_hw_srng_config *ring_config =
  1079. HAL_SRNG_CONFIG(hal, ring_type);
  1080. void *dev_base_addr;
  1081. int i;
  1082. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  1083. if (ring_id < 0)
  1084. return NULL;
  1085. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1086. "%s: mac_id %d ring_id %d\n",
  1087. __func__, mac_id, ring_id);
  1088. srng = hal_get_srng(hal_soc, ring_id);
  1089. if (srng->initialized) {
  1090. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1091. "%s: Ring (ring_type, ring_num) already initialized\n",
  1092. __func__);
  1093. return NULL;
  1094. }
  1095. dev_base_addr = hal->dev_base_addr;
  1096. srng->ring_id = ring_id;
  1097. srng->ring_dir = ring_config->ring_dir;
  1098. srng->ring_base_paddr = ring_params->ring_base_paddr;
  1099. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  1100. srng->entry_size = ring_config->entry_size;
  1101. srng->num_entries = ring_params->num_entries;
  1102. srng->ring_size = srng->num_entries * srng->entry_size;
  1103. srng->ring_size_mask = srng->ring_size - 1;
  1104. srng->msi_addr = ring_params->msi_addr;
  1105. srng->msi_data = ring_params->msi_data;
  1106. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  1107. srng->intr_batch_cntr_thres_entries =
  1108. ring_params->intr_batch_cntr_thres_entries;
  1109. srng->hal_soc = hal_soc;
  1110. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  1111. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  1112. + (ring_num * ring_config->reg_size[i]);
  1113. }
  1114. /* Zero out the entire ring memory */
  1115. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  1116. srng->num_entries) << 2);
  1117. srng->flags = ring_params->flags;
  1118. #ifdef BIG_ENDIAN_HOST
  1119. /* TODO: See if we should we get these flags from caller */
  1120. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  1121. srng->flags |= HAL_SRNG_MSI_SWAP;
  1122. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  1123. #endif
  1124. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1125. srng->u.src_ring.hp = 0;
  1126. srng->u.src_ring.reap_hp = srng->ring_size -
  1127. srng->entry_size;
  1128. srng->u.src_ring.tp_addr =
  1129. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1130. srng->u.src_ring.low_threshold =
  1131. ring_params->low_threshold * srng->entry_size;
  1132. if (ring_config->lmac_ring) {
  1133. /* For LMAC rings, head pointer updates will be done
  1134. * through FW by writing to a shared memory location
  1135. */
  1136. srng->u.src_ring.hp_addr =
  1137. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1138. HAL_SRNG_LMAC1_ID_START]);
  1139. srng->flags |= HAL_SRNG_LMAC_RING;
  1140. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  1141. srng->u.src_ring.hp_addr = SRNG_SRC_ADDR(srng, HP);
  1142. if (CHECK_SHADOW_REGISTERS) {
  1143. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1144. QDF_TRACE_LEVEL_ERROR,
  1145. "%s: Ring (%d, %d) missing shadow config\n",
  1146. __func__, ring_type, ring_num);
  1147. }
  1148. } else {
  1149. hal_validate_shadow_register(hal,
  1150. SRNG_SRC_ADDR(srng, HP),
  1151. srng->u.src_ring.hp_addr);
  1152. }
  1153. } else {
  1154. /* During initialization loop count in all the descriptors
  1155. * will be set to zero, and HW will set it to 1 on completing
  1156. * descriptor update in first loop, and increments it by 1 on
  1157. * subsequent loops (loop count wraps around after reaching
  1158. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  1159. * loop count in descriptors updated by HW (to be processed
  1160. * by SW).
  1161. */
  1162. srng->u.dst_ring.loop_cnt = 1;
  1163. srng->u.dst_ring.tp = 0;
  1164. srng->u.dst_ring.hp_addr =
  1165. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1166. if (ring_config->lmac_ring) {
  1167. /* For LMAC rings, tail pointer updates will be done
  1168. * through FW by writing to a shared memory location
  1169. */
  1170. srng->u.dst_ring.tp_addr =
  1171. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1172. HAL_SRNG_LMAC1_ID_START]);
  1173. srng->flags |= HAL_SRNG_LMAC_RING;
  1174. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  1175. srng->u.dst_ring.tp_addr = SRNG_DST_ADDR(srng, TP);
  1176. if (CHECK_SHADOW_REGISTERS) {
  1177. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1178. QDF_TRACE_LEVEL_ERROR,
  1179. "%s: Ring (%d, %d) missing shadow config\n",
  1180. __func__, ring_type, ring_num);
  1181. }
  1182. } else {
  1183. hal_validate_shadow_register(hal,
  1184. SRNG_DST_ADDR(srng, TP),
  1185. srng->u.dst_ring.tp_addr);
  1186. }
  1187. }
  1188. if (!(ring_config->lmac_ring)) {
  1189. hal_srng_hw_init(hal, srng);
  1190. if (ring_type == CE_DST) {
  1191. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  1192. hal_ce_dst_setup(hal, srng, ring_num);
  1193. }
  1194. }
  1195. SRNG_LOCK_INIT(&srng->lock);
  1196. srng->initialized = true;
  1197. return (void *)srng;
  1198. }
  1199. qdf_export_symbol(hal_srng_setup);
  1200. /**
  1201. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  1202. * @hal_soc: Opaque HAL SOC handle
  1203. * @hal_srng: Opaque HAL SRNG pointer
  1204. */
  1205. void hal_srng_cleanup(void *hal_soc, void *hal_srng)
  1206. {
  1207. struct hal_srng *srng = (struct hal_srng *)hal_srng;
  1208. SRNG_LOCK_DESTROY(&srng->lock);
  1209. srng->initialized = 0;
  1210. }
  1211. qdf_export_symbol(hal_srng_cleanup);
  1212. /**
  1213. * hal_srng_get_entrysize - Returns size of ring entry in bytes
  1214. * @hal_soc: Opaque HAL SOC handle
  1215. * @ring_type: one of the types from hal_ring_type
  1216. *
  1217. */
  1218. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  1219. {
  1220. struct hal_hw_srng_config *ring_config =
  1221. HAL_SRNG_CONFIG(hal, ring_type);
  1222. return ring_config->entry_size << 2;
  1223. }
  1224. qdf_export_symbol(hal_srng_get_entrysize);
  1225. /**
  1226. * hal_srng_max_entries - Returns maximum possible number of ring entries
  1227. * @hal_soc: Opaque HAL SOC handle
  1228. * @ring_type: one of the types from hal_ring_type
  1229. *
  1230. * Return: Maximum number of entries for the given ring_type
  1231. */
  1232. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  1233. {
  1234. struct hal_hw_srng_config *ring_config =
  1235. HAL_SRNG_CONFIG(hal, ring_type);
  1236. return ring_config->max_size / ring_config->entry_size;
  1237. }
  1238. qdf_export_symbol(hal_srng_max_entries);
  1239. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type)
  1240. {
  1241. struct hal_hw_srng_config *ring_config =
  1242. HAL_SRNG_CONFIG(hal, ring_type);
  1243. return ring_config->ring_dir;
  1244. }
  1245. /**
  1246. * hal_srng_dump - Dump ring status
  1247. * @srng: hal srng pointer
  1248. */
  1249. void hal_srng_dump(struct hal_srng *srng)
  1250. {
  1251. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1252. qdf_print("=== SRC RING %d ===", srng->ring_id);
  1253. qdf_print("hp %u, reap_hp %u, tp %u, cached tp %u",
  1254. srng->u.src_ring.hp,
  1255. srng->u.src_ring.reap_hp,
  1256. *srng->u.src_ring.tp_addr,
  1257. srng->u.src_ring.cached_tp);
  1258. } else {
  1259. qdf_print("=== DST RING %d ===", srng->ring_id);
  1260. qdf_print("tp %u, hp %u, cached tp %u, loop_cnt %u",
  1261. srng->u.dst_ring.tp,
  1262. *srng->u.dst_ring.hp_addr,
  1263. srng->u.dst_ring.cached_hp,
  1264. srng->u.dst_ring.loop_cnt);
  1265. }
  1266. }
  1267. /**
  1268. * hal_get_srng_params - Retrieve SRNG parameters for a given ring from HAL
  1269. *
  1270. * @hal_soc: Opaque HAL SOC handle
  1271. * @hal_ring: Ring pointer (Source or Destination ring)
  1272. * @ring_params: SRNG parameters will be returned through this structure
  1273. */
  1274. extern void hal_get_srng_params(void *hal_soc, void *hal_ring,
  1275. struct hal_srng_params *ring_params)
  1276. {
  1277. struct hal_srng *srng = (struct hal_srng *)hal_ring;
  1278. int i =0;
  1279. ring_params->ring_id = srng->ring_id;
  1280. ring_params->ring_dir = srng->ring_dir;
  1281. ring_params->entry_size = srng->entry_size;
  1282. ring_params->ring_base_paddr = srng->ring_base_paddr;
  1283. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  1284. ring_params->num_entries = srng->num_entries;
  1285. ring_params->msi_addr = srng->msi_addr;
  1286. ring_params->msi_data = srng->msi_data;
  1287. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  1288. ring_params->intr_batch_cntr_thres_entries =
  1289. srng->intr_batch_cntr_thres_entries;
  1290. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  1291. ring_params->flags = srng->flags;
  1292. ring_params->ring_id = srng->ring_id;
  1293. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  1294. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  1295. }
  1296. qdf_export_symbol(hal_get_srng_params);