dsi_ctrl.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DSI_CTRL_H_
  6. #define _DSI_CTRL_H_
  7. #include <linux/debugfs.h>
  8. #include "dsi_defs.h"
  9. #include "dsi_ctrl_hw.h"
  10. #include "dsi_clk.h"
  11. #include "dsi_pwr.h"
  12. #include "drm/drm_mipi_dsi.h"
  13. /*
  14. * DSI Command transfer modifiers
  15. * @DSI_CTRL_CMD_READ: The current transfer involves reading data.
  16. * @DSI_CTRL_CMD_BROADCAST: The current transfer needs to be done in
  17. * broadcast mode to multiple slaves.
  18. * @DSI_CTRL_CMD_BROADCAST_MASTER: This controller is the master and the slaves
  19. * sync to this trigger.
  20. * @DSI_CTRL_CMD_DEFER_TRIGGER: Defer the command trigger to later.
  21. * @DSI_CTRL_CMD_FIFO_STORE: Use FIFO for command transfer in place of
  22. * reading data from memory.
  23. * @DSI_CTRL_CMD_FETCH_MEMORY: Fetch command from memory through AXI bus
  24. * and transfer it.
  25. * @DSI_CTRL_CMD_LAST_COMMAND: Trigger the DMA cmd transfer if this is last
  26. * command in the batch.
  27. * @DSI_CTRL_CMD_NON_EMBEDDED_MODE:Transfer cmd packets in non embedded mode.
  28. * @DSI_CTRL_CMD_CUSTOM_DMA_SCHED: Use the dma scheduling line number defined in
  29. * display panel dtsi file instead of default.
  30. * @DSI_CTRL_CMD_ASYNC_WAIT: Command flag to indicate that the wait for done
  31. * for this command is asynchronous and must be queued.
  32. * @DSI_CTRL_CMD_SUBLINK0: Send the command in splitlink sublink0 only.
  33. * @DSI_CTRL_CMD_SUBLINK1: Send the command in splitlink sublink1 only.
  34. */
  35. #define DSI_CTRL_CMD_READ 0x1
  36. #define DSI_CTRL_CMD_BROADCAST 0x2
  37. #define DSI_CTRL_CMD_BROADCAST_MASTER 0x4
  38. #define DSI_CTRL_CMD_DEFER_TRIGGER 0x8
  39. #define DSI_CTRL_CMD_FIFO_STORE 0x10
  40. #define DSI_CTRL_CMD_FETCH_MEMORY 0x20
  41. #define DSI_CTRL_CMD_LAST_COMMAND 0x40
  42. #define DSI_CTRL_CMD_NON_EMBEDDED_MODE 0x80
  43. #define DSI_CTRL_CMD_CUSTOM_DMA_SCHED 0x100
  44. #define DSI_CTRL_CMD_ASYNC_WAIT 0x200
  45. #define DSI_CTRL_CMD_SUBLINK0 0x400
  46. #define DSI_CTRL_CMD_SUBLINK1 0x800
  47. /* DSI embedded mode fifo size
  48. * If the command is greater than 256 bytes it is sent in non-embedded mode.
  49. */
  50. #define DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES 256
  51. /* max size supported for dsi cmd transfer using TPG */
  52. #define DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE 64
  53. /*Default tearcheck window size as programmed by MDP*/
  54. #define TEARCHECK_WINDOW_SIZE 5
  55. /**
  56. * enum dsi_power_state - defines power states for dsi controller.
  57. * @DSI_CTRL_POWER_VREG_OFF: Digital and analog supplies for DSI controller
  58. turned off
  59. * @DSI_CTRL_POWER_VREG_ON: Digital and analog supplies for DSI controller
  60. * @DSI_CTRL_POWER_MAX: Maximum value.
  61. */
  62. enum dsi_power_state {
  63. DSI_CTRL_POWER_VREG_OFF = 0,
  64. DSI_CTRL_POWER_VREG_ON,
  65. DSI_CTRL_POWER_MAX,
  66. };
  67. /**
  68. * enum dsi_engine_state - define engine status for dsi controller.
  69. * @DSI_CTRL_ENGINE_OFF: Engine is turned off.
  70. * @DSI_CTRL_ENGINE_ON: Engine is turned on.
  71. * @DSI_CTRL_ENGINE_MAX: Maximum value.
  72. */
  73. enum dsi_engine_state {
  74. DSI_CTRL_ENGINE_OFF = 0,
  75. DSI_CTRL_ENGINE_ON,
  76. DSI_CTRL_ENGINE_MAX,
  77. };
  78. /**
  79. * enum dsi_ctrl_driver_ops - controller driver ops
  80. */
  81. enum dsi_ctrl_driver_ops {
  82. DSI_CTRL_OP_POWER_STATE_CHANGE,
  83. DSI_CTRL_OP_CMD_ENGINE,
  84. DSI_CTRL_OP_VID_ENGINE,
  85. DSI_CTRL_OP_HOST_ENGINE,
  86. DSI_CTRL_OP_CMD_TX,
  87. DSI_CTRL_OP_HOST_INIT,
  88. DSI_CTRL_OP_TPG,
  89. DSI_CTRL_OP_PHY_SW_RESET,
  90. DSI_CTRL_OP_ASYNC_TIMING,
  91. DSI_CTRL_OP_MAX
  92. };
  93. /**
  94. * struct dsi_ctrl_power_info - digital and analog power supplies for dsi host
  95. * @digital: Digital power supply required to turn on DSI controller hardware.
  96. * @host_pwr: Analog power supplies required to turn on DSI controller hardware.
  97. * Even though DSI controller it self does not require an analog
  98. * power supply, supplies required for PLL can be defined here to
  99. * allow proper control over these supplies.
  100. */
  101. struct dsi_ctrl_power_info {
  102. struct dsi_regulator_info digital;
  103. struct dsi_regulator_info host_pwr;
  104. };
  105. /**
  106. * struct dsi_ctrl_clk_info - clock information for DSI controller
  107. * @core_clks: Core clocks needed to access DSI controller registers.
  108. * @hs_link_clks: Clocks required to transmit high speed data over DSI
  109. * @lp_link_clks: Clocks required to perform low power ops over DSI
  110. * @rcg_clks: Root clock generation clocks generated in MMSS_CC. The
  111. * output of the PLL is set as parent for these root
  112. * clocks. These clocks are specific to controller
  113. * instance.
  114. * @xo_clk: XO clocks used to park the DSI PLL before turning off.
  115. * @mux_clks: Mux clocks used for Dynamic refresh feature.
  116. * @ext_clks: External byte/pixel clocks from the MMSS block. These
  117. * clocks are set as parent to rcg clocks.
  118. * @pll_op_clks: TODO:
  119. * @shadow_clks: TODO:
  120. */
  121. struct dsi_ctrl_clk_info {
  122. /* Clocks parsed from DT */
  123. struct dsi_core_clk_info core_clks;
  124. struct dsi_link_hs_clk_info hs_link_clks;
  125. struct dsi_link_lp_clk_info lp_link_clks;
  126. struct dsi_clk_link_set rcg_clks;
  127. struct dsi_clk_link_set xo_clk;
  128. /* Clocks set by DSI Manager */
  129. struct dsi_clk_link_set mux_clks;
  130. struct dsi_clk_link_set ext_clks;
  131. struct dsi_clk_link_set pll_op_clks;
  132. struct dsi_clk_link_set shadow_clks;
  133. };
  134. /**
  135. * struct dsi_ctrl_state_info - current driver state information
  136. * @power_state: Status of power states on DSI controller.
  137. * @cmd_engine_state: Status of DSI command engine.
  138. * @vid_engine_state: Status of DSI video engine.
  139. * @controller_state: Status of DSI Controller engine.
  140. * @host_initialized: Boolean to indicate status of DSi host Initialization
  141. * @tpg_enabled: Boolean to indicate whether tpg is enabled.
  142. */
  143. struct dsi_ctrl_state_info {
  144. enum dsi_power_state power_state;
  145. enum dsi_engine_state cmd_engine_state;
  146. enum dsi_engine_state vid_engine_state;
  147. enum dsi_engine_state controller_state;
  148. bool host_initialized;
  149. bool tpg_enabled;
  150. };
  151. /**
  152. * struct dsi_ctrl_interrupts - define interrupt information
  153. * @irq_lock: Spinlock for ISR handler.
  154. * @irq_num: Linux interrupt number associated with device.
  155. * @irq_stat_mask: Hardware mask of currently enabled interrupts.
  156. * @irq_stat_refcount: Number of times each interrupt has been requested.
  157. * @irq_stat_cb: Status IRQ callback definitions.
  158. * @irq_err_cb: IRQ callback definition to handle DSI ERRORs.
  159. * @cmd_dma_done: Completion signal for DSI_CMD_MODE_DMA_DONE interrupt
  160. * @vid_frame_done: Completion signal for DSI_VIDEO_MODE_FRAME_DONE int.
  161. * @cmd_frame_done: Completion signal for DSI_CMD_FRAME_DONE interrupt.
  162. */
  163. struct dsi_ctrl_interrupts {
  164. spinlock_t irq_lock;
  165. int irq_num;
  166. uint32_t irq_stat_mask;
  167. int irq_stat_refcount[DSI_STATUS_INTERRUPT_COUNT];
  168. struct dsi_event_cb_info irq_stat_cb[DSI_STATUS_INTERRUPT_COUNT];
  169. struct dsi_event_cb_info irq_err_cb;
  170. struct completion cmd_dma_done;
  171. struct completion vid_frame_done;
  172. struct completion cmd_frame_done;
  173. struct completion bta_done;
  174. };
  175. /**
  176. * struct dsi_ctrl - DSI controller object
  177. * @pdev: Pointer to platform device.
  178. * @cell_index: Instance cell id.
  179. * @horiz_index: Index in physical horizontal CTRL layout, 0 = leftmost
  180. * @name: Name of the controller instance.
  181. * @refcount: ref counter.
  182. * @ctrl_lock: Mutex for hardware and object access.
  183. * @drm_dev: Pointer to DRM device.
  184. * @version: DSI controller version.
  185. * @hw: DSI controller hardware object.
  186. * @current_state: Current driver and hardware state.
  187. * @clk_cb: Callback for DSI clock control.
  188. * @irq_info: Interrupt information.
  189. * @recovery_cb: Recovery call back to SDE.
  190. * @panel_id_cb: Callback for reporting panel id.
  191. * @clk_info: Clock information.
  192. * @clk_freq: DSi Link clock frequency information.
  193. * @pwr_info: Power information.
  194. * @host_config: Current host configuration.
  195. * @mode_bounds: Boundaries of the default mode ROI.
  196. * Origin is at top left of all CTRLs.
  197. * @roi: Partial update region of interest.
  198. * Origin is top left of this CTRL.
  199. * @tx_cmd_buf: Tx command buffer.
  200. * @cmd_buffer_iova: cmd buffer mapped address.
  201. * @cmd_buffer_size: Size of command buffer.
  202. * @vaddr: CPU virtual address of cmd buffer.
  203. * @secure_mode: Indicates if secure-session is in progress
  204. * @esd_check_underway: Indicates if esd status check is in progress
  205. * @dma_cmd_wait: Work object waiting on DMA command transfer done.
  206. * @dma_cmd_workq: Pointer to the workqueue of DMA command transfer done
  207. * wait sequence.
  208. * @dma_wait_queued: Indicates if any DMA command transfer wait work
  209. * is queued.
  210. * @dma_irq_trig: Atomic state to indicate DMA done IRQ
  211. * triggered.
  212. * @debugfs_root: Root for debugfs entries.
  213. * @misr_enable: Frame MISR enable/disable
  214. * @misr_cache: Cached Frame MISR value
  215. * @frame_threshold_time_us: Frame threshold time in microseconds, where
  216. * dsi data lane will be idle i.e from pingpong done to
  217. * next TE for command mode.
  218. * @phy_isolation_enabled: A boolean property allows to isolate the phy from
  219. * dsi controller and run only dsi controller.
  220. * @null_insertion_enabled: A boolean property to allow dsi controller to
  221. * insert null packet.
  222. * @modeupdated: Boolean to send new roi if mode is updated.
  223. * @split_link_supported: Boolean to check if hw supports split link.
  224. * @enable_cmd_dma_stats: Boolean to indicate the verbose logging during
  225. * CMD transfer.
  226. * count.
  227. * @cmd_mode: Boolean to indicate if panel is running in
  228. * command mode.
  229. * @cmd_trigger_line: unsigned integer that indicates the line at
  230. * which command gets triggered.
  231. * @cmd_trigger_frame: unsigned integer that indicates the frame at
  232. * which command gets triggered.
  233. * @cmd_success_line: unsigned integer that indicates the line at
  234. * which command transfer is successful.
  235. * @cmd_success_frame: unsigned integer that indicates the frame at
  236. * which command transfer is successful.
  237. */
  238. struct dsi_ctrl {
  239. struct platform_device *pdev;
  240. u32 cell_index;
  241. u32 horiz_index;
  242. const char *name;
  243. u32 refcount;
  244. struct mutex ctrl_lock;
  245. struct drm_device *drm_dev;
  246. enum dsi_ctrl_version version;
  247. struct dsi_ctrl_hw hw;
  248. /* Current state */
  249. struct dsi_ctrl_state_info current_state;
  250. struct clk_ctrl_cb clk_cb;
  251. struct dsi_ctrl_interrupts irq_info;
  252. struct dsi_event_cb_info recovery_cb;
  253. struct dsi_event_cb_info panel_id_cb;
  254. /* Clock and power states */
  255. struct dsi_ctrl_clk_info clk_info;
  256. struct link_clk_freq clk_freq;
  257. struct dsi_ctrl_power_info pwr_info;
  258. struct dsi_host_config host_config;
  259. struct dsi_rect mode_bounds;
  260. struct dsi_rect roi;
  261. /* Command tx and rx */
  262. struct drm_gem_object *tx_cmd_buf;
  263. u32 cmd_buffer_size;
  264. u32 cmd_buffer_iova;
  265. u32 cmd_len;
  266. void *vaddr;
  267. bool secure_mode;
  268. bool esd_check_underway;
  269. struct work_struct dma_cmd_wait;
  270. struct workqueue_struct *dma_cmd_workq;
  271. bool dma_wait_queued;
  272. atomic_t dma_irq_trig;
  273. /* Debug Information */
  274. struct dentry *debugfs_root;
  275. /* MISR */
  276. bool misr_enable;
  277. u32 misr_cache;
  278. u32 frame_threshold_time_us;
  279. /* Check for spurious interrupts */
  280. unsigned long jiffies_start;
  281. unsigned int error_interrupt_count;
  282. bool phy_isolation_enabled;
  283. bool null_insertion_enabled;
  284. bool modeupdated;
  285. bool split_link_supported;
  286. bool enable_cmd_dma_stats;
  287. bool cmd_mode;
  288. u32 cmd_trigger_line;
  289. u32 cmd_trigger_frame;
  290. u32 cmd_success_line;
  291. u32 cmd_success_frame;
  292. };
  293. /**
  294. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  295. * @of_node: of_node of the DSI controller.
  296. *
  297. * Gets the DSI controller handle for the corresponding of_node. The ref count
  298. * is incremented to one and all subsequent gets will fail until the original
  299. * clients calls a put.
  300. *
  301. * Return: DSI Controller handle.
  302. */
  303. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node);
  304. /**
  305. * dsi_ctrl_put() - releases a dsi controller handle.
  306. * @dsi_ctrl: DSI controller handle.
  307. *
  308. * Releases the DSI controller. Driver will clean up all resources and puts back
  309. * the DSI controller into reset state.
  310. */
  311. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl);
  312. /**
  313. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  314. * @dsi_ctrl: DSI controller handle.
  315. * @parent: Parent directory for debug fs.
  316. *
  317. * Initializes DSI controller driver. Driver should be initialized after
  318. * dsi_ctrl_get() succeeds.
  319. *
  320. * Return: error code.
  321. */
  322. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent);
  323. /**
  324. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  325. * @dsi_ctrl: DSI controller handle.
  326. *
  327. * Releases all resources acquired by dsi_ctrl_drv_init().
  328. *
  329. * Return: error code.
  330. */
  331. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl);
  332. /**
  333. * dsi_ctrl_validate_timing() - validate a video timing configuration
  334. * @dsi_ctrl: DSI controller handle.
  335. * @timing: Pointer to timing data.
  336. *
  337. * Driver will validate if the timing configuration is supported on the
  338. * controller hardware.
  339. *
  340. * Return: error code if timing is not supported.
  341. */
  342. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  343. struct dsi_mode_info *timing);
  344. /**
  345. * dsi_ctrl_update_host_config() - update dsi host configuration
  346. * @dsi_ctrl: DSI controller handle.
  347. * @config: DSI host configuration.
  348. * @mode: DSI host mode selected.
  349. * @flags: dsi_mode_flags modifying the behavior
  350. * @clk_handle: Clock handle for DSI clocks
  351. *
  352. * Updates driver with new Host configuration to use for host initialization.
  353. * This function call will only update the software context. The stored
  354. * configuration information will be used when the host is initialized.
  355. *
  356. * Return: error code.
  357. */
  358. int dsi_ctrl_update_host_config(struct dsi_ctrl *dsi_ctrl,
  359. struct dsi_host_config *config,
  360. struct dsi_display_mode *mode, int flags,
  361. void *clk_handle);
  362. /**
  363. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  364. * @dsi_ctrl: DSI controller handle.
  365. * @enable: Enable/disable Timing DB register
  366. *
  367. * Update timing db register value during dfps usecases
  368. *
  369. * Return: error code.
  370. */
  371. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  372. bool enable);
  373. /**
  374. * dsi_ctrl_async_timing_update() - update only controller timing
  375. * @dsi_ctrl: DSI controller handle.
  376. * @timing: New DSI timing info
  377. *
  378. * Updates host timing values to asynchronously transition to new timing
  379. * For example, to update the porch values in a seamless/dynamic fps switch.
  380. *
  381. * Return: error code.
  382. */
  383. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  384. struct dsi_mode_info *timing);
  385. /**
  386. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  387. * @dsi_ctrl: DSI controller handle.
  388. *
  389. * Performs a PHY software reset on the DSI controller. Reset should be done
  390. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  391. * not enabled.
  392. *
  393. * This function will fail if driver is in any other state.
  394. *
  395. * Return: error code.
  396. */
  397. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl);
  398. /**
  399. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  400. * to DSI PHY hardware.
  401. * @dsi_ctrl: DSI controller handle.
  402. * @enable: Mask/unmask the PHY reset signal.
  403. *
  404. * Return: error code.
  405. */
  406. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable);
  407. /**
  408. * dsi_ctrl_config_clk_gating() - Enable/Disable DSI PHY clk gating
  409. * @dsi_ctrl: DSI controller handle.
  410. * @enable: Enable/disable DSI PHY clk gating
  411. * @clk_selection: clock selection for gating
  412. *
  413. * Return: error code.
  414. */
  415. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  416. enum dsi_clk_gate_type clk_selection);
  417. /**
  418. * dsi_ctrl_soft_reset() - perform a soft reset on DSI controller
  419. * @dsi_ctrl: DSI controller handle.
  420. *
  421. * The video, command and controller engines will be disabled before the
  422. * reset is triggered. After, the engines will be re-enabled to the same state
  423. * as before the reset.
  424. *
  425. * If the reset is done while MDP timing engine is turned on, the video
  426. * engine should be re-enabled only during the vertical blanking time.
  427. *
  428. * Return: error code
  429. */
  430. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl);
  431. /**
  432. * dsi_ctrl_host_timing_update - reinitialize host with new timing values
  433. * @dsi_ctrl: DSI controller handle.
  434. *
  435. * Reinitialize DSI controller hardware with new display timing values
  436. * when resolution is switched dynamically.
  437. *
  438. * Return: error code
  439. */
  440. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl);
  441. /**
  442. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  443. * @dsi_ctrl: DSI controller handle.
  444. * @skip_op: Boolean to indicate few operations can be skipped.
  445. * Set during the cont-splash or trusted-vm enable case.
  446. *
  447. * Initializes DSI controller hardware with host configuration provided by
  448. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  449. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  450. * performed.
  451. *
  452. * Return: error code.
  453. */
  454. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op);
  455. /**
  456. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  457. * @dsi_ctrl: DSI controller handle.
  458. *
  459. * De-initializes DSI controller hardware. It can be performed only during
  460. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  461. *
  462. * Return: error code.
  463. */
  464. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl);
  465. /**
  466. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  467. * @dsi_ctrl: DSI controller handle.
  468. * @enable: enable/disable ULPS.
  469. *
  470. * ULPS can be enabled/disabled after DSI host engine is turned on.
  471. *
  472. * Return: error code.
  473. */
  474. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable);
  475. /**
  476. * dsi_ctrl_timing_setup() - Setup DSI host config
  477. * @dsi_ctrl: DSI controller handle.
  478. *
  479. * Initializes DSI controller hardware with host configuration provided by
  480. * dsi_ctrl_update_host_config(). This is called while setting up DSI host
  481. * through dsi_ctrl_setup() and after any ROI change.
  482. *
  483. * Also used to program the video mode timing values.
  484. *
  485. * Return: error code.
  486. */
  487. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl);
  488. /**
  489. * dsi_ctrl_setup() - Setup DSI host hardware while coming out of idle screen.
  490. * @dsi_ctrl: DSI controller handle.
  491. *
  492. * Initialization of DSI controller hardware with host configuration and
  493. * enabling required interrupts. Initialization can be performed only during
  494. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  495. * performed.
  496. *
  497. * Return: error code.
  498. */
  499. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl);
  500. /**
  501. * dsi_ctrl_set_roi() - Set DSI controller's region of interest
  502. * @dsi_ctrl: DSI controller handle.
  503. * @roi: Region of interest rectangle, must be less than mode bounds
  504. * @changed: Output parameter, set to true of the controller's ROI was
  505. * dirtied by setting the new ROI, and DCS cmd update needed
  506. *
  507. * Return: error code.
  508. */
  509. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  510. bool *changed);
  511. /**
  512. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  513. * @dsi_ctrl: DSI controller handle.
  514. * @on: enable/disable test pattern.
  515. *
  516. * Test pattern can be enabled only after Video engine (for video mode panels)
  517. * or command engine (for cmd mode panels) is enabled.
  518. *
  519. * Return: error code.
  520. */
  521. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on);
  522. /**
  523. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  524. * @dsi_ctrl: DSI controller handle.
  525. * @cmd: Description of the cmd to be sent.
  526. *
  527. * Command transfer can be done only when command engine is enabled. The
  528. * transfer API will until either the command transfer finishes or the timeout
  529. * value is reached. If the trigger is deferred, it will return without
  530. * triggering the transfer. Command parameters are programmed to hardware.
  531. *
  532. * Return: error code.
  533. */
  534. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd);
  535. /**
  536. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  537. * @dsi_ctrl: DSI controller handle.
  538. * @flags: Modifiers.
  539. *
  540. * Return: error code.
  541. */
  542. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags);
  543. /**
  544. * dsi_ctrl_set_power_state() - set power state for dsi controller
  545. * @dsi_ctrl: DSI controller handle.
  546. * @state: Power state.
  547. *
  548. * Set power state for DSI controller. Power state can be changed only when
  549. * Controller, Video and Command engines are turned off.
  550. *
  551. * Return: error code.
  552. */
  553. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  554. enum dsi_power_state state);
  555. /**
  556. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  557. * @dsi_ctrl: DSI Controller handle.
  558. * @state: Engine state.
  559. * @skip_op: Boolean to indicate few operations can be skipped.
  560. * Set during the cont-splash or trusted-vm enable case.
  561. *
  562. * Command engine state can be modified only when DSI controller power state is
  563. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  564. *
  565. * Return: error code.
  566. */
  567. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  568. enum dsi_engine_state state, bool skip_op);
  569. /**
  570. * dsi_ctrl_validate_host_state() - validate DSI ctrl host state
  571. * @dsi_ctrl: DSI Controller handle.
  572. *
  573. * Validate DSI cotroller host state
  574. *
  575. * Return: boolean indicating whether host is not initialized.
  576. */
  577. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl);
  578. /**
  579. * dsi_ctrl_set_vid_engine_state() - set video engine state
  580. * @dsi_ctrl: DSI Controller handle.
  581. * @state: Engine state.
  582. * @skip_op: Boolean to indicate few operations can be skipped.
  583. * Set during the cont-splash or trusted-vm enable case.
  584. *
  585. * Video engine state can be modified only when DSI controller power state is
  586. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  587. *
  588. * Return: error code.
  589. */
  590. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  591. enum dsi_engine_state state, bool skip_op);
  592. /**
  593. * dsi_ctrl_set_host_engine_state() - set host engine state
  594. * @dsi_ctrl: DSI Controller handle.
  595. * @state: Engine state.
  596. * @skip_op: Boolean to indicate few operations can be skipped.
  597. * Set during the cont-splash or trusted-vm enable case.
  598. *
  599. * Host engine state can be modified only when DSI controller power state is
  600. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  601. *
  602. * Return: error code.
  603. */
  604. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  605. enum dsi_engine_state state, bool skip_op);
  606. /**
  607. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  608. * @dsi_ctrl: DSI controller handle.
  609. * @enable: enable/disable ULPS.
  610. *
  611. * ULPS can be enabled/disabled after DSI host engine is turned on.
  612. *
  613. * Return: error code.
  614. */
  615. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable);
  616. /**
  617. * dsi_ctrl_clk_cb_register() - Register DSI controller clk control callback
  618. * @dsi_ctrl: DSI controller handle.
  619. * @clk__cb: Structure containing callback for clock control.
  620. *
  621. * Register call for DSI clock control
  622. *
  623. * Return: error code.
  624. */
  625. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  626. struct clk_ctrl_cb *clk_cb);
  627. /**
  628. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  629. * @dsi_ctrl: DSI controller handle.
  630. * @enable: enable/disable clamping.
  631. * @ulps_enabled: ulps state.
  632. *
  633. * Clamps can be enabled/disabled while DSI controller is still turned on.
  634. *
  635. * Return: error code.
  636. */
  637. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_Ctrl,
  638. bool enable, bool ulps_enabled);
  639. /**
  640. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  641. * @dsi_ctrl: DSI controller handle.
  642. * @source_clks: Source clocks for DSI link clocks.
  643. *
  644. * Clock source should be changed while link clocks are disabled.
  645. *
  646. * Return: error code.
  647. */
  648. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  649. struct dsi_clk_link_set *source_clks);
  650. /**
  651. * dsi_ctrl_enable_status_interrupt() - enable status interrupts
  652. * @dsi_ctrl: DSI controller handle.
  653. * @intr_idx: Index interrupt to disable.
  654. * @event_info: Pointer to event callback definition
  655. */
  656. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  657. uint32_t intr_idx, struct dsi_event_cb_info *event_info);
  658. /**
  659. * dsi_ctrl_disable_status_interrupt() - disable status interrupts
  660. * @dsi_ctrl: DSI controller handle.
  661. * @intr_idx: Index interrupt to disable.
  662. */
  663. void dsi_ctrl_disable_status_interrupt(
  664. struct dsi_ctrl *dsi_ctrl, uint32_t intr_idx);
  665. /**
  666. * dsi_ctrl_setup_misr() - Setup frame MISR
  667. * @dsi_ctrl: DSI controller handle.
  668. * @enable: enable/disable MISR.
  669. * @frame_count: Number of frames to accumulate MISR.
  670. *
  671. * Return: error code.
  672. */
  673. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  674. bool enable,
  675. u32 frame_count);
  676. /**
  677. * dsi_ctrl_collect_misr() - Read frame MISR
  678. * @dsi_ctrl: DSI controller handle.
  679. *
  680. * Return: MISR value.
  681. */
  682. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl);
  683. /**
  684. * dsi_ctrl_cache_misr - Cache frame MISR value
  685. * @dsi_ctrl: DSI controller handle.
  686. */
  687. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl);
  688. /**
  689. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  690. */
  691. void dsi_ctrl_drv_register(void);
  692. /**
  693. * dsi_ctrl_drv_unregister() - unregister platform driver
  694. */
  695. void dsi_ctrl_drv_unregister(void);
  696. /**
  697. * dsi_ctrl_reset() - Reset DSI PHY CLK/DATA lane
  698. * @dsi_ctrl: DSI controller handle.
  699. * @mask: Mask to indicate if CLK and/or DATA lane needs reset.
  700. */
  701. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask);
  702. /**
  703. * dsi_ctrl_get_hw_version() - read dsi controller hw revision
  704. * @dsi_ctrl: DSI controller handle.
  705. */
  706. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl);
  707. /**
  708. * dsi_ctrl_vid_engine_en() - Control DSI video engine HW state
  709. * @dsi_ctrl: DSI controller handle.
  710. * @on: variable to control video engine ON/OFF.
  711. */
  712. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on);
  713. /**
  714. * dsi_ctrl_setup_avr() - Set/Clear the AVR_SUPPORT_ENABLE bit
  715. * @dsi_ctrl: DSI controller handle.
  716. * @enable: variable to control AVR support ON/OFF.
  717. */
  718. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable);
  719. /**
  720. * @dsi_ctrl: DSI controller handle.
  721. * cmd_len: Length of command.
  722. * flags: Config mode flags.
  723. */
  724. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl, u32 cmd_len,
  725. u32 *flags);
  726. /**
  727. * @dsi_ctrl: DSI controller handle.
  728. * cmd_len: Length of command.
  729. * flags: Config mode flags.
  730. */
  731. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl, u32 cmd_len,
  732. u32 *flags);
  733. /**
  734. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  735. * @dsi_ctrl: DSI controller handle.
  736. * @enable: variable to control register/deregister isr
  737. */
  738. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable);
  739. /**
  740. * dsi_ctrl_mask_error_status_interrupts() - API to mask dsi ctrl error status
  741. * interrupts
  742. * @dsi_ctrl: DSI controller handle.
  743. * @idx: id indicating which interrupts to enable/disable.
  744. * @mask_enable: boolean to enable/disable masking.
  745. */
  746. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  747. bool mask_enable);
  748. /**
  749. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  750. * interrupts at any time.
  751. * @dsi_ctrl: DSI controller handle.
  752. * @enable: variable to control enable/disable irq line
  753. */
  754. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable);
  755. /**
  756. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  757. */
  758. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  759. bool *state);
  760. /**
  761. * dsi_ctrl_wait_for_cmd_mode_mdp_idle() - Wait for command mode engine not to
  762. * be busy sending data from display engine.
  763. * @dsi_ctrl: DSI controller handle.
  764. */
  765. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl);
  766. /**
  767. * dsi_ctrl_update_host_state() - Set the host state
  768. */
  769. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  770. enum dsi_ctrl_driver_ops op, bool en);
  771. /**
  772. * dsi_ctrl_pixel_format_to_bpp() - returns number of bits per pxl
  773. */
  774. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format);
  775. /**
  776. * dsi_ctrl_hs_req_sel() - API to enable continuous clk support through phy
  777. * @dsi_ctrl: DSI controller handle.
  778. * @sel_phy: Boolean to control whether to select phy or
  779. * controller
  780. */
  781. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy);
  782. /**
  783. * dsi_ctrl_set_continuous_clk() - API to set/unset force clock lane HS request.
  784. * @dsi_ctrl: DSI controller handle.
  785. * @enable: variable to control continuous clock.
  786. */
  787. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable);
  788. /**
  789. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamic refresh done
  790. * interrupt.
  791. * @dsi_ctrl: DSI controller handle.
  792. */
  793. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl);
  794. /**
  795. * dsi_ctrl_get_io_resources() - reads associated register range
  796. *
  797. * @io_res: pointer to msm_io_res struct to populate the ranges
  798. *
  799. * Return: error code.
  800. */
  801. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res);
  802. /**
  803. * dsi_ctrl_mask_overflow() - API to mask/unmask overflow errors.
  804. * @dsi_ctrl: DSI controller handle.
  805. * @enable: variable to control masking/unmasking.
  806. */
  807. void dsi_ctrl_mask_overflow(struct dsi_ctrl *dsi_ctrl, bool enable);
  808. #endif /* _DSI_CTRL_H_ */