tx-macro.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "bolero-cdc.h"
  18. #include "bolero-cdc-registers.h"
  19. #include "bolero-clk-rsc.h"
  20. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  21. #define TX_MACRO_MAX_OFFSET 0x1000
  22. #define NUM_DECIMATORS 8
  23. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  26. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  27. SNDRV_PCM_FMTBIT_S24_LE |\
  28. SNDRV_PCM_FMTBIT_S24_3LE)
  29. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  30. #define CF_MIN_3DB_4HZ 0x0
  31. #define CF_MIN_3DB_75HZ 0x1
  32. #define CF_MIN_3DB_150HZ 0x2
  33. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  34. #define TX_MACRO_MCLK_FREQ 9600000
  35. #define TX_MACRO_TX_PATH_OFFSET 0x80
  36. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
  38. #define TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  39. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  40. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  41. module_param(tx_unmute_delay, int, 0664);
  42. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  43. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  44. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  45. struct snd_pcm_hw_params *params,
  46. struct snd_soc_dai *dai);
  47. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  48. unsigned int *tx_num, unsigned int *tx_slot,
  49. unsigned int *rx_num, unsigned int *rx_slot);
  50. #define TX_MACRO_SWR_STRING_LEN 80
  51. #define TX_MACRO_CHILD_DEVICES_MAX 3
  52. /* Hold instance to soundwire platform device */
  53. struct tx_macro_swr_ctrl_data {
  54. struct platform_device *tx_swr_pdev;
  55. };
  56. struct tx_macro_swr_ctrl_platform_data {
  57. void *handle; /* holds codec private data */
  58. int (*read)(void *handle, int reg);
  59. int (*write)(void *handle, int reg, int val);
  60. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  61. int (*clk)(void *handle, bool enable);
  62. int (*core_vote)(void *handle, bool enable);
  63. int (*handle_irq)(void *handle,
  64. irqreturn_t (*swrm_irq_handler)(int irq,
  65. void *data),
  66. void *swrm_handle,
  67. int action);
  68. };
  69. enum {
  70. TX_MACRO_AIF_INVALID = 0,
  71. TX_MACRO_AIF1_CAP,
  72. TX_MACRO_AIF2_CAP,
  73. TX_MACRO_AIF3_CAP,
  74. TX_MACRO_MAX_DAIS
  75. };
  76. enum {
  77. TX_MACRO_DEC0,
  78. TX_MACRO_DEC1,
  79. TX_MACRO_DEC2,
  80. TX_MACRO_DEC3,
  81. TX_MACRO_DEC4,
  82. TX_MACRO_DEC5,
  83. TX_MACRO_DEC6,
  84. TX_MACRO_DEC7,
  85. TX_MACRO_DEC_MAX,
  86. };
  87. enum {
  88. TX_MACRO_CLK_DIV_2,
  89. TX_MACRO_CLK_DIV_3,
  90. TX_MACRO_CLK_DIV_4,
  91. TX_MACRO_CLK_DIV_6,
  92. TX_MACRO_CLK_DIV_8,
  93. TX_MACRO_CLK_DIV_16,
  94. };
  95. enum {
  96. MSM_DMIC,
  97. SWR_MIC,
  98. ANC_FB_TUNE1
  99. };
  100. enum {
  101. TX_MCLK,
  102. VA_MCLK,
  103. };
  104. struct tx_macro_reg_mask_val {
  105. u16 reg;
  106. u8 mask;
  107. u8 val;
  108. };
  109. struct tx_mute_work {
  110. struct tx_macro_priv *tx_priv;
  111. u32 decimator;
  112. struct delayed_work dwork;
  113. };
  114. struct hpf_work {
  115. struct tx_macro_priv *tx_priv;
  116. u8 decimator;
  117. u8 hpf_cut_off_freq;
  118. struct delayed_work dwork;
  119. };
  120. struct tx_macro_priv {
  121. struct device *dev;
  122. bool dec_active[NUM_DECIMATORS];
  123. int tx_mclk_users;
  124. int swr_clk_users;
  125. bool dapm_mclk_enable;
  126. bool reset_swr;
  127. struct mutex mclk_lock;
  128. struct mutex swr_clk_lock;
  129. struct snd_soc_component *component;
  130. struct device_node *tx_swr_gpio_p;
  131. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  132. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  133. struct work_struct tx_macro_add_child_devices_work;
  134. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  135. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  136. s32 dmic_0_1_clk_cnt;
  137. s32 dmic_2_3_clk_cnt;
  138. s32 dmic_4_5_clk_cnt;
  139. s32 dmic_6_7_clk_cnt;
  140. u16 dmic_clk_div;
  141. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  142. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  143. char __iomem *tx_io_base;
  144. struct platform_device *pdev_child_devices
  145. [TX_MACRO_CHILD_DEVICES_MAX];
  146. int child_count;
  147. int tx_swr_clk_cnt;
  148. int va_swr_clk_cnt;
  149. int va_clk_status;
  150. int tx_clk_status;
  151. bool bcs_enable;
  152. int dec_mode[NUM_DECIMATORS];
  153. };
  154. static bool tx_macro_get_data(struct snd_soc_component *component,
  155. struct device **tx_dev,
  156. struct tx_macro_priv **tx_priv,
  157. const char *func_name)
  158. {
  159. *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  160. if (!(*tx_dev)) {
  161. dev_err(component->dev,
  162. "%s: null device for macro!\n", func_name);
  163. return false;
  164. }
  165. *tx_priv = dev_get_drvdata((*tx_dev));
  166. if (!(*tx_priv)) {
  167. dev_err(component->dev,
  168. "%s: priv is null for macro!\n", func_name);
  169. return false;
  170. }
  171. if (!(*tx_priv)->component) {
  172. dev_err(component->dev,
  173. "%s: tx_priv->component not initialized!\n", func_name);
  174. return false;
  175. }
  176. return true;
  177. }
  178. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  179. bool mclk_enable)
  180. {
  181. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  182. int ret = 0;
  183. if (regmap == NULL) {
  184. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  185. return -EINVAL;
  186. }
  187. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  188. __func__, mclk_enable, tx_priv->tx_mclk_users);
  189. mutex_lock(&tx_priv->mclk_lock);
  190. if (mclk_enable) {
  191. if (tx_priv->tx_mclk_users == 0) {
  192. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  193. TX_CORE_CLK,
  194. TX_CORE_CLK,
  195. true);
  196. if (ret < 0) {
  197. dev_err_ratelimited(tx_priv->dev,
  198. "%s: request clock enable failed\n",
  199. __func__);
  200. goto exit;
  201. }
  202. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  203. true);
  204. regcache_mark_dirty(regmap);
  205. regcache_sync_region(regmap,
  206. TX_START_OFFSET,
  207. TX_MAX_OFFSET);
  208. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  209. regmap_update_bits(regmap,
  210. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  211. regmap_update_bits(regmap,
  212. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  213. 0x01, 0x01);
  214. regmap_update_bits(regmap,
  215. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  216. 0x01, 0x01);
  217. }
  218. tx_priv->tx_mclk_users++;
  219. } else {
  220. if (tx_priv->tx_mclk_users <= 0) {
  221. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  222. __func__);
  223. tx_priv->tx_mclk_users = 0;
  224. goto exit;
  225. }
  226. tx_priv->tx_mclk_users--;
  227. if (tx_priv->tx_mclk_users == 0) {
  228. regmap_update_bits(regmap,
  229. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  230. 0x01, 0x00);
  231. regmap_update_bits(regmap,
  232. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  233. 0x01, 0x00);
  234. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  235. false);
  236. bolero_clk_rsc_request_clock(tx_priv->dev,
  237. TX_CORE_CLK,
  238. TX_CORE_CLK,
  239. false);
  240. }
  241. }
  242. exit:
  243. mutex_unlock(&tx_priv->mclk_lock);
  244. return ret;
  245. }
  246. static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
  247. struct snd_kcontrol *kcontrol, int event)
  248. {
  249. struct device *tx_dev = NULL;
  250. struct tx_macro_priv *tx_priv = NULL;
  251. struct snd_soc_component *component =
  252. snd_soc_dapm_to_component(w->dapm);
  253. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  254. return -EINVAL;
  255. if (SND_SOC_DAPM_EVENT_ON(event))
  256. ++tx_priv->va_swr_clk_cnt;
  257. if (SND_SOC_DAPM_EVENT_OFF(event))
  258. --tx_priv->va_swr_clk_cnt;
  259. return 0;
  260. }
  261. static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  262. struct snd_kcontrol *kcontrol, int event)
  263. {
  264. struct device *tx_dev = NULL;
  265. struct tx_macro_priv *tx_priv = NULL;
  266. struct snd_soc_component *component =
  267. snd_soc_dapm_to_component(w->dapm);
  268. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  269. return -EINVAL;
  270. if (SND_SOC_DAPM_EVENT_ON(event))
  271. ++tx_priv->tx_swr_clk_cnt;
  272. if (SND_SOC_DAPM_EVENT_OFF(event))
  273. --tx_priv->tx_swr_clk_cnt;
  274. return 0;
  275. }
  276. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  277. struct snd_kcontrol *kcontrol, int event)
  278. {
  279. struct snd_soc_component *component =
  280. snd_soc_dapm_to_component(w->dapm);
  281. int ret = 0;
  282. struct device *tx_dev = NULL;
  283. struct tx_macro_priv *tx_priv = NULL;
  284. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  285. return -EINVAL;
  286. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  287. switch (event) {
  288. case SND_SOC_DAPM_PRE_PMU:
  289. ret = tx_macro_mclk_enable(tx_priv, 1);
  290. if (ret)
  291. tx_priv->dapm_mclk_enable = false;
  292. else
  293. tx_priv->dapm_mclk_enable = true;
  294. break;
  295. case SND_SOC_DAPM_POST_PMD:
  296. if (tx_priv->dapm_mclk_enable)
  297. ret = tx_macro_mclk_enable(tx_priv, 0);
  298. break;
  299. default:
  300. dev_err(tx_priv->dev,
  301. "%s: invalid DAPM event %d\n", __func__, event);
  302. ret = -EINVAL;
  303. }
  304. return ret;
  305. }
  306. static int tx_macro_event_handler(struct snd_soc_component *component,
  307. u16 event, u32 data)
  308. {
  309. struct device *tx_dev = NULL;
  310. struct tx_macro_priv *tx_priv = NULL;
  311. int ret = 0;
  312. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  313. return -EINVAL;
  314. switch (event) {
  315. case BOLERO_MACRO_EVT_SSR_DOWN:
  316. if (tx_priv->swr_ctrl_data) {
  317. swrm_wcd_notify(
  318. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  319. SWR_DEVICE_DOWN, NULL);
  320. swrm_wcd_notify(
  321. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  322. SWR_DEVICE_SSR_DOWN, NULL);
  323. }
  324. if ((!pm_runtime_enabled(tx_dev) ||
  325. !pm_runtime_suspended(tx_dev))) {
  326. ret = bolero_runtime_suspend(tx_dev);
  327. if (!ret) {
  328. pm_runtime_disable(tx_dev);
  329. pm_runtime_set_suspended(tx_dev);
  330. pm_runtime_enable(tx_dev);
  331. }
  332. }
  333. break;
  334. case BOLERO_MACRO_EVT_SSR_UP:
  335. /* reset swr after ssr/pdr */
  336. tx_priv->reset_swr = true;
  337. if (tx_priv->swr_ctrl_data)
  338. swrm_wcd_notify(
  339. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  340. SWR_DEVICE_SSR_UP, NULL);
  341. break;
  342. case BOLERO_MACRO_EVT_CLK_RESET:
  343. bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  344. break;
  345. }
  346. return 0;
  347. }
  348. static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
  349. u32 data)
  350. {
  351. struct device *tx_dev = NULL;
  352. struct tx_macro_priv *tx_priv = NULL;
  353. u32 ipc_wakeup = data;
  354. int ret = 0;
  355. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  356. return -EINVAL;
  357. if (tx_priv->swr_ctrl_data)
  358. ret = swrm_wcd_notify(
  359. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  360. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  361. return ret;
  362. }
  363. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  364. {
  365. struct delayed_work *hpf_delayed_work = NULL;
  366. struct hpf_work *hpf_work = NULL;
  367. struct tx_macro_priv *tx_priv = NULL;
  368. struct snd_soc_component *component = NULL;
  369. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  370. u8 hpf_cut_off_freq = 0;
  371. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  372. hpf_delayed_work = to_delayed_work(work);
  373. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  374. tx_priv = hpf_work->tx_priv;
  375. component = tx_priv->component;
  376. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  377. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  378. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  379. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  380. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  381. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  382. __func__, hpf_work->decimator, hpf_cut_off_freq);
  383. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  384. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  385. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  386. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  387. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  388. adc_n = snd_soc_component_read32(component, adc_reg) &
  389. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  390. if (adc_n >= BOLERO_ADC_MAX)
  391. goto tx_hpf_set;
  392. /* analog mic clear TX hold */
  393. bolero_clear_amic_tx_hold(component->dev, adc_n);
  394. }
  395. tx_hpf_set:
  396. snd_soc_component_update_bits(component,
  397. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  398. hpf_cut_off_freq << 5);
  399. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  400. /* Minimum 1 clk cycle delay is required as per HW spec */
  401. usleep_range(1000, 1010);
  402. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  403. }
  404. static void tx_macro_mute_update_callback(struct work_struct *work)
  405. {
  406. struct tx_mute_work *tx_mute_dwork = NULL;
  407. struct snd_soc_component *component = NULL;
  408. struct tx_macro_priv *tx_priv = NULL;
  409. struct delayed_work *delayed_work = NULL;
  410. u16 tx_vol_ctl_reg = 0;
  411. u8 decimator = 0;
  412. delayed_work = to_delayed_work(work);
  413. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  414. tx_priv = tx_mute_dwork->tx_priv;
  415. component = tx_priv->component;
  416. decimator = tx_mute_dwork->decimator;
  417. tx_vol_ctl_reg =
  418. BOLERO_CDC_TX0_TX_PATH_CTL +
  419. TX_MACRO_TX_PATH_OFFSET * decimator;
  420. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  421. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  422. __func__, decimator);
  423. }
  424. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  425. struct snd_ctl_elem_value *ucontrol)
  426. {
  427. struct snd_soc_dapm_widget *widget =
  428. snd_soc_dapm_kcontrol_widget(kcontrol);
  429. struct snd_soc_component *component =
  430. snd_soc_dapm_to_component(widget->dapm);
  431. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  432. unsigned int val = 0;
  433. u16 mic_sel_reg = 0;
  434. u16 dmic_clk_reg = 0;
  435. struct device *tx_dev = NULL;
  436. struct tx_macro_priv *tx_priv = NULL;
  437. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  438. return -EINVAL;
  439. val = ucontrol->value.enumerated.item[0];
  440. if (val > e->items - 1)
  441. return -EINVAL;
  442. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  443. widget->name, val);
  444. switch (e->reg) {
  445. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  446. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  447. break;
  448. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  449. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  450. break;
  451. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  452. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  453. break;
  454. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  455. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  456. break;
  457. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  458. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  459. break;
  460. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  461. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  462. break;
  463. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  464. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  465. break;
  466. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  467. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  468. break;
  469. default:
  470. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  471. __func__, e->reg);
  472. return -EINVAL;
  473. }
  474. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  475. if (val != 0) {
  476. if (val < 5) {
  477. snd_soc_component_update_bits(component,
  478. mic_sel_reg,
  479. 1 << 7, 0x0 << 7);
  480. } else {
  481. snd_soc_component_update_bits(component,
  482. mic_sel_reg,
  483. 1 << 7, 0x1 << 7);
  484. snd_soc_component_update_bits(component,
  485. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  486. 0x80, 0x00);
  487. dmic_clk_reg =
  488. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  489. ((val - 5)/2) * 4;
  490. snd_soc_component_update_bits(component,
  491. dmic_clk_reg,
  492. 0x0E, tx_priv->dmic_clk_div << 0x1);
  493. }
  494. }
  495. } else {
  496. /* DMIC selected */
  497. if (val != 0)
  498. snd_soc_component_update_bits(component, mic_sel_reg,
  499. 1 << 7, 1 << 7);
  500. }
  501. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  502. }
  503. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  504. struct snd_ctl_elem_value *ucontrol)
  505. {
  506. struct snd_soc_dapm_widget *widget =
  507. snd_soc_dapm_kcontrol_widget(kcontrol);
  508. struct snd_soc_component *component =
  509. snd_soc_dapm_to_component(widget->dapm);
  510. struct soc_multi_mixer_control *mixer =
  511. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  512. u32 dai_id = widget->shift;
  513. u32 dec_id = mixer->shift;
  514. struct device *tx_dev = NULL;
  515. struct tx_macro_priv *tx_priv = NULL;
  516. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  517. return -EINVAL;
  518. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  519. ucontrol->value.integer.value[0] = 1;
  520. else
  521. ucontrol->value.integer.value[0] = 0;
  522. return 0;
  523. }
  524. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  525. struct snd_ctl_elem_value *ucontrol)
  526. {
  527. struct snd_soc_dapm_widget *widget =
  528. snd_soc_dapm_kcontrol_widget(kcontrol);
  529. struct snd_soc_component *component =
  530. snd_soc_dapm_to_component(widget->dapm);
  531. struct snd_soc_dapm_update *update = NULL;
  532. struct soc_multi_mixer_control *mixer =
  533. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  534. u32 dai_id = widget->shift;
  535. u32 dec_id = mixer->shift;
  536. u32 enable = ucontrol->value.integer.value[0];
  537. struct device *tx_dev = NULL;
  538. struct tx_macro_priv *tx_priv = NULL;
  539. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  540. return -EINVAL;
  541. if (enable) {
  542. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  543. tx_priv->active_ch_cnt[dai_id]++;
  544. } else {
  545. tx_priv->active_ch_cnt[dai_id]--;
  546. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  547. }
  548. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  549. return 0;
  550. }
  551. static inline int tx_macro_path_get(const char *wname,
  552. unsigned int *path_num)
  553. {
  554. int ret = 0;
  555. char *widget_name = NULL;
  556. char *w_name = NULL;
  557. char *path_num_char = NULL;
  558. char *path_name = NULL;
  559. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  560. if (!widget_name)
  561. return -EINVAL;
  562. w_name = widget_name;
  563. path_name = strsep(&widget_name, " ");
  564. if (!path_name) {
  565. pr_err("%s: Invalid widget name = %s\n",
  566. __func__, widget_name);
  567. ret = -EINVAL;
  568. goto err;
  569. }
  570. path_num_char = strpbrk(path_name, "01234567");
  571. if (!path_num_char) {
  572. pr_err("%s: tx path index not found\n",
  573. __func__);
  574. ret = -EINVAL;
  575. goto err;
  576. }
  577. ret = kstrtouint(path_num_char, 10, path_num);
  578. if (ret < 0)
  579. pr_err("%s: Invalid tx path = %s\n",
  580. __func__, w_name);
  581. err:
  582. kfree(w_name);
  583. return ret;
  584. }
  585. static int tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  586. struct snd_ctl_elem_value *ucontrol)
  587. {
  588. struct snd_soc_component *component =
  589. snd_soc_kcontrol_component(kcontrol);
  590. struct tx_macro_priv *tx_priv = NULL;
  591. struct device *tx_dev = NULL;
  592. int ret = 0;
  593. int path = 0;
  594. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  595. return -EINVAL;
  596. ret = tx_macro_path_get(kcontrol->id.name, &path);
  597. if (ret)
  598. return ret;
  599. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  600. return 0;
  601. }
  602. static int tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  603. struct snd_ctl_elem_value *ucontrol)
  604. {
  605. struct snd_soc_component *component =
  606. snd_soc_kcontrol_component(kcontrol);
  607. struct tx_macro_priv *tx_priv = NULL;
  608. struct device *tx_dev = NULL;
  609. int value = ucontrol->value.integer.value[0];
  610. int ret = 0;
  611. int path = 0;
  612. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  613. return -EINVAL;
  614. ret = tx_macro_path_get(kcontrol->id.name, &path);
  615. if (ret)
  616. return ret;
  617. tx_priv->dec_mode[path] = value;
  618. return 0;
  619. }
  620. static int tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  621. struct snd_ctl_elem_value *ucontrol)
  622. {
  623. struct snd_soc_component *component =
  624. snd_soc_kcontrol_component(kcontrol);
  625. struct tx_macro_priv *tx_priv = NULL;
  626. struct device *tx_dev = NULL;
  627. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  628. return -EINVAL;
  629. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  630. return 0;
  631. }
  632. static int tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  633. struct snd_ctl_elem_value *ucontrol)
  634. {
  635. struct snd_soc_component *component =
  636. snd_soc_kcontrol_component(kcontrol);
  637. struct tx_macro_priv *tx_priv = NULL;
  638. struct device *tx_dev = NULL;
  639. int value = ucontrol->value.integer.value[0];
  640. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  641. return -EINVAL;
  642. tx_priv->bcs_enable = value;
  643. return 0;
  644. }
  645. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  646. struct snd_kcontrol *kcontrol, int event)
  647. {
  648. struct snd_soc_component *component =
  649. snd_soc_dapm_to_component(w->dapm);
  650. u8 dmic_clk_en = 0x01;
  651. u16 dmic_clk_reg = 0;
  652. s32 *dmic_clk_cnt = NULL;
  653. unsigned int dmic = 0;
  654. int ret = 0;
  655. char *wname = NULL;
  656. struct device *tx_dev = NULL;
  657. struct tx_macro_priv *tx_priv = NULL;
  658. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  659. return -EINVAL;
  660. wname = strpbrk(w->name, "01234567");
  661. if (!wname) {
  662. dev_err(component->dev, "%s: widget not found\n", __func__);
  663. return -EINVAL;
  664. }
  665. ret = kstrtouint(wname, 10, &dmic);
  666. if (ret < 0) {
  667. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  668. __func__);
  669. return -EINVAL;
  670. }
  671. switch (dmic) {
  672. case 0:
  673. case 1:
  674. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  675. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  676. break;
  677. case 2:
  678. case 3:
  679. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  680. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  681. break;
  682. case 4:
  683. case 5:
  684. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  685. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  686. break;
  687. case 6:
  688. case 7:
  689. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  690. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  691. break;
  692. default:
  693. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  694. __func__);
  695. return -EINVAL;
  696. }
  697. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  698. __func__, event, dmic, *dmic_clk_cnt);
  699. switch (event) {
  700. case SND_SOC_DAPM_PRE_PMU:
  701. (*dmic_clk_cnt)++;
  702. if (*dmic_clk_cnt == 1) {
  703. snd_soc_component_update_bits(component,
  704. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  705. 0x80, 0x00);
  706. snd_soc_component_update_bits(component, dmic_clk_reg,
  707. 0x0E, tx_priv->dmic_clk_div << 0x1);
  708. snd_soc_component_update_bits(component, dmic_clk_reg,
  709. dmic_clk_en, dmic_clk_en);
  710. }
  711. break;
  712. case SND_SOC_DAPM_POST_PMD:
  713. (*dmic_clk_cnt)--;
  714. if (*dmic_clk_cnt == 0)
  715. snd_soc_component_update_bits(component, dmic_clk_reg,
  716. dmic_clk_en, 0);
  717. break;
  718. }
  719. return 0;
  720. }
  721. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  722. struct snd_kcontrol *kcontrol, int event)
  723. {
  724. struct snd_soc_component *component =
  725. snd_soc_dapm_to_component(w->dapm);
  726. unsigned int decimator = 0;
  727. u16 tx_vol_ctl_reg = 0;
  728. u16 dec_cfg_reg = 0;
  729. u16 hpf_gate_reg = 0;
  730. u16 tx_gain_ctl_reg = 0;
  731. u8 hpf_cut_off_freq = 0;
  732. struct device *tx_dev = NULL;
  733. struct tx_macro_priv *tx_priv = NULL;
  734. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  735. return -EINVAL;
  736. decimator = w->shift;
  737. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  738. w->name, decimator);
  739. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  740. TX_MACRO_TX_PATH_OFFSET * decimator;
  741. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  742. TX_MACRO_TX_PATH_OFFSET * decimator;
  743. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  744. TX_MACRO_TX_PATH_OFFSET * decimator;
  745. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  746. TX_MACRO_TX_PATH_OFFSET * decimator;
  747. switch (event) {
  748. case SND_SOC_DAPM_PRE_PMU:
  749. snd_soc_component_update_bits(component,
  750. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  751. TX_MACRO_ADC_MODE_CFG0_SHIFT);
  752. /* Enable TX PGA Mute */
  753. snd_soc_component_update_bits(component,
  754. tx_vol_ctl_reg, 0x10, 0x10);
  755. break;
  756. case SND_SOC_DAPM_POST_PMU:
  757. snd_soc_component_update_bits(component,
  758. tx_vol_ctl_reg, 0x20, 0x20);
  759. snd_soc_component_update_bits(component,
  760. hpf_gate_reg, 0x01, 0x00);
  761. hpf_cut_off_freq = (
  762. snd_soc_component_read32(component, dec_cfg_reg) &
  763. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  764. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  765. hpf_cut_off_freq;
  766. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  767. snd_soc_component_update_bits(component, dec_cfg_reg,
  768. TX_HPF_CUT_OFF_FREQ_MASK,
  769. CF_MIN_3DB_150HZ << 5);
  770. /* schedule work queue to Remove Mute */
  771. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  772. msecs_to_jiffies(tx_unmute_delay));
  773. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  774. CF_MIN_3DB_150HZ) {
  775. schedule_delayed_work(
  776. &tx_priv->tx_hpf_work[decimator].dwork,
  777. msecs_to_jiffies(300));
  778. snd_soc_component_update_bits(component,
  779. hpf_gate_reg, 0x02, 0x02);
  780. /*
  781. * Minimum 1 clk cycle delay is required as per HW spec
  782. */
  783. usleep_range(1000, 1010);
  784. snd_soc_component_update_bits(component,
  785. hpf_gate_reg, 0x02, 0x00);
  786. }
  787. /* apply gain after decimator is enabled */
  788. snd_soc_component_write(component, tx_gain_ctl_reg,
  789. snd_soc_component_read32(component,
  790. tx_gain_ctl_reg));
  791. if (tx_priv->bcs_enable) {
  792. snd_soc_component_update_bits(component, dec_cfg_reg,
  793. 0x01, 0x01);
  794. snd_soc_component_update_bits(component,
  795. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x40);
  796. }
  797. break;
  798. case SND_SOC_DAPM_PRE_PMD:
  799. hpf_cut_off_freq =
  800. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  801. snd_soc_component_update_bits(component,
  802. tx_vol_ctl_reg, 0x10, 0x10);
  803. if (cancel_delayed_work_sync(
  804. &tx_priv->tx_hpf_work[decimator].dwork)) {
  805. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  806. snd_soc_component_update_bits(
  807. component, dec_cfg_reg,
  808. TX_HPF_CUT_OFF_FREQ_MASK,
  809. hpf_cut_off_freq << 5);
  810. snd_soc_component_update_bits(component,
  811. hpf_gate_reg,
  812. 0x02, 0x02);
  813. /*
  814. * Minimum 1 clk cycle delay is required
  815. * as per HW spec
  816. */
  817. usleep_range(1000, 1010);
  818. snd_soc_component_update_bits(component,
  819. hpf_gate_reg,
  820. 0x02, 0x00);
  821. }
  822. }
  823. cancel_delayed_work_sync(
  824. &tx_priv->tx_mute_dwork[decimator].dwork);
  825. break;
  826. case SND_SOC_DAPM_POST_PMD:
  827. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  828. 0x20, 0x00);
  829. snd_soc_component_update_bits(component,
  830. dec_cfg_reg, 0x06, 0x00);
  831. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  832. 0x10, 0x00);
  833. if (tx_priv->bcs_enable) {
  834. snd_soc_component_update_bits(component, dec_cfg_reg,
  835. 0x01, 0x00);
  836. snd_soc_component_update_bits(component,
  837. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  838. }
  839. break;
  840. }
  841. return 0;
  842. }
  843. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  844. struct snd_kcontrol *kcontrol, int event)
  845. {
  846. return 0;
  847. }
  848. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  849. struct snd_pcm_hw_params *params,
  850. struct snd_soc_dai *dai)
  851. {
  852. int tx_fs_rate = -EINVAL;
  853. struct snd_soc_component *component = dai->component;
  854. u32 decimator = 0;
  855. u32 sample_rate = 0;
  856. u16 tx_fs_reg = 0;
  857. struct device *tx_dev = NULL;
  858. struct tx_macro_priv *tx_priv = NULL;
  859. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  860. return -EINVAL;
  861. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  862. dai->name, dai->id, params_rate(params),
  863. params_channels(params));
  864. sample_rate = params_rate(params);
  865. switch (sample_rate) {
  866. case 8000:
  867. tx_fs_rate = 0;
  868. break;
  869. case 16000:
  870. tx_fs_rate = 1;
  871. break;
  872. case 32000:
  873. tx_fs_rate = 3;
  874. break;
  875. case 48000:
  876. tx_fs_rate = 4;
  877. break;
  878. case 96000:
  879. tx_fs_rate = 5;
  880. break;
  881. case 192000:
  882. tx_fs_rate = 6;
  883. break;
  884. case 384000:
  885. tx_fs_rate = 7;
  886. break;
  887. default:
  888. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  889. __func__, params_rate(params));
  890. return -EINVAL;
  891. }
  892. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  893. TX_MACRO_DEC_MAX) {
  894. if (decimator >= 0) {
  895. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  896. TX_MACRO_TX_PATH_OFFSET * decimator;
  897. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  898. __func__, decimator, sample_rate);
  899. snd_soc_component_update_bits(component, tx_fs_reg,
  900. 0x0F, tx_fs_rate);
  901. } else {
  902. dev_err(component->dev,
  903. "%s: ERROR: Invalid decimator: %d\n",
  904. __func__, decimator);
  905. return -EINVAL;
  906. }
  907. }
  908. return 0;
  909. }
  910. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  911. unsigned int *tx_num, unsigned int *tx_slot,
  912. unsigned int *rx_num, unsigned int *rx_slot)
  913. {
  914. struct snd_soc_component *component = dai->component;
  915. struct device *tx_dev = NULL;
  916. struct tx_macro_priv *tx_priv = NULL;
  917. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  918. return -EINVAL;
  919. switch (dai->id) {
  920. case TX_MACRO_AIF1_CAP:
  921. case TX_MACRO_AIF2_CAP:
  922. case TX_MACRO_AIF3_CAP:
  923. *tx_slot = tx_priv->active_ch_mask[dai->id];
  924. *tx_num = tx_priv->active_ch_cnt[dai->id];
  925. break;
  926. default:
  927. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  928. break;
  929. }
  930. return 0;
  931. }
  932. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  933. .hw_params = tx_macro_hw_params,
  934. .get_channel_map = tx_macro_get_channel_map,
  935. };
  936. static struct snd_soc_dai_driver tx_macro_dai[] = {
  937. {
  938. .name = "tx_macro_tx1",
  939. .id = TX_MACRO_AIF1_CAP,
  940. .capture = {
  941. .stream_name = "TX_AIF1 Capture",
  942. .rates = TX_MACRO_RATES,
  943. .formats = TX_MACRO_FORMATS,
  944. .rate_max = 192000,
  945. .rate_min = 8000,
  946. .channels_min = 1,
  947. .channels_max = 8,
  948. },
  949. .ops = &tx_macro_dai_ops,
  950. },
  951. {
  952. .name = "tx_macro_tx2",
  953. .id = TX_MACRO_AIF2_CAP,
  954. .capture = {
  955. .stream_name = "TX_AIF2 Capture",
  956. .rates = TX_MACRO_RATES,
  957. .formats = TX_MACRO_FORMATS,
  958. .rate_max = 192000,
  959. .rate_min = 8000,
  960. .channels_min = 1,
  961. .channels_max = 8,
  962. },
  963. .ops = &tx_macro_dai_ops,
  964. },
  965. {
  966. .name = "tx_macro_tx3",
  967. .id = TX_MACRO_AIF3_CAP,
  968. .capture = {
  969. .stream_name = "TX_AIF3 Capture",
  970. .rates = TX_MACRO_RATES,
  971. .formats = TX_MACRO_FORMATS,
  972. .rate_max = 192000,
  973. .rate_min = 8000,
  974. .channels_min = 1,
  975. .channels_max = 8,
  976. },
  977. .ops = &tx_macro_dai_ops,
  978. },
  979. };
  980. #define STRING(name) #name
  981. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  982. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  983. static const struct snd_kcontrol_new name##_mux = \
  984. SOC_DAPM_ENUM(STRING(name), name##_enum)
  985. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  986. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  987. static const struct snd_kcontrol_new name##_mux = \
  988. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  989. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  990. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  991. static const char * const adc_mux_text[] = {
  992. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  993. };
  994. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  995. 0, adc_mux_text);
  996. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  997. 0, adc_mux_text);
  998. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  999. 0, adc_mux_text);
  1000. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1001. 0, adc_mux_text);
  1002. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1003. 0, adc_mux_text);
  1004. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1005. 0, adc_mux_text);
  1006. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1007. 0, adc_mux_text);
  1008. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1009. 0, adc_mux_text);
  1010. static const char * const dmic_mux_text[] = {
  1011. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1012. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1013. };
  1014. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1015. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1016. tx_macro_put_dec_enum);
  1017. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1018. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1019. tx_macro_put_dec_enum);
  1020. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1021. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1022. tx_macro_put_dec_enum);
  1023. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1024. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1025. tx_macro_put_dec_enum);
  1026. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1027. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1028. tx_macro_put_dec_enum);
  1029. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1030. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1031. tx_macro_put_dec_enum);
  1032. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1033. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1034. tx_macro_put_dec_enum);
  1035. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1036. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1037. tx_macro_put_dec_enum);
  1038. static const char * const smic_mux_text[] = {
  1039. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "SWR_DMIC0",
  1040. "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3", "SWR_DMIC4",
  1041. "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1042. };
  1043. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1044. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1045. tx_macro_put_dec_enum);
  1046. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1047. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1048. tx_macro_put_dec_enum);
  1049. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1050. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1051. tx_macro_put_dec_enum);
  1052. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1053. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1054. tx_macro_put_dec_enum);
  1055. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1056. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1057. tx_macro_put_dec_enum);
  1058. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1059. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1060. tx_macro_put_dec_enum);
  1061. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1062. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1063. tx_macro_put_dec_enum);
  1064. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1065. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1066. tx_macro_put_dec_enum);
  1067. static const char * const dec_mode_mux_text[] = {
  1068. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1069. };
  1070. static const struct soc_enum dec_mode_mux_enum =
  1071. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1072. dec_mode_mux_text);
  1073. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1074. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1075. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1076. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1077. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1078. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1079. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1080. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1081. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1082. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1083. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1084. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1085. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1086. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1087. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1088. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1089. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1090. };
  1091. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1092. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1093. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1094. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1095. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1096. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1097. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1098. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1099. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1100. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1101. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1102. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1103. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1104. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1105. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1106. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1107. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1108. };
  1109. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1110. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1111. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1112. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1113. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1114. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1115. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1116. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1117. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1118. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1119. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1120. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1121. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1122. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1123. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1124. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1125. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1126. };
  1127. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  1128. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1129. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1130. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1131. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1132. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1133. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1134. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  1135. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1136. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  1137. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1138. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0,
  1139. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1140. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1141. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1142. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1143. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1144. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1145. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1146. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1147. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1148. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1149. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1150. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1151. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1152. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1153. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1154. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1155. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1156. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1157. tx_macro_enable_micbias,
  1158. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1159. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1160. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1161. SND_SOC_DAPM_POST_PMD),
  1162. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1163. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1164. SND_SOC_DAPM_POST_PMD),
  1165. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1166. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1167. SND_SOC_DAPM_POST_PMD),
  1168. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1169. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1170. SND_SOC_DAPM_POST_PMD),
  1171. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1172. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1173. SND_SOC_DAPM_POST_PMD),
  1174. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1175. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1176. SND_SOC_DAPM_POST_PMD),
  1177. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1178. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1179. SND_SOC_DAPM_POST_PMD),
  1180. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1181. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1182. SND_SOC_DAPM_POST_PMD),
  1183. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  1184. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  1185. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  1186. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  1187. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  1188. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  1189. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  1190. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  1191. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  1192. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  1193. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  1194. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  1195. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1196. TX_MACRO_DEC0, 0,
  1197. &tx_dec0_mux, tx_macro_enable_dec,
  1198. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1199. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1200. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1201. TX_MACRO_DEC1, 0,
  1202. &tx_dec1_mux, tx_macro_enable_dec,
  1203. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1204. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1205. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1206. TX_MACRO_DEC2, 0,
  1207. &tx_dec2_mux, tx_macro_enable_dec,
  1208. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1209. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1210. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1211. TX_MACRO_DEC3, 0,
  1212. &tx_dec3_mux, tx_macro_enable_dec,
  1213. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1214. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1215. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1216. TX_MACRO_DEC4, 0,
  1217. &tx_dec4_mux, tx_macro_enable_dec,
  1218. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1219. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1220. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1221. TX_MACRO_DEC5, 0,
  1222. &tx_dec5_mux, tx_macro_enable_dec,
  1223. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1224. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1225. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1226. TX_MACRO_DEC6, 0,
  1227. &tx_dec6_mux, tx_macro_enable_dec,
  1228. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1229. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1230. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1231. TX_MACRO_DEC7, 0,
  1232. &tx_dec7_mux, tx_macro_enable_dec,
  1233. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1234. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1235. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1236. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1237. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1238. tx_macro_tx_swr_clk_event,
  1239. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1240. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1241. tx_macro_va_swr_clk_event,
  1242. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1243. };
  1244. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1245. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1246. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1247. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1248. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1249. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1250. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1251. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1252. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1253. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1254. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1255. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1256. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1257. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1258. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1259. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1260. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1261. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1262. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1263. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1264. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1265. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1266. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1267. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1268. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1269. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1270. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1271. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1272. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1273. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1274. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1275. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1276. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1277. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1278. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1279. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1280. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1281. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1282. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1283. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1284. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1285. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1286. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1287. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1288. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1289. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1290. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1291. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1292. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1293. {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
  1294. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1295. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1296. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1297. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1298. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1299. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1300. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1301. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1302. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1303. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1304. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1305. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1306. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1307. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1308. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1309. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1310. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1311. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1312. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1313. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1314. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1315. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1316. {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
  1317. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1318. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1319. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1320. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1321. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1322. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1323. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1324. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1325. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1326. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1327. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1328. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1329. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1330. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1331. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1332. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1333. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1334. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1335. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1336. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1337. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1338. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1339. {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
  1340. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1341. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1342. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1343. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1344. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1345. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1346. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1347. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1348. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1349. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1350. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1351. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1352. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1353. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1354. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1355. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1356. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1357. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1358. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1359. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1360. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1361. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1362. {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
  1363. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1364. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1365. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1366. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1367. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1368. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1369. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1370. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1371. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1372. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1373. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1374. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1375. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1376. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1377. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1378. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1379. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1380. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1381. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1382. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1383. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1384. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1385. {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
  1386. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1387. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1388. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1389. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1390. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1391. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1392. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1393. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1394. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1395. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1396. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1397. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1398. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1399. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1400. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1401. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1402. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1403. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1404. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1405. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1406. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1407. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1408. {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
  1409. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1410. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1411. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1412. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1413. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1414. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1415. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1416. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1417. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1418. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1419. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1420. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1421. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1422. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1423. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1424. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1425. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1426. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1427. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1428. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1429. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1430. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1431. {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
  1432. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1433. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1434. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1435. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1436. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1437. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1438. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1439. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1440. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1441. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1442. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1443. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1444. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1445. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1446. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1447. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1448. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1449. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1450. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1451. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1452. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1453. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1454. {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
  1455. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1456. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1457. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1458. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1459. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1460. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1461. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1462. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1463. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1464. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1465. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1466. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1467. };
  1468. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1469. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1470. BOLERO_CDC_TX0_TX_VOL_CTL,
  1471. 0, -84, 40, digital_gain),
  1472. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1473. BOLERO_CDC_TX1_TX_VOL_CTL,
  1474. 0, -84, 40, digital_gain),
  1475. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1476. BOLERO_CDC_TX2_TX_VOL_CTL,
  1477. 0, -84, 40, digital_gain),
  1478. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1479. BOLERO_CDC_TX3_TX_VOL_CTL,
  1480. 0, -84, 40, digital_gain),
  1481. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1482. BOLERO_CDC_TX4_TX_VOL_CTL,
  1483. 0, -84, 40, digital_gain),
  1484. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1485. BOLERO_CDC_TX5_TX_VOL_CTL,
  1486. 0, -84, 40, digital_gain),
  1487. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1488. BOLERO_CDC_TX6_TX_VOL_CTL,
  1489. 0, -84, 40, digital_gain),
  1490. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1491. BOLERO_CDC_TX7_TX_VOL_CTL,
  1492. 0, -84, 40, digital_gain),
  1493. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1494. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1495. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1496. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1497. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1498. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1499. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1500. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1501. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1502. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1503. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1504. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1505. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1506. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1507. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1508. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1509. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1510. tx_macro_get_bcs, tx_macro_set_bcs),
  1511. };
  1512. static int tx_macro_register_event_listener(struct snd_soc_component *component,
  1513. bool enable)
  1514. {
  1515. struct device *tx_dev = NULL;
  1516. struct tx_macro_priv *tx_priv = NULL;
  1517. int ret = 0;
  1518. if (!component)
  1519. return -EINVAL;
  1520. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1521. if (!tx_dev) {
  1522. dev_err(component->dev,
  1523. "%s: null device for macro!\n", __func__);
  1524. return -EINVAL;
  1525. }
  1526. tx_priv = dev_get_drvdata(tx_dev);
  1527. if (!tx_priv) {
  1528. dev_err(component->dev,
  1529. "%s: priv is null for macro!\n", __func__);
  1530. return -EINVAL;
  1531. }
  1532. if (tx_priv->swr_ctrl_data) {
  1533. if (enable) {
  1534. ret = swrm_wcd_notify(
  1535. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1536. SWR_REGISTER_WAKEUP, NULL);
  1537. msm_cdc_pinctrl_set_wakeup_capable(
  1538. tx_priv->tx_swr_gpio_p, false);
  1539. } else {
  1540. msm_cdc_pinctrl_set_wakeup_capable(
  1541. tx_priv->tx_swr_gpio_p, true);
  1542. ret = swrm_wcd_notify(
  1543. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1544. SWR_DEREGISTER_WAKEUP, NULL);
  1545. }
  1546. }
  1547. return ret;
  1548. }
  1549. static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
  1550. struct regmap *regmap, int clk_type,
  1551. bool enable)
  1552. {
  1553. int ret = 0, clk_tx_ret = 0;
  1554. dev_dbg(tx_priv->dev,
  1555. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  1556. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  1557. (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
  1558. if (enable) {
  1559. if (tx_priv->swr_clk_users == 0) {
  1560. ret = msm_cdc_pinctrl_select_active_state(
  1561. tx_priv->tx_swr_gpio_p);
  1562. if (ret < 0) {
  1563. dev_err_ratelimited(tx_priv->dev,
  1564. "%s: tx swr pinctrl enable failed\n",
  1565. __func__);
  1566. goto exit;
  1567. }
  1568. }
  1569. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1570. TX_CORE_CLK,
  1571. TX_CORE_CLK,
  1572. true);
  1573. if (clk_type == TX_MCLK) {
  1574. ret = tx_macro_mclk_enable(tx_priv, 1);
  1575. if (ret < 0) {
  1576. if (tx_priv->swr_clk_users == 0)
  1577. msm_cdc_pinctrl_select_sleep_state(
  1578. tx_priv->tx_swr_gpio_p);
  1579. dev_err_ratelimited(tx_priv->dev,
  1580. "%s: request clock enable failed\n",
  1581. __func__);
  1582. goto done;
  1583. }
  1584. }
  1585. if (clk_type == VA_MCLK) {
  1586. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1587. TX_CORE_CLK,
  1588. VA_CORE_CLK,
  1589. true);
  1590. if (ret < 0) {
  1591. if (tx_priv->swr_clk_users == 0)
  1592. msm_cdc_pinctrl_select_sleep_state(
  1593. tx_priv->tx_swr_gpio_p);
  1594. dev_err_ratelimited(tx_priv->dev,
  1595. "%s: swr request clk failed\n",
  1596. __func__);
  1597. goto done;
  1598. }
  1599. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  1600. true);
  1601. if (tx_priv->tx_mclk_users == 0) {
  1602. regmap_update_bits(regmap,
  1603. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
  1604. 0x01, 0x01);
  1605. regmap_update_bits(regmap,
  1606. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  1607. 0x01, 0x01);
  1608. regmap_update_bits(regmap,
  1609. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1610. 0x01, 0x01);
  1611. }
  1612. }
  1613. if (tx_priv->swr_clk_users == 0) {
  1614. dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
  1615. __func__, tx_priv->reset_swr);
  1616. if (tx_priv->reset_swr)
  1617. regmap_update_bits(regmap,
  1618. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1619. 0x02, 0x02);
  1620. regmap_update_bits(regmap,
  1621. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1622. 0x01, 0x01);
  1623. if (tx_priv->reset_swr)
  1624. regmap_update_bits(regmap,
  1625. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1626. 0x02, 0x00);
  1627. tx_priv->reset_swr = false;
  1628. }
  1629. if (!clk_tx_ret)
  1630. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1631. TX_CORE_CLK,
  1632. TX_CORE_CLK,
  1633. false);
  1634. tx_priv->swr_clk_users++;
  1635. } else {
  1636. if (tx_priv->swr_clk_users <= 0) {
  1637. dev_err_ratelimited(tx_priv->dev,
  1638. "tx swrm clock users already 0\n");
  1639. tx_priv->swr_clk_users = 0;
  1640. return 0;
  1641. }
  1642. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1643. TX_CORE_CLK,
  1644. TX_CORE_CLK,
  1645. true);
  1646. tx_priv->swr_clk_users--;
  1647. if (tx_priv->swr_clk_users == 0)
  1648. regmap_update_bits(regmap,
  1649. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1650. 0x01, 0x00);
  1651. if (clk_type == TX_MCLK)
  1652. tx_macro_mclk_enable(tx_priv, 0);
  1653. if (clk_type == VA_MCLK) {
  1654. if (tx_priv->tx_mclk_users == 0) {
  1655. regmap_update_bits(regmap,
  1656. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1657. 0x01, 0x00);
  1658. regmap_update_bits(regmap,
  1659. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  1660. 0x01, 0x00);
  1661. }
  1662. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  1663. false);
  1664. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1665. TX_CORE_CLK,
  1666. VA_CORE_CLK,
  1667. false);
  1668. if (ret < 0) {
  1669. dev_err_ratelimited(tx_priv->dev,
  1670. "%s: swr request clk failed\n",
  1671. __func__);
  1672. goto done;
  1673. }
  1674. }
  1675. if (!clk_tx_ret)
  1676. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1677. TX_CORE_CLK,
  1678. TX_CORE_CLK,
  1679. false);
  1680. if (tx_priv->swr_clk_users == 0) {
  1681. ret = msm_cdc_pinctrl_select_sleep_state(
  1682. tx_priv->tx_swr_gpio_p);
  1683. if (ret < 0) {
  1684. dev_err_ratelimited(tx_priv->dev,
  1685. "%s: tx swr pinctrl disable failed\n",
  1686. __func__);
  1687. goto exit;
  1688. }
  1689. }
  1690. }
  1691. return 0;
  1692. done:
  1693. if (!clk_tx_ret)
  1694. bolero_clk_rsc_request_clock(tx_priv->dev,
  1695. TX_CORE_CLK,
  1696. TX_CORE_CLK,
  1697. false);
  1698. exit:
  1699. return ret;
  1700. }
  1701. static int tx_macro_clk_switch(struct snd_soc_component *component)
  1702. {
  1703. struct device *tx_dev = NULL;
  1704. struct tx_macro_priv *tx_priv = NULL;
  1705. int ret = 0;
  1706. if (!component)
  1707. return -EINVAL;
  1708. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1709. if (!tx_dev) {
  1710. dev_err(component->dev,
  1711. "%s: null device for macro!\n", __func__);
  1712. return -EINVAL;
  1713. }
  1714. tx_priv = dev_get_drvdata(tx_dev);
  1715. if (!tx_priv) {
  1716. dev_err(component->dev,
  1717. "%s: priv is null for macro!\n", __func__);
  1718. return -EINVAL;
  1719. }
  1720. if (tx_priv->swr_ctrl_data) {
  1721. ret = swrm_wcd_notify(
  1722. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1723. SWR_REQ_CLK_SWITCH, NULL);
  1724. }
  1725. return ret;
  1726. }
  1727. static int tx_macro_core_vote(void *handle, bool enable)
  1728. {
  1729. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1730. if (tx_priv == NULL) {
  1731. pr_err("%s: tx priv data is NULL\n", __func__);
  1732. return -EINVAL;
  1733. }
  1734. if (enable) {
  1735. pm_runtime_get_sync(tx_priv->dev);
  1736. pm_runtime_put_autosuspend(tx_priv->dev);
  1737. pm_runtime_mark_last_busy(tx_priv->dev);
  1738. }
  1739. if (bolero_check_core_votes(tx_priv->dev))
  1740. return 0;
  1741. else
  1742. return -EINVAL;
  1743. }
  1744. static int tx_macro_swrm_clock(void *handle, bool enable)
  1745. {
  1746. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1747. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  1748. int ret = 0;
  1749. if (regmap == NULL) {
  1750. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  1751. return -EINVAL;
  1752. }
  1753. mutex_lock(&tx_priv->swr_clk_lock);
  1754. dev_dbg(tx_priv->dev,
  1755. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  1756. __func__, (enable ? "enable" : "disable"),
  1757. tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
  1758. if (enable) {
  1759. pm_runtime_get_sync(tx_priv->dev);
  1760. if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
  1761. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1762. VA_MCLK, enable);
  1763. if (ret) {
  1764. pm_runtime_mark_last_busy(tx_priv->dev);
  1765. pm_runtime_put_autosuspend(tx_priv->dev);
  1766. goto done;
  1767. }
  1768. tx_priv->va_clk_status++;
  1769. } else {
  1770. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1771. TX_MCLK, enable);
  1772. if (ret) {
  1773. pm_runtime_mark_last_busy(tx_priv->dev);
  1774. pm_runtime_put_autosuspend(tx_priv->dev);
  1775. goto done;
  1776. }
  1777. tx_priv->tx_clk_status++;
  1778. }
  1779. pm_runtime_mark_last_busy(tx_priv->dev);
  1780. pm_runtime_put_autosuspend(tx_priv->dev);
  1781. } else {
  1782. if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
  1783. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1784. VA_MCLK, enable);
  1785. if (ret)
  1786. goto done;
  1787. --tx_priv->va_clk_status;
  1788. } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  1789. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1790. TX_MCLK, enable);
  1791. if (ret)
  1792. goto done;
  1793. --tx_priv->tx_clk_status;
  1794. } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  1795. if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
  1796. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1797. VA_MCLK, enable);
  1798. if (ret)
  1799. goto done;
  1800. --tx_priv->va_clk_status;
  1801. } else {
  1802. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1803. TX_MCLK, enable);
  1804. if (ret)
  1805. goto done;
  1806. --tx_priv->tx_clk_status;
  1807. }
  1808. } else {
  1809. dev_dbg(tx_priv->dev,
  1810. "%s: Both clocks are disabled\n", __func__);
  1811. }
  1812. }
  1813. dev_dbg(tx_priv->dev,
  1814. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  1815. __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
  1816. tx_priv->va_clk_status);
  1817. done:
  1818. mutex_unlock(&tx_priv->swr_clk_lock);
  1819. return ret;
  1820. }
  1821. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1822. struct tx_macro_priv *tx_priv)
  1823. {
  1824. u32 div_factor = TX_MACRO_CLK_DIV_2;
  1825. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  1826. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1827. mclk_rate % dmic_sample_rate != 0)
  1828. goto undefined_rate;
  1829. div_factor = mclk_rate / dmic_sample_rate;
  1830. switch (div_factor) {
  1831. case 2:
  1832. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1833. break;
  1834. case 3:
  1835. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  1836. break;
  1837. case 4:
  1838. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  1839. break;
  1840. case 6:
  1841. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  1842. break;
  1843. case 8:
  1844. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  1845. break;
  1846. case 16:
  1847. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  1848. break;
  1849. default:
  1850. /* Any other DIV factor is invalid */
  1851. goto undefined_rate;
  1852. }
  1853. /* Valid dmic DIV factors */
  1854. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1855. __func__, div_factor, mclk_rate);
  1856. return dmic_sample_rate;
  1857. undefined_rate:
  1858. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1859. __func__, dmic_sample_rate, mclk_rate);
  1860. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1861. return dmic_sample_rate;
  1862. }
  1863. static const struct tx_macro_reg_mask_val tx_macro_reg_init[] = {
  1864. {BOLERO_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x02},
  1865. };
  1866. static int tx_macro_init(struct snd_soc_component *component)
  1867. {
  1868. struct snd_soc_dapm_context *dapm =
  1869. snd_soc_component_get_dapm(component);
  1870. int ret = 0, i = 0;
  1871. struct device *tx_dev = NULL;
  1872. struct tx_macro_priv *tx_priv = NULL;
  1873. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1874. if (!tx_dev) {
  1875. dev_err(component->dev,
  1876. "%s: null device for macro!\n", __func__);
  1877. return -EINVAL;
  1878. }
  1879. tx_priv = dev_get_drvdata(tx_dev);
  1880. if (!tx_priv) {
  1881. dev_err(component->dev,
  1882. "%s: priv is null for macro!\n", __func__);
  1883. return -EINVAL;
  1884. }
  1885. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  1886. ARRAY_SIZE(tx_macro_dapm_widgets));
  1887. if (ret < 0) {
  1888. dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
  1889. return ret;
  1890. }
  1891. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1892. ARRAY_SIZE(tx_audio_map));
  1893. if (ret < 0) {
  1894. dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
  1895. return ret;
  1896. }
  1897. ret = snd_soc_dapm_new_widgets(dapm->card);
  1898. if (ret < 0) {
  1899. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1900. return ret;
  1901. }
  1902. ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
  1903. ARRAY_SIZE(tx_macro_snd_controls));
  1904. if (ret < 0) {
  1905. dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
  1906. return ret;
  1907. }
  1908. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1909. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1910. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1911. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  1912. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  1913. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  1914. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  1915. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
  1916. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
  1917. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
  1918. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
  1919. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
  1920. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
  1921. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
  1922. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
  1923. snd_soc_dapm_sync(dapm);
  1924. for (i = 0; i < NUM_DECIMATORS; i++) {
  1925. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1926. tx_priv->tx_hpf_work[i].decimator = i;
  1927. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1928. tx_macro_tx_hpf_corner_freq_callback);
  1929. }
  1930. for (i = 0; i < NUM_DECIMATORS; i++) {
  1931. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1932. tx_priv->tx_mute_dwork[i].decimator = i;
  1933. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1934. tx_macro_mute_update_callback);
  1935. }
  1936. tx_priv->component = component;
  1937. for (i = 0; i < ARRAY_SIZE(tx_macro_reg_init); i++)
  1938. snd_soc_component_update_bits(component,
  1939. tx_macro_reg_init[i].reg,
  1940. tx_macro_reg_init[i].mask,
  1941. tx_macro_reg_init[i].val);
  1942. return 0;
  1943. }
  1944. static int tx_macro_deinit(struct snd_soc_component *component)
  1945. {
  1946. struct device *tx_dev = NULL;
  1947. struct tx_macro_priv *tx_priv = NULL;
  1948. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1949. return -EINVAL;
  1950. tx_priv->component = NULL;
  1951. return 0;
  1952. }
  1953. static void tx_macro_add_child_devices(struct work_struct *work)
  1954. {
  1955. struct tx_macro_priv *tx_priv = NULL;
  1956. struct platform_device *pdev = NULL;
  1957. struct device_node *node = NULL;
  1958. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  1959. int ret = 0;
  1960. u16 count = 0, ctrl_num = 0;
  1961. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  1962. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  1963. bool tx_swr_master_node = false;
  1964. tx_priv = container_of(work, struct tx_macro_priv,
  1965. tx_macro_add_child_devices_work);
  1966. if (!tx_priv) {
  1967. pr_err("%s: Memory for tx_priv does not exist\n",
  1968. __func__);
  1969. return;
  1970. }
  1971. if (!tx_priv->dev) {
  1972. pr_err("%s: tx dev does not exist\n", __func__);
  1973. return;
  1974. }
  1975. if (!tx_priv->dev->of_node) {
  1976. dev_err(tx_priv->dev,
  1977. "%s: DT node for tx_priv does not exist\n", __func__);
  1978. return;
  1979. }
  1980. platdata = &tx_priv->swr_plat_data;
  1981. tx_priv->child_count = 0;
  1982. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  1983. tx_swr_master_node = false;
  1984. if (strnstr(node->name, "tx_swr_master",
  1985. strlen("tx_swr_master")) != NULL)
  1986. tx_swr_master_node = true;
  1987. if (tx_swr_master_node)
  1988. strlcpy(plat_dev_name, "tx_swr_ctrl",
  1989. (TX_MACRO_SWR_STRING_LEN - 1));
  1990. else
  1991. strlcpy(plat_dev_name, node->name,
  1992. (TX_MACRO_SWR_STRING_LEN - 1));
  1993. pdev = platform_device_alloc(plat_dev_name, -1);
  1994. if (!pdev) {
  1995. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  1996. __func__);
  1997. ret = -ENOMEM;
  1998. goto err;
  1999. }
  2000. pdev->dev.parent = tx_priv->dev;
  2001. pdev->dev.of_node = node;
  2002. if (tx_swr_master_node) {
  2003. ret = platform_device_add_data(pdev, platdata,
  2004. sizeof(*platdata));
  2005. if (ret) {
  2006. dev_err(&pdev->dev,
  2007. "%s: cannot add plat data ctrl:%d\n",
  2008. __func__, ctrl_num);
  2009. goto fail_pdev_add;
  2010. }
  2011. }
  2012. ret = platform_device_add(pdev);
  2013. if (ret) {
  2014. dev_err(&pdev->dev,
  2015. "%s: Cannot add platform device\n",
  2016. __func__);
  2017. goto fail_pdev_add;
  2018. }
  2019. if (tx_swr_master_node) {
  2020. temp = krealloc(swr_ctrl_data,
  2021. (ctrl_num + 1) * sizeof(
  2022. struct tx_macro_swr_ctrl_data),
  2023. GFP_KERNEL);
  2024. if (!temp) {
  2025. ret = -ENOMEM;
  2026. goto fail_pdev_add;
  2027. }
  2028. swr_ctrl_data = temp;
  2029. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  2030. ctrl_num++;
  2031. dev_dbg(&pdev->dev,
  2032. "%s: Added soundwire ctrl device(s)\n",
  2033. __func__);
  2034. tx_priv->swr_ctrl_data = swr_ctrl_data;
  2035. }
  2036. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  2037. tx_priv->pdev_child_devices[
  2038. tx_priv->child_count++] = pdev;
  2039. else
  2040. goto err;
  2041. }
  2042. return;
  2043. fail_pdev_add:
  2044. for (count = 0; count < tx_priv->child_count; count++)
  2045. platform_device_put(tx_priv->pdev_child_devices[count]);
  2046. err:
  2047. return;
  2048. }
  2049. static int tx_macro_set_port_map(struct snd_soc_component *component,
  2050. u32 usecase, u32 size, void *data)
  2051. {
  2052. struct device *tx_dev = NULL;
  2053. struct tx_macro_priv *tx_priv = NULL;
  2054. struct swrm_port_config port_cfg;
  2055. int ret = 0;
  2056. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  2057. return -EINVAL;
  2058. memset(&port_cfg, 0, sizeof(port_cfg));
  2059. port_cfg.uc = usecase;
  2060. port_cfg.size = size;
  2061. port_cfg.params = data;
  2062. if (tx_priv->swr_ctrl_data)
  2063. ret = swrm_wcd_notify(
  2064. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2065. SWR_SET_PORT_MAP, &port_cfg);
  2066. return ret;
  2067. }
  2068. static void tx_macro_init_ops(struct macro_ops *ops,
  2069. char __iomem *tx_io_base)
  2070. {
  2071. memset(ops, 0, sizeof(struct macro_ops));
  2072. ops->init = tx_macro_init;
  2073. ops->exit = tx_macro_deinit;
  2074. ops->io_base = tx_io_base;
  2075. ops->dai_ptr = tx_macro_dai;
  2076. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  2077. ops->event_handler = tx_macro_event_handler;
  2078. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  2079. ops->set_port_map = tx_macro_set_port_map;
  2080. ops->clk_switch = tx_macro_clk_switch;
  2081. ops->reg_evt_listener = tx_macro_register_event_listener;
  2082. }
  2083. static int tx_macro_probe(struct platform_device *pdev)
  2084. {
  2085. struct macro_ops ops = {0};
  2086. struct tx_macro_priv *tx_priv = NULL;
  2087. u32 tx_base_addr = 0, sample_rate = 0;
  2088. char __iomem *tx_io_base = NULL;
  2089. int ret = 0;
  2090. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  2091. u32 is_used_tx_swr_gpio = 1;
  2092. const char *is_used_tx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2093. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  2094. GFP_KERNEL);
  2095. if (!tx_priv)
  2096. return -ENOMEM;
  2097. platform_set_drvdata(pdev, tx_priv);
  2098. tx_priv->dev = &pdev->dev;
  2099. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2100. &tx_base_addr);
  2101. if (ret) {
  2102. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2103. __func__, "reg");
  2104. return ret;
  2105. }
  2106. dev_set_drvdata(&pdev->dev, tx_priv);
  2107. if (of_find_property(pdev->dev.of_node, is_used_tx_swr_gpio_dt,
  2108. NULL)) {
  2109. ret = of_property_read_u32(pdev->dev.of_node,
  2110. is_used_tx_swr_gpio_dt,
  2111. &is_used_tx_swr_gpio);
  2112. if (ret) {
  2113. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2114. __func__, is_used_tx_swr_gpio_dt);
  2115. is_used_tx_swr_gpio = 1;
  2116. }
  2117. }
  2118. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2119. "qcom,tx-swr-gpios", 0);
  2120. if (!tx_priv->tx_swr_gpio_p && is_used_tx_swr_gpio) {
  2121. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2122. __func__);
  2123. return -EINVAL;
  2124. }
  2125. if (msm_cdc_pinctrl_get_state(tx_priv->tx_swr_gpio_p) < 0) {
  2126. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2127. __func__);
  2128. return -EPROBE_DEFER;
  2129. }
  2130. tx_io_base = devm_ioremap(&pdev->dev,
  2131. tx_base_addr, TX_MACRO_MAX_OFFSET);
  2132. if (!tx_io_base) {
  2133. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2134. return -ENOMEM;
  2135. }
  2136. tx_priv->tx_io_base = tx_io_base;
  2137. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2138. &sample_rate);
  2139. if (ret) {
  2140. dev_err(&pdev->dev,
  2141. "%s: could not find sample_rate entry in dt\n",
  2142. __func__);
  2143. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  2144. } else {
  2145. if (tx_macro_validate_dmic_sample_rate(
  2146. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2147. return -EINVAL;
  2148. }
  2149. tx_priv->reset_swr = true;
  2150. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  2151. tx_macro_add_child_devices);
  2152. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  2153. tx_priv->swr_plat_data.read = NULL;
  2154. tx_priv->swr_plat_data.write = NULL;
  2155. tx_priv->swr_plat_data.bulk_write = NULL;
  2156. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  2157. tx_priv->swr_plat_data.core_vote = tx_macro_core_vote;
  2158. tx_priv->swr_plat_data.handle_irq = NULL;
  2159. mutex_init(&tx_priv->mclk_lock);
  2160. mutex_init(&tx_priv->swr_clk_lock);
  2161. tx_macro_init_ops(&ops, tx_io_base);
  2162. ops.clk_id_req = TX_CORE_CLK;
  2163. ops.default_clk_id = TX_CORE_CLK;
  2164. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  2165. if (ret) {
  2166. dev_err(&pdev->dev,
  2167. "%s: register macro failed\n", __func__);
  2168. goto err_reg_macro;
  2169. }
  2170. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  2171. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2172. pm_runtime_use_autosuspend(&pdev->dev);
  2173. pm_runtime_set_suspended(&pdev->dev);
  2174. pm_suspend_ignore_children(&pdev->dev, true);
  2175. pm_runtime_enable(&pdev->dev);
  2176. return 0;
  2177. err_reg_macro:
  2178. mutex_destroy(&tx_priv->mclk_lock);
  2179. mutex_destroy(&tx_priv->swr_clk_lock);
  2180. return ret;
  2181. }
  2182. static int tx_macro_remove(struct platform_device *pdev)
  2183. {
  2184. struct tx_macro_priv *tx_priv = NULL;
  2185. u16 count = 0;
  2186. tx_priv = platform_get_drvdata(pdev);
  2187. if (!tx_priv)
  2188. return -EINVAL;
  2189. if (tx_priv->swr_ctrl_data)
  2190. kfree(tx_priv->swr_ctrl_data);
  2191. for (count = 0; count < tx_priv->child_count &&
  2192. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  2193. platform_device_unregister(tx_priv->pdev_child_devices[count]);
  2194. pm_runtime_disable(&pdev->dev);
  2195. pm_runtime_set_suspended(&pdev->dev);
  2196. mutex_destroy(&tx_priv->mclk_lock);
  2197. mutex_destroy(&tx_priv->swr_clk_lock);
  2198. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  2199. return 0;
  2200. }
  2201. static const struct of_device_id tx_macro_dt_match[] = {
  2202. {.compatible = "qcom,tx-macro"},
  2203. {}
  2204. };
  2205. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2206. SET_RUNTIME_PM_OPS(
  2207. bolero_runtime_suspend,
  2208. bolero_runtime_resume,
  2209. NULL
  2210. )
  2211. };
  2212. static struct platform_driver tx_macro_driver = {
  2213. .driver = {
  2214. .name = "tx_macro",
  2215. .owner = THIS_MODULE,
  2216. .pm = &bolero_dev_pm_ops,
  2217. .of_match_table = tx_macro_dt_match,
  2218. .suppress_bind_attrs = true,
  2219. },
  2220. .probe = tx_macro_probe,
  2221. .remove = tx_macro_remove,
  2222. };
  2223. module_platform_driver(tx_macro_driver);
  2224. MODULE_DESCRIPTION("TX macro driver");
  2225. MODULE_LICENSE("GPL v2");