sde_kms.c 120 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <linux/memblock.h>
  27. #include <drm/drm_atomic_uapi.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "msm_drv.h"
  30. #include "msm_mmu.h"
  31. #include "msm_gem.h"
  32. #include "dsi_display.h"
  33. #include "dsi_drm.h"
  34. #include "sde_wb.h"
  35. #include "dp_display.h"
  36. #include "dp_drm.h"
  37. #include "dp_mst_drm.h"
  38. #include "sde_kms.h"
  39. #include "sde_core_irq.h"
  40. #include "sde_formats.h"
  41. #include "sde_hw_vbif.h"
  42. #include "sde_vbif.h"
  43. #include "sde_encoder.h"
  44. #include "sde_plane.h"
  45. #include "sde_crtc.h"
  46. #include "sde_color_processing.h"
  47. #include "sde_reg_dma.h"
  48. #include "sde_connector.h"
  49. #include "sde_vm.h"
  50. #include <linux/qcom_scm.h>
  51. #include "soc/qcom/secure_buffer.h"
  52. #include <linux/qtee_shmbridge.h>
  53. #include <linux/haven/hh_irq_lend.h>
  54. #define CREATE_TRACE_POINTS
  55. #include "sde_trace.h"
  56. /* defines for secure channel call */
  57. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  58. #define MDP_DEVICE_ID 0x1A
  59. #define DEMURA_REGION_NAME_MAX 32
  60. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  61. static const char * const iommu_ports[] = {
  62. "mdp_0",
  63. };
  64. /**
  65. * Controls size of event log buffer. Specified as a power of 2.
  66. */
  67. #define SDE_EVTLOG_SIZE 1024
  68. /*
  69. * To enable overall DRM driver logging
  70. * # echo 0x2 > /sys/module/drm/parameters/debug
  71. *
  72. * To enable DRM driver h/w logging
  73. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  74. *
  75. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  76. */
  77. #define SDE_DEBUGFS_DIR "msm_sde"
  78. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  79. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  80. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  81. /**
  82. * sdecustom - enable certain driver customizations for sde clients
  83. * Enabling this modifies the standard DRM behavior slightly and assumes
  84. * that the clients have specific knowledge about the modifications that
  85. * are involved, so don't enable this unless you know what you're doing.
  86. *
  87. * Parts of the driver that are affected by this setting may be located by
  88. * searching for invocations of the 'sde_is_custom_client()' function.
  89. *
  90. * This is disabled by default.
  91. */
  92. static bool sdecustom = true;
  93. module_param(sdecustom, bool, 0400);
  94. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  95. static int sde_kms_hw_init(struct msm_kms *kms);
  96. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  97. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  98. static int _sde_kms_register_events(struct msm_kms *kms,
  99. struct drm_mode_object *obj, u32 event, bool en);
  100. bool sde_is_custom_client(void)
  101. {
  102. return sdecustom;
  103. }
  104. #ifdef CONFIG_DEBUG_FS
  105. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  106. {
  107. struct msm_drm_private *priv;
  108. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  109. return NULL;
  110. priv = sde_kms->dev->dev_private;
  111. return priv->debug_root;
  112. }
  113. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  114. {
  115. void *p;
  116. int rc;
  117. void *debugfs_root;
  118. p = sde_hw_util_get_log_mask_ptr();
  119. if (!sde_kms || !p)
  120. return -EINVAL;
  121. debugfs_root = sde_debugfs_get_root(sde_kms);
  122. if (!debugfs_root)
  123. return -EINVAL;
  124. /* allow debugfs_root to be NULL */
  125. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  126. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  127. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  128. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  129. if (rc) {
  130. SDE_ERROR("failed to init perf %d\n", rc);
  131. return rc;
  132. }
  133. if (sde_kms->catalog->qdss_count)
  134. debugfs_create_u32("qdss", 0600, debugfs_root,
  135. (u32 *)&sde_kms->qdss_enabled);
  136. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  137. (u32 *)&sde_kms->pm_suspend_clk_dump);
  138. return 0;
  139. }
  140. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  141. {
  142. struct sde_kms *sde_kms = to_sde_kms(kms);
  143. /* don't need to NULL check debugfs_root */
  144. if (sde_kms) {
  145. sde_debugfs_vbif_destroy(sde_kms);
  146. sde_debugfs_core_irq_destroy(sde_kms);
  147. }
  148. }
  149. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  150. {
  151. int i;
  152. struct device *dev = sde_kms->dev->dev;
  153. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  154. for (i = 0; i < sde_kms->dsi_display_count; i++)
  155. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  156. return 0;
  157. }
  158. #else
  159. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  160. {
  161. return 0;
  162. }
  163. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  164. {
  165. }
  166. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  167. {
  168. return 0;
  169. }
  170. #endif
  171. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  172. struct drm_crtc *crtc)
  173. {
  174. struct drm_encoder *encoder;
  175. struct drm_device *dev;
  176. int ret;
  177. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  178. SDE_ERROR("invalid params\n");
  179. return;
  180. }
  181. if (!crtc->state->enable) {
  182. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  183. return;
  184. }
  185. if (!crtc->state->active) {
  186. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  187. return;
  188. }
  189. dev = crtc->dev;
  190. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  191. if (encoder->crtc != crtc)
  192. continue;
  193. /*
  194. * Video Mode - Wait for VSYNC
  195. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  196. * complete
  197. */
  198. SDE_EVT32_VERBOSE(DRMID(crtc));
  199. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  200. if (ret && ret != -EWOULDBLOCK) {
  201. SDE_ERROR(
  202. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  203. crtc->base.id, encoder->base.id, ret);
  204. break;
  205. }
  206. }
  207. }
  208. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  209. struct drm_crtc *crtc, bool enable)
  210. {
  211. struct drm_device *dev;
  212. struct msm_drm_private *priv;
  213. struct sde_mdss_cfg *sde_cfg;
  214. struct drm_plane *plane;
  215. int i, ret;
  216. dev = sde_kms->dev;
  217. priv = dev->dev_private;
  218. sde_cfg = sde_kms->catalog;
  219. ret = sde_vbif_halt_xin_mask(sde_kms,
  220. sde_cfg->sui_block_xin_mask, enable);
  221. if (ret) {
  222. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  223. return ret;
  224. }
  225. if (enable) {
  226. for (i = 0; i < priv->num_planes; i++) {
  227. plane = priv->planes[i];
  228. sde_plane_secure_ctrl_xin_client(plane, crtc);
  229. }
  230. }
  231. return 0;
  232. }
  233. /**
  234. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  235. * @sde_kms: Pointer to sde_kms struct
  236. * @vimd: switch the stage 2 translation to this VMID
  237. */
  238. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  239. {
  240. struct device dummy = {};
  241. dma_addr_t dma_handle;
  242. uint32_t num_sids;
  243. uint32_t *sec_sid;
  244. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  245. int ret = 0, i;
  246. struct qtee_shm shm;
  247. bool qtee_en = qtee_shmbridge_is_enabled();
  248. phys_addr_t mem_addr;
  249. u64 mem_size;
  250. num_sids = sde_cfg->sec_sid_mask_count;
  251. if (!num_sids) {
  252. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  253. return -EINVAL;
  254. }
  255. if (qtee_en) {
  256. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  257. &shm);
  258. if (ret)
  259. return -ENOMEM;
  260. sec_sid = (uint32_t *) shm.vaddr;
  261. mem_addr = shm.paddr;
  262. /**
  263. * SMMUSecureModeSwitch requires the size to be number of SID's
  264. * but shm allocates size in pages. Modify the args as per
  265. * client requirement.
  266. */
  267. mem_size = sizeof(uint32_t) * num_sids;
  268. } else {
  269. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  270. if (!sec_sid)
  271. return -ENOMEM;
  272. mem_addr = virt_to_phys(sec_sid);
  273. mem_size = sizeof(uint32_t) * num_sids;
  274. }
  275. for (i = 0; i < num_sids; i++) {
  276. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  277. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  278. }
  279. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  280. if (ret) {
  281. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  282. goto map_error;
  283. }
  284. set_dma_ops(&dummy, NULL);
  285. dma_handle = dma_map_single(&dummy, sec_sid,
  286. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  287. if (dma_mapping_error(&dummy, dma_handle)) {
  288. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  289. vmid);
  290. goto map_error;
  291. }
  292. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  293. vmid, num_sids, qtee_en);
  294. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  295. mem_size, vmid);
  296. if (ret)
  297. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  298. vmid, ret);
  299. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  300. vmid, qtee_en, num_sids, ret);
  301. dma_unmap_single(&dummy, dma_handle,
  302. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  303. map_error:
  304. if (qtee_en)
  305. qtee_shmbridge_free_shm(&shm);
  306. else
  307. kfree(sec_sid);
  308. return ret;
  309. }
  310. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  311. {
  312. u32 ret;
  313. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  314. return 0;
  315. /* detach_all_contexts */
  316. ret = sde_kms_mmu_detach(sde_kms, false);
  317. if (ret) {
  318. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  319. goto mmu_error;
  320. }
  321. ret = _sde_kms_scm_call(sde_kms, vmid);
  322. if (ret) {
  323. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  324. goto scm_error;
  325. }
  326. return 0;
  327. scm_error:
  328. sde_kms_mmu_attach(sde_kms, false);
  329. mmu_error:
  330. atomic_dec(&sde_kms->detach_all_cb);
  331. return ret;
  332. }
  333. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  334. u32 old_vmid)
  335. {
  336. u32 ret;
  337. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  338. return 0;
  339. ret = _sde_kms_scm_call(sde_kms, vmid);
  340. if (ret) {
  341. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  342. goto scm_error;
  343. }
  344. /* attach_all_contexts */
  345. ret = sde_kms_mmu_attach(sde_kms, false);
  346. if (ret) {
  347. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  348. goto mmu_error;
  349. }
  350. return 0;
  351. mmu_error:
  352. _sde_kms_scm_call(sde_kms, old_vmid);
  353. scm_error:
  354. atomic_inc(&sde_kms->detach_all_cb);
  355. return ret;
  356. }
  357. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  358. {
  359. u32 ret;
  360. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  361. return 0;
  362. /* detach secure_context */
  363. ret = sde_kms_mmu_detach(sde_kms, true);
  364. if (ret) {
  365. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  366. goto mmu_error;
  367. }
  368. ret = _sde_kms_scm_call(sde_kms, vmid);
  369. if (ret) {
  370. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  371. goto scm_error;
  372. }
  373. return 0;
  374. scm_error:
  375. sde_kms_mmu_attach(sde_kms, true);
  376. mmu_error:
  377. atomic_dec(&sde_kms->detach_sec_cb);
  378. return ret;
  379. }
  380. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  381. u32 old_vmid)
  382. {
  383. u32 ret;
  384. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  385. return 0;
  386. ret = _sde_kms_scm_call(sde_kms, vmid);
  387. if (ret) {
  388. goto scm_error;
  389. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  390. }
  391. ret = sde_kms_mmu_attach(sde_kms, true);
  392. if (ret) {
  393. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  394. goto mmu_error;
  395. }
  396. return 0;
  397. mmu_error:
  398. _sde_kms_scm_call(sde_kms, old_vmid);
  399. scm_error:
  400. atomic_inc(&sde_kms->detach_sec_cb);
  401. return ret;
  402. }
  403. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  404. struct drm_crtc *crtc, bool enable)
  405. {
  406. int ret;
  407. if (enable) {
  408. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  409. if (ret < 0) {
  410. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  411. return ret;
  412. }
  413. sde_crtc_misr_setup(crtc, true, 1);
  414. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  415. if (ret) {
  416. sde_crtc_misr_setup(crtc, false, 0);
  417. pm_runtime_put_sync(sde_kms->dev->dev);
  418. return ret;
  419. }
  420. } else {
  421. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  422. sde_crtc_misr_setup(crtc, false, 0);
  423. pm_runtime_put_sync(sde_kms->dev->dev);
  424. }
  425. return 0;
  426. }
  427. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  428. bool post_commit)
  429. {
  430. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  431. int old_smmu_state = smmu_state->state;
  432. int ret = 0;
  433. u32 vmid;
  434. if (!sde_kms || !crtc) {
  435. SDE_ERROR("invalid argument(s)\n");
  436. return -EINVAL;
  437. }
  438. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  439. post_commit, smmu_state->sui_misr_state,
  440. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  441. if ((!smmu_state->transition_type) ||
  442. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  443. /* Bail out */
  444. return 0;
  445. /* enable sui misr if requested, before the transition */
  446. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  447. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  448. if (ret) {
  449. smmu_state->sui_misr_state = NONE;
  450. goto end;
  451. }
  452. }
  453. mutex_lock(&sde_kms->secure_transition_lock);
  454. switch (smmu_state->state) {
  455. case DETACH_ALL_REQ:
  456. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  457. if (!ret)
  458. smmu_state->state = DETACHED;
  459. break;
  460. case ATTACH_ALL_REQ:
  461. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  462. VMID_CP_SEC_DISPLAY);
  463. if (!ret) {
  464. smmu_state->state = ATTACHED;
  465. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  466. }
  467. break;
  468. case DETACH_SEC_REQ:
  469. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  470. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  471. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  472. if (!ret)
  473. smmu_state->state = DETACHED_SEC;
  474. break;
  475. case ATTACH_SEC_REQ:
  476. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  477. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  478. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  479. if (!ret) {
  480. smmu_state->state = ATTACHED;
  481. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  482. }
  483. break;
  484. default:
  485. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  486. DRMID(crtc), smmu_state->state,
  487. smmu_state->transition_type);
  488. ret = -EINVAL;
  489. break;
  490. }
  491. mutex_unlock(&sde_kms->secure_transition_lock);
  492. /* disable sui misr if requested, after the transition */
  493. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  494. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  495. if (ret)
  496. goto end;
  497. }
  498. end:
  499. smmu_state->transition_error = false;
  500. if (ret) {
  501. smmu_state->transition_error = true;
  502. SDE_ERROR(
  503. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  504. DRMID(crtc), old_smmu_state, smmu_state->state,
  505. smmu_state->secure_level, ret);
  506. smmu_state->state = smmu_state->prev_state;
  507. smmu_state->secure_level = smmu_state->prev_secure_level;
  508. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  509. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  510. }
  511. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  512. DRMID(crtc), old_smmu_state, smmu_state->state,
  513. smmu_state->secure_level, ret);
  514. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  515. smmu_state->transition_type,
  516. smmu_state->transition_error,
  517. smmu_state->secure_level, smmu_state->prev_secure_level,
  518. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  519. smmu_state->sui_misr_state = NONE;
  520. smmu_state->transition_type = NONE;
  521. return ret;
  522. }
  523. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  524. struct drm_atomic_state *state)
  525. {
  526. struct drm_crtc *crtc;
  527. struct drm_crtc_state *old_crtc_state;
  528. struct drm_plane_state *old_plane_state, *new_plane_state;
  529. struct drm_plane *plane;
  530. struct drm_plane_state *plane_state;
  531. struct sde_kms *sde_kms = to_sde_kms(kms);
  532. struct drm_device *dev = sde_kms->dev;
  533. int i, ops = 0, ret = 0;
  534. bool old_valid_fb = false;
  535. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  536. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  537. if (!crtc->state || !crtc->state->active)
  538. continue;
  539. /*
  540. * It is safe to assume only one active crtc,
  541. * and compatible translation modes on the
  542. * planes staged on this crtc.
  543. * otherwise validation would have failed.
  544. * For this CRTC,
  545. */
  546. /*
  547. * 1. Check if old state on the CRTC has planes
  548. * staged with valid fbs
  549. */
  550. for_each_old_plane_in_state(state, plane, plane_state, i) {
  551. if (!plane_state->crtc)
  552. continue;
  553. if (plane_state->fb) {
  554. old_valid_fb = true;
  555. break;
  556. }
  557. }
  558. /*
  559. * 2.Get the operations needed to be performed before
  560. * secure transition can be initiated.
  561. */
  562. ops = sde_crtc_get_secure_transition_ops(crtc,
  563. old_crtc_state, old_valid_fb);
  564. if (ops < 0) {
  565. SDE_ERROR("invalid secure operations %x\n", ops);
  566. return ops;
  567. }
  568. if (!ops) {
  569. smmu_state->transition_error = false;
  570. goto no_ops;
  571. }
  572. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  573. crtc->base.id, ops, crtc->state);
  574. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  575. /* 3. Perform operations needed for secure transition */
  576. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  577. SDE_DEBUG("wait_for_transfer_done\n");
  578. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  579. }
  580. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  581. SDE_DEBUG("cleanup planes\n");
  582. drm_atomic_helper_cleanup_planes(dev, state);
  583. for_each_oldnew_plane_in_state(state, plane,
  584. old_plane_state, new_plane_state, i)
  585. sde_plane_destroy_fb(old_plane_state);
  586. }
  587. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  588. SDE_DEBUG("secure ctrl\n");
  589. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  590. }
  591. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  592. SDE_DEBUG("prepare planes %d",
  593. crtc->state->plane_mask);
  594. drm_atomic_crtc_for_each_plane(plane,
  595. crtc) {
  596. const struct drm_plane_helper_funcs *funcs;
  597. plane_state = plane->state;
  598. funcs = plane->helper_private;
  599. SDE_DEBUG("psde:%d FB[%u]\n",
  600. plane->base.id,
  601. plane->fb->base.id);
  602. if (!funcs)
  603. continue;
  604. if (funcs->prepare_fb(plane, plane_state)) {
  605. ret = funcs->prepare_fb(plane,
  606. plane_state);
  607. if (ret)
  608. return ret;
  609. }
  610. }
  611. }
  612. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  613. SDE_DEBUG("secure operations completed\n");
  614. }
  615. no_ops:
  616. return 0;
  617. }
  618. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  619. unsigned int splash_buffer_size,
  620. unsigned int ramdump_base,
  621. unsigned int ramdump_buffer_size)
  622. {
  623. unsigned long pfn_start, pfn_end, pfn_idx;
  624. int ret = 0;
  625. if (!mem_addr || !splash_buffer_size) {
  626. SDE_ERROR("invalid params\n");
  627. return -EINVAL;
  628. }
  629. /* leave ramdump memory only if base address matches */
  630. if (ramdump_base == mem_addr &&
  631. ramdump_buffer_size <= splash_buffer_size) {
  632. mem_addr += ramdump_buffer_size;
  633. splash_buffer_size -= ramdump_buffer_size;
  634. }
  635. pfn_start = mem_addr >> PAGE_SHIFT;
  636. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  637. ret = memblock_free(mem_addr, splash_buffer_size);
  638. if (ret) {
  639. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  640. return ret;
  641. }
  642. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  643. free_reserved_page(pfn_to_page(pfn_idx));
  644. return ret;
  645. }
  646. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  647. struct sde_splash_mem *splash)
  648. {
  649. struct msm_mmu *mmu = NULL;
  650. int ret = 0;
  651. if (!sde_kms->aspace[0]) {
  652. SDE_ERROR("aspace not found for sde kms node\n");
  653. return -EINVAL;
  654. }
  655. mmu = sde_kms->aspace[0]->mmu;
  656. if (!mmu) {
  657. SDE_ERROR("mmu not found for aspace\n");
  658. return -EINVAL;
  659. }
  660. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  661. SDE_ERROR("invalid input params for map\n");
  662. return -EINVAL;
  663. }
  664. if (!splash->ref_cnt) {
  665. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  666. splash->splash_buf_base,
  667. splash->splash_buf_size,
  668. IOMMU_READ | IOMMU_NOEXEC);
  669. if (ret)
  670. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  671. }
  672. splash->ref_cnt++;
  673. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  674. splash->splash_buf_base,
  675. splash->splash_buf_size,
  676. splash->ref_cnt);
  677. return ret;
  678. }
  679. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  680. {
  681. int i = 0;
  682. int ret = 0;
  683. struct sde_splash_mem *region;
  684. if (!sde_kms)
  685. return -EINVAL;
  686. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  687. region = sde_kms->splash_data.splash_display[i].splash;
  688. ret = _sde_kms_splash_mem_get(sde_kms, region);
  689. if (ret)
  690. return ret;
  691. /* Demura is optional and need not exist */
  692. region = sde_kms->splash_data.splash_display[i].demura;
  693. if (region) {
  694. ret = _sde_kms_splash_mem_get(sde_kms, region);
  695. if (ret)
  696. return ret;
  697. }
  698. }
  699. return ret;
  700. }
  701. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  702. struct sde_splash_mem *splash)
  703. {
  704. struct msm_mmu *mmu = NULL;
  705. int rc = 0;
  706. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  707. SDE_ERROR("invalid params\n");
  708. return -EINVAL;
  709. }
  710. mmu = sde_kms->aspace[0]->mmu;
  711. if (!splash || !splash->ref_cnt ||
  712. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  713. return -EINVAL;
  714. splash->ref_cnt--;
  715. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  716. splash->splash_buf_base, splash->ref_cnt);
  717. if (!splash->ref_cnt) {
  718. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  719. splash->splash_buf_size);
  720. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  721. splash->splash_buf_size, splash->ramdump_base,
  722. splash->ramdump_size);
  723. splash->splash_buf_base = 0;
  724. splash->splash_buf_size = 0;
  725. }
  726. return rc;
  727. }
  728. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  729. {
  730. int i = 0;
  731. int ret = 0, failure = 0;
  732. struct sde_splash_mem *region;
  733. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  734. return -EINVAL;
  735. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  736. region = sde_kms->splash_data.splash_display[i].splash;
  737. ret = _sde_kms_splash_mem_put(sde_kms, region);
  738. if (ret) {
  739. failure = 1;
  740. pr_err("Error unmapping splash mem for display %d\n",
  741. i);
  742. }
  743. /* Demura is optional and need not exist */
  744. region = sde_kms->splash_data.splash_display[i].demura;
  745. if (region) {
  746. ret = _sde_kms_splash_mem_put(sde_kms, region);
  747. if (ret) {
  748. failure = 1;
  749. pr_err("Error unmapping demura mem for display %d\n",
  750. i);
  751. }
  752. }
  753. }
  754. if (failure)
  755. ret = -EINVAL;
  756. return ret;
  757. }
  758. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  759. struct drm_connector_state *conn_state)
  760. {
  761. int lp_mode, blank;
  762. if (crtc_state->active)
  763. lp_mode = sde_connector_get_property(conn_state,
  764. CONNECTOR_PROP_LP);
  765. else
  766. lp_mode = SDE_MODE_DPMS_OFF;
  767. switch (lp_mode) {
  768. case SDE_MODE_DPMS_ON:
  769. blank = DRM_PANEL_BLANK_UNBLANK;
  770. break;
  771. case SDE_MODE_DPMS_LP1:
  772. case SDE_MODE_DPMS_LP2:
  773. blank = DRM_PANEL_BLANK_LP;
  774. break;
  775. case SDE_MODE_DPMS_OFF:
  776. default:
  777. blank = DRM_PANEL_BLANK_POWERDOWN;
  778. break;
  779. }
  780. return blank;
  781. }
  782. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  783. unsigned long event)
  784. {
  785. struct drm_connector *connector;
  786. struct drm_connector_state *old_conn_state;
  787. struct drm_crtc_state *old_crtc_state;
  788. struct drm_crtc *crtc;
  789. struct sde_connector *c_conn;
  790. int i, old_mode, new_mode, old_fps, new_fps;
  791. for_each_old_connector_in_state(old_state, connector,
  792. old_conn_state, i) {
  793. crtc = connector->state->crtc ? connector->state->crtc :
  794. old_conn_state->crtc;
  795. if (!crtc)
  796. continue;
  797. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  798. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  799. if (old_conn_state->crtc) {
  800. old_crtc_state = drm_atomic_get_existing_crtc_state(
  801. old_state, old_conn_state->crtc);
  802. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  803. old_mode = _sde_kms_get_blank(old_crtc_state,
  804. old_conn_state);
  805. } else {
  806. old_fps = 0;
  807. old_mode = DRM_PANEL_BLANK_POWERDOWN;
  808. }
  809. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  810. c_conn = to_sde_connector(connector);
  811. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  812. c_conn->panel, crtc->state->active,
  813. old_conn_state->crtc, event);
  814. pr_debug("change detected (power mode %d->%d, fps %d->%d)\n",
  815. old_mode, new_mode, old_fps, new_fps);
  816. /* If suspend resume and fps change are happening
  817. * at the same time, give preference to power mode
  818. * changes rather than fps change.
  819. */
  820. if ((old_mode == new_mode) && (old_fps != new_fps))
  821. new_mode = DRM_PANEL_BLANK_FPS_CHANGE;
  822. }
  823. }
  824. }
  825. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  826. struct drm_atomic_state *state)
  827. {
  828. int i;
  829. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  830. struct drm_crtc *crtc, *vm_crtc = NULL;
  831. struct drm_crtc_state *new_cstate, *old_cstate;
  832. struct sde_crtc_state *vm_cstate;
  833. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  834. if (!new_cstate->active && !old_cstate->active)
  835. continue;
  836. vm_cstate = to_sde_crtc_state(new_cstate);
  837. vm_req = sde_crtc_get_property(vm_cstate,
  838. CRTC_PROP_VM_REQ_STATE);
  839. if (vm_req != VM_REQ_NONE) {
  840. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  841. vm_req, crtc->base.id);
  842. vm_crtc = crtc;
  843. break;
  844. }
  845. }
  846. return vm_crtc;
  847. }
  848. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  849. struct drm_atomic_state *state)
  850. {
  851. struct drm_device *ddev;
  852. struct drm_crtc *crtc;
  853. struct drm_crtc_state *new_cstate;
  854. struct drm_encoder *encoder;
  855. struct drm_connector *connector;
  856. struct sde_vm_ops *vm_ops;
  857. struct sde_crtc_state *cstate;
  858. enum sde_crtc_vm_req vm_req;
  859. int rc = 0;
  860. ddev = sde_kms->dev;
  861. vm_ops = sde_vm_get_ops(sde_kms);
  862. if (!vm_ops)
  863. return -EINVAL;
  864. crtc = sde_kms_vm_get_vm_crtc(state);
  865. if (!crtc)
  866. return 0;
  867. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  868. cstate = to_sde_crtc_state(new_cstate);
  869. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  870. if (vm_req != VM_REQ_ACQUIRE)
  871. return 0;
  872. /* enable MDSS irq line */
  873. sde_irq_update(&sde_kms->base, true);
  874. /* clear the stale IRQ status bits */
  875. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  876. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  877. /* enable the display path IRQ's */
  878. drm_for_each_encoder_mask(encoder, crtc->dev,
  879. crtc->state->encoder_mask) {
  880. if (sde_encoder_in_clone_mode(encoder))
  881. continue;
  882. sde_encoder_irq_control(encoder, true);
  883. }
  884. /* Schedule ESD work */
  885. list_for_each_entry(connector, &ddev->mode_config.connector_list, head)
  886. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  887. sde_connector_schedule_status_work(connector, true);
  888. /* enable vblank events */
  889. drm_crtc_vblank_on(crtc);
  890. /* handle non-SDE pre_acquire */
  891. if (vm_ops->vm_client_post_acquire)
  892. rc = vm_ops->vm_client_post_acquire(sde_kms);
  893. return rc;
  894. }
  895. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  896. struct drm_atomic_state *state)
  897. {
  898. struct drm_device *ddev;
  899. struct drm_plane *plane;
  900. struct drm_crtc *crtc;
  901. struct drm_crtc_state *new_cstate;
  902. struct sde_crtc_state *cstate;
  903. enum sde_crtc_vm_req vm_req;
  904. ddev = sde_kms->dev;
  905. crtc = sde_kms_vm_get_vm_crtc(state);
  906. if (!crtc)
  907. return 0;
  908. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  909. cstate = to_sde_crtc_state(new_cstate);
  910. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  911. if (vm_req != VM_REQ_ACQUIRE)
  912. return 0;
  913. /* Clear the stale IRQ status bits */
  914. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  915. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  916. /* Program the SID's for the trusted VM */
  917. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  918. sde_plane_set_sid(plane, 1);
  919. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  920. return 0;
  921. }
  922. static void sde_kms_prepare_commit(struct msm_kms *kms,
  923. struct drm_atomic_state *state)
  924. {
  925. struct sde_kms *sde_kms;
  926. struct msm_drm_private *priv;
  927. struct drm_device *dev;
  928. struct drm_encoder *encoder;
  929. struct drm_crtc *crtc;
  930. struct drm_crtc_state *cstate;
  931. struct sde_vm_ops *vm_ops;
  932. int i, rc;
  933. if (!kms)
  934. return;
  935. sde_kms = to_sde_kms(kms);
  936. dev = sde_kms->dev;
  937. if (!dev || !dev->dev_private)
  938. return;
  939. priv = dev->dev_private;
  940. SDE_ATRACE_BEGIN("prepare_commit");
  941. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  942. if (rc < 0) {
  943. SDE_ERROR("failed to enable power resources %d\n", rc);
  944. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  945. goto end;
  946. }
  947. if (sde_kms->first_kickoff) {
  948. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  949. sde_kms->first_kickoff = false;
  950. }
  951. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  952. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  953. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  954. SDE_ERROR("crtc:%d, initiating hw reset\n",
  955. DRMID(crtc));
  956. sde_encoder_needs_hw_reset(encoder);
  957. sde_crtc_set_needs_hw_reset(crtc);
  958. }
  959. }
  960. }
  961. /*
  962. * NOTE: for secure use cases we want to apply the new HW
  963. * configuration only after completing preparation for secure
  964. * transitions prepare below if any transtions is required.
  965. */
  966. sde_kms_prepare_secure_transition(kms, state);
  967. vm_ops = sde_vm_get_ops(sde_kms);
  968. if (!vm_ops)
  969. goto end_vm;
  970. if (vm_ops->vm_prepare_commit)
  971. vm_ops->vm_prepare_commit(sde_kms, state);
  972. end_vm:
  973. _sde_kms_drm_check_dpms(state, DRM_PANEL_EARLY_EVENT_BLANK);
  974. end:
  975. SDE_ATRACE_END("prepare_commit");
  976. }
  977. static void sde_kms_commit(struct msm_kms *kms,
  978. struct drm_atomic_state *old_state)
  979. {
  980. struct sde_kms *sde_kms;
  981. struct drm_crtc *crtc;
  982. struct drm_crtc_state *old_crtc_state;
  983. int i;
  984. if (!kms || !old_state)
  985. return;
  986. sde_kms = to_sde_kms(kms);
  987. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  988. SDE_ERROR("power resource is not enabled\n");
  989. return;
  990. }
  991. SDE_ATRACE_BEGIN("sde_kms_commit");
  992. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  993. if (crtc->state->active) {
  994. SDE_EVT32(DRMID(crtc), old_state);
  995. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  996. }
  997. }
  998. SDE_ATRACE_END("sde_kms_commit");
  999. }
  1000. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1001. struct sde_splash_display *splash_display)
  1002. {
  1003. if (!sde_kms || !splash_display ||
  1004. !sde_kms->splash_data.num_splash_displays)
  1005. return;
  1006. if (sde_kms->splash_data.num_splash_regions) {
  1007. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1008. if (splash_display->demura)
  1009. _sde_kms_splash_mem_put(sde_kms,
  1010. splash_display->demura);
  1011. }
  1012. sde_kms->splash_data.num_splash_displays--;
  1013. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1014. sde_kms->splash_data.num_splash_displays);
  1015. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1016. }
  1017. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1018. struct drm_crtc *crtc)
  1019. {
  1020. struct msm_drm_private *priv;
  1021. struct sde_splash_display *splash_display;
  1022. int i;
  1023. if (!sde_kms || !crtc)
  1024. return;
  1025. priv = sde_kms->dev->dev_private;
  1026. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1027. return;
  1028. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1029. sde_kms->splash_data.num_splash_displays);
  1030. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1031. splash_display = &sde_kms->splash_data.splash_display[i];
  1032. if (splash_display->encoder &&
  1033. crtc == splash_display->encoder->crtc)
  1034. break;
  1035. }
  1036. if (i >= MAX_DSI_DISPLAYS)
  1037. return;
  1038. if (splash_display->cont_splash_enabled) {
  1039. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1040. splash_display, false);
  1041. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1042. }
  1043. /* remove the votes if all displays are done with splash */
  1044. if (!sde_kms->splash_data.num_splash_displays) {
  1045. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1046. sde_power_data_bus_set_quota(&priv->phandle, i,
  1047. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1048. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1049. pm_runtime_put_sync(sde_kms->dev->dev);
  1050. }
  1051. }
  1052. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1053. struct drm_atomic_state *state)
  1054. {
  1055. struct sde_vm_ops *vm_ops;
  1056. struct drm_device *ddev;
  1057. struct drm_crtc *crtc;
  1058. struct drm_plane *plane;
  1059. struct drm_encoder *encoder;
  1060. struct sde_crtc_state *cstate;
  1061. struct drm_crtc_state *new_cstate;
  1062. enum sde_crtc_vm_req vm_req;
  1063. int rc = 0;
  1064. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1065. return -EINVAL;
  1066. vm_ops = sde_vm_get_ops(sde_kms);
  1067. ddev = sde_kms->dev;
  1068. crtc = sde_kms_vm_get_vm_crtc(state);
  1069. if (!crtc)
  1070. return 0;
  1071. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1072. cstate = to_sde_crtc_state(new_cstate);
  1073. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1074. if (vm_req != VM_REQ_RELEASE)
  1075. return 0;
  1076. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1077. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1078. drm_for_each_encoder_mask(encoder, crtc->dev,
  1079. crtc->state->encoder_mask) {
  1080. if (sde_encoder_in_clone_mode(encoder))
  1081. continue;
  1082. sde_encoder_irq_control(encoder, false);
  1083. }
  1084. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1085. sde_plane_set_sid(plane, 0);
  1086. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1087. sde_vm_lock(sde_kms);
  1088. if (vm_ops->vm_release)
  1089. rc = vm_ops->vm_release(sde_kms);
  1090. sde_vm_unlock(sde_kms);
  1091. return rc;
  1092. }
  1093. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1094. struct drm_atomic_state *state)
  1095. {
  1096. struct drm_device *ddev;
  1097. struct drm_crtc *crtc;
  1098. struct drm_encoder *encoder;
  1099. struct drm_connector *connector;
  1100. int rc = 0;
  1101. ddev = sde_kms->dev;
  1102. crtc = sde_kms_vm_get_vm_crtc(state);
  1103. if (!crtc)
  1104. return 0;
  1105. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1106. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1107. /* disable ESD work */
  1108. list_for_each_entry(connector,
  1109. &ddev->mode_config.connector_list, head) {
  1110. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1111. sde_connector_schedule_status_work(connector, false);
  1112. }
  1113. /* disable SDE irq's */
  1114. drm_for_each_encoder_mask(encoder, crtc->dev,
  1115. crtc->state->encoder_mask) {
  1116. if (sde_encoder_in_clone_mode(encoder))
  1117. continue;
  1118. sde_encoder_irq_control(encoder, false);
  1119. }
  1120. /* disable IRQ line */
  1121. sde_irq_update(&sde_kms->base, false);
  1122. /* disable vblank events */
  1123. drm_crtc_vblank_off(crtc);
  1124. /* reset sw state */
  1125. sde_crtc_reset_sw_state(crtc);
  1126. return rc;
  1127. }
  1128. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1129. struct drm_atomic_state *state)
  1130. {
  1131. struct sde_vm_ops *vm_ops;
  1132. struct sde_crtc_state *cstate;
  1133. struct drm_crtc *crtc;
  1134. struct drm_crtc_state *new_cstate;
  1135. enum sde_crtc_vm_req vm_req;
  1136. int rc = 0;
  1137. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1138. return -EINVAL;
  1139. vm_ops = sde_vm_get_ops(sde_kms);
  1140. crtc = sde_kms_vm_get_vm_crtc(state);
  1141. if (!crtc)
  1142. return 0;
  1143. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1144. cstate = to_sde_crtc_state(new_cstate);
  1145. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1146. if (vm_req != VM_REQ_RELEASE)
  1147. return 0;
  1148. /* handle SDE pre-release */
  1149. rc = sde_kms_vm_pre_release(sde_kms, state);
  1150. if (rc) {
  1151. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1152. goto exit;
  1153. }
  1154. /* properly handoff color processing features */
  1155. sde_cp_crtc_vm_primary_handoff(crtc);
  1156. /* handle non-SDE clients pre-release */
  1157. if (vm_ops->vm_client_pre_release) {
  1158. rc = vm_ops->vm_client_pre_release(sde_kms);
  1159. if (rc) {
  1160. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1161. rc);
  1162. goto exit;
  1163. }
  1164. }
  1165. sde_vm_lock(sde_kms);
  1166. /* release HW */
  1167. if (vm_ops->vm_release) {
  1168. rc = vm_ops->vm_release(sde_kms);
  1169. if (rc)
  1170. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1171. }
  1172. sde_vm_unlock(sde_kms);
  1173. exit:
  1174. return rc;
  1175. }
  1176. static void sde_kms_complete_commit(struct msm_kms *kms,
  1177. struct drm_atomic_state *old_state)
  1178. {
  1179. struct sde_kms *sde_kms;
  1180. struct msm_drm_private *priv;
  1181. struct drm_crtc *crtc;
  1182. struct drm_crtc_state *old_crtc_state;
  1183. struct drm_connector *connector;
  1184. struct drm_connector_state *old_conn_state;
  1185. struct msm_display_conn_params params;
  1186. struct sde_vm_ops *vm_ops;
  1187. int i, rc = 0;
  1188. if (!kms || !old_state)
  1189. return;
  1190. sde_kms = to_sde_kms(kms);
  1191. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1192. return;
  1193. priv = sde_kms->dev->dev_private;
  1194. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1195. SDE_ERROR("power resource is not enabled\n");
  1196. return;
  1197. }
  1198. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1199. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1200. sde_crtc_complete_commit(crtc, old_crtc_state);
  1201. /* complete secure transitions if any */
  1202. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1203. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1204. }
  1205. for_each_old_connector_in_state(old_state, connector,
  1206. old_conn_state, i) {
  1207. struct sde_connector *c_conn;
  1208. c_conn = to_sde_connector(connector);
  1209. if (!c_conn->ops.post_kickoff)
  1210. continue;
  1211. memset(&params, 0, sizeof(params));
  1212. sde_connector_complete_qsync_commit(connector, &params);
  1213. rc = c_conn->ops.post_kickoff(connector, &params);
  1214. if (rc) {
  1215. pr_err("Connector Post kickoff failed rc=%d\n",
  1216. rc);
  1217. }
  1218. }
  1219. vm_ops = sde_vm_get_ops(sde_kms);
  1220. if (vm_ops && vm_ops->vm_post_commit) {
  1221. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1222. if (rc)
  1223. SDE_ERROR("vm post commit failed, rc = %d\n",
  1224. rc);
  1225. }
  1226. _sde_kms_drm_check_dpms(old_state, DRM_PANEL_EVENT_BLANK);
  1227. pm_runtime_put_sync(sde_kms->dev->dev);
  1228. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1229. _sde_kms_release_splash_resource(sde_kms, crtc);
  1230. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1231. SDE_ATRACE_END("sde_kms_complete_commit");
  1232. }
  1233. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1234. struct drm_crtc *crtc)
  1235. {
  1236. struct drm_encoder *encoder;
  1237. struct drm_device *dev;
  1238. int ret;
  1239. bool cwb_disabling;
  1240. if (!kms || !crtc || !crtc->state) {
  1241. SDE_ERROR("invalid params\n");
  1242. return;
  1243. }
  1244. dev = crtc->dev;
  1245. if (!crtc->state->enable) {
  1246. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1247. return;
  1248. }
  1249. if (!crtc->state->active) {
  1250. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1251. return;
  1252. }
  1253. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1254. SDE_ERROR("power resource is not enabled\n");
  1255. return;
  1256. }
  1257. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1258. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1259. cwb_disabling = false;
  1260. if (encoder->crtc != crtc) {
  1261. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1262. crtc);
  1263. if (!cwb_disabling)
  1264. continue;
  1265. }
  1266. /*
  1267. * Wait for post-flush if necessary to delay before
  1268. * plane_cleanup. For example, wait for vsync in case of video
  1269. * mode panels. This may be a no-op for command mode panels.
  1270. */
  1271. SDE_EVT32_VERBOSE(DRMID(crtc));
  1272. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1273. if (ret && ret != -EWOULDBLOCK) {
  1274. SDE_ERROR("wait for commit done returned %d\n", ret);
  1275. sde_crtc_request_frame_reset(crtc);
  1276. break;
  1277. }
  1278. sde_crtc_complete_flip(crtc, NULL);
  1279. if (cwb_disabling)
  1280. sde_encoder_virt_reset(encoder);
  1281. }
  1282. sde_crtc_static_cache_read_kickoff(crtc);
  1283. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1284. }
  1285. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1286. struct drm_atomic_state *old_state)
  1287. {
  1288. struct drm_crtc *crtc;
  1289. struct drm_crtc_state *old_crtc_state;
  1290. int i, rc;
  1291. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1292. SDE_ERROR("invalid argument(s)\n");
  1293. return;
  1294. }
  1295. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1296. retry:
  1297. /* attempt to acquire ww mutex for connection */
  1298. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  1299. old_state->acquire_ctx);
  1300. if (rc == -EDEADLK) {
  1301. drm_modeset_backoff(old_state->acquire_ctx);
  1302. goto retry;
  1303. }
  1304. /* old_state actually contains updated crtc pointers */
  1305. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1306. if (crtc->state->active || crtc->state->active_changed)
  1307. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1308. }
  1309. SDE_ATRACE_END("sde_kms_prepare_fence");
  1310. }
  1311. /**
  1312. * _sde_kms_get_displays - query for underlying display handles and cache them
  1313. * @sde_kms: Pointer to sde kms structure
  1314. * Returns: Zero on success
  1315. */
  1316. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1317. {
  1318. int rc = -ENOMEM;
  1319. if (!sde_kms) {
  1320. SDE_ERROR("invalid sde kms\n");
  1321. return -EINVAL;
  1322. }
  1323. /* dsi */
  1324. sde_kms->dsi_displays = NULL;
  1325. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1326. if (sde_kms->dsi_display_count) {
  1327. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1328. sizeof(void *),
  1329. GFP_KERNEL);
  1330. if (!sde_kms->dsi_displays) {
  1331. SDE_ERROR("failed to allocate dsi displays\n");
  1332. goto exit_deinit_dsi;
  1333. }
  1334. sde_kms->dsi_display_count =
  1335. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1336. sde_kms->dsi_display_count);
  1337. }
  1338. /* wb */
  1339. sde_kms->wb_displays = NULL;
  1340. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1341. if (sde_kms->wb_display_count) {
  1342. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1343. sizeof(void *),
  1344. GFP_KERNEL);
  1345. if (!sde_kms->wb_displays) {
  1346. SDE_ERROR("failed to allocate wb displays\n");
  1347. goto exit_deinit_wb;
  1348. }
  1349. sde_kms->wb_display_count =
  1350. wb_display_get_displays(sde_kms->wb_displays,
  1351. sde_kms->wb_display_count);
  1352. }
  1353. /* dp */
  1354. sde_kms->dp_displays = NULL;
  1355. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1356. if (sde_kms->dp_display_count) {
  1357. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1358. sizeof(void *), GFP_KERNEL);
  1359. if (!sde_kms->dp_displays) {
  1360. SDE_ERROR("failed to allocate dp displays\n");
  1361. goto exit_deinit_dp;
  1362. }
  1363. sde_kms->dp_display_count =
  1364. dp_display_get_displays(sde_kms->dp_displays,
  1365. sde_kms->dp_display_count);
  1366. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1367. }
  1368. return 0;
  1369. exit_deinit_dp:
  1370. kfree(sde_kms->dp_displays);
  1371. sde_kms->dp_stream_count = 0;
  1372. sde_kms->dp_display_count = 0;
  1373. sde_kms->dp_displays = NULL;
  1374. exit_deinit_wb:
  1375. kfree(sde_kms->wb_displays);
  1376. sde_kms->wb_display_count = 0;
  1377. sde_kms->wb_displays = NULL;
  1378. exit_deinit_dsi:
  1379. kfree(sde_kms->dsi_displays);
  1380. sde_kms->dsi_display_count = 0;
  1381. sde_kms->dsi_displays = NULL;
  1382. return rc;
  1383. }
  1384. /**
  1385. * _sde_kms_release_displays - release cache of underlying display handles
  1386. * @sde_kms: Pointer to sde kms structure
  1387. */
  1388. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1389. {
  1390. if (!sde_kms) {
  1391. SDE_ERROR("invalid sde kms\n");
  1392. return;
  1393. }
  1394. kfree(sde_kms->wb_displays);
  1395. sde_kms->wb_displays = NULL;
  1396. sde_kms->wb_display_count = 0;
  1397. kfree(sde_kms->dsi_displays);
  1398. sde_kms->dsi_displays = NULL;
  1399. sde_kms->dsi_display_count = 0;
  1400. }
  1401. /**
  1402. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1403. * for underlying displays
  1404. * @dev: Pointer to drm device structure
  1405. * @priv: Pointer to private drm device data
  1406. * @sde_kms: Pointer to sde kms structure
  1407. * Returns: Zero on success
  1408. */
  1409. static int _sde_kms_setup_displays(struct drm_device *dev,
  1410. struct msm_drm_private *priv,
  1411. struct sde_kms *sde_kms)
  1412. {
  1413. static const struct sde_connector_ops dsi_ops = {
  1414. .set_info_blob = dsi_conn_set_info_blob,
  1415. .detect = dsi_conn_detect,
  1416. .get_modes = dsi_connector_get_modes,
  1417. .pre_destroy = dsi_connector_put_modes,
  1418. .mode_valid = dsi_conn_mode_valid,
  1419. .get_info = dsi_display_get_info,
  1420. .set_backlight = dsi_display_set_backlight,
  1421. .soft_reset = dsi_display_soft_reset,
  1422. .pre_kickoff = dsi_conn_pre_kickoff,
  1423. .clk_ctrl = dsi_display_clk_ctrl,
  1424. .set_power = dsi_display_set_power,
  1425. .get_mode_info = dsi_conn_get_mode_info,
  1426. .get_dst_format = dsi_display_get_dst_format,
  1427. .post_kickoff = dsi_conn_post_kickoff,
  1428. .check_status = dsi_display_check_status,
  1429. .enable_event = dsi_conn_enable_event,
  1430. .cmd_transfer = dsi_display_cmd_transfer,
  1431. .cont_splash_config = dsi_display_cont_splash_config,
  1432. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1433. .get_panel_vfp = dsi_display_get_panel_vfp,
  1434. .get_default_lms = dsi_display_get_default_lms,
  1435. .cmd_receive = dsi_display_cmd_receive,
  1436. .install_properties = NULL,
  1437. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1438. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1439. .get_qsync_min_fps = dsi_display_get_qsync_min_fps,
  1440. .prepare_commit = dsi_conn_prepare_commit,
  1441. };
  1442. static const struct sde_connector_ops wb_ops = {
  1443. .post_init = sde_wb_connector_post_init,
  1444. .set_info_blob = sde_wb_connector_set_info_blob,
  1445. .detect = sde_wb_connector_detect,
  1446. .get_modes = sde_wb_connector_get_modes,
  1447. .set_property = sde_wb_connector_set_property,
  1448. .get_info = sde_wb_get_info,
  1449. .soft_reset = NULL,
  1450. .get_mode_info = sde_wb_get_mode_info,
  1451. .get_dst_format = NULL,
  1452. .check_status = NULL,
  1453. .cmd_transfer = NULL,
  1454. .cont_splash_config = NULL,
  1455. .cont_splash_res_disable = NULL,
  1456. .get_panel_vfp = NULL,
  1457. .cmd_receive = NULL,
  1458. .install_properties = NULL,
  1459. .set_dyn_bit_clk = NULL,
  1460. .set_allowed_mode_switch = NULL,
  1461. };
  1462. static const struct sde_connector_ops dp_ops = {
  1463. .post_init = dp_connector_post_init,
  1464. .detect = dp_connector_detect,
  1465. .get_modes = dp_connector_get_modes,
  1466. .atomic_check = dp_connector_atomic_check,
  1467. .mode_valid = dp_connector_mode_valid,
  1468. .get_info = dp_connector_get_info,
  1469. .get_mode_info = dp_connector_get_mode_info,
  1470. .post_open = dp_connector_post_open,
  1471. .check_status = NULL,
  1472. .set_colorspace = dp_connector_set_colorspace,
  1473. .config_hdr = dp_connector_config_hdr,
  1474. .cmd_transfer = NULL,
  1475. .cont_splash_config = NULL,
  1476. .cont_splash_res_disable = NULL,
  1477. .get_panel_vfp = NULL,
  1478. .update_pps = dp_connector_update_pps,
  1479. .cmd_receive = NULL,
  1480. .install_properties = dp_connector_install_properties,
  1481. .set_allowed_mode_switch = NULL,
  1482. .set_dyn_bit_clk = NULL,
  1483. };
  1484. struct msm_display_info info;
  1485. struct drm_encoder *encoder;
  1486. void *display, *connector;
  1487. int i, max_encoders;
  1488. int rc = 0;
  1489. u32 dsc_count = 0, mixer_count = 0;
  1490. u32 max_dp_dsc_count, max_dp_mixer_count;
  1491. if (!dev || !priv || !sde_kms) {
  1492. SDE_ERROR("invalid argument(s)\n");
  1493. return -EINVAL;
  1494. }
  1495. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1496. sde_kms->dp_display_count +
  1497. sde_kms->dp_stream_count;
  1498. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1499. max_encoders = ARRAY_SIZE(priv->encoders);
  1500. SDE_ERROR("capping number of displays to %d", max_encoders);
  1501. }
  1502. /* wb */
  1503. for (i = 0; i < sde_kms->wb_display_count &&
  1504. priv->num_encoders < max_encoders; ++i) {
  1505. display = sde_kms->wb_displays[i];
  1506. encoder = NULL;
  1507. memset(&info, 0x0, sizeof(info));
  1508. rc = sde_wb_get_info(NULL, &info, display);
  1509. if (rc) {
  1510. SDE_ERROR("wb get_info %d failed\n", i);
  1511. continue;
  1512. }
  1513. encoder = sde_encoder_init(dev, &info);
  1514. if (IS_ERR_OR_NULL(encoder)) {
  1515. SDE_ERROR("encoder init failed for wb %d\n", i);
  1516. continue;
  1517. }
  1518. rc = sde_wb_drm_init(display, encoder);
  1519. if (rc) {
  1520. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1521. sde_encoder_destroy(encoder);
  1522. continue;
  1523. }
  1524. connector = sde_connector_init(dev,
  1525. encoder,
  1526. 0,
  1527. display,
  1528. &wb_ops,
  1529. DRM_CONNECTOR_POLL_HPD,
  1530. DRM_MODE_CONNECTOR_VIRTUAL);
  1531. if (connector) {
  1532. priv->encoders[priv->num_encoders++] = encoder;
  1533. priv->connectors[priv->num_connectors++] = connector;
  1534. } else {
  1535. SDE_ERROR("wb %d connector init failed\n", i);
  1536. sde_wb_drm_deinit(display);
  1537. sde_encoder_destroy(encoder);
  1538. }
  1539. }
  1540. /* dsi */
  1541. for (i = 0; i < sde_kms->dsi_display_count &&
  1542. priv->num_encoders < max_encoders; ++i) {
  1543. display = sde_kms->dsi_displays[i];
  1544. encoder = NULL;
  1545. memset(&info, 0x0, sizeof(info));
  1546. rc = dsi_display_get_info(NULL, &info, display);
  1547. if (rc) {
  1548. SDE_ERROR("dsi get_info %d failed\n", i);
  1549. continue;
  1550. }
  1551. encoder = sde_encoder_init(dev, &info);
  1552. if (IS_ERR_OR_NULL(encoder)) {
  1553. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1554. continue;
  1555. }
  1556. rc = dsi_display_drm_bridge_init(display, encoder);
  1557. if (rc) {
  1558. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1559. sde_encoder_destroy(encoder);
  1560. continue;
  1561. }
  1562. connector = sde_connector_init(dev,
  1563. encoder,
  1564. dsi_display_get_drm_panel(display),
  1565. display,
  1566. &dsi_ops,
  1567. DRM_CONNECTOR_POLL_HPD,
  1568. DRM_MODE_CONNECTOR_DSI);
  1569. if (connector) {
  1570. priv->encoders[priv->num_encoders++] = encoder;
  1571. priv->connectors[priv->num_connectors++] = connector;
  1572. } else {
  1573. SDE_ERROR("dsi %d connector init failed\n", i);
  1574. dsi_display_drm_bridge_deinit(display);
  1575. sde_encoder_destroy(encoder);
  1576. continue;
  1577. }
  1578. rc = dsi_display_drm_ext_bridge_init(display,
  1579. encoder, connector);
  1580. if (rc) {
  1581. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1582. dsi_display_drm_bridge_deinit(display);
  1583. sde_connector_destroy(connector);
  1584. sde_encoder_destroy(encoder);
  1585. }
  1586. dsc_count += info.dsc_count;
  1587. mixer_count += info.lm_count;
  1588. }
  1589. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1590. sde_kms->catalog->mixer_count - mixer_count : 0;
  1591. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1592. sde_kms->catalog->dsc_count - dsc_count : 0;
  1593. /* dp */
  1594. for (i = 0; i < sde_kms->dp_display_count &&
  1595. priv->num_encoders < max_encoders; ++i) {
  1596. int idx;
  1597. display = sde_kms->dp_displays[i];
  1598. encoder = NULL;
  1599. memset(&info, 0x0, sizeof(info));
  1600. rc = dp_connector_get_info(NULL, &info, display);
  1601. if (rc) {
  1602. SDE_ERROR("dp get_info %d failed\n", i);
  1603. continue;
  1604. }
  1605. encoder = sde_encoder_init(dev, &info);
  1606. if (IS_ERR_OR_NULL(encoder)) {
  1607. SDE_ERROR("dp encoder init failed %d\n", i);
  1608. continue;
  1609. }
  1610. rc = dp_drm_bridge_init(display, encoder,
  1611. max_dp_mixer_count, max_dp_dsc_count);
  1612. if (rc) {
  1613. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1614. sde_encoder_destroy(encoder);
  1615. continue;
  1616. }
  1617. connector = sde_connector_init(dev,
  1618. encoder,
  1619. NULL,
  1620. display,
  1621. &dp_ops,
  1622. DRM_CONNECTOR_POLL_HPD,
  1623. DRM_MODE_CONNECTOR_DisplayPort);
  1624. if (connector) {
  1625. priv->encoders[priv->num_encoders++] = encoder;
  1626. priv->connectors[priv->num_connectors++] = connector;
  1627. } else {
  1628. SDE_ERROR("dp %d connector init failed\n", i);
  1629. dp_drm_bridge_deinit(display);
  1630. sde_encoder_destroy(encoder);
  1631. }
  1632. /* update display cap to MST_MODE for DP MST encoders */
  1633. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1634. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1635. priv->num_encoders < max_encoders; idx++) {
  1636. info.h_tile_instance[0] = idx;
  1637. encoder = sde_encoder_init(dev, &info);
  1638. if (IS_ERR_OR_NULL(encoder)) {
  1639. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1640. continue;
  1641. }
  1642. rc = dp_mst_drm_bridge_init(display, encoder);
  1643. if (rc) {
  1644. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1645. i, rc);
  1646. sde_encoder_destroy(encoder);
  1647. continue;
  1648. }
  1649. priv->encoders[priv->num_encoders++] = encoder;
  1650. }
  1651. }
  1652. return 0;
  1653. }
  1654. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1655. {
  1656. struct msm_drm_private *priv;
  1657. int i;
  1658. if (!sde_kms) {
  1659. SDE_ERROR("invalid sde_kms\n");
  1660. return;
  1661. } else if (!sde_kms->dev) {
  1662. SDE_ERROR("invalid dev\n");
  1663. return;
  1664. } else if (!sde_kms->dev->dev_private) {
  1665. SDE_ERROR("invalid dev_private\n");
  1666. return;
  1667. }
  1668. priv = sde_kms->dev->dev_private;
  1669. for (i = 0; i < priv->num_crtcs; i++)
  1670. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1671. priv->num_crtcs = 0;
  1672. for (i = 0; i < priv->num_planes; i++)
  1673. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1674. priv->num_planes = 0;
  1675. for (i = 0; i < priv->num_connectors; i++)
  1676. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1677. priv->num_connectors = 0;
  1678. for (i = 0; i < priv->num_encoders; i++)
  1679. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1680. priv->num_encoders = 0;
  1681. _sde_kms_release_displays(sde_kms);
  1682. }
  1683. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1684. {
  1685. struct drm_device *dev;
  1686. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1687. struct drm_crtc *crtc;
  1688. struct msm_drm_private *priv;
  1689. struct sde_mdss_cfg *catalog;
  1690. int primary_planes_idx = 0, i, ret;
  1691. int max_crtc_count;
  1692. u32 sspp_id[MAX_PLANES];
  1693. u32 master_plane_id[MAX_PLANES];
  1694. u32 num_virt_planes = 0;
  1695. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1696. SDE_ERROR("invalid sde_kms\n");
  1697. return -EINVAL;
  1698. }
  1699. dev = sde_kms->dev;
  1700. priv = dev->dev_private;
  1701. catalog = sde_kms->catalog;
  1702. ret = sde_core_irq_domain_add(sde_kms);
  1703. if (ret)
  1704. goto fail_irq;
  1705. /*
  1706. * Query for underlying display drivers, and create connectors,
  1707. * bridges and encoders for them.
  1708. */
  1709. if (!_sde_kms_get_displays(sde_kms))
  1710. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1711. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1712. /* Create the planes */
  1713. for (i = 0; i < catalog->sspp_count; i++) {
  1714. bool primary = true;
  1715. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1716. || primary_planes_idx >= max_crtc_count)
  1717. primary = false;
  1718. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1719. (1UL << max_crtc_count) - 1, 0);
  1720. if (IS_ERR(plane)) {
  1721. SDE_ERROR("sde_plane_init failed\n");
  1722. ret = PTR_ERR(plane);
  1723. goto fail;
  1724. }
  1725. priv->planes[priv->num_planes++] = plane;
  1726. if (primary)
  1727. primary_planes[primary_planes_idx++] = plane;
  1728. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1729. sde_is_custom_client()) {
  1730. int priority =
  1731. catalog->sspp[i].sblk->smart_dma_priority;
  1732. sspp_id[priority - 1] = catalog->sspp[i].id;
  1733. master_plane_id[priority - 1] = plane->base.id;
  1734. num_virt_planes++;
  1735. }
  1736. }
  1737. /* Initialize smart DMA virtual planes */
  1738. for (i = 0; i < num_virt_planes; i++) {
  1739. plane = sde_plane_init(dev, sspp_id[i], false,
  1740. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1741. if (IS_ERR(plane)) {
  1742. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1743. ret = PTR_ERR(plane);
  1744. goto fail;
  1745. }
  1746. priv->planes[priv->num_planes++] = plane;
  1747. }
  1748. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1749. /* Create one CRTC per encoder */
  1750. for (i = 0; i < max_crtc_count; i++) {
  1751. crtc = sde_crtc_init(dev, primary_planes[i]);
  1752. if (IS_ERR(crtc)) {
  1753. ret = PTR_ERR(crtc);
  1754. goto fail;
  1755. }
  1756. priv->crtcs[priv->num_crtcs++] = crtc;
  1757. }
  1758. if (sde_is_custom_client()) {
  1759. /* All CRTCs are compatible with all planes */
  1760. for (i = 0; i < priv->num_planes; i++)
  1761. priv->planes[i]->possible_crtcs =
  1762. (1 << priv->num_crtcs) - 1;
  1763. }
  1764. /* All CRTCs are compatible with all encoders */
  1765. for (i = 0; i < priv->num_encoders; i++)
  1766. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1767. return 0;
  1768. fail:
  1769. _sde_kms_drm_obj_destroy(sde_kms);
  1770. fail_irq:
  1771. sde_core_irq_domain_fini(sde_kms);
  1772. return ret;
  1773. }
  1774. /**
  1775. * sde_kms_timeline_status - provides current timeline status
  1776. * This API should be called without mode config lock.
  1777. * @dev: Pointer to drm device
  1778. */
  1779. void sde_kms_timeline_status(struct drm_device *dev)
  1780. {
  1781. struct drm_crtc *crtc;
  1782. struct drm_connector *conn;
  1783. struct drm_connector_list_iter conn_iter;
  1784. if (!dev) {
  1785. SDE_ERROR("invalid drm device node\n");
  1786. return;
  1787. }
  1788. drm_for_each_crtc(crtc, dev)
  1789. sde_crtc_timeline_status(crtc);
  1790. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1791. /*
  1792. *Probably locked from last close dumping status anyway
  1793. */
  1794. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1795. drm_connector_list_iter_begin(dev, &conn_iter);
  1796. drm_for_each_connector_iter(conn, &conn_iter)
  1797. sde_conn_timeline_status(conn);
  1798. drm_connector_list_iter_end(&conn_iter);
  1799. return;
  1800. }
  1801. mutex_lock(&dev->mode_config.mutex);
  1802. drm_connector_list_iter_begin(dev, &conn_iter);
  1803. drm_for_each_connector_iter(conn, &conn_iter)
  1804. sde_conn_timeline_status(conn);
  1805. drm_connector_list_iter_end(&conn_iter);
  1806. mutex_unlock(&dev->mode_config.mutex);
  1807. }
  1808. static int sde_kms_postinit(struct msm_kms *kms)
  1809. {
  1810. struct sde_kms *sde_kms = to_sde_kms(kms);
  1811. struct drm_device *dev;
  1812. struct drm_crtc *crtc;
  1813. int rc;
  1814. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1815. SDE_ERROR("invalid sde_kms\n");
  1816. return -EINVAL;
  1817. }
  1818. dev = sde_kms->dev;
  1819. rc = _sde_debugfs_init(sde_kms);
  1820. if (rc)
  1821. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1822. drm_for_each_crtc(crtc, dev)
  1823. sde_crtc_post_init(dev, crtc);
  1824. return rc;
  1825. }
  1826. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1827. struct drm_encoder *encoder)
  1828. {
  1829. return rate;
  1830. }
  1831. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1832. struct platform_device *pdev)
  1833. {
  1834. struct drm_device *dev;
  1835. struct msm_drm_private *priv;
  1836. struct sde_vm_ops *vm_ops;
  1837. int i;
  1838. if (!sde_kms || !pdev)
  1839. return;
  1840. dev = sde_kms->dev;
  1841. if (!dev)
  1842. return;
  1843. priv = dev->dev_private;
  1844. if (!priv)
  1845. return;
  1846. if (sde_kms->genpd_init) {
  1847. sde_kms->genpd_init = false;
  1848. pm_genpd_remove(&sde_kms->genpd);
  1849. of_genpd_del_provider(pdev->dev.of_node);
  1850. }
  1851. vm_ops = sde_vm_get_ops(sde_kms);
  1852. if (vm_ops && vm_ops->vm_deinit)
  1853. vm_ops->vm_deinit(sde_kms, vm_ops);
  1854. if (sde_kms->hw_intr)
  1855. sde_hw_intr_destroy(sde_kms->hw_intr);
  1856. sde_kms->hw_intr = NULL;
  1857. if (sde_kms->power_event)
  1858. sde_power_handle_unregister_event(
  1859. &priv->phandle, sde_kms->power_event);
  1860. _sde_kms_release_displays(sde_kms);
  1861. _sde_kms_unmap_all_splash_regions(sde_kms);
  1862. if (sde_kms->catalog) {
  1863. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1864. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1865. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1866. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1867. }
  1868. }
  1869. if (sde_kms->rm_init)
  1870. sde_rm_destroy(&sde_kms->rm);
  1871. sde_kms->rm_init = false;
  1872. if (sde_kms->catalog)
  1873. sde_hw_catalog_deinit(sde_kms->catalog);
  1874. sde_kms->catalog = NULL;
  1875. if (sde_kms->sid)
  1876. msm_iounmap(pdev, sde_kms->sid);
  1877. sde_kms->sid = NULL;
  1878. if (sde_kms->reg_dma)
  1879. msm_iounmap(pdev, sde_kms->reg_dma);
  1880. sde_kms->reg_dma = NULL;
  1881. if (sde_kms->vbif[VBIF_NRT])
  1882. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1883. sde_kms->vbif[VBIF_NRT] = NULL;
  1884. if (sde_kms->vbif[VBIF_RT])
  1885. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1886. sde_kms->vbif[VBIF_RT] = NULL;
  1887. if (sde_kms->mmio)
  1888. msm_iounmap(pdev, sde_kms->mmio);
  1889. sde_kms->mmio = NULL;
  1890. sde_reg_dma_deinit();
  1891. _sde_kms_mmu_destroy(sde_kms);
  1892. }
  1893. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1894. {
  1895. int i;
  1896. if (!sde_kms)
  1897. return -EINVAL;
  1898. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1899. struct msm_mmu *mmu;
  1900. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1901. if (!aspace)
  1902. continue;
  1903. mmu = sde_kms->aspace[i]->mmu;
  1904. if (secure_only &&
  1905. !aspace->mmu->funcs->is_domain_secure(mmu))
  1906. continue;
  1907. /* cleanup aspace before detaching */
  1908. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1909. SDE_DEBUG("Detaching domain:%d\n", i);
  1910. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1911. ARRAY_SIZE(iommu_ports));
  1912. aspace->domain_attached = false;
  1913. }
  1914. return 0;
  1915. }
  1916. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1917. {
  1918. int i;
  1919. if (!sde_kms)
  1920. return -EINVAL;
  1921. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1922. struct msm_mmu *mmu;
  1923. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1924. if (!aspace)
  1925. continue;
  1926. mmu = sde_kms->aspace[i]->mmu;
  1927. if (secure_only &&
  1928. !aspace->mmu->funcs->is_domain_secure(mmu))
  1929. continue;
  1930. SDE_DEBUG("Attaching domain:%d\n", i);
  1931. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1932. ARRAY_SIZE(iommu_ports));
  1933. aspace->domain_attached = true;
  1934. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1935. }
  1936. return 0;
  1937. }
  1938. static void sde_kms_destroy(struct msm_kms *kms)
  1939. {
  1940. struct sde_kms *sde_kms;
  1941. struct drm_device *dev;
  1942. if (!kms) {
  1943. SDE_ERROR("invalid kms\n");
  1944. return;
  1945. }
  1946. sde_kms = to_sde_kms(kms);
  1947. dev = sde_kms->dev;
  1948. if (!dev || !dev->dev) {
  1949. SDE_ERROR("invalid device\n");
  1950. return;
  1951. }
  1952. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1953. kfree(sde_kms);
  1954. }
  1955. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1956. struct drm_atomic_state *state)
  1957. {
  1958. struct drm_device *dev = sde_kms->dev;
  1959. struct drm_plane *plane;
  1960. struct drm_plane_state *plane_state;
  1961. struct drm_crtc *crtc;
  1962. struct drm_crtc_state *crtc_state;
  1963. struct drm_connector *conn;
  1964. struct drm_connector_state *conn_state;
  1965. struct drm_connector_list_iter conn_iter;
  1966. int ret = 0;
  1967. drm_for_each_plane(plane, dev) {
  1968. plane_state = drm_atomic_get_plane_state(state, plane);
  1969. if (IS_ERR(plane_state)) {
  1970. ret = PTR_ERR(plane_state);
  1971. SDE_ERROR("error %d getting plane %d state\n",
  1972. ret, DRMID(plane));
  1973. return ret;
  1974. }
  1975. ret = sde_plane_helper_reset_custom_properties(plane,
  1976. plane_state);
  1977. if (ret) {
  1978. SDE_ERROR("error %d resetting plane props %d\n",
  1979. ret, DRMID(plane));
  1980. return ret;
  1981. }
  1982. }
  1983. drm_for_each_crtc(crtc, dev) {
  1984. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1985. if (IS_ERR(crtc_state)) {
  1986. ret = PTR_ERR(crtc_state);
  1987. SDE_ERROR("error %d getting crtc %d state\n",
  1988. ret, DRMID(crtc));
  1989. return ret;
  1990. }
  1991. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1992. if (ret) {
  1993. SDE_ERROR("error %d resetting crtc props %d\n",
  1994. ret, DRMID(crtc));
  1995. return ret;
  1996. }
  1997. }
  1998. drm_connector_list_iter_begin(dev, &conn_iter);
  1999. drm_for_each_connector_iter(conn, &conn_iter) {
  2000. conn_state = drm_atomic_get_connector_state(state, conn);
  2001. if (IS_ERR(conn_state)) {
  2002. ret = PTR_ERR(conn_state);
  2003. SDE_ERROR("error %d getting connector %d state\n",
  2004. ret, DRMID(conn));
  2005. return ret;
  2006. }
  2007. ret = sde_connector_helper_reset_custom_properties(conn,
  2008. conn_state);
  2009. if (ret) {
  2010. SDE_ERROR("error %d resetting connector props %d\n",
  2011. ret, DRMID(conn));
  2012. return ret;
  2013. }
  2014. }
  2015. drm_connector_list_iter_end(&conn_iter);
  2016. return ret;
  2017. }
  2018. static void sde_kms_lastclose(struct msm_kms *kms)
  2019. {
  2020. struct sde_kms *sde_kms;
  2021. struct drm_device *dev;
  2022. struct drm_atomic_state *state;
  2023. struct drm_modeset_acquire_ctx ctx;
  2024. int ret;
  2025. if (!kms) {
  2026. SDE_ERROR("invalid argument\n");
  2027. return;
  2028. }
  2029. sde_kms = to_sde_kms(kms);
  2030. dev = sde_kms->dev;
  2031. drm_modeset_acquire_init(&ctx, 0);
  2032. state = drm_atomic_state_alloc(dev);
  2033. if (!state) {
  2034. ret = -ENOMEM;
  2035. goto out_ctx;
  2036. }
  2037. state->acquire_ctx = &ctx;
  2038. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2039. retry:
  2040. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2041. if (ret)
  2042. goto out_state;
  2043. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2044. if (ret)
  2045. goto out_state;
  2046. ret = drm_atomic_commit(state);
  2047. out_state:
  2048. if (ret == -EDEADLK)
  2049. goto backoff;
  2050. drm_atomic_state_put(state);
  2051. out_ctx:
  2052. drm_modeset_drop_locks(&ctx);
  2053. drm_modeset_acquire_fini(&ctx);
  2054. if (ret)
  2055. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2056. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2057. return;
  2058. backoff:
  2059. drm_atomic_state_clear(state);
  2060. drm_modeset_backoff(&ctx);
  2061. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2062. goto retry;
  2063. }
  2064. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2065. struct drm_atomic_state *state)
  2066. {
  2067. struct sde_kms *sde_kms;
  2068. struct drm_device *dev;
  2069. struct drm_crtc *crtc;
  2070. struct drm_encoder *encoder;
  2071. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2072. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2073. uint32_t crtc_encoder_cnt = 0;
  2074. struct drm_crtc *active_crtc = NULL, *global_active_crtc = NULL;
  2075. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2076. struct sde_vm_ops *vm_ops;
  2077. bool vm_req_active = false;
  2078. enum sde_crtc_idle_pc_state idle_pc_state;
  2079. struct sde_mdss_cfg *catalog;
  2080. int rc = 0;
  2081. struct sde_connector *sde_conn;
  2082. struct dsi_display *dsi_display;
  2083. struct drm_connector *connector;
  2084. struct drm_connector_state *new_connstate;
  2085. if (!kms || !state)
  2086. return -EINVAL;
  2087. sde_kms = to_sde_kms(kms);
  2088. dev = sde_kms->dev;
  2089. catalog = sde_kms->catalog;
  2090. vm_ops = sde_vm_get_ops(sde_kms);
  2091. if (!vm_ops)
  2092. return 0;
  2093. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw ||
  2094. !vm_ops->vm_acquire)
  2095. return -EINVAL;
  2096. sde_vm_lock(sde_kms);
  2097. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2098. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2099. if (!new_cstate->active && !old_cstate->active)
  2100. continue;
  2101. new_state = to_sde_crtc_state(new_cstate);
  2102. new_vm_req = sde_crtc_get_property(new_state,
  2103. CRTC_PROP_VM_REQ_STATE);
  2104. old_state = to_sde_crtc_state(old_cstate);
  2105. old_vm_req = sde_crtc_get_property(old_state,
  2106. CRTC_PROP_VM_REQ_STATE);
  2107. /*
  2108. * No active request if the transition is from
  2109. * VM_REQ_NONE to VM_REQ_NONE
  2110. */
  2111. if (old_vm_req || new_vm_req) {
  2112. rc = vm_ops->vm_request_valid(sde_kms,
  2113. old_vm_req, new_vm_req);
  2114. if (rc) {
  2115. SDE_ERROR(
  2116. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2117. old_vm_req, new_vm_req,
  2118. vm_ops->vm_owns_hw(sde_kms), rc);
  2119. goto end;
  2120. } else if (old_vm_req == VM_REQ_ACQUIRE &&
  2121. new_vm_req == VM_REQ_NONE) {
  2122. SDE_DEBUG(
  2123. "VM transition valid; ignore further checks\n");
  2124. } else {
  2125. vm_req_active = true;
  2126. }
  2127. }
  2128. idle_pc_state = sde_crtc_get_property(new_state,
  2129. CRTC_PROP_IDLE_PC_STATE);
  2130. active_crtc = crtc;
  2131. active_cstate = new_cstate;
  2132. commit_crtc_cnt++;
  2133. }
  2134. /* return early if no active vm request */
  2135. if (!vm_req_active)
  2136. goto end;
  2137. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2138. if (!crtc->state->active)
  2139. continue;
  2140. global_crtc_cnt++;
  2141. global_active_crtc = crtc;
  2142. }
  2143. if (active_crtc) {
  2144. drm_for_each_encoder_mask(encoder, active_crtc->dev,
  2145. active_cstate->encoder_mask)
  2146. crtc_encoder_cnt++;
  2147. }
  2148. SDE_EVT32(old_vm_req, new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2149. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d\n", old_vm_req,
  2150. new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2151. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2152. int conn_mask = active_cstate->connector_mask;
  2153. if (drm_connector_mask(connector) & conn_mask) {
  2154. sde_conn = to_sde_connector(connector);
  2155. dsi_display = (struct dsi_display *) sde_conn->display;
  2156. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i,
  2157. dsi_display->type,
  2158. dsi_display->trusted_vm_env);
  2159. SDE_DEBUG(
  2160. "VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d,",
  2161. dsi_display->name, DRMID(connector),
  2162. DRMID(active_crtc), dsi_display->type,
  2163. dsi_display->trusted_vm_env);
  2164. break;
  2165. }
  2166. }
  2167. /* Check for single crtc commits only on valid VM requests */
  2168. if (active_crtc && global_active_crtc &&
  2169. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2170. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2171. active_crtc != global_active_crtc)) {
  2172. SDE_ERROR(
  2173. "VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2174. catalog->max_trusted_vm_displays,
  2175. commit_crtc_cnt, global_crtc_cnt, DRMID(active_crtc),
  2176. DRMID(global_active_crtc));
  2177. rc = -E2BIG;
  2178. goto end;
  2179. } else if ((new_vm_req == VM_REQ_RELEASE) &&
  2180. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2181. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2182. /*
  2183. * disable idle-pc before releasing the HW
  2184. * allow only specified number of encoders on a given crtc
  2185. */
  2186. SDE_ERROR(
  2187. "VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2188. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC,
  2189. crtc_encoder_cnt);
  2190. rc = -EINVAL;
  2191. goto end;
  2192. }
  2193. if ((new_vm_req == VM_REQ_ACQUIRE) && !vm_ops->vm_owns_hw(sde_kms)) {
  2194. rc = vm_ops->vm_acquire(sde_kms);
  2195. if (rc) {
  2196. SDE_ERROR(
  2197. "VM acquire failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2198. old_vm_req, new_vm_req,
  2199. vm_ops->vm_owns_hw(sde_kms), rc);
  2200. goto end;
  2201. }
  2202. if (vm_ops->vm_resource_init)
  2203. rc = vm_ops->vm_resource_init(sde_kms, state);
  2204. }
  2205. end:
  2206. sde_vm_unlock(sde_kms);
  2207. return rc;
  2208. }
  2209. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2210. struct drm_atomic_state *state)
  2211. {
  2212. struct sde_kms *sde_kms;
  2213. struct drm_device *dev;
  2214. struct drm_crtc *crtc;
  2215. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2216. struct drm_crtc_state *crtc_state;
  2217. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2218. bool sec_session = false, global_sec_session = false;
  2219. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2220. int i;
  2221. if (!kms || !state) {
  2222. return -EINVAL;
  2223. SDE_ERROR("invalid arguments\n");
  2224. }
  2225. sde_kms = to_sde_kms(kms);
  2226. dev = sde_kms->dev;
  2227. /* iterate state object for active secure/non-secure crtc */
  2228. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2229. if (!crtc_state->active)
  2230. continue;
  2231. active_crtc_cnt++;
  2232. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2233. &fb_sec, &fb_sec_dir);
  2234. if (fb_sec_dir)
  2235. sec_session = true;
  2236. cur_crtc = crtc;
  2237. }
  2238. /* iterate global list for active and secure/non-secure crtc */
  2239. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2240. if (!crtc->state->active)
  2241. continue;
  2242. global_active_crtc_cnt++;
  2243. /* update only when crtc is not the same as current crtc */
  2244. if (crtc != cur_crtc) {
  2245. fb_ns = fb_sec = fb_sec_dir = 0;
  2246. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2247. &fb_sec, &fb_sec_dir);
  2248. if (fb_sec_dir)
  2249. global_sec_session = true;
  2250. global_crtc = crtc;
  2251. }
  2252. }
  2253. if (!global_sec_session && !sec_session)
  2254. return 0;
  2255. /*
  2256. * - fail crtc commit, if secure-camera/secure-ui session is
  2257. * in-progress in any other display
  2258. * - fail secure-camera/secure-ui crtc commit, if any other display
  2259. * session is in-progress
  2260. */
  2261. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2262. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2263. SDE_ERROR(
  2264. "crtc%d secure check failed global_active:%d active:%d\n",
  2265. cur_crtc ? cur_crtc->base.id : -1,
  2266. global_active_crtc_cnt, active_crtc_cnt);
  2267. return -EPERM;
  2268. /*
  2269. * As only one crtc is allowed during secure session, the crtc
  2270. * in this commit should match with the global crtc
  2271. */
  2272. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2273. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2274. cur_crtc->base.id, sec_session,
  2275. global_crtc->base.id, global_sec_session);
  2276. return -EPERM;
  2277. }
  2278. return 0;
  2279. }
  2280. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2281. struct drm_atomic_state *state)
  2282. {
  2283. struct drm_crtc *crtc;
  2284. struct drm_crtc_state *new_cstate;
  2285. struct sde_crtc_state *cstate;
  2286. struct sde_vm_ops *vm_ops;
  2287. enum sde_crtc_vm_req vm_req;
  2288. struct sde_kms *sde_kms = to_sde_kms(kms);
  2289. vm_ops = sde_vm_get_ops(sde_kms);
  2290. if (!vm_ops)
  2291. return;
  2292. crtc = sde_kms_vm_get_vm_crtc(state);
  2293. if (!crtc)
  2294. return;
  2295. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2296. cstate = to_sde_crtc_state(new_cstate);
  2297. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2298. if (vm_req != VM_REQ_ACQUIRE)
  2299. return;
  2300. sde_vm_lock(sde_kms);
  2301. if (vm_ops->vm_acquire_fail_handler)
  2302. vm_ops->vm_acquire_fail_handler(sde_kms);
  2303. sde_vm_unlock(sde_kms);
  2304. }
  2305. static int sde_kms_atomic_check(struct msm_kms *kms,
  2306. struct drm_atomic_state *state)
  2307. {
  2308. struct sde_kms *sde_kms;
  2309. struct drm_device *dev;
  2310. int ret;
  2311. if (!kms || !state)
  2312. return -EINVAL;
  2313. sde_kms = to_sde_kms(kms);
  2314. dev = sde_kms->dev;
  2315. SDE_ATRACE_BEGIN("atomic_check");
  2316. if (sde_kms_is_suspend_blocked(dev)) {
  2317. SDE_DEBUG("suspended, skip atomic_check\n");
  2318. ret = -EBUSY;
  2319. goto end;
  2320. }
  2321. ret = sde_kms_check_vm_request(kms, state);
  2322. if (ret) {
  2323. SDE_ERROR("vm switch request checks failed\n");
  2324. goto end;
  2325. }
  2326. ret = drm_atomic_helper_check(dev, state);
  2327. if (ret)
  2328. goto vm_clean_up;
  2329. /*
  2330. * Check if any secure transition(moving CRTC between secure and
  2331. * non-secure state and vice-versa) is allowed or not. when moving
  2332. * to secure state, planes with fb_mode set to dir_translated only can
  2333. * be staged on the CRTC, and only one CRTC can be active during
  2334. * Secure state
  2335. */
  2336. ret = sde_kms_check_secure_transition(kms, state);
  2337. if (ret)
  2338. goto vm_clean_up;
  2339. goto end;
  2340. vm_clean_up:
  2341. sde_kms_vm_res_release(kms, state);
  2342. end:
  2343. SDE_ATRACE_END("atomic_check");
  2344. return ret;
  2345. }
  2346. static struct msm_gem_address_space*
  2347. _sde_kms_get_address_space(struct msm_kms *kms,
  2348. unsigned int domain)
  2349. {
  2350. struct sde_kms *sde_kms;
  2351. if (!kms) {
  2352. SDE_ERROR("invalid kms\n");
  2353. return NULL;
  2354. }
  2355. sde_kms = to_sde_kms(kms);
  2356. if (!sde_kms) {
  2357. SDE_ERROR("invalid sde_kms\n");
  2358. return NULL;
  2359. }
  2360. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2361. return NULL;
  2362. return (sde_kms->aspace[domain] &&
  2363. sde_kms->aspace[domain]->domain_attached) ?
  2364. sde_kms->aspace[domain] : NULL;
  2365. }
  2366. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2367. unsigned int domain)
  2368. {
  2369. struct sde_kms *sde_kms;
  2370. struct msm_gem_address_space *aspace;
  2371. if (!kms) {
  2372. SDE_ERROR("invalid kms\n");
  2373. return NULL;
  2374. }
  2375. sde_kms = to_sde_kms(kms);
  2376. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2377. SDE_ERROR("invalid params\n");
  2378. return NULL;
  2379. }
  2380. aspace = _sde_kms_get_address_space(kms, domain);
  2381. return (aspace && aspace->domain_attached) ?
  2382. msm_gem_get_aspace_device(aspace) : NULL;
  2383. }
  2384. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2385. {
  2386. struct drm_device *dev = NULL;
  2387. struct sde_kms *sde_kms = NULL;
  2388. struct drm_connector *connector = NULL;
  2389. struct drm_connector_list_iter conn_iter;
  2390. struct sde_connector *sde_conn = NULL;
  2391. if (!kms) {
  2392. SDE_ERROR("invalid kms\n");
  2393. return;
  2394. }
  2395. sde_kms = to_sde_kms(kms);
  2396. dev = sde_kms->dev;
  2397. if (!dev) {
  2398. SDE_ERROR("invalid device\n");
  2399. return;
  2400. }
  2401. if (!dev->mode_config.poll_enabled)
  2402. return;
  2403. mutex_lock(&dev->mode_config.mutex);
  2404. drm_connector_list_iter_begin(dev, &conn_iter);
  2405. drm_for_each_connector_iter(connector, &conn_iter) {
  2406. /* Only handle HPD capable connectors. */
  2407. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2408. continue;
  2409. sde_conn = to_sde_connector(connector);
  2410. if (sde_conn->ops.post_open)
  2411. sde_conn->ops.post_open(&sde_conn->base,
  2412. sde_conn->display);
  2413. }
  2414. drm_connector_list_iter_end(&conn_iter);
  2415. mutex_unlock(&dev->mode_config.mutex);
  2416. }
  2417. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2418. struct sde_splash_display *splash_display,
  2419. struct drm_crtc *crtc)
  2420. {
  2421. struct msm_drm_private *priv;
  2422. struct drm_plane *plane;
  2423. struct sde_splash_mem *splash;
  2424. struct sde_splash_mem *demura;
  2425. struct sde_plane_state *pstate;
  2426. enum sde_sspp plane_id;
  2427. bool is_virtual;
  2428. int i, j;
  2429. if (!sde_kms || !splash_display || !crtc) {
  2430. SDE_ERROR("invalid input args\n");
  2431. return -EINVAL;
  2432. }
  2433. priv = sde_kms->dev->dev_private;
  2434. for (i = 0; i < priv->num_planes; i++) {
  2435. plane = priv->planes[i];
  2436. plane_id = sde_plane_pipe(plane);
  2437. is_virtual = is_sde_plane_virtual(plane);
  2438. splash = splash_display->splash;
  2439. demura = splash_display->demura;
  2440. for (j = 0; j < splash_display->pipe_cnt; j++) {
  2441. if ((plane_id != splash_display->pipes[j].sspp) ||
  2442. (splash_display->pipes[j].is_virtual
  2443. != is_virtual))
  2444. continue;
  2445. if (splash && sde_plane_validate_src_addr(plane,
  2446. splash->splash_buf_base,
  2447. splash->splash_buf_size)) {
  2448. if (!demura || sde_plane_validate_src_addr(
  2449. plane, demura->splash_buf_base,
  2450. demura->splash_buf_size)) {
  2451. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2452. plane_id, DRMID(crtc));
  2453. }
  2454. }
  2455. plane->state->crtc = crtc;
  2456. crtc->state->plane_mask |= drm_plane_mask(plane);
  2457. pstate = to_sde_plane_state(plane->state);
  2458. pstate->cont_splash_populated = true;
  2459. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2460. DRMID(crtc), plane_id, is_virtual);
  2461. }
  2462. }
  2463. return 0;
  2464. }
  2465. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2466. struct dsi_display *dsi_display)
  2467. {
  2468. void *display;
  2469. struct drm_encoder *encoder = NULL;
  2470. struct msm_display_info info;
  2471. struct drm_device *dev;
  2472. struct sde_kms *sde_kms;
  2473. struct drm_connector_list_iter conn_iter;
  2474. struct drm_connector *connector = NULL;
  2475. struct sde_connector *sde_conn = NULL;
  2476. int rc = 0;
  2477. sde_kms = to_sde_kms(kms);
  2478. dev = sde_kms->dev;
  2479. display = dsi_display;
  2480. if (dsi_display) {
  2481. if (dsi_display->bridge->base.encoder) {
  2482. encoder = dsi_display->bridge->base.encoder;
  2483. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2484. }
  2485. memset(&info, 0x0, sizeof(info));
  2486. rc = dsi_display_get_info(NULL, &info, display);
  2487. if (rc) {
  2488. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2489. __func__, rc);
  2490. encoder = NULL;
  2491. }
  2492. }
  2493. drm_connector_list_iter_begin(dev, &conn_iter);
  2494. drm_for_each_connector_iter(connector, &conn_iter) {
  2495. struct drm_encoder *c_encoder;
  2496. drm_connector_for_each_possible_encoder(connector,
  2497. c_encoder)
  2498. break;
  2499. if (!c_encoder) {
  2500. SDE_ERROR("c_encoder not found\n");
  2501. return -EINVAL;
  2502. }
  2503. /**
  2504. * Inform cont_splash is disabled to each interface/connector.
  2505. * This is currently supported for DSI interface.
  2506. */
  2507. sde_conn = to_sde_connector(connector);
  2508. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2509. if (!dsi_display || !encoder) {
  2510. sde_conn->ops.cont_splash_res_disable
  2511. (sde_conn->display);
  2512. } else if (c_encoder->base.id == encoder->base.id) {
  2513. /**
  2514. * This handles dual DSI
  2515. * configuration where one DSI
  2516. * interface has cont_splash
  2517. * enabled and the other doesn't.
  2518. */
  2519. sde_conn->ops.cont_splash_res_disable
  2520. (sde_conn->display);
  2521. break;
  2522. }
  2523. }
  2524. }
  2525. drm_connector_list_iter_end(&conn_iter);
  2526. return 0;
  2527. }
  2528. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2529. {
  2530. int i;
  2531. void *display;
  2532. struct dsi_display *dsi_display;
  2533. struct drm_encoder *encoder;
  2534. if (!sde_kms)
  2535. return -EINVAL;
  2536. if (!sde_in_trusted_vm(sde_kms))
  2537. return 0;
  2538. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2539. display = sde_kms->dsi_displays[i];
  2540. dsi_display = (struct dsi_display *)display;
  2541. if (!dsi_display->bridge->base.encoder) {
  2542. SDE_ERROR("no encoder on dsi display:%d", i);
  2543. return -EINVAL;
  2544. }
  2545. encoder = dsi_display->bridge->base.encoder;
  2546. encoder->possible_crtcs = 1 << i;
  2547. SDE_DEBUG(
  2548. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2549. encoder->index, encoder->base.id,
  2550. encoder->name, encoder->possible_crtcs);
  2551. }
  2552. return 0;
  2553. }
  2554. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2555. struct sde_kms *sde_kms, struct drm_connector *connector,
  2556. struct drm_atomic_state *state)
  2557. {
  2558. struct drm_display_mode *mode, *cur_mode = NULL;
  2559. struct drm_crtc *crtc;
  2560. struct drm_crtc_state *new_cstate, *old_cstate;
  2561. u32 i = 0;
  2562. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2563. list_for_each_entry(mode, &connector->modes, head) {
  2564. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2565. cur_mode = mode;
  2566. break;
  2567. }
  2568. }
  2569. } else if (state) {
  2570. /* get the mode from first atomic_check phase for trusted_vm*/
  2571. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2572. new_cstate, i) {
  2573. if (!new_cstate->active && !old_cstate->active)
  2574. continue;
  2575. list_for_each_entry(mode, &connector->modes, head) {
  2576. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2577. cur_mode = mode;
  2578. break;
  2579. }
  2580. }
  2581. }
  2582. }
  2583. return cur_mode;
  2584. }
  2585. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2586. struct drm_atomic_state *state)
  2587. {
  2588. void *display;
  2589. struct dsi_display *dsi_display;
  2590. struct msm_display_info info;
  2591. struct drm_encoder *encoder = NULL;
  2592. struct drm_crtc *crtc = NULL;
  2593. int i, rc = 0;
  2594. struct drm_display_mode *drm_mode = NULL;
  2595. struct drm_device *dev;
  2596. struct msm_drm_private *priv;
  2597. struct sde_kms *sde_kms;
  2598. struct drm_connector_list_iter conn_iter;
  2599. struct drm_connector *connector = NULL;
  2600. struct sde_connector *sde_conn = NULL;
  2601. struct sde_splash_display *splash_display;
  2602. if (!kms) {
  2603. SDE_ERROR("invalid kms\n");
  2604. return -EINVAL;
  2605. }
  2606. sde_kms = to_sde_kms(kms);
  2607. dev = sde_kms->dev;
  2608. if (!dev) {
  2609. SDE_ERROR("invalid device\n");
  2610. return -EINVAL;
  2611. }
  2612. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2613. if (rc) {
  2614. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2615. return -EINVAL;
  2616. }
  2617. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2618. && (!sde_kms->splash_data.num_splash_regions)) ||
  2619. !sde_kms->splash_data.num_splash_displays) {
  2620. DRM_INFO("cont_splash feature not enabled\n");
  2621. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2622. return rc;
  2623. }
  2624. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2625. sde_kms->splash_data.num_splash_displays,
  2626. sde_kms->dsi_display_count);
  2627. /* dsi */
  2628. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2629. struct sde_crtc_state *cstate;
  2630. struct sde_connector_state *conn_state;
  2631. display = sde_kms->dsi_displays[i];
  2632. dsi_display = (struct dsi_display *)display;
  2633. splash_display = &sde_kms->splash_data.splash_display[i];
  2634. if (!splash_display->cont_splash_enabled) {
  2635. SDE_DEBUG("display->name = %s splash not enabled\n",
  2636. dsi_display->name);
  2637. sde_kms_inform_cont_splash_res_disable(kms,
  2638. dsi_display);
  2639. continue;
  2640. }
  2641. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2642. if (dsi_display->bridge->base.encoder) {
  2643. encoder = dsi_display->bridge->base.encoder;
  2644. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2645. }
  2646. memset(&info, 0x0, sizeof(info));
  2647. rc = dsi_display_get_info(NULL, &info, display);
  2648. if (rc) {
  2649. SDE_ERROR("dsi get_info %d failed\n", i);
  2650. encoder = NULL;
  2651. continue;
  2652. }
  2653. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2654. ((info.is_connected) ? "true" : "false"),
  2655. info.display_type);
  2656. if (!encoder) {
  2657. SDE_ERROR("encoder not initialized\n");
  2658. return -EINVAL;
  2659. }
  2660. priv = sde_kms->dev->dev_private;
  2661. encoder->crtc = priv->crtcs[i];
  2662. crtc = encoder->crtc;
  2663. splash_display->encoder = encoder;
  2664. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2665. i, crtc->index, crtc->base.id, encoder->index,
  2666. encoder->base.id);
  2667. mutex_lock(&dev->mode_config.mutex);
  2668. drm_connector_list_iter_begin(dev, &conn_iter);
  2669. drm_for_each_connector_iter(connector, &conn_iter) {
  2670. struct drm_encoder *c_encoder;
  2671. drm_connector_for_each_possible_encoder(connector,
  2672. c_encoder)
  2673. break;
  2674. if (!c_encoder) {
  2675. SDE_ERROR("c_encoder not found\n");
  2676. mutex_unlock(&dev->mode_config.mutex);
  2677. return -EINVAL;
  2678. }
  2679. /**
  2680. * SDE_KMS doesn't attach more than one encoder to
  2681. * a DSI connector. So it is safe to check only with
  2682. * the first encoder entry. Revisit this logic if we
  2683. * ever have to support continuous splash for
  2684. * external displays in MST configuration.
  2685. */
  2686. if (c_encoder->base.id == encoder->base.id)
  2687. break;
  2688. }
  2689. drm_connector_list_iter_end(&conn_iter);
  2690. if (!connector) {
  2691. SDE_ERROR("connector not initialized\n");
  2692. mutex_unlock(&dev->mode_config.mutex);
  2693. return -EINVAL;
  2694. }
  2695. mutex_unlock(&dev->mode_config.mutex);
  2696. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2697. crtc->state->connector_mask = drm_connector_mask(connector);
  2698. connector->state->crtc = crtc;
  2699. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2700. if (!drm_mode) {
  2701. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2702. sde_kms->splash_data.type);
  2703. return -EINVAL;
  2704. }
  2705. SDE_DEBUG(
  2706. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2707. drm_mode->name, drm_mode->type,
  2708. drm_mode->flags, sde_kms->splash_data.type);
  2709. /* Update CRTC drm structure */
  2710. crtc->state->active = true;
  2711. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2712. if (rc) {
  2713. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2714. return rc;
  2715. }
  2716. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2717. drm_mode_copy(&crtc->mode, drm_mode);
  2718. cstate = to_sde_crtc_state(crtc->state);
  2719. cstate->cont_splash_populated = true;
  2720. /* Update encoder structure */
  2721. sde_encoder_update_caps_for_cont_splash(encoder,
  2722. splash_display, true);
  2723. sde_crtc_update_cont_splash_settings(crtc);
  2724. sde_conn = to_sde_connector(connector);
  2725. if (sde_conn && sde_conn->ops.cont_splash_config)
  2726. sde_conn->ops.cont_splash_config(sde_conn->display);
  2727. conn_state = to_sde_connector_state(connector->state);
  2728. conn_state->cont_splash_populated = true;
  2729. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2730. splash_display, crtc);
  2731. if (rc) {
  2732. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2733. return rc;
  2734. }
  2735. }
  2736. return rc;
  2737. }
  2738. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2739. {
  2740. struct sde_kms *sde_kms;
  2741. if (!kms) {
  2742. SDE_ERROR("invalid kms\n");
  2743. return false;
  2744. }
  2745. sde_kms = to_sde_kms(kms);
  2746. return sde_kms->splash_data.num_splash_displays;
  2747. }
  2748. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2749. const struct drm_display_mode *mode,
  2750. const struct msm_resource_caps_info *res, u32 *num_lm)
  2751. {
  2752. struct sde_kms *sde_kms;
  2753. s64 mode_clock_hz = 0;
  2754. s64 max_mdp_clock_hz = 0;
  2755. s64 max_lm_width = 0;
  2756. s64 hdisplay_fp = 0;
  2757. s64 htotal_fp = 0;
  2758. s64 vtotal_fp = 0;
  2759. s64 vrefresh_fp = 0;
  2760. s64 mdp_fudge_factor = 0;
  2761. s64 num_lm_fp = 0;
  2762. s64 lm_clk_fp = 0;
  2763. s64 lm_width_fp = 0;
  2764. int rc = 0;
  2765. if (!num_lm) {
  2766. SDE_ERROR("invalid num_lm pointer\n");
  2767. return -EINVAL;
  2768. }
  2769. /* default to 1 layer mixer */
  2770. *num_lm = 1;
  2771. if (!kms || !mode || !res) {
  2772. SDE_ERROR("invalid input args\n");
  2773. return -EINVAL;
  2774. }
  2775. sde_kms = to_sde_kms(kms);
  2776. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2777. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2778. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2779. htotal_fp = drm_int2fixp(mode->htotal);
  2780. vtotal_fp = drm_int2fixp(mode->vtotal);
  2781. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  2782. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2783. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2784. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2785. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2786. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2787. if (mode_clock_hz > max_mdp_clock_hz ||
  2788. hdisplay_fp > max_lm_width) {
  2789. *num_lm = 0;
  2790. do {
  2791. *num_lm += 2;
  2792. num_lm_fp = drm_int2fixp(*num_lm);
  2793. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2794. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2795. if (*num_lm > 4) {
  2796. rc = -EINVAL;
  2797. goto error;
  2798. }
  2799. } while (lm_clk_fp > max_mdp_clock_hz ||
  2800. lm_width_fp > max_lm_width);
  2801. mode_clock_hz = lm_clk_fp;
  2802. }
  2803. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2804. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2805. *num_lm, drm_fixp2int(mode_clock_hz),
  2806. sde_kms->perf.max_core_clk_rate);
  2807. return 0;
  2808. error:
  2809. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2810. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2811. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2812. *num_lm, drm_fixp2int(mode_clock_hz),
  2813. sde_kms->perf.max_core_clk_rate);
  2814. return rc;
  2815. }
  2816. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2817. u32 hdisplay, u32 *num_dsc)
  2818. {
  2819. struct sde_kms *sde_kms;
  2820. uint32_t max_dsc_width;
  2821. if (!num_dsc) {
  2822. SDE_ERROR("invalid num_dsc pointer\n");
  2823. return -EINVAL;
  2824. }
  2825. *num_dsc = 0;
  2826. if (!kms || !hdisplay) {
  2827. SDE_ERROR("invalid input args\n");
  2828. return -EINVAL;
  2829. }
  2830. sde_kms = to_sde_kms(kms);
  2831. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2832. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2833. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2834. hdisplay, max_dsc_width,
  2835. *num_dsc);
  2836. return 0;
  2837. }
  2838. static void _sde_kms_null_commit(struct drm_device *dev,
  2839. struct drm_encoder *enc)
  2840. {
  2841. struct drm_modeset_acquire_ctx ctx;
  2842. struct drm_connector *conn = NULL;
  2843. struct drm_connector *tmp_conn = NULL;
  2844. struct drm_connector_list_iter conn_iter;
  2845. struct drm_atomic_state *state = NULL;
  2846. struct drm_crtc_state *crtc_state = NULL;
  2847. struct drm_connector_state *conn_state = NULL;
  2848. int retry_cnt = 0;
  2849. int ret = 0;
  2850. drm_modeset_acquire_init(&ctx, 0);
  2851. retry:
  2852. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2853. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2854. drm_modeset_backoff(&ctx);
  2855. retry_cnt++;
  2856. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2857. goto retry;
  2858. } else if (WARN_ON(ret)) {
  2859. goto end;
  2860. }
  2861. state = drm_atomic_state_alloc(dev);
  2862. if (!state) {
  2863. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2864. goto end;
  2865. }
  2866. state->acquire_ctx = &ctx;
  2867. drm_connector_list_iter_begin(dev, &conn_iter);
  2868. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2869. if (enc == tmp_conn->state->best_encoder) {
  2870. conn = tmp_conn;
  2871. break;
  2872. }
  2873. }
  2874. drm_connector_list_iter_end(&conn_iter);
  2875. if (!conn) {
  2876. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2877. goto end;
  2878. }
  2879. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2880. conn_state = drm_atomic_get_connector_state(state, conn);
  2881. if (IS_ERR(conn_state)) {
  2882. SDE_ERROR("error %d getting connector %d state\n",
  2883. ret, DRMID(conn));
  2884. goto end;
  2885. }
  2886. crtc_state->active = true;
  2887. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2888. if (ret)
  2889. SDE_ERROR("error %d setting the crtc\n", ret);
  2890. ret = drm_atomic_commit(state);
  2891. if (ret)
  2892. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2893. end:
  2894. if (state)
  2895. drm_atomic_state_put(state);
  2896. drm_modeset_drop_locks(&ctx);
  2897. drm_modeset_acquire_fini(&ctx);
  2898. }
  2899. void sde_kms_display_early_wakeup(struct drm_device *dev,
  2900. const int32_t connector_id)
  2901. {
  2902. struct drm_connector_list_iter conn_iter;
  2903. struct drm_connector *conn;
  2904. struct drm_encoder *drm_enc;
  2905. drm_connector_list_iter_begin(dev, &conn_iter);
  2906. drm_for_each_connector_iter(conn, &conn_iter) {
  2907. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  2908. connector_id != conn->base.id)
  2909. continue;
  2910. if (conn->state && conn->state->best_encoder)
  2911. drm_enc = conn->state->best_encoder;
  2912. else
  2913. drm_enc = conn->encoder;
  2914. if (drm_enc)
  2915. sde_encoder_early_wakeup(drm_enc);
  2916. }
  2917. drm_connector_list_iter_end(&conn_iter);
  2918. }
  2919. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2920. struct device *dev)
  2921. {
  2922. int i, ret, crtc_id = 0;
  2923. struct drm_device *ddev = dev_get_drvdata(dev);
  2924. struct drm_connector *conn;
  2925. struct drm_connector_list_iter conn_iter;
  2926. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2927. drm_connector_list_iter_begin(ddev, &conn_iter);
  2928. drm_for_each_connector_iter(conn, &conn_iter) {
  2929. uint64_t lp;
  2930. lp = sde_connector_get_lp(conn);
  2931. if (lp != SDE_MODE_DPMS_LP2)
  2932. continue;
  2933. if (sde_encoder_in_clone_mode(conn->encoder))
  2934. continue;
  2935. ret = sde_encoder_wait_for_event(conn->encoder,
  2936. MSM_ENC_TX_COMPLETE);
  2937. if (ret && ret != -EWOULDBLOCK) {
  2938. SDE_ERROR(
  2939. "[conn: %d] wait for commit done returned %d\n",
  2940. conn->base.id, ret);
  2941. } else if (!ret) {
  2942. crtc_id = drm_crtc_index(conn->state->crtc);
  2943. if (priv->event_thread[crtc_id].thread)
  2944. kthread_flush_worker(
  2945. &priv->event_thread[crtc_id].worker);
  2946. sde_encoder_idle_request(conn->encoder);
  2947. }
  2948. }
  2949. drm_connector_list_iter_end(&conn_iter);
  2950. for (i = 0; i < priv->num_crtcs; i++) {
  2951. if (priv->disp_thread[i].thread)
  2952. kthread_flush_worker(
  2953. &priv->disp_thread[i].worker);
  2954. if (priv->event_thread[i].thread)
  2955. kthread_flush_worker(
  2956. &priv->event_thread[i].worker);
  2957. }
  2958. kthread_flush_worker(&priv->pp_event_worker);
  2959. }
  2960. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_crtc_state *c_state)
  2961. {
  2962. return sde_crtc_get_msm_mode(c_state);
  2963. }
  2964. static int sde_kms_pm_suspend(struct device *dev)
  2965. {
  2966. struct drm_device *ddev;
  2967. struct drm_modeset_acquire_ctx ctx;
  2968. struct drm_connector *conn;
  2969. struct drm_encoder *enc;
  2970. struct drm_connector_list_iter conn_iter;
  2971. struct drm_atomic_state *state = NULL;
  2972. struct sde_kms *sde_kms;
  2973. int ret = 0, num_crtcs = 0;
  2974. if (!dev)
  2975. return -EINVAL;
  2976. ddev = dev_get_drvdata(dev);
  2977. if (!ddev || !ddev_to_msm_kms(ddev))
  2978. return -EINVAL;
  2979. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2980. SDE_EVT32(0);
  2981. /* disable hot-plug polling */
  2982. drm_kms_helper_poll_disable(ddev);
  2983. /* if a display stuck in CS trigger a null commit to complete handoff */
  2984. drm_for_each_encoder(enc, ddev) {
  2985. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2986. _sde_kms_null_commit(ddev, enc);
  2987. }
  2988. /* acquire modeset lock(s) */
  2989. drm_modeset_acquire_init(&ctx, 0);
  2990. retry:
  2991. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2992. if (ret)
  2993. goto unlock;
  2994. /* save current state for resume */
  2995. if (sde_kms->suspend_state)
  2996. drm_atomic_state_put(sde_kms->suspend_state);
  2997. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2998. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2999. ret = PTR_ERR(sde_kms->suspend_state);
  3000. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3001. sde_kms->suspend_state = NULL;
  3002. goto unlock;
  3003. }
  3004. /* create atomic state to disable all CRTCs */
  3005. state = drm_atomic_state_alloc(ddev);
  3006. if (!state) {
  3007. ret = -ENOMEM;
  3008. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3009. goto unlock;
  3010. }
  3011. state->acquire_ctx = &ctx;
  3012. drm_connector_list_iter_begin(ddev, &conn_iter);
  3013. drm_for_each_connector_iter(conn, &conn_iter) {
  3014. struct drm_crtc_state *crtc_state;
  3015. uint64_t lp;
  3016. if (!conn->state || !conn->state->crtc ||
  3017. conn->dpms != DRM_MODE_DPMS_ON ||
  3018. sde_encoder_in_clone_mode(conn->encoder))
  3019. continue;
  3020. lp = sde_connector_get_lp(conn);
  3021. if (lp == SDE_MODE_DPMS_LP1) {
  3022. /* transition LP1->LP2 on pm suspend */
  3023. ret = sde_connector_set_property_for_commit(conn, state,
  3024. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3025. if (ret) {
  3026. DRM_ERROR("failed to set lp2 for conn %d\n",
  3027. conn->base.id);
  3028. drm_connector_list_iter_end(&conn_iter);
  3029. goto unlock;
  3030. }
  3031. }
  3032. if (lp != SDE_MODE_DPMS_LP2) {
  3033. /* force CRTC to be inactive */
  3034. crtc_state = drm_atomic_get_crtc_state(state,
  3035. conn->state->crtc);
  3036. if (IS_ERR_OR_NULL(crtc_state)) {
  3037. DRM_ERROR("failed to get crtc %d state\n",
  3038. conn->state->crtc->base.id);
  3039. drm_connector_list_iter_end(&conn_iter);
  3040. goto unlock;
  3041. }
  3042. if (lp != SDE_MODE_DPMS_LP1)
  3043. crtc_state->active = false;
  3044. ++num_crtcs;
  3045. }
  3046. }
  3047. drm_connector_list_iter_end(&conn_iter);
  3048. /* check for nothing to do */
  3049. if (num_crtcs == 0) {
  3050. DRM_DEBUG("all crtcs are already in the off state\n");
  3051. sde_kms->suspend_block = true;
  3052. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3053. goto unlock;
  3054. }
  3055. /* commit the "disable all" state */
  3056. ret = drm_atomic_commit(state);
  3057. if (ret < 0) {
  3058. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3059. goto unlock;
  3060. }
  3061. sde_kms->suspend_block = true;
  3062. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3063. unlock:
  3064. if (state) {
  3065. drm_atomic_state_put(state);
  3066. state = NULL;
  3067. }
  3068. if (ret == -EDEADLK) {
  3069. drm_modeset_backoff(&ctx);
  3070. goto retry;
  3071. }
  3072. drm_modeset_drop_locks(&ctx);
  3073. drm_modeset_acquire_fini(&ctx);
  3074. /*
  3075. * pm runtime driver avoids multiple runtime_suspend API call by
  3076. * checking runtime_status. However, this call helps when there is a
  3077. * race condition between pm_suspend call and doze_suspend/power_off
  3078. * commit. It removes the extra vote from suspend and adds it back
  3079. * later to allow power collapse during pm_suspend call
  3080. */
  3081. pm_runtime_put_sync(dev);
  3082. pm_runtime_get_noresume(dev);
  3083. /* dump clock state before entering suspend */
  3084. if (sde_kms->pm_suspend_clk_dump)
  3085. _sde_kms_dump_clks_state(sde_kms);
  3086. return ret;
  3087. }
  3088. static int sde_kms_pm_resume(struct device *dev)
  3089. {
  3090. struct drm_device *ddev;
  3091. struct sde_kms *sde_kms;
  3092. struct drm_modeset_acquire_ctx ctx;
  3093. int ret, i;
  3094. if (!dev)
  3095. return -EINVAL;
  3096. ddev = dev_get_drvdata(dev);
  3097. if (!ddev || !ddev_to_msm_kms(ddev))
  3098. return -EINVAL;
  3099. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3100. SDE_EVT32(sde_kms->suspend_state != NULL);
  3101. drm_mode_config_reset(ddev);
  3102. drm_modeset_acquire_init(&ctx, 0);
  3103. retry:
  3104. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3105. if (ret == -EDEADLK) {
  3106. drm_modeset_backoff(&ctx);
  3107. goto retry;
  3108. } else if (WARN_ON(ret)) {
  3109. goto end;
  3110. }
  3111. sde_kms->suspend_block = false;
  3112. if (sde_kms->suspend_state) {
  3113. sde_kms->suspend_state->acquire_ctx = &ctx;
  3114. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3115. ret = drm_atomic_helper_commit_duplicated_state(
  3116. sde_kms->suspend_state, &ctx);
  3117. if (ret != -EDEADLK)
  3118. break;
  3119. drm_modeset_backoff(&ctx);
  3120. }
  3121. if (ret < 0)
  3122. DRM_ERROR("failed to restore state, %d\n", ret);
  3123. drm_atomic_state_put(sde_kms->suspend_state);
  3124. sde_kms->suspend_state = NULL;
  3125. }
  3126. end:
  3127. drm_modeset_drop_locks(&ctx);
  3128. drm_modeset_acquire_fini(&ctx);
  3129. /* enable hot-plug polling */
  3130. drm_kms_helper_poll_enable(ddev);
  3131. return 0;
  3132. }
  3133. static const struct msm_kms_funcs kms_funcs = {
  3134. .hw_init = sde_kms_hw_init,
  3135. .postinit = sde_kms_postinit,
  3136. .irq_preinstall = sde_irq_preinstall,
  3137. .irq_postinstall = sde_irq_postinstall,
  3138. .irq_uninstall = sde_irq_uninstall,
  3139. .irq = sde_irq,
  3140. .lastclose = sde_kms_lastclose,
  3141. .prepare_fence = sde_kms_prepare_fence,
  3142. .prepare_commit = sde_kms_prepare_commit,
  3143. .commit = sde_kms_commit,
  3144. .complete_commit = sde_kms_complete_commit,
  3145. .get_msm_mode = sde_kms_get_msm_mode,
  3146. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3147. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3148. .check_modified_format = sde_format_check_modified_format,
  3149. .atomic_check = sde_kms_atomic_check,
  3150. .get_format = sde_get_msm_format,
  3151. .round_pixclk = sde_kms_round_pixclk,
  3152. .display_early_wakeup = sde_kms_display_early_wakeup,
  3153. .pm_suspend = sde_kms_pm_suspend,
  3154. .pm_resume = sde_kms_pm_resume,
  3155. .destroy = sde_kms_destroy,
  3156. .debugfs_destroy = sde_kms_debugfs_destroy,
  3157. .cont_splash_config = sde_kms_cont_splash_config,
  3158. .register_events = _sde_kms_register_events,
  3159. .get_address_space = _sde_kms_get_address_space,
  3160. .get_address_space_device = _sde_kms_get_address_space_device,
  3161. .postopen = _sde_kms_post_open,
  3162. .check_for_splash = sde_kms_check_for_splash,
  3163. .get_mixer_count = sde_kms_get_mixer_count,
  3164. .get_dsc_count = sde_kms_get_dsc_count,
  3165. };
  3166. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3167. {
  3168. int i;
  3169. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3170. if (!sde_kms->aspace[i])
  3171. continue;
  3172. msm_gem_address_space_put(sde_kms->aspace[i]);
  3173. sde_kms->aspace[i] = NULL;
  3174. }
  3175. return 0;
  3176. }
  3177. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3178. {
  3179. struct msm_mmu *mmu;
  3180. int i, ret;
  3181. int early_map = 0;
  3182. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3183. return -EINVAL;
  3184. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3185. struct msm_gem_address_space *aspace;
  3186. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3187. if (IS_ERR(mmu)) {
  3188. ret = PTR_ERR(mmu);
  3189. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3190. i, ret);
  3191. continue;
  3192. }
  3193. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3194. mmu, "sde");
  3195. if (IS_ERR(aspace)) {
  3196. ret = PTR_ERR(aspace);
  3197. mmu->funcs->destroy(mmu);
  3198. goto fail;
  3199. }
  3200. sde_kms->aspace[i] = aspace;
  3201. aspace->domain_attached = true;
  3202. /* Mapping splash memory block */
  3203. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3204. sde_kms->splash_data.num_splash_regions) {
  3205. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3206. if (ret) {
  3207. SDE_ERROR("failed to map ret:%d\n", ret);
  3208. goto early_map_fail;
  3209. }
  3210. }
  3211. /*
  3212. * disable early-map which would have been enabled during
  3213. * bootup by smmu through the device-tree hint for cont-spash
  3214. */
  3215. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3216. &early_map);
  3217. if (ret) {
  3218. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3219. ret, early_map);
  3220. goto early_map_fail;
  3221. }
  3222. }
  3223. sde_kms->base.aspace = sde_kms->aspace[0];
  3224. return 0;
  3225. early_map_fail:
  3226. _sde_kms_unmap_all_splash_regions(sde_kms);
  3227. fail:
  3228. _sde_kms_mmu_destroy(sde_kms);
  3229. return ret;
  3230. }
  3231. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3232. {
  3233. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3234. return;
  3235. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3236. }
  3237. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3238. {
  3239. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3240. return;
  3241. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3242. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3243. sde_kms->catalog);
  3244. }
  3245. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3246. {
  3247. struct sde_vbif_set_qos_params qos_params;
  3248. struct sde_mdss_cfg *catalog;
  3249. if (!sde_kms->catalog)
  3250. return;
  3251. catalog = sde_kms->catalog;
  3252. memset(&qos_params, 0, sizeof(qos_params));
  3253. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3254. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3255. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3256. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3257. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3258. }
  3259. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3260. {
  3261. struct sde_hw_uidle *uidle;
  3262. if (!sde_kms) {
  3263. SDE_ERROR("invalid kms\n");
  3264. return -EINVAL;
  3265. }
  3266. uidle = sde_kms->hw_uidle;
  3267. if (uidle && uidle->ops.active_override_enable)
  3268. uidle->ops.active_override_enable(uidle, enable);
  3269. return 0;
  3270. }
  3271. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3272. {
  3273. struct device *cpu_dev;
  3274. int cpu = 0;
  3275. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3276. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3277. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3278. return;
  3279. }
  3280. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3281. cpu_dev = get_cpu_device(cpu);
  3282. if (!cpu_dev) {
  3283. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3284. cpu);
  3285. continue;
  3286. }
  3287. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3288. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3289. cpu_irq_latency);
  3290. else
  3291. dev_pm_qos_add_request(cpu_dev,
  3292. &sde_kms->pm_qos_irq_req[cpu],
  3293. DEV_PM_QOS_RESUME_LATENCY,
  3294. cpu_irq_latency);
  3295. }
  3296. }
  3297. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3298. {
  3299. struct device *cpu_dev;
  3300. int cpu = 0;
  3301. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3302. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3303. return;
  3304. }
  3305. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3306. cpu_dev = get_cpu_device(cpu);
  3307. if (!cpu_dev) {
  3308. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3309. cpu);
  3310. continue;
  3311. }
  3312. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3313. dev_pm_qos_remove_request(
  3314. &sde_kms->pm_qos_irq_req[cpu]);
  3315. }
  3316. }
  3317. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3318. {
  3319. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3320. mutex_lock(&priv->phandle.phandle_lock);
  3321. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3322. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3323. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3324. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3325. mutex_unlock(&priv->phandle.phandle_lock);
  3326. }
  3327. static void sde_kms_irq_affinity_notify(
  3328. struct irq_affinity_notify *affinity_notify,
  3329. const cpumask_t *mask)
  3330. {
  3331. struct msm_drm_private *priv;
  3332. struct sde_kms *sde_kms = container_of(affinity_notify,
  3333. struct sde_kms, affinity_notify);
  3334. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3335. return;
  3336. priv = sde_kms->dev->dev_private;
  3337. mutex_lock(&priv->phandle.phandle_lock);
  3338. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3339. // save irq cpu mask
  3340. sde_kms->irq_cpu_mask = *mask;
  3341. // request vote with updated irq cpu mask
  3342. if (atomic_read(&sde_kms->irq_vote_count))
  3343. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3344. mutex_unlock(&priv->phandle.phandle_lock);
  3345. }
  3346. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3347. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3348. {
  3349. struct sde_kms *sde_kms = usr;
  3350. struct msm_kms *msm_kms;
  3351. msm_kms = &sde_kms->base;
  3352. if (!sde_kms)
  3353. return;
  3354. SDE_DEBUG("event_type:%d\n", event_type);
  3355. SDE_EVT32_VERBOSE(event_type);
  3356. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3357. sde_irq_update(msm_kms, true);
  3358. sde_kms->first_kickoff = true;
  3359. /**
  3360. * Rotator sid needs to be programmed since uefi doesn't
  3361. * configure it during continuous splash
  3362. */
  3363. sde_kms_init_rot_sid_hw(sde_kms);
  3364. if (sde_kms->splash_data.num_splash_displays ||
  3365. sde_in_trusted_vm(sde_kms))
  3366. return;
  3367. sde_vbif_init_memtypes(sde_kms);
  3368. sde_kms_init_shared_hw(sde_kms);
  3369. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3370. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3371. sde_irq_update(msm_kms, false);
  3372. sde_kms->first_kickoff = false;
  3373. if (sde_in_trusted_vm(sde_kms))
  3374. return;
  3375. _sde_kms_active_override(sde_kms, true);
  3376. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3377. sde_vbif_axi_halt_request(sde_kms);
  3378. }
  3379. }
  3380. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3381. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3382. {
  3383. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3384. int rc = -EINVAL;
  3385. SDE_DEBUG("\n");
  3386. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3387. if (rc > 0)
  3388. rc = 0;
  3389. SDE_EVT32(rc, genpd->device_count);
  3390. return rc;
  3391. }
  3392. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3393. {
  3394. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3395. SDE_DEBUG("\n");
  3396. pm_runtime_put_sync(sde_kms->dev->dev);
  3397. SDE_EVT32(genpd->device_count);
  3398. return 0;
  3399. }
  3400. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3401. {
  3402. int i = 0;
  3403. int ret = 0;
  3404. int count = 0;
  3405. struct device_node *parent, *node;
  3406. struct resource r;
  3407. char node_name[DEMURA_REGION_NAME_MAX];
  3408. struct sde_splash_mem *mem;
  3409. struct sde_splash_display *splash_display;
  3410. if (!data->num_splash_displays) {
  3411. SDE_DEBUG("no splash displays. skipping\n");
  3412. return 0;
  3413. }
  3414. /**
  3415. * It is expected that each active demura block will have
  3416. * its own memory region defined.
  3417. */
  3418. parent = of_find_node_by_path("/reserved-memory");
  3419. for (i = 0; i < data->num_splash_displays; i++) {
  3420. splash_display = &data->splash_display[i];
  3421. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3422. "demura_region_%d", i);
  3423. splash_display->demura = NULL;
  3424. node = of_find_node_by_name(parent, node_name);
  3425. if (!node) {
  3426. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3427. node_name, data->num_splash_displays);
  3428. continue;
  3429. } else if (of_address_to_resource(node, i, &r)) {
  3430. SDE_ERROR("invalid data for:%s\n", node_name);
  3431. ret = -EINVAL;
  3432. break;
  3433. }
  3434. mem = &data->demura_mem[i];
  3435. mem->splash_buf_base = (unsigned long)r.start;
  3436. mem->splash_buf_size = (r.end - r.start) + 1;
  3437. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3438. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3439. (i+1));
  3440. continue;
  3441. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3442. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3443. (i+1), mem->splash_buf_base,
  3444. mem->splash_buf_size);
  3445. continue;
  3446. }
  3447. mem->ref_cnt = 0;
  3448. splash_display->demura = mem;
  3449. count++;
  3450. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3451. mem->splash_buf_base,
  3452. mem->splash_buf_size);
  3453. }
  3454. if (!ret && !count)
  3455. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3456. return ret;
  3457. }
  3458. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3459. {
  3460. int i = 0;
  3461. int ret = 0;
  3462. struct device_node *parent, *node, *node1;
  3463. struct resource r, r1;
  3464. const char *node_name = "splash_region";
  3465. struct sde_splash_mem *mem;
  3466. bool share_splash_mem = false;
  3467. int num_displays, num_regions;
  3468. struct sde_splash_display *splash_display;
  3469. if (!data)
  3470. return -EINVAL;
  3471. memset(data, 0, sizeof(*data));
  3472. parent = of_find_node_by_path("/reserved-memory");
  3473. if (!parent) {
  3474. SDE_ERROR("failed to find reserved-memory node\n");
  3475. return -EINVAL;
  3476. }
  3477. node = of_find_node_by_name(parent, node_name);
  3478. if (!node) {
  3479. SDE_DEBUG("failed to find node %s\n", node_name);
  3480. return -EINVAL;
  3481. }
  3482. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3483. if (!node1)
  3484. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3485. /**
  3486. * Support sharing a single splash memory for all the built in displays
  3487. * and also independent splash region per displays. Incase of
  3488. * independent splash region for each connected display, dtsi node of
  3489. * cont_splash_region should be collection of all memory regions
  3490. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3491. */
  3492. num_displays = dsi_display_get_num_of_displays();
  3493. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3494. data->num_splash_displays = num_displays;
  3495. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3496. if (num_displays > num_regions) {
  3497. share_splash_mem = true;
  3498. pr_info(":%d displays share same splash buf\n", num_displays);
  3499. }
  3500. for (i = 0; i < num_displays; i++) {
  3501. splash_display = &data->splash_display[i];
  3502. if (!i || !share_splash_mem) {
  3503. if (of_address_to_resource(node, i, &r)) {
  3504. SDE_ERROR("invalid data for:%s\n", node_name);
  3505. return -EINVAL;
  3506. }
  3507. mem = &data->splash_mem[i];
  3508. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3509. SDE_DEBUG("failed to find ramdump memory\n");
  3510. mem->ramdump_base = 0;
  3511. mem->ramdump_size = 0;
  3512. } else {
  3513. mem->ramdump_base = (unsigned long)r1.start;
  3514. mem->ramdump_size = (r1.end - r1.start) + 1;
  3515. }
  3516. mem->splash_buf_base = (unsigned long)r.start;
  3517. mem->splash_buf_size = (r.end - r.start) + 1;
  3518. mem->ref_cnt = 0;
  3519. splash_display->splash = mem;
  3520. data->num_splash_regions++;
  3521. } else {
  3522. data->splash_display[i].splash = &data->splash_mem[0];
  3523. }
  3524. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3525. splash_display->splash->splash_buf_base,
  3526. splash_display->splash->splash_buf_size);
  3527. }
  3528. data->type = SDE_SPLASH_HANDOFF;
  3529. ret = _sde_kms_get_demura_plane_data(data);
  3530. return ret;
  3531. }
  3532. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3533. struct platform_device *platformdev)
  3534. {
  3535. int rc = -EINVAL;
  3536. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3537. if (IS_ERR(sde_kms->mmio)) {
  3538. rc = PTR_ERR(sde_kms->mmio);
  3539. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3540. sde_kms->mmio = NULL;
  3541. goto error;
  3542. }
  3543. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3544. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3545. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3546. sde_kms->mmio_len);
  3547. if (rc)
  3548. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3549. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  3550. "vbif_phys");
  3551. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3552. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3553. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3554. sde_kms->vbif[VBIF_RT] = NULL;
  3555. goto error;
  3556. }
  3557. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  3558. "vbif_phys");
  3559. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3560. sde_kms->vbif_len[VBIF_RT]);
  3561. if (rc)
  3562. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3563. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  3564. "vbif_nrt_phys");
  3565. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3566. sde_kms->vbif[VBIF_NRT] = NULL;
  3567. SDE_DEBUG("VBIF NRT is not defined");
  3568. } else {
  3569. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  3570. "vbif_nrt_phys");
  3571. rc = sde_dbg_reg_register_base("vbif_nrt",
  3572. sde_kms->vbif[VBIF_NRT],
  3573. sde_kms->vbif_len[VBIF_NRT]);
  3574. if (rc)
  3575. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  3576. rc);
  3577. }
  3578. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  3579. "regdma_phys");
  3580. if (IS_ERR(sde_kms->reg_dma)) {
  3581. sde_kms->reg_dma = NULL;
  3582. SDE_DEBUG("REG_DMA is not defined");
  3583. } else {
  3584. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  3585. "regdma_phys");
  3586. rc = sde_dbg_reg_register_base("reg_dma",
  3587. sde_kms->reg_dma,
  3588. sde_kms->reg_dma_len);
  3589. if (rc)
  3590. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  3591. rc);
  3592. }
  3593. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  3594. "sid_phys");
  3595. if (IS_ERR(sde_kms->sid)) {
  3596. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3597. sde_kms->sid = NULL;
  3598. } else {
  3599. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3600. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3601. sde_kms->sid_len);
  3602. if (rc)
  3603. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3604. }
  3605. error:
  3606. return rc;
  3607. }
  3608. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3609. struct sde_kms *sde_kms)
  3610. {
  3611. int rc = 0;
  3612. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3613. sde_kms->genpd.name = dev->unique;
  3614. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3615. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3616. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3617. if (rc < 0) {
  3618. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3619. sde_kms->genpd.name, rc);
  3620. return rc;
  3621. }
  3622. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3623. &sde_kms->genpd);
  3624. if (rc < 0) {
  3625. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3626. sde_kms->genpd.name, rc);
  3627. pm_genpd_remove(&sde_kms->genpd);
  3628. return rc;
  3629. }
  3630. sde_kms->genpd_init = true;
  3631. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3632. }
  3633. return rc;
  3634. }
  3635. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3636. struct drm_device *dev,
  3637. struct msm_drm_private *priv)
  3638. {
  3639. struct sde_rm *rm = NULL;
  3640. int i, rc = -EINVAL;
  3641. sde_kms->catalog = sde_hw_catalog_init(dev);
  3642. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3643. rc = PTR_ERR(sde_kms->catalog);
  3644. if (!sde_kms->catalog)
  3645. rc = -EINVAL;
  3646. SDE_ERROR("catalog init failed: %d\n", rc);
  3647. sde_kms->catalog = NULL;
  3648. goto power_error;
  3649. }
  3650. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3651. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3652. /* initialize power domain if defined */
  3653. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3654. if (rc) {
  3655. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3656. goto genpd_err;
  3657. }
  3658. rc = _sde_kms_mmu_init(sde_kms);
  3659. if (rc) {
  3660. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3661. goto power_error;
  3662. }
  3663. /* Initialize reg dma block which is a singleton */
  3664. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3665. sde_kms->dev);
  3666. if (rc) {
  3667. SDE_ERROR("failed: reg dma init failed\n");
  3668. goto power_error;
  3669. }
  3670. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3671. rm = &sde_kms->rm;
  3672. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3673. sde_kms->dev);
  3674. if (rc) {
  3675. SDE_ERROR("rm init failed: %d\n", rc);
  3676. goto power_error;
  3677. }
  3678. sde_kms->rm_init = true;
  3679. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3680. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3681. rc = PTR_ERR(sde_kms->hw_intr);
  3682. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3683. sde_kms->hw_intr = NULL;
  3684. goto hw_intr_init_err;
  3685. }
  3686. /*
  3687. * Attempt continuous splash handoff only if reserved
  3688. * splash memory is found & release resources on any error
  3689. * in finding display hw config in splash
  3690. */
  3691. if (sde_kms->splash_data.num_splash_regions) {
  3692. struct sde_splash_display *display;
  3693. int ret, display_count =
  3694. sde_kms->splash_data.num_splash_displays;
  3695. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3696. &sde_kms->splash_data, sde_kms->catalog);
  3697. for (i = 0; i < display_count; i++) {
  3698. display = &sde_kms->splash_data.splash_display[i];
  3699. /*
  3700. * free splash region on resource init failure and
  3701. * cont-splash disabled case
  3702. */
  3703. if (!display->cont_splash_enabled || ret)
  3704. _sde_kms_free_splash_display_data(
  3705. sde_kms, display);
  3706. }
  3707. }
  3708. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3709. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3710. rc = PTR_ERR(sde_kms->hw_mdp);
  3711. if (!sde_kms->hw_mdp)
  3712. rc = -EINVAL;
  3713. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3714. sde_kms->hw_mdp = NULL;
  3715. goto power_error;
  3716. }
  3717. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3718. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3719. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3720. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3721. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3722. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3723. if (!sde_kms->hw_vbif[vbif_idx])
  3724. rc = -EINVAL;
  3725. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3726. sde_kms->hw_vbif[vbif_idx] = NULL;
  3727. goto power_error;
  3728. }
  3729. }
  3730. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3731. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3732. sde_kms->mmio_len, sde_kms->catalog);
  3733. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3734. rc = PTR_ERR(sde_kms->hw_uidle);
  3735. if (!sde_kms->hw_uidle)
  3736. rc = -EINVAL;
  3737. /* uidle is optional, so do not make it a fatal error */
  3738. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3739. sde_kms->hw_uidle = NULL;
  3740. rc = 0;
  3741. }
  3742. } else {
  3743. sde_kms->hw_uidle = NULL;
  3744. }
  3745. if (sde_kms->sid) {
  3746. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3747. sde_kms->sid_len, sde_kms->catalog);
  3748. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3749. rc = PTR_ERR(sde_kms->hw_sid);
  3750. SDE_ERROR("failed to init sid %d\n", rc);
  3751. sde_kms->hw_sid = NULL;
  3752. goto power_error;
  3753. }
  3754. }
  3755. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3756. &priv->phandle, "core_clk");
  3757. if (rc) {
  3758. SDE_ERROR("failed to init perf %d\n", rc);
  3759. goto perf_err;
  3760. }
  3761. /*
  3762. * set the disable_immediate flag when driver supports the precise vsync
  3763. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3764. * based on the feature
  3765. */
  3766. if (sde_kms->catalog->has_precise_vsync_ts)
  3767. dev->vblank_disable_immediate = true;
  3768. /*
  3769. * _sde_kms_drm_obj_init should create the DRM related objects
  3770. * i.e. CRTCs, planes, encoders, connectors and so forth
  3771. */
  3772. rc = _sde_kms_drm_obj_init(sde_kms);
  3773. if (rc) {
  3774. SDE_ERROR("modeset init failed: %d\n", rc);
  3775. goto drm_obj_init_err;
  3776. }
  3777. return 0;
  3778. genpd_err:
  3779. drm_obj_init_err:
  3780. sde_core_perf_destroy(&sde_kms->perf);
  3781. hw_intr_init_err:
  3782. perf_err:
  3783. power_error:
  3784. return rc;
  3785. }
  3786. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  3787. {
  3788. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  3789. int rc = 0;
  3790. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  3791. if (rc) {
  3792. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  3793. return rc;
  3794. }
  3795. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  3796. if (rc) {
  3797. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  3798. return rc;
  3799. }
  3800. rc = msm_dss_get_io_irq(pdev, &io_res->irq, HH_IRQ_LABEL_SDE);
  3801. if (rc) {
  3802. SDE_ERROR("failed to get io irq for KMS");
  3803. return rc;
  3804. }
  3805. return rc;
  3806. }
  3807. static int sde_kms_hw_init(struct msm_kms *kms)
  3808. {
  3809. struct sde_kms *sde_kms;
  3810. struct drm_device *dev;
  3811. struct msm_drm_private *priv;
  3812. struct platform_device *platformdev;
  3813. int i, irq_num, rc = -EINVAL;
  3814. if (!kms) {
  3815. SDE_ERROR("invalid kms\n");
  3816. goto end;
  3817. }
  3818. sde_kms = to_sde_kms(kms);
  3819. dev = sde_kms->dev;
  3820. if (!dev || !dev->dev) {
  3821. SDE_ERROR("invalid device\n");
  3822. goto end;
  3823. }
  3824. platformdev = to_platform_device(dev->dev);
  3825. priv = dev->dev_private;
  3826. if (!priv) {
  3827. SDE_ERROR("invalid private data\n");
  3828. goto end;
  3829. }
  3830. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3831. if (rc)
  3832. goto error;
  3833. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  3834. if (rc)
  3835. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3836. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3837. if (rc)
  3838. goto error;
  3839. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3840. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3841. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3842. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3843. mutex_init(&sde_kms->secure_transition_lock);
  3844. atomic_set(&sde_kms->detach_sec_cb, 0);
  3845. atomic_set(&sde_kms->detach_all_cb, 0);
  3846. atomic_set(&sde_kms->irq_vote_count, 0);
  3847. /*
  3848. * Support format modifiers for compression etc.
  3849. */
  3850. dev->mode_config.allow_fb_modifiers = true;
  3851. /*
  3852. * Handle (re)initializations during power enable
  3853. */
  3854. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3855. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3856. SDE_POWER_EVENT_POST_ENABLE |
  3857. SDE_POWER_EVENT_PRE_DISABLE,
  3858. sde_kms_handle_power_event, sde_kms, "kms");
  3859. if (sde_kms->splash_data.num_splash_displays) {
  3860. SDE_DEBUG("Skipping MDP Resources disable\n");
  3861. } else {
  3862. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3863. sde_power_data_bus_set_quota(&priv->phandle, i,
  3864. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3865. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3866. pm_runtime_put_sync(sde_kms->dev->dev);
  3867. }
  3868. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3869. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3870. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3871. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3872. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3873. if (sde_in_trusted_vm(sde_kms))
  3874. rc = sde_vm_trusted_init(sde_kms);
  3875. else
  3876. rc = sde_vm_primary_init(sde_kms);
  3877. if (rc) {
  3878. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  3879. goto error;
  3880. }
  3881. return 0;
  3882. error:
  3883. _sde_kms_hw_destroy(sde_kms, platformdev);
  3884. end:
  3885. return rc;
  3886. }
  3887. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3888. {
  3889. struct msm_drm_private *priv;
  3890. struct sde_kms *sde_kms;
  3891. if (!dev || !dev->dev_private) {
  3892. SDE_ERROR("drm device node invalid\n");
  3893. return ERR_PTR(-EINVAL);
  3894. }
  3895. priv = dev->dev_private;
  3896. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3897. if (!sde_kms) {
  3898. SDE_ERROR("failed to allocate sde kms\n");
  3899. return ERR_PTR(-ENOMEM);
  3900. }
  3901. msm_kms_init(&sde_kms->base, &kms_funcs);
  3902. sde_kms->dev = dev;
  3903. return &sde_kms->base;
  3904. }
  3905. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  3906. {
  3907. struct dsi_display *display;
  3908. struct sde_splash_display *handoff_display;
  3909. int i;
  3910. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3911. handoff_display = &sde_kms->splash_data.splash_display[i];
  3912. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3913. if (handoff_display->cont_splash_enabled)
  3914. _sde_kms_free_splash_display_data(sde_kms,
  3915. handoff_display);
  3916. dsi_display_set_active_state(display, false);
  3917. }
  3918. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  3919. }
  3920. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  3921. struct drm_atomic_state *state)
  3922. {
  3923. struct drm_device *dev;
  3924. struct msm_drm_private *priv;
  3925. struct sde_splash_display *handoff_display;
  3926. struct dsi_display *display;
  3927. int ret, i;
  3928. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3929. SDE_ERROR("invalid params\n");
  3930. return -EINVAL;
  3931. }
  3932. dev = sde_kms->dev;
  3933. priv = dev->dev_private;
  3934. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  3935. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  3936. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3937. &sde_kms->splash_data, sde_kms->catalog);
  3938. if (ret) {
  3939. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  3940. return -EINVAL;
  3941. }
  3942. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3943. handoff_display = &sde_kms->splash_data.splash_display[i];
  3944. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3945. if (!handoff_display->cont_splash_enabled || ret)
  3946. _sde_kms_free_splash_display_data(sde_kms,
  3947. handoff_display);
  3948. else
  3949. dsi_display_set_active_state(display, true);
  3950. }
  3951. if (sde_kms->splash_data.num_splash_displays != 1) {
  3952. SDE_ERROR("no. of displays not supported:%d\n",
  3953. sde_kms->splash_data.num_splash_displays);
  3954. goto error;
  3955. }
  3956. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  3957. if (ret) {
  3958. SDE_ERROR("error in setting handoff configs\n");
  3959. goto error;
  3960. }
  3961. /**
  3962. * fill-in vote for the continuous splash hanodff path, which will be
  3963. * removed on the successful first commit.
  3964. */
  3965. pm_runtime_get_sync(sde_kms->dev->dev);
  3966. return 0;
  3967. error:
  3968. return ret;
  3969. }
  3970. static int _sde_kms_register_events(struct msm_kms *kms,
  3971. struct drm_mode_object *obj, u32 event, bool en)
  3972. {
  3973. int ret = 0;
  3974. struct drm_crtc *crtc = NULL;
  3975. struct drm_connector *conn = NULL;
  3976. struct sde_kms *sde_kms = NULL;
  3977. struct sde_vm_ops *vm_ops;
  3978. if (!kms || !obj) {
  3979. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3980. return -EINVAL;
  3981. }
  3982. sde_kms = to_sde_kms(kms);
  3983. /* check vm ownership, if event registration requires HW access */
  3984. switch (obj->type) {
  3985. case DRM_MODE_OBJECT_CRTC:
  3986. vm_ops = sde_vm_get_ops(sde_kms);
  3987. sde_vm_lock(sde_kms);
  3988. if (vm_ops && vm_ops->vm_owns_hw
  3989. && !vm_ops->vm_owns_hw(sde_kms)) {
  3990. sde_vm_unlock(sde_kms);
  3991. SDE_DEBUG("HW is owned by other VM\n");
  3992. return -EACCES;
  3993. }
  3994. crtc = obj_to_crtc(obj);
  3995. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  3996. sde_vm_unlock(sde_kms);
  3997. break;
  3998. case DRM_MODE_OBJECT_CONNECTOR:
  3999. conn = obj_to_connector(obj);
  4000. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4001. en);
  4002. break;
  4003. }
  4004. return ret;
  4005. }
  4006. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4007. {
  4008. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4009. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4010. }