hal_be_api_mon.h 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854
  1. /*
  2. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HAL_BE_API_MON_H_
  18. #define _HAL_BE_API_MON_H_
  19. #include "hal_be_hw_headers.h"
  20. #ifdef QCA_MONITOR_2_0_SUPPORT
  21. #include <mon_ingress_ring.h>
  22. #include <mon_destination_ring.h>
  23. #endif
  24. #include <hal_be_hw_headers.h>
  25. #include "hal_api_mon.h"
  26. #include <hal_generic_api.h>
  27. #include <hal_generic_api.h>
  28. #include <hal_api_mon.h>
  29. #if defined(QCA_MONITOR_2_0_SUPPORT) || \
  30. defined(QCA_SINGLE_WIFI_3_0)
  31. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET 0x00000000
  32. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB 0
  33. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK 0xffffffff
  34. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET 0x00000004
  35. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB 0
  36. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK 0x000000ff
  37. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET 0x00000008
  38. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB 0
  39. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MSB 31
  40. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK 0xffffffff
  41. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET 0x0000000c
  42. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB 0
  43. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MSB 31
  44. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK 0xffffffff
  45. #define HAL_MON_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  46. ((*(((unsigned int *) buff_addr_info) + \
  47. (HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  48. ((paddr_lo) << HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  49. HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  50. #define HAL_MON_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  51. ((*(((unsigned int *) buff_addr_info) + \
  52. (HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  53. ((paddr_hi) << HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  54. HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  55. #define HAL_MON_VADDR_LO_SET(buff_addr_info, vaddr_lo) \
  56. ((*(((unsigned int *) buff_addr_info) + \
  57. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET >> 2))) = \
  58. ((vaddr_lo) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB) & \
  59. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK)
  60. #define HAL_MON_VADDR_HI_SET(buff_addr_info, vaddr_hi) \
  61. ((*(((unsigned int *) buff_addr_info) + \
  62. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET >> 2))) = \
  63. ((vaddr_hi) << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB) & \
  64. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK)
  65. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  66. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  67. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  68. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  69. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  70. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  71. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  72. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  73. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  74. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  75. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  76. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  77. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  78. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  79. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  80. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  81. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  82. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  83. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  84. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  85. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  86. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  87. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  88. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  89. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  90. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  91. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  92. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  93. #endif
  94. #ifdef CONFIG_MON_WORD_BASED_TLV
  95. #ifndef BIG_ENDIAN_HOST
  96. struct rx_mpdu_start_mon_data {
  97. uint32_t rxpcu_mpdu_filter_in_category : 2,
  98. sw_frame_group_id : 7,
  99. ndp_frame : 1,
  100. phy_err : 1,
  101. phy_err_during_mpdu_header : 1,
  102. protocol_version_err : 1,
  103. ast_based_lookup_valid : 1,
  104. reserved_0a : 2,
  105. phy_ppdu_id : 16;
  106. uint32_t ast_index : 16,
  107. sw_peer_id : 16;
  108. uint32_t mpdu_frame_control_valid : 1,
  109. mpdu_duration_valid : 1,
  110. mac_addr_ad1_valid : 1,
  111. mac_addr_ad2_valid : 1,
  112. mac_addr_ad3_valid : 1,
  113. mac_addr_ad4_valid : 1,
  114. mpdu_sequence_control_valid : 1,
  115. mpdu_qos_control_valid : 1,
  116. mpdu_ht_control_valid : 1,
  117. frame_encryption_info_valid : 1,
  118. mpdu_fragment_number : 4,
  119. more_fragment_flag : 1,
  120. reserved_11a : 1,
  121. fr_ds : 1,
  122. to_ds : 1,
  123. encrypted : 1,
  124. mpdu_retry : 1,
  125. mpdu_sequence_number : 12;
  126. uint32_t mpdu_length : 14,
  127. first_mpdu : 1,
  128. mcast_bcast : 1,
  129. ast_index_not_found : 1,
  130. ast_index_timeout : 1,
  131. power_mgmt : 1,
  132. non_qos : 1,
  133. null_data : 1,
  134. mgmt_type : 1,
  135. ctrl_type : 1,
  136. more_data : 1,
  137. eosp : 1,
  138. fragment_flag : 1,
  139. order : 1,
  140. u_apsd_trigger : 1,
  141. encrypt_required : 1,
  142. directed : 1,
  143. amsdu_present : 1,
  144. reserved_13 : 1;
  145. uint32_t mpdu_frame_control_field : 16,
  146. mpdu_duration_field : 16;
  147. uint32_t mac_addr_ad1_31_0 : 32;
  148. uint32_t mac_addr_ad1_47_32 : 16,
  149. mac_addr_ad2_15_0 : 16;
  150. };
  151. struct rx_msdu_end_mon_data {
  152. uint32_t rxpcu_mpdu_filter_in_category : 2,
  153. sw_frame_group_id : 7,
  154. reserved_0 : 7,
  155. phy_ppdu_id : 16;
  156. uint32_t tcp_udp_chksum : 16,
  157. sa_idx_timeout : 1,
  158. da_idx_timeout : 1,
  159. msdu_limit_error : 1,
  160. flow_idx_timeout : 1,
  161. flow_idx_invalid : 1,
  162. wifi_parser_error : 1,
  163. amsdu_parser_error : 1,
  164. sa_is_valid : 1,
  165. da_is_valid : 1,
  166. da_is_mcbc : 1,
  167. l3_header_padding : 2,
  168. first_msdu : 1,
  169. last_msdu : 1,
  170. tcp_udp_chksum_fail : 1,
  171. ip_chksum_fail : 1;
  172. uint32_t msdu_drop : 1,
  173. reo_destination_indication : 5,
  174. flow_idx : 20,
  175. reserved_12a : 6;
  176. uint32_t fse_metadata : 32;
  177. uint32_t cce_metadata : 16,
  178. sa_sw_peer_id : 16;
  179. };
  180. #else
  181. struct rx_mpdu_start_mon_data {
  182. uint32_t phy_ppdu_id : 16;
  183. reserved_0a : 2,
  184. ast_based_lookup_valid : 1,
  185. protocol_version_err : 1,
  186. phy_err_during_mpdu_header : 1,
  187. phy_err : 1,
  188. ndp_frame : 1,
  189. sw_frame_group_id : 7,
  190. rxpcu_mpdu_filter_in_category : 2,
  191. uint32_t sw_peer_id : 16;
  192. ast_index : 16,
  193. uint32_t mpdu_sequence_number : 12;
  194. mpdu_retry : 1,
  195. encrypted : 1,
  196. to_ds : 1,
  197. fr_ds : 1,
  198. reserved_11a : 1,
  199. more_fragment_flag : 1,
  200. mpdu_fragment_number : 4,
  201. frame_encryption_info_valid : 1,
  202. mpdu_ht_control_valid : 1,
  203. mpdu_qos_control_valid : 1,
  204. mpdu_sequence_control_valid : 1,
  205. mac_addr_ad4_valid : 1,
  206. mac_addr_ad3_valid : 1,
  207. mac_addr_ad2_valid : 1,
  208. mac_addr_ad1_valid : 1,
  209. mpdu_duration_valid : 1,
  210. mpdu_frame_control_valid : 1,
  211. uint32_t reserved_13 : 1;
  212. amsdu_present : 1,
  213. directed : 1,
  214. encrypt_required : 1,
  215. u_apsd_trigger : 1,
  216. order : 1,
  217. fragment_flag : 1,
  218. eosp : 1,
  219. more_data : 1,
  220. ctrl_type : 1,
  221. mgmt_type : 1,
  222. null_data : 1,
  223. non_qos : 1,
  224. power_mgmt : 1,
  225. ast_index_timeout : 1,
  226. ast_index_not_found : 1,
  227. mcast_bcast : 1,
  228. first_mpdu : 1,
  229. mpdu_length : 14,
  230. uint32_t mpdu_duration_field : 16;
  231. mpdu_frame_control_field : 16,
  232. uint32_t mac_addr_ad1_31_0 : 32;
  233. uint32_t mac_addr_ad2_15_0 : 16;
  234. mac_addr_ad1_47_32 : 16,
  235. };
  236. struct rx_msdu_end_mon_data {
  237. uint32_t phy_ppdu_id : 16;
  238. reserved_0 : 7,
  239. sw_frame_group_id : 7,
  240. rxpcu_mpdu_filter_in_category : 2,
  241. uint32_t ip_chksum_fail : 1;
  242. tcp_udp_chksum_fail : 1,
  243. last_msdu : 1,
  244. first_msdu : 1,
  245. l3_header_padding : 2,
  246. da_is_mcbc : 1,
  247. da_is_valid : 1,
  248. sa_is_valid : 1,
  249. amsdu_parser_error : 1,
  250. wifi_parser_error : 1,
  251. flow_idx_invalid : 1,
  252. flow_idx_timeout : 1,
  253. msdu_limit_error : 1,
  254. da_idx_timeout : 1,
  255. sa_idx_timeout : 1,
  256. tcp_udp_chksum : 16,
  257. uint32_t reserved_12a : 6;
  258. flow_idx : 20,
  259. reo_destination_indication : 5,
  260. msdu_drop : 1,
  261. uint32_t fse_metadata : 32;
  262. uint32_t sa_sw_peer_id : 16;
  263. cce_metadata : 16,
  264. };
  265. #endif
  266. /* TLV struct for word based Tlv */
  267. typedef struct rx_mpdu_start_mon_data hal_rx_mon_mpdu_start_t;
  268. typedef struct rx_msdu_end_mon_data hal_rx_mon_msdu_end_t;
  269. #else
  270. typedef struct rx_mpdu_start hal_rx_mon_mpdu_start_t;
  271. typedef struct rx_msdu_end hal_rx_mon_msdu_end_t;
  272. #endif
  273. #define HAL_MON_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  274. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  275. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET)), \
  276. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK, \
  277. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB))
  278. #define HAL_MON_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  279. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  280. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET)), \
  281. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK, \
  282. HAL_BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB))
  283. /**
  284. * struct hal_rx_status_buffer_done - status buffer done tlv
  285. * placeholder structure
  286. *
  287. * @ppdu_start_offset: ppdu start
  288. * @first_ppdu_start_user_info_offset:
  289. * @mult_ppdu_start_user_info:
  290. * @end_offset:
  291. * @ppdu_end_detected:
  292. * @flush_detected:
  293. * @rsvd:
  294. */
  295. struct hal_rx_status_buffer_done {
  296. uint32_t ppdu_start_offset : 3,
  297. first_ppdu_start_user_info_offset : 6,
  298. mult_ppdu_start_user_info : 1,
  299. end_offset : 13,
  300. ppdu_end_detected : 1,
  301. flush_detected : 1,
  302. rsvd : 7;
  303. };
  304. /**
  305. * hal_mon_status_end_reason : ppdu status buffer end reason
  306. *
  307. * @HAL_MON_STATUS_BUFFER_FULL: status buffer full
  308. * @HAL_MON_FLUSH_DETECTED: flush detected
  309. * @HAL_MON_END_OF_PPDU: end of ppdu detected
  310. * HAL_MON_PPDU_truncated: truncated ppdu status
  311. */
  312. enum hal_mon_status_end_reason {
  313. HAL_MON_STATUS_BUFFER_FULL,
  314. HAL_MON_FLUSH_DETECTED,
  315. HAL_MON_END_OF_PPDU,
  316. HAL_MON_PPDU_TRUNCATED,
  317. };
  318. /**
  319. * struct hal_mon_desc () - HAL Monitor descriptor
  320. *
  321. * @buf_addr: virtual buffer address
  322. * @ppdu_id: ppdu id
  323. * - TxMon fills scheduler id
  324. * - RxMON fills phy_ppdu_id
  325. * @end_offset: offset (units in 4 bytes) where status buffer ended
  326. * i.e offset of TLV + last TLV size
  327. * @end_reason: 0 - status buffer is full
  328. * 1 - flush detected
  329. * 2 - TX_FES_STATUS_END or RX_PPDU_END
  330. * 3 - PPDU truncated due to system error
  331. * @initiator: 1 - descriptor belongs to TX FES
  332. * 0 - descriptor belongs to TX RESPONSE
  333. * @empty_descriptor: 0 - this descriptor is written on a flush
  334. * or end of ppdu or end of status buffer
  335. * 1 - descriptor provided to indicate drop
  336. * @ring_id: ring id for debugging
  337. * @looping_count: count to indicate number of times producer
  338. * of entries has looped around the ring
  339. * @flush_detected: if flush detected
  340. * @end_reason: ppdu end reason
  341. * @end_of_ppdu_dropped: if end_of_ppdu is dropped
  342. * @ppdu_drop_count: PPDU drop count
  343. * @mpdu_drop_count: MPDU drop count
  344. * @tlv_drop_count: TLV drop count
  345. */
  346. struct hal_mon_desc {
  347. uint64_t buf_addr;
  348. uint32_t ppdu_id;
  349. uint32_t end_offset:12,
  350. reserved_3a:4,
  351. end_reason:2,
  352. initiator:1,
  353. empty_descriptor:1,
  354. ring_id:8,
  355. looping_count:4;
  356. uint16_t flush_detected:1,
  357. end_of_ppdu_dropped:1;
  358. uint32_t ppdu_drop_count;
  359. uint32_t mpdu_drop_count;
  360. uint32_t tlv_drop_count;
  361. };
  362. typedef struct hal_mon_desc *hal_mon_desc_t;
  363. /**
  364. * struct hal_mon_buf_addr_status () - HAL buffer address tlv get status
  365. *
  366. * @buf_addr_31_0: Lower 32 bits of virtual address of status buffer
  367. * @buf_addr_63_32: Upper 32 bits of virtual address of status buffer
  368. * @dma_length: DMA length
  369. * @msdu_continuation: is msdu size more than fragment size
  370. * @truncated: is msdu got truncated
  371. * @tlv_padding: tlv paddding
  372. */
  373. struct hal_mon_buf_addr_status {
  374. uint32_t buffer_virt_addr_31_0;
  375. uint32_t buffer_virt_addr_63_32;
  376. uint32_t dma_length:12,
  377. reserved_2a:4,
  378. msdu_continuation:1,
  379. truncated:1,
  380. reserved_2b:14;
  381. uint32_t tlv64_padding;
  382. };
  383. #ifdef QCA_MONITOR_2_0_SUPPORT
  384. /**
  385. * hal_be_get_mon_dest_status() - Get monitor descriptor
  386. * @hal_soc_hdl: HAL Soc handle
  387. * @desc: HAL monitor descriptor
  388. *
  389. * Return: none
  390. */
  391. static inline void
  392. hal_be_get_mon_dest_status(hal_soc_handle_t hal_soc,
  393. void *hw_desc,
  394. struct hal_mon_desc *status)
  395. {
  396. struct mon_destination_ring *desc = hw_desc;
  397. status->buf_addr = HAL_RX_GET(desc, MON_DESTINATION_RING_STAT,
  398. BUF_VIRT_ADDR_31_0) |
  399. (((uint64_t)HAL_RX_GET(desc,
  400. MON_DESTINATION_RING_STAT,
  401. BUF_VIRT_ADDR_63_32)) << 32);
  402. status->ppdu_id = desc->ppdu_id;
  403. status->end_offset = desc->end_offset;
  404. status->end_reason = desc->end_reason;
  405. status->initiator = desc->initiator;
  406. status->empty_descriptor = desc->empty_descriptor;
  407. status->looping_count = desc->looping_count;
  408. }
  409. #endif
  410. #if defined(RX_PPDU_END_USER_STATS_OFDMA_INFO_VALID_OFFSET) && \
  411. defined(RX_PPDU_END_USER_STATS_SW_RESPONSE_REFERENCE_PTR_EXT_OFFSET)
  412. static inline void
  413. hal_rx_handle_mu_ul_info(void *rx_tlv,
  414. struct mon_rx_user_status *mon_rx_user_status)
  415. {
  416. mon_rx_user_status->mu_ul_user_v0_word0 =
  417. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  418. SW_RESPONSE_REFERENCE_PTR);
  419. mon_rx_user_status->mu_ul_user_v0_word1 =
  420. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  421. SW_RESPONSE_REFERENCE_PTR_EXT);
  422. }
  423. #else
  424. static inline void
  425. hal_rx_handle_mu_ul_info(void *rx_tlv,
  426. struct mon_rx_user_status *mon_rx_user_status)
  427. {
  428. }
  429. #endif
  430. static inline void
  431. hal_rx_populate_byte_count(void *rx_tlv, void *ppduinfo,
  432. struct mon_rx_user_status *mon_rx_user_status)
  433. {
  434. uint32_t mpdu_ok_byte_count;
  435. uint32_t mpdu_err_byte_count;
  436. mpdu_ok_byte_count = HAL_RX_GET_64(rx_tlv,
  437. RX_PPDU_END_USER_STATS,
  438. MPDU_OK_BYTE_COUNT);
  439. mpdu_err_byte_count = HAL_RX_GET_64(rx_tlv,
  440. RX_PPDU_END_USER_STATS,
  441. MPDU_ERR_BYTE_COUNT);
  442. mon_rx_user_status->mpdu_ok_byte_count = mpdu_ok_byte_count;
  443. mon_rx_user_status->mpdu_err_byte_count = mpdu_err_byte_count;
  444. }
  445. static inline void
  446. hal_rx_populate_mu_user_info(void *rx_tlv, void *ppduinfo, uint32_t user_id,
  447. struct mon_rx_user_status *mon_rx_user_status)
  448. {
  449. struct mon_rx_info *mon_rx_info;
  450. struct mon_rx_user_info *mon_rx_user_info;
  451. struct hal_rx_ppdu_info *ppdu_info =
  452. (struct hal_rx_ppdu_info *)ppduinfo;
  453. mon_rx_info = &ppdu_info->rx_info;
  454. mon_rx_user_info = &ppdu_info->rx_user_info[user_id];
  455. mon_rx_user_info->qos_control_info_valid =
  456. mon_rx_info->qos_control_info_valid;
  457. mon_rx_user_info->qos_control = mon_rx_info->qos_control;
  458. mon_rx_user_status->ast_index = ppdu_info->rx_status.ast_index;
  459. mon_rx_user_status->tid = ppdu_info->rx_status.tid;
  460. mon_rx_user_status->tcp_msdu_count =
  461. ppdu_info->rx_status.tcp_msdu_count;
  462. mon_rx_user_status->udp_msdu_count =
  463. ppdu_info->rx_status.udp_msdu_count;
  464. mon_rx_user_status->other_msdu_count =
  465. ppdu_info->rx_status.other_msdu_count;
  466. mon_rx_user_status->frame_control = ppdu_info->rx_status.frame_control;
  467. mon_rx_user_status->frame_control_info_valid =
  468. ppdu_info->rx_status.frame_control_info_valid;
  469. mon_rx_user_status->data_sequence_control_info_valid =
  470. ppdu_info->rx_status.data_sequence_control_info_valid;
  471. mon_rx_user_status->first_data_seq_ctrl =
  472. ppdu_info->rx_status.first_data_seq_ctrl;
  473. mon_rx_user_status->preamble_type = ppdu_info->rx_status.preamble_type;
  474. mon_rx_user_status->ht_flags = ppdu_info->rx_status.ht_flags;
  475. mon_rx_user_status->rtap_flags = ppdu_info->rx_status.rtap_flags;
  476. mon_rx_user_status->vht_flags = ppdu_info->rx_status.vht_flags;
  477. mon_rx_user_status->he_flags = ppdu_info->rx_status.he_flags;
  478. mon_rx_user_status->rs_flags = ppdu_info->rx_status.rs_flags;
  479. mon_rx_user_status->mpdu_cnt_fcs_ok =
  480. ppdu_info->com_info.mpdu_cnt_fcs_ok;
  481. mon_rx_user_status->mpdu_cnt_fcs_err =
  482. ppdu_info->com_info.mpdu_cnt_fcs_err;
  483. qdf_mem_copy(&mon_rx_user_status->mpdu_fcs_ok_bitmap,
  484. &ppdu_info->com_info.mpdu_fcs_ok_bitmap,
  485. HAL_RX_NUM_WORDS_PER_PPDU_BITMAP *
  486. sizeof(ppdu_info->com_info.mpdu_fcs_ok_bitmap[0]));
  487. mon_rx_user_status->retry_mpdu =
  488. ppdu_info->rx_status.mpdu_retry_cnt;
  489. hal_rx_populate_byte_count(rx_tlv, ppdu_info, mon_rx_user_status);
  490. }
  491. #define HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(chain, \
  492. ppdu_info, rssi_info_tlv) \
  493. { \
  494. ppdu_info->rx_status.rssi_chain[chain][0] = \
  495. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  496. RSSI_PRI20_CHAIN##chain); \
  497. ppdu_info->rx_status.rssi_chain[chain][1] = \
  498. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  499. RSSI_EXT20_CHAIN##chain); \
  500. ppdu_info->rx_status.rssi_chain[chain][2] = \
  501. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  502. RSSI_EXT40_LOW20_CHAIN##chain); \
  503. ppdu_info->rx_status.rssi_chain[chain][3] = \
  504. HAL_RX_GET(rssi_info_tlv, RECEIVE_RSSI_INFO,\
  505. RSSI_EXT40_HIGH20_CHAIN##chain); \
  506. } \
  507. #define HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv) \
  508. {HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(0, ppdu_info, rssi_info_tlv) \
  509. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(1, ppdu_info, rssi_info_tlv) \
  510. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(2, ppdu_info, rssi_info_tlv) \
  511. HAL_RX_UPDATE_RSSI_PER_CHAIN_BW(3, ppdu_info, rssi_info_tlv) \
  512. } \
  513. static inline uint32_t
  514. hal_rx_update_rssi_chain(struct hal_rx_ppdu_info *ppdu_info,
  515. uint8_t *rssi_info_tlv)
  516. {
  517. HAL_RX_PPDU_UPDATE_RSSI(ppdu_info, rssi_info_tlv)
  518. return 0;
  519. }
  520. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  521. static inline void
  522. hal_get_qos_control(void *rx_tlv,
  523. struct hal_rx_ppdu_info *ppdu_info)
  524. {
  525. ppdu_info->rx_info.qos_control_info_valid =
  526. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  527. QOS_CONTROL_INFO_VALID);
  528. if (ppdu_info->rx_info.qos_control_info_valid)
  529. ppdu_info->rx_info.qos_control =
  530. HAL_RX_GET_64(rx_tlv,
  531. RX_PPDU_END_USER_STATS,
  532. QOS_CONTROL_FIELD);
  533. }
  534. static inline void
  535. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  536. struct hal_rx_ppdu_info *ppdu_info)
  537. {
  538. if ((ppdu_info->sw_frame_group_id
  539. == HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ) ||
  540. (ppdu_info->sw_frame_group_id ==
  541. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS)) {
  542. ppdu_info->rx_info.mac_addr1_valid =
  543. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_valid;
  544. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[0] =
  545. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_31_0;
  546. if (ppdu_info->sw_frame_group_id ==
  547. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS) {
  548. *(uint32_t *)&ppdu_info->rx_info.mac_addr1[4] =
  549. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad1_47_32;
  550. }
  551. }
  552. }
  553. #else
  554. static inline void
  555. hal_get_qos_control(void *rx_tlv,
  556. struct hal_rx_ppdu_info *ppdu_info)
  557. {
  558. }
  559. static inline void
  560. hal_get_mac_addr1(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  561. struct hal_rx_ppdu_info *ppdu_info)
  562. {
  563. }
  564. #endif
  565. #ifdef QCA_SUPPORT_SCAN_SPCL_VAP_STATS
  566. static inline void
  567. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  568. struct hal_rx_ppdu_info *ppdu_info)
  569. {
  570. uint16_t frame_ctrl;
  571. uint8_t fc_type;
  572. if (rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid) {
  573. frame_ctrl = rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  574. fc_type = HAL_RX_GET_FRAME_CTRL_TYPE(frame_ctrl);
  575. if (fc_type == HAL_RX_FRAME_CTRL_TYPE_MGMT)
  576. ppdu_info->frm_type_info.rx_mgmt_cnt++;
  577. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_CTRL)
  578. ppdu_info->frm_type_info.rx_ctrl_cnt++;
  579. else if (fc_type == HAL_RX_FRAME_CTRL_TYPE_DATA)
  580. ppdu_info->frm_type_info.rx_data_cnt++;
  581. }
  582. }
  583. #else
  584. static inline void
  585. hal_update_frame_type_cnt(hal_rx_mon_mpdu_start_t *rx_mpdu_start,
  586. struct hal_rx_ppdu_info *ppdu_info)
  587. {
  588. }
  589. #endif
  590. #ifdef QCA_MONITOR_2_0_SUPPORT
  591. /**
  592. * hal_mon_buff_addr_info_set() - set desc address in cookie
  593. * @hal_soc_hdl: HAL Soc handle
  594. * @mon_entry: monitor srng
  595. * @desc: HAL monitor descriptor
  596. *
  597. * Return: none
  598. */
  599. static inline
  600. void hal_mon_buff_addr_info_set(hal_soc_handle_t hal_soc_hdl,
  601. void *mon_entry,
  602. void *mon_desc_addr,
  603. qdf_dma_addr_t phy_addr)
  604. {
  605. uint32_t paddr_lo = ((uintptr_t)phy_addr & 0x00000000ffffffff);
  606. uint32_t paddr_hi = ((uintptr_t)phy_addr & 0xffffffff00000000) >> 32;
  607. uint32_t vaddr_lo = ((uintptr_t)mon_desc_addr & 0x00000000ffffffff);
  608. uint32_t vaddr_hi = ((uintptr_t)mon_desc_addr & 0xffffffff00000000) >> 32;
  609. HAL_MON_PADDR_LO_SET(mon_entry, paddr_lo);
  610. HAL_MON_PADDR_HI_SET(mon_entry, paddr_hi);
  611. HAL_MON_VADDR_LO_SET(mon_entry, vaddr_lo);
  612. HAL_MON_VADDR_HI_SET(mon_entry, vaddr_hi);
  613. }
  614. /* TX monitor */
  615. #define TX_MON_STATUS_BUF_SIZE 2048
  616. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  617. enum hal_tx_tlv_status {
  618. HAL_MON_TX_FES_SETUP,
  619. HAL_MON_TX_FES_STATUS_END,
  620. HAL_MON_RX_RESPONSE_REQUIRED_INFO,
  621. HAL_MON_RESPONSE_END_STATUS_INFO,
  622. HAL_MON_TX_PCU_PPDU_SETUP_INIT,
  623. HAL_MON_TX_MPDU_START,
  624. HAL_MON_TX_MSDU_START,
  625. HAL_MON_TX_BUFFER_ADDR,
  626. HAL_MON_TX_DATA,
  627. HAL_MON_TX_FES_STATUS_START,
  628. HAL_MON_TX_FES_STATUS_PROT,
  629. HAL_MON_TX_FES_STATUS_START_PROT,
  630. HAL_MON_TX_FES_STATUS_START_PPDU,
  631. HAL_MON_TX_FES_STATUS_USER_PPDU,
  632. HAL_MON_RX_FRAME_BITMAP_ACK,
  633. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_256,
  634. HAL_MON_RX_FRAME_BITMAP_BLOCK_ACK_1K,
  635. HAL_MON_COEX_TX_STATUS,
  636. HAL_MON_MACTX_HE_SIG_A_SU,
  637. HAL_MON_MACTX_HE_SIG_A_MU_DL,
  638. HAL_MON_MACTX_HE_SIG_B1_MU,
  639. HAL_MON_MACTX_HE_SIG_B2_MU,
  640. HAL_MON_MACTX_HE_SIG_B2_OFDMA,
  641. HAL_MON_MACTX_L_SIG_A,
  642. HAL_MON_MACTX_L_SIG_B,
  643. HAL_MON_MACTX_HT_SIG,
  644. HAL_MON_MACTX_VHT_SIG_A,
  645. HAL_MON_MACTX_USER_DESC_PER_USER,
  646. HAL_MON_MACTX_USER_DESC_COMMON,
  647. HAL_MON_MACTX_PHY_DESC,
  648. HAL_MON_TX_STATUS_PPDU_NOT_DONE,
  649. };
  650. enum txmon_coex_tx_status_reason {
  651. COEX_FES_TX_START,
  652. COEX_FES_TX_END,
  653. COEX_FES_END,
  654. COEX_RESPONSE_TX_START,
  655. COEX_RESPONSE_TX_END,
  656. COEX_NO_TX_ONGOING,
  657. };
  658. enum txmon_transmission_type {
  659. TXMON_SU_TRANSMISSION = 0,
  660. TXMON_MU_TRANSMISSION,
  661. TXMON_MU_SU_TRANSMISSION,
  662. TXMON_MU_MIMO_TRANSMISSION = 1,
  663. TXMON_MU_OFDMA_TRANMISSION
  664. };
  665. enum txmon_he_ppdu_subtype {
  666. TXMON_HE_SUBTYPE_SU = 0,
  667. TXMON_HE_SUBTYPE_TRIG,
  668. TXMON_HE_SUBTYPE_MU,
  669. TXMON_HE_SUBTYPE_EXT_SU
  670. };
  671. enum txmon_pkt_type {
  672. TXMON_PKT_TYPE_11A = 0,
  673. TXMON_PKT_TYPE_11B,
  674. TXMON_PKT_TYPE_11N_MM,
  675. TXMON_PKT_TYPE_11AC,
  676. TXMON_PKT_TYPE_11AX,
  677. TXMON_PKT_TYPE_11BA,
  678. TXMON_PKT_TYPE_11BE,
  679. TXMON_PKT_TYPE_11AZ
  680. };
  681. #define TXMON_HAL(hal_tx_ppdu_info, field) \
  682. hal_tx_ppdu_info->field
  683. #define TXMON_HAL_STATUS(hal_tx_ppdu_info, field) \
  684. hal_tx_ppdu_info->rx_status.field
  685. #define TXMON_HAL_USER(hal_tx_ppdu_info, user_id, field) \
  686. hal_tx_ppdu_info->rx_user_status[user_id].field
  687. #define TXMON_STATUS_INFO(hal_tx_status_info, field) \
  688. hal_tx_status_info->field
  689. struct hal_tx_status_info {
  690. uint8_t reception_type;
  691. uint8_t transmission_type;
  692. uint8_t medium_prot_type;
  693. uint32_t no_bitmap_avail :1,
  694. explicit_ack :1,
  695. explicit_ack_type :4,
  696. r2r_end_status_follow :1,
  697. response_type :5,
  698. ndp_frame :2,
  699. num_users :8,
  700. reserved :10;
  701. uint8_t sw_frame_group_id;
  702. uint32_t r2r_to_follow;
  703. uint32_t prot_tlv_status;
  704. void *buffer;
  705. uint32_t offset;
  706. uint32_t length;
  707. uint8_t addr1[QDF_MAC_ADDR_SIZE];
  708. uint8_t addr2[QDF_MAC_ADDR_SIZE];
  709. uint8_t addr3[QDF_MAC_ADDR_SIZE];
  710. uint8_t addr4[QDF_MAC_ADDR_SIZE];
  711. };
  712. struct hal_tx_ppdu_info {
  713. uint32_t ppdu_id;
  714. uint32_t num_users :8,
  715. is_used :1,
  716. is_data :1,
  717. cur_usr_idx :8,
  718. reserved :15;
  719. uint32_t prot_tlv_status;
  720. struct mon_rx_status rx_status;
  721. struct mon_rx_user_status rx_user_status[];
  722. };
  723. /**
  724. * hal_tx_status_get_next_tlv() - get next tx status TLV
  725. * @tx_tlv: pointer to TLV header
  726. *
  727. * Return: pointer to next tlv info
  728. */
  729. static inline uint8_t*
  730. hal_tx_status_get_next_tlv(uint8_t *tx_tlv) {
  731. uint32_t tlv_len, tlv_tag;
  732. tlv_len = HAL_RX_GET_USER_TLV32_LEN(tx_tlv);
  733. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv);
  734. return (uint8_t *)(((unsigned long)(tx_tlv + tlv_len +
  735. HAL_RX_TLV32_HDR_SIZE + 3)) & (~3));
  736. }
  737. /**
  738. * hal_txmon_status_parse_tlv() - process transmit info TLV
  739. * @hal_soc: HAL soc handle
  740. * @data_ppdu_info: pointer to hal data ppdu info
  741. * @prot_ppdu_info: pointer to hal prot ppdu info
  742. * @data_status_info: pointer to data status info
  743. * @prot_status_info: pointer to prot status info
  744. * @tx_tlv_hdr: pointer to TLV header
  745. * @status_frag: pointer to status frag
  746. *
  747. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE
  748. */
  749. static inline uint32_t
  750. hal_txmon_status_parse_tlv(hal_soc_handle_t hal_soc_hdl,
  751. void *data_ppdu_info,
  752. void *prot_ppdu_info,
  753. void *data_status_info,
  754. void *prot_status_info,
  755. void *tx_tlv_hdr,
  756. qdf_frag_t status_frag)
  757. {
  758. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  759. return hal_soc->ops->hal_txmon_status_parse_tlv(data_ppdu_info,
  760. prot_ppdu_info,
  761. data_status_info,
  762. prot_status_info,
  763. tx_tlv_hdr,
  764. status_frag);
  765. }
  766. /**
  767. * hal_txmon_status_get_num_users() - api to get num users from start of fes
  768. * window
  769. * @hal_soc: HAL soc handle
  770. * @tx_tlv_hdr: pointer to TLV header
  771. * @num_users: reference to number of user
  772. *
  773. * Return: status
  774. */
  775. static inline uint32_t
  776. hal_txmon_status_get_num_users(hal_soc_handle_t hal_soc_hdl,
  777. void *tx_tlv_hdr, uint8_t *num_users)
  778. {
  779. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  780. return hal_soc->ops->hal_txmon_status_get_num_users(tx_tlv_hdr,
  781. num_users);
  782. }
  783. /**
  784. * hal_txmon_status_free_buffer() - api to free status buffer
  785. * @hal_soc: HAL soc handle
  786. * @status_frag: qdf_frag_t buffer
  787. *
  788. * Return void
  789. */
  790. static inline void
  791. hal_txmon_status_free_buffer(hal_soc_handle_t hal_soc_hdl,
  792. qdf_frag_t status_frag)
  793. {
  794. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  795. if (hal_soc->ops->hal_txmon_status_free_buffer)
  796. hal_soc->ops->hal_txmon_status_free_buffer(status_frag);
  797. }
  798. /**
  799. * hal_tx_status_get_tlv_tag() - api to get tlv tag
  800. * @tx_tlv_hdr: pointer to TLV header
  801. *
  802. * Return tlv_tag
  803. */
  804. static inline uint32_t
  805. hal_tx_status_get_tlv_tag(void *tx_tlv_hdr)
  806. {
  807. uint32_t tlv_tag = 0;
  808. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(tx_tlv_hdr);
  809. return tlv_tag;
  810. }
  811. #endif
  812. static inline uint32_t
  813. hal_rx_parse_u_sig_cmn(struct hal_soc *hal_soc, void *rx_tlv,
  814. struct hal_rx_ppdu_info *ppdu_info)
  815. {
  816. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  817. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  818. uint8_t bad_usig_crc;
  819. bad_usig_crc = HAL_RX_MON_USIG_GET_RX_INTEGRITY_CHECK_PASSED(rx_tlv) ?
  820. 0 : 1;
  821. ppdu_info->rx_status.usig_common |=
  822. QDF_MON_STATUS_USIG_PHY_VERSION_KNOWN |
  823. QDF_MON_STATUS_USIG_BW_KNOWN |
  824. QDF_MON_STATUS_USIG_UL_DL_KNOWN |
  825. QDF_MON_STATUS_USIG_BSS_COLOR_KNOWN |
  826. QDF_MON_STATUS_USIG_TXOP_KNOWN;
  827. ppdu_info->rx_status.usig_common |= (usig_1->phy_version <<
  828. QDF_MON_STATUS_USIG_PHY_VERSION_SHIFT);
  829. ppdu_info->rx_status.usig_common |= (usig_1->bw <<
  830. QDF_MON_STATUS_USIG_BW_SHIFT);
  831. ppdu_info->rx_status.usig_common |= (usig_1->ul_dl <<
  832. QDF_MON_STATUS_USIG_UL_DL_SHIFT);
  833. ppdu_info->rx_status.usig_common |= (usig_1->bss_color <<
  834. QDF_MON_STATUS_USIG_BSS_COLOR_SHIFT);
  835. ppdu_info->rx_status.usig_common |= (usig_1->txop <<
  836. QDF_MON_STATUS_USIG_TXOP_SHIFT);
  837. ppdu_info->rx_status.usig_common |= bad_usig_crc;
  838. ppdu_info->u_sig_info.ul_dl = usig_1->ul_dl;
  839. ppdu_info->u_sig_info.bw = usig_1->bw;
  840. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  841. }
  842. static inline uint32_t
  843. hal_rx_parse_u_sig_tb(struct hal_soc *hal_soc, void *rx_tlv,
  844. struct hal_rx_ppdu_info *ppdu_info)
  845. {
  846. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  847. struct hal_mon_usig_tb *usig_tb = &usig->usig_2.tb;
  848. ppdu_info->rx_status.usig_mask |=
  849. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  850. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  851. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  852. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_KNOWN |
  853. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_KNOWN |
  854. QDF_MON_STATUS_USIG_TB_DISREGARD1_KNOWN |
  855. QDF_MON_STATUS_USIG_CRC_KNOWN |
  856. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  857. ppdu_info->rx_status.usig_value |= (0x3F <<
  858. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  859. ppdu_info->rx_status.usig_value |= (usig_tb->ppdu_type_comp_mode <<
  860. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  861. ppdu_info->rx_status.usig_value |= (0x1 <<
  862. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  863. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_1 <<
  864. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_1_SHIFT);
  865. ppdu_info->rx_status.usig_value |= (usig_tb->spatial_reuse_2 <<
  866. QDF_MON_STATUS_USIG_TB_SPATIAL_REUSE_2_SHIFT);
  867. ppdu_info->rx_status.usig_value |= (0x1F <<
  868. QDF_MON_STATUS_USIG_TB_DISREGARD1_SHIFT);
  869. ppdu_info->rx_status.usig_value |= (usig_tb->crc <<
  870. QDF_MON_STATUS_USIG_CRC_SHIFT);
  871. ppdu_info->rx_status.usig_value |= (usig_tb->tail <<
  872. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  873. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  874. usig_tb->ppdu_type_comp_mode;
  875. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  876. }
  877. static inline uint32_t
  878. hal_rx_parse_u_sig_mu(struct hal_soc *hal_soc, void *rx_tlv,
  879. struct hal_rx_ppdu_info *ppdu_info)
  880. {
  881. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  882. struct hal_mon_usig_mu *usig_mu = &usig->usig_2.mu;
  883. ppdu_info->rx_status.usig_mask |=
  884. QDF_MON_STATUS_USIG_DISREGARD_KNOWN |
  885. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_KNOWN |
  886. QDF_MON_STATUS_USIG_VALIDATE_KNOWN |
  887. QDF_MON_STATUS_USIG_MU_VALIDATE1_SHIFT |
  888. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_KNOWN |
  889. QDF_MON_STATUS_USIG_MU_VALIDATE2_SHIFT |
  890. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_KNOWN |
  891. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_KNOWN |
  892. QDF_MON_STATUS_USIG_CRC_KNOWN |
  893. QDF_MON_STATUS_USIG_TAIL_KNOWN;
  894. ppdu_info->rx_status.usig_value |= (0x1F <<
  895. QDF_MON_STATUS_USIG_DISREGARD_SHIFT);
  896. ppdu_info->rx_status.usig_value |= (0x1 <<
  897. QDF_MON_STATUS_USIG_MU_VALIDATE1_SHIFT);
  898. ppdu_info->rx_status.usig_value |= (usig_mu->ppdu_type_comp_mode <<
  899. QDF_MON_STATUS_USIG_PPDU_TYPE_N_COMP_MODE_SHIFT);
  900. ppdu_info->rx_status.usig_value |= (0x1 <<
  901. QDF_MON_STATUS_USIG_VALIDATE_SHIFT);
  902. ppdu_info->rx_status.usig_value |= (usig_mu->punc_ch_info <<
  903. QDF_MON_STATUS_USIG_MU_PUNCTURE_CH_INFO_SHIFT);
  904. ppdu_info->rx_status.usig_value |= (0x1 <<
  905. QDF_MON_STATUS_USIG_MU_VALIDATE2_SHIFT);
  906. ppdu_info->rx_status.usig_value |= (usig_mu->eht_sig_mcs <<
  907. QDF_MON_STATUS_USIG_MU_EHT_SIG_MCS_SHIFT);
  908. ppdu_info->rx_status.usig_value |= (usig_mu->num_eht_sig_sym <<
  909. QDF_MON_STATUS_USIG_MU_NUM_EHT_SIG_SYM_SHIFT);
  910. ppdu_info->rx_status.usig_value |= (usig_mu->crc <<
  911. QDF_MON_STATUS_USIG_CRC_SHIFT);
  912. ppdu_info->rx_status.usig_value |= (usig_mu->tail <<
  913. QDF_MON_STATUS_USIG_TAIL_SHIFT);
  914. ppdu_info->u_sig_info.ppdu_type_comp_mode =
  915. usig_mu->ppdu_type_comp_mode;
  916. ppdu_info->u_sig_info.eht_sig_mcs = usig_mu->eht_sig_mcs;
  917. ppdu_info->u_sig_info.num_eht_sig_sym = usig_mu->num_eht_sig_sym;
  918. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  919. }
  920. static inline uint32_t
  921. hal_rx_parse_u_sig_hdr(struct hal_soc *hal_soc, void *rx_tlv,
  922. struct hal_rx_ppdu_info *ppdu_info)
  923. {
  924. struct hal_mon_usig_hdr *usig = (struct hal_mon_usig_hdr *)rx_tlv;
  925. struct hal_mon_usig_cmn *usig_1 = &usig->usig_1;
  926. ppdu_info->rx_status.usig_flags = 1;
  927. hal_rx_parse_u_sig_cmn(hal_soc, rx_tlv, ppdu_info);
  928. if (HAL_RX_MON_USIG_GET_PPDU_TYPE_N_COMP_MODE(rx_tlv) == 0 &&
  929. usig_1->ul_dl == 1)
  930. return hal_rx_parse_u_sig_tb(hal_soc, rx_tlv, ppdu_info);
  931. else
  932. return hal_rx_parse_u_sig_mu(hal_soc, rx_tlv, ppdu_info);
  933. }
  934. static inline uint32_t
  935. hal_rx_parse_usig_overflow(struct hal_soc *hal_soc, void *tlv,
  936. struct hal_rx_ppdu_info *ppdu_info)
  937. {
  938. struct hal_eht_sig_cc_usig_overflow *usig_ovflow =
  939. (struct hal_eht_sig_cc_usig_overflow *)tlv;
  940. ppdu_info->rx_status.eht_known |=
  941. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  942. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  943. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_KNOWN |
  944. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_KNOWN |
  945. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_KNOWN |
  946. QDF_MON_STATUS_EHT_DISREARD_KNOWN;
  947. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->spatial_reuse <<
  948. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  949. /*
  950. * GI and LTF size are separately indicated in radiotap header
  951. * and hence will be parsed from other TLV
  952. **/
  953. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->num_ltf_sym <<
  954. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  955. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->ldpc_extra_sym <<
  956. QDF_MON_STATUS_EHT_LDPC_EXTRA_SYMBOL_SEG_SHIFT);
  957. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pre_fec_pad_factor <<
  958. QDF_MON_STATUS_EHT_PRE_FEC_PADDING_FACTOR_SHIFT);
  959. ppdu_info->rx_status.eht_data[0] |= (usig_ovflow->pe_disambiguity <<
  960. QDF_MON_STATUS_EHT_PE_DISAMBIGUITY_SHIFT);
  961. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  962. QDF_MON_STATUS_EHT_DISREGARD_SHIFT);
  963. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  964. }
  965. static inline uint32_t
  966. hal_rx_parse_non_ofdma_users(struct hal_soc *hal_soc, void *tlv,
  967. struct hal_rx_ppdu_info *ppdu_info)
  968. {
  969. struct hal_eht_sig_non_ofdma_cmn_eb *non_ofdma_cmn_eb =
  970. (struct hal_eht_sig_non_ofdma_cmn_eb *)tlv;
  971. ppdu_info->rx_status.eht_known |=
  972. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_KNOWN;
  973. ppdu_info->rx_status.eht_data[4] |= (non_ofdma_cmn_eb->num_users <<
  974. QDF_MON_STATUS_EHT_NUM_NON_OFDMA_USERS_SHIFT);
  975. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  976. }
  977. static inline uint32_t
  978. hal_rx_parse_ru_allocation(struct hal_soc *hal_soc, void *tlv,
  979. struct hal_rx_ppdu_info *ppdu_info)
  980. {
  981. uint64_t *ehtsig_tlv = (uint64_t *)tlv;
  982. struct hal_eht_sig_ofdma_cmn_eb1 *ofdma_cmn_eb1;
  983. struct hal_eht_sig_ofdma_cmn_eb2 *ofdma_cmn_eb2;
  984. uint8_t num_ru_allocation_known = 0;
  985. ofdma_cmn_eb1 = (struct hal_eht_sig_ofdma_cmn_eb1 *)ehtsig_tlv;
  986. ofdma_cmn_eb2 = (struct hal_eht_sig_ofdma_cmn_eb2 *)(ehtsig_tlv + 1);
  987. switch (ppdu_info->u_sig_info.bw) {
  988. case HAL_EHT_BW_320_2:
  989. case HAL_EHT_BW_320_1:
  990. num_ru_allocation_known += 4;
  991. ppdu_info->rx_status.eht_data[3] |=
  992. (ofdma_cmn_eb2->ru_allocation2_6 <<
  993. QDF_MON_STATUS_EHT_RU_ALLOCATION2_6_SHIFT);
  994. ppdu_info->rx_status.eht_data[3] |=
  995. (ofdma_cmn_eb2->ru_allocation2_5 <<
  996. QDF_MON_STATUS_EHT_RU_ALLOCATION2_5_SHIFT);
  997. ppdu_info->rx_status.eht_data[3] |=
  998. (ofdma_cmn_eb2->ru_allocation2_4 <<
  999. QDF_MON_STATUS_EHT_RU_ALLOCATION2_4_SHIFT);
  1000. ppdu_info->rx_status.eht_data[2] |=
  1001. (ofdma_cmn_eb2->ru_allocation2_3 <<
  1002. QDF_MON_STATUS_EHT_RU_ALLOCATION2_3_SHIFT);
  1003. /* fallthrough */
  1004. case HAL_EHT_BW_160:
  1005. num_ru_allocation_known += 2;
  1006. ppdu_info->rx_status.eht_data[2] |=
  1007. (ofdma_cmn_eb2->ru_allocation2_2 <<
  1008. QDF_MON_STATUS_EHT_RU_ALLOCATION2_2_SHIFT);
  1009. ppdu_info->rx_status.eht_data[2] |=
  1010. (ofdma_cmn_eb2->ru_allocation2_1 <<
  1011. QDF_MON_STATUS_EHT_RU_ALLOCATION2_1_SHIFT);
  1012. /* fallthrough */
  1013. case HAL_EHT_BW_80:
  1014. num_ru_allocation_known += 1;
  1015. ppdu_info->rx_status.eht_data[1] |=
  1016. (ofdma_cmn_eb1->ru_allocation1_2 <<
  1017. QDF_MON_STATUS_EHT_RU_ALLOCATION1_2_SHIFT);
  1018. /* fallthrough */
  1019. case HAL_EHT_BW_40:
  1020. case HAL_EHT_BW_20:
  1021. num_ru_allocation_known += 1;
  1022. ppdu_info->rx_status.eht_data[1] |=
  1023. (ofdma_cmn_eb1->ru_allocation1_1 <<
  1024. QDF_MON_STATUS_EHT_RU_ALLOCATION1_1_SHIFT);
  1025. break;
  1026. default:
  1027. break;
  1028. }
  1029. ppdu_info->rx_status.eht_known |= (num_ru_allocation_known <<
  1030. QDF_MON_STATUS_EHT_NUM_KNOWN_RU_ALLOCATIONS_SHIFT);
  1031. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1032. }
  1033. static inline uint32_t
  1034. hal_rx_parse_eht_sig_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1035. struct hal_rx_ppdu_info *ppdu_info)
  1036. {
  1037. struct hal_eht_sig_mu_mimo_user_info *user_info;
  1038. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1039. user_info = (struct hal_eht_sig_mu_mimo_user_info *)tlv;
  1040. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1041. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1042. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1043. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1044. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_KNOWN;
  1045. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1046. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1047. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1048. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1049. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1050. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1051. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1052. (user_info->spatial_coding <<
  1053. QDF_MON_STATUS_EHT_USER_SPATIAL_CONFIG_SHIFT);
  1054. /* CRC for matched user block */
  1055. ppdu_info->rx_status.eht_known |=
  1056. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1057. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1058. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1059. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1060. ppdu_info->rx_status.num_eht_user_info_valid++;
  1061. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1062. }
  1063. static inline uint32_t
  1064. hal_rx_parse_eht_sig_non_mumimo_user_info(struct hal_soc *hal_soc, void *tlv,
  1065. struct hal_rx_ppdu_info *ppdu_info)
  1066. {
  1067. struct hal_eht_sig_non_mu_mimo_user_info *user_info;
  1068. uint32_t user_idx = ppdu_info->rx_status.num_eht_user_info_valid;
  1069. user_info = (struct hal_eht_sig_non_mu_mimo_user_info *)tlv;
  1070. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1071. QDF_MON_STATUS_EHT_USER_STA_ID_KNOWN |
  1072. QDF_MON_STATUS_EHT_USER_MCS_KNOWN |
  1073. QDF_MON_STATUS_EHT_USER_CODING_KNOWN |
  1074. QDF_MON_STATUS_EHT_USER_NSS_KNOWN |
  1075. QDF_MON_STATUS_EHT_USER_BEAMFORMING_KNOWN;
  1076. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->sta_id <<
  1077. QDF_MON_STATUS_EHT_USER_STA_ID_SHIFT);
  1078. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->mcs <<
  1079. QDF_MON_STATUS_EHT_USER_MCS_SHIFT);
  1080. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->nss <<
  1081. QDF_MON_STATUS_EHT_USER_NSS_SHIFT);
  1082. ppdu_info->rx_status.eht_user_info[user_idx] |=
  1083. (user_info->beamformed <<
  1084. QDF_MON_STATUS_EHT_USER_BEAMFORMING_SHIFT);
  1085. ppdu_info->rx_status.eht_user_info[user_idx] |= (user_info->coding <<
  1086. QDF_MON_STATUS_EHT_USER_CODING_SHIFT);
  1087. /* CRC for matched user block */
  1088. ppdu_info->rx_status.eht_known |=
  1089. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_KNOWN |
  1090. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_TAIL_KNOWN;
  1091. ppdu_info->rx_status.eht_data[4] |= (user_info->crc <<
  1092. QDF_MON_STATUS_EHT_USER_ENC_BLOCK_CRC_SHIFT);
  1093. ppdu_info->rx_status.num_eht_user_info_valid++;
  1094. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1095. }
  1096. static inline bool hal_rx_is_ofdma(struct hal_soc *hal_soc,
  1097. struct hal_rx_ppdu_info *ppdu_info)
  1098. {
  1099. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1100. ppdu_info->u_sig_info.ul_dl == 0)
  1101. return true;
  1102. return false;
  1103. }
  1104. static inline bool hal_rx_is_non_ofdma(struct hal_soc *hal_soc,
  1105. struct hal_rx_ppdu_info *ppdu_info)
  1106. {
  1107. uint32_t ppdu_type_comp_mode =
  1108. ppdu_info->u_sig_info.ppdu_type_comp_mode;
  1109. uint32_t ul_dl = ppdu_info->u_sig_info.ul_dl;
  1110. if ((ppdu_type_comp_mode == 0 && ul_dl == 1) ||
  1111. (ppdu_type_comp_mode == 0 && ul_dl == 2) ||
  1112. (ppdu_type_comp_mode == 1 && ul_dl == 1))
  1113. return true;
  1114. return false;
  1115. }
  1116. static inline bool hal_rx_is_mu_mimo_user(struct hal_soc *hal_soc,
  1117. struct hal_rx_ppdu_info *ppdu_info)
  1118. {
  1119. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 0 &&
  1120. ppdu_info->u_sig_info.ul_dl == 2)
  1121. return true;
  1122. return false;
  1123. }
  1124. static inline bool
  1125. hal_rx_is_frame_type_ndp(struct hal_soc *hal_soc,
  1126. struct hal_rx_ppdu_info *ppdu_info)
  1127. {
  1128. if (ppdu_info->u_sig_info.ppdu_type_comp_mode == 1 &&
  1129. ppdu_info->u_sig_info.eht_sig_mcs == 0 &&
  1130. ppdu_info->u_sig_info.num_eht_sig_sym == 0)
  1131. return true;
  1132. return false;
  1133. }
  1134. static inline uint32_t
  1135. hal_rx_parse_eht_sig_ndp(struct hal_soc *hal_soc, void *tlv,
  1136. struct hal_rx_ppdu_info *ppdu_info)
  1137. {
  1138. struct hal_eht_sig_ndp_cmn_eb *eht_sig_ndp =
  1139. (struct hal_eht_sig_ndp_cmn_eb *)tlv;
  1140. ppdu_info->rx_status.eht_known |=
  1141. QDF_MON_STATUS_EHT_SPATIAL_REUSE_KNOWN |
  1142. QDF_MON_STATUS_EHT_EHT_LTF_KNOWN |
  1143. QDF_MON_STATUS_EHT_NDP_NSS_KNOWN |
  1144. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_KNOWN |
  1145. QDF_MON_STATUS_EHT_NDP_DISREGARD_KNOWN |
  1146. QDF_MON_STATUS_EHT_CRC1_KNOWN |
  1147. QDF_MON_STATUS_EHT_TAIL1_KNOWN;
  1148. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->spatial_reuse <<
  1149. QDF_MON_STATUS_EHT_SPATIAL_REUSE_SHIFT);
  1150. /*
  1151. * GI and LTF size are separately indicated in radiotap header
  1152. * and hence will be parsed from other TLV
  1153. **/
  1154. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->num_ltf_sym <<
  1155. QDF_MON_STATUS_EHT_EHT_LTF_SHIFT);
  1156. ppdu_info->rx_status.eht_data[0] |= (0xF <<
  1157. QDF_MON_STATUS_EHT_NDP_DISREGARD_SHIFT);
  1158. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->nss <<
  1159. QDF_MON_STATUS_EHT_NDP_NSS_SHIFT);
  1160. ppdu_info->rx_status.eht_data[4] |= (eht_sig_ndp->beamformed <<
  1161. QDF_MON_STATUS_EHT_NDP_BEAMFORMED_SHIFT);
  1162. ppdu_info->rx_status.eht_data[0] |= (eht_sig_ndp->crc <<
  1163. QDF_MON_STATUS_EHT_CRC1_SHIFT);
  1164. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1165. }
  1166. static inline uint32_t
  1167. hal_rx_parse_eht_sig_non_ofdma(struct hal_soc *hal_soc, void *tlv,
  1168. struct hal_rx_ppdu_info *ppdu_info)
  1169. {
  1170. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1171. hal_rx_parse_non_ofdma_users(hal_soc, tlv, ppdu_info);
  1172. if (hal_rx_is_mu_mimo_user(hal_soc, ppdu_info))
  1173. hal_rx_parse_eht_sig_mumimo_user_info(hal_soc, tlv,
  1174. ppdu_info);
  1175. else
  1176. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, tlv,
  1177. ppdu_info);
  1178. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1179. }
  1180. static inline uint32_t
  1181. hal_rx_parse_eht_sig_ofdma(struct hal_soc *hal_soc, void *tlv,
  1182. struct hal_rx_ppdu_info *ppdu_info)
  1183. {
  1184. uint64_t *eht_sig_tlv = (uint64_t *)tlv;
  1185. void *user_info = (void *)(eht_sig_tlv + 2);
  1186. hal_rx_parse_usig_overflow(hal_soc, tlv, ppdu_info);
  1187. hal_rx_parse_ru_allocation(hal_soc, tlv, ppdu_info);
  1188. hal_rx_parse_eht_sig_non_mumimo_user_info(hal_soc, user_info,
  1189. ppdu_info);
  1190. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1191. }
  1192. static inline uint32_t
  1193. hal_rx_parse_eht_sig_hdr(struct hal_soc *hal_soc, uint8_t *tlv,
  1194. struct hal_rx_ppdu_info *ppdu_info)
  1195. {
  1196. ppdu_info->rx_status.eht_flags = 1;
  1197. if (hal_rx_is_frame_type_ndp(hal_soc, ppdu_info))
  1198. hal_rx_parse_eht_sig_ndp(hal_soc, tlv, ppdu_info);
  1199. else if (hal_rx_is_non_ofdma(hal_soc, ppdu_info))
  1200. hal_rx_parse_eht_sig_non_ofdma(hal_soc, tlv, ppdu_info);
  1201. else if (hal_rx_is_ofdma(hal_soc, ppdu_info))
  1202. hal_rx_parse_eht_sig_ofdma(hal_soc, tlv, ppdu_info);
  1203. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1204. }
  1205. #ifdef WLAN_RX_MON_PARSE_CMN_USER_INFO
  1206. static inline uint32_t
  1207. hal_rx_parse_cmn_usr_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1208. struct hal_rx_ppdu_info *ppdu_info)
  1209. {
  1210. struct phyrx_common_user_info *cmn_usr_info =
  1211. (struct phyrx_common_user_info *)tlv;
  1212. ppdu_info->rx_status.eht_known |=
  1213. QDF_MON_STATUS_EHT_GUARD_INTERVAL_KNOWN |
  1214. QDF_MON_STATUS_EHT_LTF_KNOWN;
  1215. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->cp_setting <<
  1216. QDF_MON_STATUS_EHT_GI_SHIFT);
  1217. ppdu_info->rx_status.eht_data[0] |= (cmn_usr_info->ltf_size <<
  1218. QDF_MON_STATUS_EHT_LTF_SHIFT);
  1219. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1220. }
  1221. #else
  1222. static inline uint32_t
  1223. hal_rx_parse_cmn_usr_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1224. struct hal_rx_ppdu_info *ppdu_info)
  1225. {
  1226. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1227. }
  1228. #endif
  1229. static inline enum ieee80211_eht_ru_size
  1230. hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(struct hal_soc *hal_soc,
  1231. uint32_t hal_ru_size)
  1232. {
  1233. switch (hal_ru_size) {
  1234. case HAL_EHT_RU_26:
  1235. return IEEE80211_EHT_RU_26;
  1236. case HAL_EHT_RU_52:
  1237. return IEEE80211_EHT_RU_52;
  1238. case HAL_EHT_RU_78:
  1239. return IEEE80211_EHT_RU_52_26;
  1240. case HAL_EHT_RU_106:
  1241. return IEEE80211_EHT_RU_106;
  1242. case HAL_EHT_RU_132:
  1243. return IEEE80211_EHT_RU_106_26;
  1244. case HAL_EHT_RU_242:
  1245. return IEEE80211_EHT_RU_242;
  1246. case HAL_EHT_RU_484:
  1247. return IEEE80211_EHT_RU_484;
  1248. case HAL_EHT_RU_726:
  1249. return IEEE80211_EHT_RU_484_242;
  1250. case HAL_EHT_RU_996:
  1251. return IEEE80211_EHT_RU_996;
  1252. case HAL_EHT_RU_996x2:
  1253. return IEEE80211_EHT_RU_996x2;
  1254. case HAL_EHT_RU_996x3:
  1255. return IEEE80211_EHT_RU_996x3;
  1256. case HAL_EHT_RU_996x4:
  1257. return IEEE80211_EHT_RU_996x4;
  1258. case HAL_EHT_RU_NONE:
  1259. return IEEE80211_EHT_RU_INVALID;
  1260. case HAL_EHT_RU_996_484:
  1261. return IEEE80211_EHT_RU_996_484;
  1262. case HAL_EHT_RU_996x2_484:
  1263. return IEEE80211_EHT_RU_996x2_484;
  1264. case HAL_EHT_RU_996x3_484:
  1265. return IEEE80211_EHT_RU_996x3_484;
  1266. case HAL_EHT_RU_996_484_242:
  1267. return IEEE80211_EHT_RU_996_484_242;
  1268. default:
  1269. return IEEE80211_EHT_RU_INVALID;
  1270. }
  1271. }
  1272. #define HAL_SET_RU_PER80(ru_320mhz, ru_per80, ru_idx_per80mhz, num_80mhz) \
  1273. ((ru_320mhz) |= ((uint64_t)(ru_per80) << \
  1274. (((num_80mhz) * NUM_RU_BITS_PER80) + \
  1275. ((ru_idx_per80mhz) * NUM_RU_BITS_PER20))))
  1276. static inline uint32_t
  1277. hal_rx_parse_receive_user_info(struct hal_soc *hal_soc, uint8_t *tlv,
  1278. struct hal_rx_ppdu_info *ppdu_info)
  1279. {
  1280. struct receive_user_info *rx_usr_info = (struct receive_user_info *)tlv;
  1281. uint64_t ru_index_320mhz = 0;
  1282. uint16_t ru_index_per80mhz;
  1283. uint32_t ru_size = 0, num_80mhz_with_ru = 0;
  1284. uint32_t ru_index = HAL_EHT_RU_INVALID;
  1285. uint32_t rtap_ru_size = IEEE80211_EHT_RU_INVALID;
  1286. ppdu_info->rx_status.eht_known |=
  1287. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_KNOWN;
  1288. ppdu_info->rx_status.eht_data[0] |=
  1289. (rx_usr_info->dl_ofdma_content_channel <<
  1290. QDF_MON_STATUS_EHT_CONTENT_CH_INDEX_SHIFT);
  1291. if (!(rx_usr_info->reception_type == HAL_RX_TYPE_MU_MIMO ||
  1292. rx_usr_info->reception_type == HAL_RX_TYPE_MU_OFDMA ||
  1293. rx_usr_info->reception_type == HAL_RX_TYPE_MU_OFMDA_MIMO))
  1294. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1295. /* RU allocation present only for OFDMA reception */
  1296. if (rx_usr_info->ru_type_80_0 != HAL_EHT_RU_NONE) {
  1297. ru_size += rx_usr_info->ru_type_80_0;
  1298. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_0;
  1299. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_0,
  1300. ru_index_per80mhz, 0);
  1301. num_80mhz_with_ru++;
  1302. }
  1303. if (rx_usr_info->ru_type_80_1 != HAL_EHT_RU_NONE) {
  1304. ru_size += rx_usr_info->ru_type_80_1;
  1305. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_1;
  1306. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_1,
  1307. ru_index_per80mhz, 1);
  1308. num_80mhz_with_ru++;
  1309. }
  1310. if (rx_usr_info->ru_type_80_2 != HAL_EHT_RU_NONE) {
  1311. ru_size += rx_usr_info->ru_type_80_2;
  1312. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_2;
  1313. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_2,
  1314. ru_index_per80mhz, 2);
  1315. num_80mhz_with_ru++;
  1316. }
  1317. if (rx_usr_info->ru_type_80_3 != HAL_EHT_RU_NONE) {
  1318. ru_size += rx_usr_info->ru_type_80_3;
  1319. ru_index = ru_index_per80mhz = rx_usr_info->ru_start_index_80_3;
  1320. HAL_SET_RU_PER80(ru_index_320mhz, rx_usr_info->ru_type_80_3,
  1321. ru_index_per80mhz, 3);
  1322. num_80mhz_with_ru++;
  1323. }
  1324. if (num_80mhz_with_ru > 1) {
  1325. /* Calculate the MRU index */
  1326. switch (ru_index_320mhz) {
  1327. case HAL_EHT_RU_996_484_0:
  1328. case HAL_EHT_RU_996x2_484_0:
  1329. case HAL_EHT_RU_996x3_484_0:
  1330. ru_index = 0;
  1331. break;
  1332. case HAL_EHT_RU_996_484_1:
  1333. case HAL_EHT_RU_996x2_484_1:
  1334. case HAL_EHT_RU_996x3_484_1:
  1335. ru_index = 1;
  1336. break;
  1337. case HAL_EHT_RU_996_484_2:
  1338. case HAL_EHT_RU_996x2_484_2:
  1339. case HAL_EHT_RU_996x3_484_2:
  1340. ru_index = 2;
  1341. break;
  1342. case HAL_EHT_RU_996_484_3:
  1343. case HAL_EHT_RU_996x2_484_3:
  1344. case HAL_EHT_RU_996x3_484_3:
  1345. ru_index = 3;
  1346. break;
  1347. case HAL_EHT_RU_996_484_4:
  1348. case HAL_EHT_RU_996x2_484_4:
  1349. case HAL_EHT_RU_996x3_484_4:
  1350. ru_index = 4;
  1351. break;
  1352. case HAL_EHT_RU_996_484_5:
  1353. case HAL_EHT_RU_996x2_484_5:
  1354. case HAL_EHT_RU_996x3_484_5:
  1355. ru_index = 5;
  1356. break;
  1357. case HAL_EHT_RU_996_484_6:
  1358. case HAL_EHT_RU_996x2_484_6:
  1359. case HAL_EHT_RU_996x3_484_6:
  1360. ru_index = 6;
  1361. break;
  1362. case HAL_EHT_RU_996_484_7:
  1363. case HAL_EHT_RU_996x2_484_7:
  1364. case HAL_EHT_RU_996x3_484_7:
  1365. ru_index = 7;
  1366. break;
  1367. case HAL_EHT_RU_996x2_484_8:
  1368. ru_index = 8;
  1369. break;
  1370. case HAL_EHT_RU_996x2_484_9:
  1371. ru_index = 9;
  1372. break;
  1373. case HAL_EHT_RU_996x2_484_10:
  1374. ru_index = 10;
  1375. break;
  1376. case HAL_EHT_RU_996x2_484_11:
  1377. ru_index = 11;
  1378. break;
  1379. default:
  1380. ru_index = HAL_EHT_RU_INVALID;
  1381. dp_debug("Invalid RU index");
  1382. qdf_assert(0);
  1383. break;
  1384. }
  1385. ru_size += 4;
  1386. }
  1387. rtap_ru_size = hal_rx_mon_hal_ru_size_to_ieee80211_ru_size(hal_soc,
  1388. ru_size);
  1389. if (rtap_ru_size != IEEE80211_EHT_RU_INVALID) {
  1390. ppdu_info->rx_status.eht_known |=
  1391. QDF_MON_STATUS_EHT_RU_MRU_SIZE_KNOWN;
  1392. ppdu_info->rx_status.eht_data[1] |= (rtap_ru_size <<
  1393. QDF_MON_STATUS_EHT_RU_MRU_SIZE_SHIFT);
  1394. }
  1395. if (ru_index != HAL_EHT_RU_INVALID) {
  1396. ppdu_info->rx_status.eht_known |=
  1397. QDF_MON_STATUS_EHT_RU_MRU_INDEX_KNOWN;
  1398. ppdu_info->rx_status.eht_data[1] |= (ru_index <<
  1399. QDF_MON_STATUS_EHT_RU_MRU_INDEX_SHIFT);
  1400. }
  1401. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1402. }
  1403. #ifdef QCA_MONITOR_2_0_SUPPORT
  1404. static inline void
  1405. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  1406. void *rx_tlv)
  1407. {
  1408. ppdu_info->rx_status.mpdu_retry_cnt =
  1409. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1410. RETRIED_MPDU_COUNT);
  1411. }
  1412. #else
  1413. static inline void
  1414. hal_rx_status_get_mpdu_retry_cnt(struct hal_rx_ppdu_info *ppdu_info,
  1415. void *rx_tlv)
  1416. {
  1417. ppdu_info->rx_status.mpdu_retry_cnt = 0;
  1418. }
  1419. #endif
  1420. /**
  1421. * hal_rx_status_get_tlv_info() - process receive info TLV
  1422. * @rx_tlv_hdr: pointer to TLV header
  1423. * @ppdu_info: pointer to ppdu_info
  1424. *
  1425. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  1426. */
  1427. static inline uint32_t
  1428. hal_rx_status_get_tlv_info_generic_be(void *rx_tlv_hdr, void *ppduinfo,
  1429. hal_soc_handle_t hal_soc_hdl,
  1430. qdf_nbuf_t nbuf)
  1431. {
  1432. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1433. uint32_t tlv_tag, user_id, tlv_len, value;
  1434. uint8_t group_id = 0;
  1435. uint8_t he_dcm = 0;
  1436. uint8_t he_stbc = 0;
  1437. uint16_t he_gi = 0;
  1438. uint16_t he_ltf = 0;
  1439. void *rx_tlv;
  1440. struct mon_rx_user_status *mon_rx_user_status;
  1441. struct hal_rx_ppdu_info *ppdu_info =
  1442. (struct hal_rx_ppdu_info *)ppduinfo;
  1443. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  1444. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  1445. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  1446. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  1447. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1448. rx_tlv, tlv_len);
  1449. switch (tlv_tag) {
  1450. case WIFIRX_PPDU_START_E:
  1451. {
  1452. if (qdf_unlikely(ppdu_info->com_info.last_ppdu_id ==
  1453. HAL_RX_GET_64(rx_tlv, RX_PPDU_START, PHY_PPDU_ID)))
  1454. hal_err("Matching ppdu_id(%u) detected",
  1455. ppdu_info->com_info.last_ppdu_id);
  1456. /* Reset ppdu_info before processing the ppdu */
  1457. qdf_mem_zero(ppdu_info,
  1458. sizeof(struct hal_rx_ppdu_info));
  1459. ppdu_info->com_info.last_ppdu_id =
  1460. ppdu_info->com_info.ppdu_id =
  1461. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1462. PHY_PPDU_ID);
  1463. /* channel number is set in PHY meta data */
  1464. ppdu_info->rx_status.chan_num =
  1465. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1466. SW_PHY_META_DATA) & 0x0000FFFF);
  1467. ppdu_info->rx_status.chan_freq =
  1468. (HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1469. SW_PHY_META_DATA) & 0xFFFF0000) >> 16;
  1470. if (ppdu_info->rx_status.chan_num &&
  1471. ppdu_info->rx_status.chan_freq) {
  1472. ppdu_info->rx_status.chan_freq =
  1473. hal_rx_radiotap_num_to_freq(
  1474. ppdu_info->rx_status.chan_num,
  1475. ppdu_info->rx_status.chan_freq);
  1476. }
  1477. ppdu_info->com_info.ppdu_timestamp =
  1478. HAL_RX_GET_64(rx_tlv, RX_PPDU_START,
  1479. PPDU_START_TIMESTAMP_31_0);
  1480. ppdu_info->rx_status.ppdu_timestamp =
  1481. ppdu_info->com_info.ppdu_timestamp;
  1482. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  1483. break;
  1484. }
  1485. case WIFIRX_PPDU_START_USER_INFO_E:
  1486. hal_rx_parse_receive_user_info(hal, rx_tlv, ppdu_info);
  1487. break;
  1488. case WIFIRX_PPDU_END_E:
  1489. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1490. "[%s][%d] ppdu_end_e len=%d",
  1491. __func__, __LINE__, tlv_len);
  1492. /* This is followed by sub-TLVs of PPDU_END */
  1493. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  1494. break;
  1495. case WIFIPHYRX_LOCATION_E:
  1496. hal_rx_get_rtt_info(hal_soc_hdl, rx_tlv, ppdu_info);
  1497. break;
  1498. case WIFIRXPCU_PPDU_END_INFO_E:
  1499. ppdu_info->rx_status.rx_antenna =
  1500. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, RX_ANTENNA);
  1501. ppdu_info->rx_status.tsft =
  1502. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  1503. WB_TIMESTAMP_UPPER_32);
  1504. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  1505. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO,
  1506. WB_TIMESTAMP_LOWER_32);
  1507. ppdu_info->rx_status.duration =
  1508. HAL_RX_GET_64(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  1509. RX_PPDU_DURATION);
  1510. hal_rx_get_bb_info(hal_soc_hdl, rx_tlv, ppdu_info);
  1511. break;
  1512. /*
  1513. * WIFIRX_PPDU_END_USER_STATS_E comes for each user received.
  1514. * for MU, based on num users we see this tlv that many times.
  1515. */
  1516. case WIFIRX_PPDU_END_USER_STATS_E:
  1517. {
  1518. unsigned long tid = 0;
  1519. uint16_t seq = 0;
  1520. ppdu_info->rx_status.ast_index =
  1521. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1522. AST_INDEX);
  1523. tid = HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1524. RECEIVED_QOS_DATA_TID_BITMAP);
  1525. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid,
  1526. sizeof(tid) * 8);
  1527. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  1528. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  1529. ppdu_info->rx_status.tcp_msdu_count =
  1530. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1531. TCP_MSDU_COUNT) +
  1532. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1533. TCP_ACK_MSDU_COUNT);
  1534. ppdu_info->rx_status.udp_msdu_count =
  1535. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1536. UDP_MSDU_COUNT);
  1537. ppdu_info->rx_status.other_msdu_count =
  1538. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1539. OTHER_MSDU_COUNT);
  1540. hal_rx_status_get_mpdu_retry_cnt(ppdu_info, rx_tlv);
  1541. if (ppdu_info->sw_frame_group_id
  1542. != HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  1543. ppdu_info->rx_status.frame_control_info_valid =
  1544. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1545. FRAME_CONTROL_INFO_VALID);
  1546. if (ppdu_info->rx_status.frame_control_info_valid)
  1547. ppdu_info->rx_status.frame_control =
  1548. HAL_RX_GET_64(rx_tlv,
  1549. RX_PPDU_END_USER_STATS,
  1550. FRAME_CONTROL_FIELD);
  1551. hal_get_qos_control(rx_tlv, ppdu_info);
  1552. }
  1553. ppdu_info->rx_status.data_sequence_control_info_valid =
  1554. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1555. DATA_SEQUENCE_CONTROL_INFO_VALID);
  1556. seq = HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1557. FIRST_DATA_SEQ_CTRL);
  1558. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  1559. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  1560. ppdu_info->rx_status.preamble_type =
  1561. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1562. HT_CONTROL_FIELD_PKT_TYPE);
  1563. switch (ppdu_info->rx_status.preamble_type) {
  1564. case HAL_RX_PKT_TYPE_11N:
  1565. ppdu_info->rx_status.ht_flags = 1;
  1566. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  1567. break;
  1568. case HAL_RX_PKT_TYPE_11AC:
  1569. ppdu_info->rx_status.vht_flags = 1;
  1570. break;
  1571. case HAL_RX_PKT_TYPE_11AX:
  1572. ppdu_info->rx_status.he_flags = 1;
  1573. break;
  1574. default:
  1575. break;
  1576. }
  1577. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  1578. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1579. MPDU_CNT_FCS_OK);
  1580. ppdu_info->com_info.mpdu_cnt_fcs_err =
  1581. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1582. MPDU_CNT_FCS_ERR);
  1583. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  1584. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  1585. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  1586. else
  1587. ppdu_info->rx_status.rs_flags &=
  1588. (~IEEE80211_AMPDU_FLAG);
  1589. ppdu_info->com_info.mpdu_fcs_ok_bitmap[0] =
  1590. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1591. FCS_OK_BITMAP_31_0);
  1592. ppdu_info->com_info.mpdu_fcs_ok_bitmap[1] =
  1593. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS,
  1594. FCS_OK_BITMAP_63_32);
  1595. if (user_id < HAL_MAX_UL_MU_USERS) {
  1596. mon_rx_user_status =
  1597. &ppdu_info->rx_user_status[user_id];
  1598. hal_rx_handle_mu_ul_info(rx_tlv, mon_rx_user_status);
  1599. ppdu_info->com_info.num_users++;
  1600. hal_rx_populate_mu_user_info(rx_tlv, ppdu_info,
  1601. user_id,
  1602. mon_rx_user_status);
  1603. }
  1604. break;
  1605. }
  1606. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  1607. ppdu_info->com_info.mpdu_fcs_ok_bitmap[2] =
  1608. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1609. FCS_OK_BITMAP_95_64);
  1610. ppdu_info->com_info.mpdu_fcs_ok_bitmap[3] =
  1611. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1612. FCS_OK_BITMAP_127_96);
  1613. ppdu_info->com_info.mpdu_fcs_ok_bitmap[4] =
  1614. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1615. FCS_OK_BITMAP_159_128);
  1616. ppdu_info->com_info.mpdu_fcs_ok_bitmap[5] =
  1617. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1618. FCS_OK_BITMAP_191_160);
  1619. ppdu_info->com_info.mpdu_fcs_ok_bitmap[6] =
  1620. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1621. FCS_OK_BITMAP_223_192);
  1622. ppdu_info->com_info.mpdu_fcs_ok_bitmap[7] =
  1623. HAL_RX_GET_64(rx_tlv, RX_PPDU_END_USER_STATS_EXT,
  1624. FCS_OK_BITMAP_255_224);
  1625. break;
  1626. case WIFIRX_PPDU_END_STATUS_DONE_E:
  1627. return HAL_TLV_STATUS_PPDU_DONE;
  1628. case WIFIPHYRX_PKT_END_E:
  1629. break;
  1630. case WIFIDUMMY_E:
  1631. return HAL_TLV_STATUS_BUF_DONE;
  1632. case WIFIPHYRX_HT_SIG_E:
  1633. {
  1634. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  1635. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  1636. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  1637. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO, FEC_CODING);
  1638. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1639. 1 : 0;
  1640. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  1641. HT_SIG_INFO, MCS);
  1642. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  1643. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  1644. HT_SIG_INFO, CBW);
  1645. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  1646. HT_SIG_INFO, SHORT_GI);
  1647. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1648. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  1649. HT_SIG_SU_NSS_SHIFT) + 1;
  1650. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  1651. break;
  1652. }
  1653. case WIFIPHYRX_L_SIG_B_E:
  1654. {
  1655. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  1656. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  1657. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  1658. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO, RATE);
  1659. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  1660. switch (value) {
  1661. case 1:
  1662. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  1663. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  1664. break;
  1665. case 2:
  1666. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  1667. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  1668. break;
  1669. case 3:
  1670. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  1671. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  1672. break;
  1673. case 4:
  1674. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  1675. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  1676. break;
  1677. case 5:
  1678. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  1679. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  1680. break;
  1681. case 6:
  1682. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  1683. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  1684. break;
  1685. case 7:
  1686. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  1687. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  1688. break;
  1689. default:
  1690. break;
  1691. }
  1692. ppdu_info->rx_status.cck_flag = 1;
  1693. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1694. break;
  1695. }
  1696. case WIFIPHYRX_L_SIG_A_E:
  1697. {
  1698. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  1699. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  1700. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  1701. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO, RATE);
  1702. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  1703. switch (value) {
  1704. case 8:
  1705. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  1706. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  1707. break;
  1708. case 9:
  1709. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  1710. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  1711. break;
  1712. case 10:
  1713. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  1714. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  1715. break;
  1716. case 11:
  1717. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  1718. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  1719. break;
  1720. case 12:
  1721. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  1722. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  1723. break;
  1724. case 13:
  1725. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  1726. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  1727. break;
  1728. case 14:
  1729. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  1730. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  1731. break;
  1732. case 15:
  1733. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  1734. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  1735. break;
  1736. default:
  1737. break;
  1738. }
  1739. ppdu_info->rx_status.ofdm_flag = 1;
  1740. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1741. break;
  1742. }
  1743. case WIFIPHYRX_VHT_SIG_A_E:
  1744. {
  1745. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  1746. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  1747. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  1748. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO,
  1749. SU_MU_CODING);
  1750. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1751. 1 : 0;
  1752. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO, GROUP_ID);
  1753. ppdu_info->rx_status.vht_flag_values5 = group_id;
  1754. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  1755. VHT_SIG_A_INFO, MCS);
  1756. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  1757. VHT_SIG_A_INFO,
  1758. GI_SETTING);
  1759. switch (hal->target_type) {
  1760. case TARGET_TYPE_QCA8074:
  1761. case TARGET_TYPE_QCA8074V2:
  1762. case TARGET_TYPE_QCA6018:
  1763. case TARGET_TYPE_QCA5018:
  1764. case TARGET_TYPE_QCN9000:
  1765. case TARGET_TYPE_QCN6122:
  1766. #ifdef QCA_WIFI_QCA6390
  1767. case TARGET_TYPE_QCA6390:
  1768. #endif
  1769. ppdu_info->rx_status.is_stbc =
  1770. HAL_RX_GET(vht_sig_a_info,
  1771. VHT_SIG_A_INFO, STBC);
  1772. value = HAL_RX_GET(vht_sig_a_info,
  1773. VHT_SIG_A_INFO, N_STS);
  1774. value = value & VHT_SIG_SU_NSS_MASK;
  1775. if (ppdu_info->rx_status.is_stbc && (value > 0))
  1776. value = ((value + 1) >> 1) - 1;
  1777. ppdu_info->rx_status.nss =
  1778. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  1779. break;
  1780. case TARGET_TYPE_QCA6290:
  1781. #if !defined(QCA_WIFI_QCA6290_11AX)
  1782. ppdu_info->rx_status.is_stbc =
  1783. HAL_RX_GET(vht_sig_a_info,
  1784. VHT_SIG_A_INFO, STBC);
  1785. value = HAL_RX_GET(vht_sig_a_info,
  1786. VHT_SIG_A_INFO, N_STS);
  1787. value = value & VHT_SIG_SU_NSS_MASK;
  1788. if (ppdu_info->rx_status.is_stbc && (value > 0))
  1789. value = ((value + 1) >> 1) - 1;
  1790. ppdu_info->rx_status.nss =
  1791. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  1792. #else
  1793. ppdu_info->rx_status.nss = 0;
  1794. #endif
  1795. break;
  1796. case TARGET_TYPE_QCA6490:
  1797. case TARGET_TYPE_QCA6750:
  1798. case TARGET_TYPE_KIWI:
  1799. ppdu_info->rx_status.nss = 0;
  1800. break;
  1801. default:
  1802. break;
  1803. }
  1804. ppdu_info->rx_status.vht_flag_values3[0] =
  1805. (((ppdu_info->rx_status.mcs) << 4)
  1806. | ppdu_info->rx_status.nss);
  1807. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  1808. VHT_SIG_A_INFO, BANDWIDTH);
  1809. ppdu_info->rx_status.vht_flag_values2 =
  1810. ppdu_info->rx_status.bw;
  1811. ppdu_info->rx_status.vht_flag_values4 =
  1812. HAL_RX_GET(vht_sig_a_info,
  1813. VHT_SIG_A_INFO, SU_MU_CODING);
  1814. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  1815. VHT_SIG_A_INFO,
  1816. BEAMFORMED);
  1817. if (group_id == 0 || group_id == 63)
  1818. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1819. else
  1820. ppdu_info->rx_status.reception_type =
  1821. HAL_RX_TYPE_MU_MIMO;
  1822. break;
  1823. }
  1824. case WIFIPHYRX_HE_SIG_A_SU_E:
  1825. {
  1826. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  1827. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  1828. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  1829. ppdu_info->rx_status.he_flags = 1;
  1830. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1831. FORMAT_INDICATION);
  1832. if (value == 0) {
  1833. ppdu_info->rx_status.he_data1 =
  1834. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  1835. } else {
  1836. ppdu_info->rx_status.he_data1 =
  1837. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  1838. }
  1839. /* data1 */
  1840. ppdu_info->rx_status.he_data1 |=
  1841. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  1842. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  1843. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  1844. QDF_MON_STATUS_HE_MCS_KNOWN |
  1845. QDF_MON_STATUS_HE_DCM_KNOWN |
  1846. QDF_MON_STATUS_HE_CODING_KNOWN |
  1847. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  1848. QDF_MON_STATUS_HE_STBC_KNOWN |
  1849. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  1850. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  1851. /* data2 */
  1852. ppdu_info->rx_status.he_data2 =
  1853. QDF_MON_STATUS_HE_GI_KNOWN;
  1854. ppdu_info->rx_status.he_data2 |=
  1855. QDF_MON_STATUS_TXBF_KNOWN |
  1856. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1857. QDF_MON_STATUS_TXOP_KNOWN |
  1858. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1859. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1860. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1861. /* data3 */
  1862. value = HAL_RX_GET(he_sig_a_su_info,
  1863. HE_SIG_A_SU_INFO, BSS_COLOR_ID);
  1864. ppdu_info->rx_status.he_data3 = value;
  1865. value = HAL_RX_GET(he_sig_a_su_info,
  1866. HE_SIG_A_SU_INFO, BEAM_CHANGE);
  1867. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  1868. ppdu_info->rx_status.he_data3 |= value;
  1869. value = HAL_RX_GET(he_sig_a_su_info,
  1870. HE_SIG_A_SU_INFO, DL_UL_FLAG);
  1871. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  1872. ppdu_info->rx_status.he_data3 |= value;
  1873. value = HAL_RX_GET(he_sig_a_su_info,
  1874. HE_SIG_A_SU_INFO, TRANSMIT_MCS);
  1875. ppdu_info->rx_status.mcs = value;
  1876. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  1877. ppdu_info->rx_status.he_data3 |= value;
  1878. value = HAL_RX_GET(he_sig_a_su_info,
  1879. HE_SIG_A_SU_INFO, DCM);
  1880. he_dcm = value;
  1881. value = value << QDF_MON_STATUS_DCM_SHIFT;
  1882. ppdu_info->rx_status.he_data3 |= value;
  1883. value = HAL_RX_GET(he_sig_a_su_info,
  1884. HE_SIG_A_SU_INFO, CODING);
  1885. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  1886. 1 : 0;
  1887. value = value << QDF_MON_STATUS_CODING_SHIFT;
  1888. ppdu_info->rx_status.he_data3 |= value;
  1889. value = HAL_RX_GET(he_sig_a_su_info,
  1890. HE_SIG_A_SU_INFO,
  1891. LDPC_EXTRA_SYMBOL);
  1892. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  1893. ppdu_info->rx_status.he_data3 |= value;
  1894. value = HAL_RX_GET(he_sig_a_su_info,
  1895. HE_SIG_A_SU_INFO, STBC);
  1896. he_stbc = value;
  1897. value = value << QDF_MON_STATUS_STBC_SHIFT;
  1898. ppdu_info->rx_status.he_data3 |= value;
  1899. /* data4 */
  1900. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1901. SPATIAL_REUSE);
  1902. ppdu_info->rx_status.he_data4 = value;
  1903. /* data5 */
  1904. value = HAL_RX_GET(he_sig_a_su_info,
  1905. HE_SIG_A_SU_INFO, TRANSMIT_BW);
  1906. ppdu_info->rx_status.he_data5 = value;
  1907. ppdu_info->rx_status.bw = value;
  1908. value = HAL_RX_GET(he_sig_a_su_info,
  1909. HE_SIG_A_SU_INFO, CP_LTF_SIZE);
  1910. switch (value) {
  1911. case 0:
  1912. he_gi = HE_GI_0_8;
  1913. he_ltf = HE_LTF_1_X;
  1914. break;
  1915. case 1:
  1916. he_gi = HE_GI_0_8;
  1917. he_ltf = HE_LTF_2_X;
  1918. break;
  1919. case 2:
  1920. he_gi = HE_GI_1_6;
  1921. he_ltf = HE_LTF_2_X;
  1922. break;
  1923. case 3:
  1924. if (he_dcm && he_stbc) {
  1925. he_gi = HE_GI_0_8;
  1926. he_ltf = HE_LTF_4_X;
  1927. } else {
  1928. he_gi = HE_GI_3_2;
  1929. he_ltf = HE_LTF_4_X;
  1930. }
  1931. break;
  1932. }
  1933. ppdu_info->rx_status.sgi = he_gi;
  1934. ppdu_info->rx_status.ltf_size = he_ltf;
  1935. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  1936. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  1937. ppdu_info->rx_status.he_data5 |= value;
  1938. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  1939. ppdu_info->rx_status.he_data5 |= value;
  1940. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  1941. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  1942. ppdu_info->rx_status.he_data5 |= value;
  1943. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1944. PACKET_EXTENSION_A_FACTOR);
  1945. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  1946. ppdu_info->rx_status.he_data5 |= value;
  1947. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, TXBF);
  1948. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  1949. ppdu_info->rx_status.he_data5 |= value;
  1950. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1951. PACKET_EXTENSION_PE_DISAMBIGUITY);
  1952. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  1953. ppdu_info->rx_status.he_data5 |= value;
  1954. /* data6 */
  1955. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO, NSTS);
  1956. value++;
  1957. ppdu_info->rx_status.nss = value;
  1958. ppdu_info->rx_status.he_data6 = value;
  1959. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1960. DOPPLER_INDICATION);
  1961. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  1962. ppdu_info->rx_status.he_data6 |= value;
  1963. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO,
  1964. TXOP_DURATION);
  1965. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  1966. ppdu_info->rx_status.he_data6 |= value;
  1967. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  1968. HE_SIG_A_SU_INFO,
  1969. TXBF);
  1970. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  1971. break;
  1972. }
  1973. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  1974. {
  1975. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  1976. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  1977. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  1978. ppdu_info->rx_status.he_mu_flags = 1;
  1979. /* HE Flags */
  1980. /*data1*/
  1981. ppdu_info->rx_status.he_data1 =
  1982. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  1983. ppdu_info->rx_status.he_data1 |=
  1984. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  1985. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  1986. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  1987. QDF_MON_STATUS_HE_STBC_KNOWN |
  1988. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  1989. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  1990. /* data2 */
  1991. ppdu_info->rx_status.he_data2 =
  1992. QDF_MON_STATUS_HE_GI_KNOWN;
  1993. ppdu_info->rx_status.he_data2 |=
  1994. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  1995. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  1996. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  1997. QDF_MON_STATUS_TXOP_KNOWN |
  1998. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  1999. /*data3*/
  2000. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2001. HE_SIG_A_MU_DL_INFO, BSS_COLOR_ID);
  2002. ppdu_info->rx_status.he_data3 = value;
  2003. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2004. HE_SIG_A_MU_DL_INFO, DL_UL_FLAG);
  2005. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  2006. ppdu_info->rx_status.he_data3 |= value;
  2007. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2008. HE_SIG_A_MU_DL_INFO,
  2009. LDPC_EXTRA_SYMBOL);
  2010. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  2011. ppdu_info->rx_status.he_data3 |= value;
  2012. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2013. HE_SIG_A_MU_DL_INFO, STBC);
  2014. he_stbc = value;
  2015. value = value << QDF_MON_STATUS_STBC_SHIFT;
  2016. ppdu_info->rx_status.he_data3 |= value;
  2017. /*data4*/
  2018. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2019. SPATIAL_REUSE);
  2020. ppdu_info->rx_status.he_data4 = value;
  2021. /*data5*/
  2022. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2023. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2024. ppdu_info->rx_status.he_data5 = value;
  2025. ppdu_info->rx_status.bw = value;
  2026. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2027. HE_SIG_A_MU_DL_INFO, CP_LTF_SIZE);
  2028. switch (value) {
  2029. case 0:
  2030. he_gi = HE_GI_0_8;
  2031. he_ltf = HE_LTF_4_X;
  2032. break;
  2033. case 1:
  2034. he_gi = HE_GI_0_8;
  2035. he_ltf = HE_LTF_2_X;
  2036. break;
  2037. case 2:
  2038. he_gi = HE_GI_1_6;
  2039. he_ltf = HE_LTF_2_X;
  2040. break;
  2041. case 3:
  2042. he_gi = HE_GI_3_2;
  2043. he_ltf = HE_LTF_4_X;
  2044. break;
  2045. }
  2046. ppdu_info->rx_status.sgi = he_gi;
  2047. ppdu_info->rx_status.ltf_size = he_ltf;
  2048. hal_get_radiotap_he_gi_ltf(&he_gi, &he_ltf);
  2049. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  2050. ppdu_info->rx_status.he_data5 |= value;
  2051. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  2052. ppdu_info->rx_status.he_data5 |= value;
  2053. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2054. HE_SIG_A_MU_DL_INFO, NUM_LTF_SYMBOLS);
  2055. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  2056. ppdu_info->rx_status.he_data5 |= value;
  2057. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2058. PACKET_EXTENSION_A_FACTOR);
  2059. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  2060. ppdu_info->rx_status.he_data5 |= value;
  2061. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2062. PACKET_EXTENSION_PE_DISAMBIGUITY);
  2063. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  2064. ppdu_info->rx_status.he_data5 |= value;
  2065. /*data6*/
  2066. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2067. DOPPLER_INDICATION);
  2068. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  2069. ppdu_info->rx_status.he_data6 |= value;
  2070. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO,
  2071. TXOP_DURATION);
  2072. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  2073. ppdu_info->rx_status.he_data6 |= value;
  2074. /* HE-MU Flags */
  2075. /* HE-MU-flags1 */
  2076. ppdu_info->rx_status.he_flags1 =
  2077. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  2078. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  2079. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  2080. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  2081. QDF_MON_STATUS_RU_0_KNOWN;
  2082. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2083. HE_SIG_A_MU_DL_INFO, MCS_OF_SIG_B);
  2084. ppdu_info->rx_status.he_flags1 |= value;
  2085. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2086. HE_SIG_A_MU_DL_INFO, DCM_OF_SIG_B);
  2087. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  2088. ppdu_info->rx_status.he_flags1 |= value;
  2089. /* HE-MU-flags2 */
  2090. ppdu_info->rx_status.he_flags2 =
  2091. QDF_MON_STATUS_BW_KNOWN;
  2092. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2093. HE_SIG_A_MU_DL_INFO, TRANSMIT_BW);
  2094. ppdu_info->rx_status.he_flags2 |= value;
  2095. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2096. HE_SIG_A_MU_DL_INFO, COMP_MODE_SIG_B);
  2097. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  2098. ppdu_info->rx_status.he_flags2 |= value;
  2099. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  2100. HE_SIG_A_MU_DL_INFO, NUM_SIG_B_SYMBOLS);
  2101. value = value - 1;
  2102. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  2103. ppdu_info->rx_status.he_flags2 |= value;
  2104. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2105. break;
  2106. }
  2107. case WIFIPHYRX_HE_SIG_B1_MU_E:
  2108. {
  2109. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  2110. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  2111. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  2112. ppdu_info->rx_status.he_sig_b_common_known |=
  2113. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  2114. /* TODO: Check on the availability of other fields in
  2115. * sig_b_common
  2116. */
  2117. value = HAL_RX_GET(he_sig_b1_mu_info,
  2118. HE_SIG_B1_MU_INFO, RU_ALLOCATION);
  2119. ppdu_info->rx_status.he_RU[0] = value;
  2120. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  2121. break;
  2122. }
  2123. case WIFIPHYRX_HE_SIG_B2_MU_E:
  2124. {
  2125. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  2126. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  2127. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  2128. /*
  2129. * Not all "HE" fields can be updated from
  2130. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2131. * to populate rest of the "HE" fields for MU scenarios.
  2132. */
  2133. /* HE-data1 */
  2134. ppdu_info->rx_status.he_data1 |=
  2135. QDF_MON_STATUS_HE_MCS_KNOWN |
  2136. QDF_MON_STATUS_HE_CODING_KNOWN;
  2137. /* HE-data2 */
  2138. /* HE-data3 */
  2139. value = HAL_RX_GET(he_sig_b2_mu_info,
  2140. HE_SIG_B2_MU_INFO, STA_MCS);
  2141. ppdu_info->rx_status.mcs = value;
  2142. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2143. ppdu_info->rx_status.he_data3 |= value;
  2144. value = HAL_RX_GET(he_sig_b2_mu_info,
  2145. HE_SIG_B2_MU_INFO, STA_CODING);
  2146. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2147. ppdu_info->rx_status.he_data3 |= value;
  2148. /* HE-data4 */
  2149. value = HAL_RX_GET(he_sig_b2_mu_info,
  2150. HE_SIG_B2_MU_INFO, STA_ID);
  2151. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2152. ppdu_info->rx_status.he_data4 |= value;
  2153. /* HE-data5 */
  2154. /* HE-data6 */
  2155. value = HAL_RX_GET(he_sig_b2_mu_info,
  2156. HE_SIG_B2_MU_INFO, NSTS);
  2157. /* value n indicates n+1 spatial streams */
  2158. value++;
  2159. ppdu_info->rx_status.nss = value;
  2160. ppdu_info->rx_status.he_data6 |= value;
  2161. break;
  2162. }
  2163. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  2164. {
  2165. uint8_t *he_sig_b2_ofdma_info =
  2166. (uint8_t *)rx_tlv +
  2167. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  2168. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  2169. /*
  2170. * Not all "HE" fields can be updated from
  2171. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  2172. * to populate rest of "HE" fields for MU OFDMA scenarios.
  2173. */
  2174. /* HE-data1 */
  2175. ppdu_info->rx_status.he_data1 |=
  2176. QDF_MON_STATUS_HE_MCS_KNOWN |
  2177. QDF_MON_STATUS_HE_DCM_KNOWN |
  2178. QDF_MON_STATUS_HE_CODING_KNOWN;
  2179. /* HE-data2 */
  2180. ppdu_info->rx_status.he_data2 |=
  2181. QDF_MON_STATUS_TXBF_KNOWN;
  2182. /* HE-data3 */
  2183. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2184. HE_SIG_B2_OFDMA_INFO, STA_MCS);
  2185. ppdu_info->rx_status.mcs = value;
  2186. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  2187. ppdu_info->rx_status.he_data3 |= value;
  2188. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2189. HE_SIG_B2_OFDMA_INFO, STA_DCM);
  2190. he_dcm = value;
  2191. value = value << QDF_MON_STATUS_DCM_SHIFT;
  2192. ppdu_info->rx_status.he_data3 |= value;
  2193. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2194. HE_SIG_B2_OFDMA_INFO, STA_CODING);
  2195. value = value << QDF_MON_STATUS_CODING_SHIFT;
  2196. ppdu_info->rx_status.he_data3 |= value;
  2197. /* HE-data4 */
  2198. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2199. HE_SIG_B2_OFDMA_INFO, STA_ID);
  2200. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  2201. ppdu_info->rx_status.he_data4 |= value;
  2202. /* HE-data5 */
  2203. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2204. HE_SIG_B2_OFDMA_INFO, TXBF);
  2205. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  2206. ppdu_info->rx_status.he_data5 |= value;
  2207. /* HE-data6 */
  2208. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  2209. HE_SIG_B2_OFDMA_INFO, NSTS);
  2210. /* value n indicates n+1 spatial streams */
  2211. value++;
  2212. ppdu_info->rx_status.nss = value;
  2213. ppdu_info->rx_status.he_data6 |= value;
  2214. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  2215. break;
  2216. }
  2217. case WIFIPHYRX_RSSI_LEGACY_E:
  2218. {
  2219. uint8_t reception_type;
  2220. int8_t rssi_value;
  2221. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  2222. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  2223. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  2224. ppdu_info->rx_status.rssi_comb =
  2225. HAL_RX_GET_64(rx_tlv,
  2226. PHYRX_RSSI_LEGACY, RSSI_COMB);
  2227. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  2228. ppdu_info->rx_status.he_re = 0;
  2229. reception_type = HAL_RX_GET_64(rx_tlv,
  2230. PHYRX_RSSI_LEGACY,
  2231. RECEPTION_TYPE);
  2232. switch (reception_type) {
  2233. case QDF_RECEPTION_TYPE_ULOFMDA:
  2234. ppdu_info->rx_status.reception_type =
  2235. HAL_RX_TYPE_MU_OFDMA;
  2236. ppdu_info->rx_status.ulofdma_flag = 1;
  2237. ppdu_info->rx_status.he_data1 =
  2238. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  2239. break;
  2240. case QDF_RECEPTION_TYPE_ULMIMO:
  2241. ppdu_info->rx_status.reception_type =
  2242. HAL_RX_TYPE_MU_MIMO;
  2243. ppdu_info->rx_status.he_data1 =
  2244. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  2245. break;
  2246. default:
  2247. ppdu_info->rx_status.reception_type =
  2248. HAL_RX_TYPE_SU;
  2249. break;
  2250. }
  2251. hal_rx_update_rssi_chain(ppdu_info, rssi_info_tlv);
  2252. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2253. RECEIVE_RSSI_INFO,
  2254. RSSI_PRI20_CHAIN0);
  2255. ppdu_info->rx_status.rssi[0] = rssi_value;
  2256. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2257. "RSSI_PRI20_CHAIN0: %d\n", rssi_value);
  2258. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2259. RECEIVE_RSSI_INFO,
  2260. RSSI_PRI20_CHAIN1);
  2261. ppdu_info->rx_status.rssi[1] = rssi_value;
  2262. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2263. "RSSI_PRI20_CHAIN1: %d\n", rssi_value);
  2264. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2265. RECEIVE_RSSI_INFO,
  2266. RSSI_PRI20_CHAIN2);
  2267. ppdu_info->rx_status.rssi[2] = rssi_value;
  2268. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2269. "RSSI_PRI20_CHAIN2: %d\n", rssi_value);
  2270. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2271. RECEIVE_RSSI_INFO,
  2272. RSSI_PRI20_CHAIN3);
  2273. ppdu_info->rx_status.rssi[3] = rssi_value;
  2274. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2275. "RSSI_PRI20_CHAIN3: %d\n", rssi_value);
  2276. #ifdef DP_BE_NOTYET_WAR
  2277. // TODO - this is not preset for kiwi
  2278. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2279. RECEIVE_RSSI_INFO,
  2280. RSSI_PRI20_CHAIN4);
  2281. ppdu_info->rx_status.rssi[4] = rssi_value;
  2282. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2283. "RSSI_PRI20_CHAIN4: %d\n", rssi_value);
  2284. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2285. RECEIVE_RSSI_INFO,
  2286. RSSI_PRI20_CHAIN5);
  2287. ppdu_info->rx_status.rssi[5] = rssi_value;
  2288. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2289. "RSSI_PRI20_CHAIN5: %d\n", rssi_value);
  2290. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2291. RECEIVE_RSSI_INFO,
  2292. RSSI_PRI20_CHAIN6);
  2293. ppdu_info->rx_status.rssi[6] = rssi_value;
  2294. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2295. "RSSI_PRI20_CHAIN6: %d\n", rssi_value);
  2296. rssi_value = HAL_RX_GET_64(rssi_info_tlv,
  2297. RECEIVE_RSSI_INFO,
  2298. RSSI_PRI20_CHAIN7);
  2299. ppdu_info->rx_status.rssi[7] = rssi_value;
  2300. #endif
  2301. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2302. "RSSI_PRI20_CHAIN7: %d\n", rssi_value);
  2303. break;
  2304. }
  2305. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  2306. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  2307. ppdu_info);
  2308. break;
  2309. case WIFIPHYRX_GENERIC_U_SIG_E:
  2310. hal_rx_parse_u_sig_hdr(hal, rx_tlv, ppdu_info);
  2311. break;
  2312. case WIFIPHYRX_COMMON_USER_INFO_E:
  2313. hal_rx_parse_cmn_usr_info(hal, rx_tlv, ppdu_info);
  2314. break;
  2315. case WIFIRX_HEADER_E:
  2316. {
  2317. struct hal_rx_ppdu_common_info *com_info = &ppdu_info->com_info;
  2318. if (ppdu_info->fcs_ok_cnt >=
  2319. HAL_RX_MAX_MPDU_H_PER_STATUS_BUFFER) {
  2320. hal_err("Number of MPDUs(%d) per status buff exceeded",
  2321. ppdu_info->fcs_ok_cnt);
  2322. break;
  2323. }
  2324. /* Update first_msdu_payload for every mpdu and increment
  2325. * com_info->mpdu_cnt for every WIFIRX_HEADER_E TLV
  2326. */
  2327. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].first_msdu_payload =
  2328. rx_tlv;
  2329. ppdu_info->ppdu_msdu_info[ppdu_info->fcs_ok_cnt].payload_len = tlv_len;
  2330. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  2331. ppdu_info->msdu_info.payload_len = tlv_len;
  2332. ppdu_info->user_id = user_id;
  2333. ppdu_info->hdr_len = tlv_len;
  2334. ppdu_info->data = rx_tlv;
  2335. ppdu_info->data += 4;
  2336. /* for every RX_HEADER TLV increment mpdu_cnt */
  2337. com_info->mpdu_cnt++;
  2338. return HAL_TLV_STATUS_HEADER;
  2339. }
  2340. case WIFIRX_MPDU_START_E:
  2341. {
  2342. hal_rx_mon_mpdu_start_t *rx_mpdu_start = rx_tlv;
  2343. uint32_t ppdu_id = rx_mpdu_start->rx_mpdu_info_details.phy_ppdu_id;
  2344. uint8_t filter_category = 0;
  2345. ppdu_info->nac_info.fc_valid =
  2346. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_valid;
  2347. ppdu_info->nac_info.to_ds_flag =
  2348. rx_mpdu_start->rx_mpdu_info_details.to_ds;
  2349. ppdu_info->nac_info.frame_control =
  2350. rx_mpdu_start->rx_mpdu_info_details.mpdu_frame_control_field;
  2351. ppdu_info->sw_frame_group_id =
  2352. rx_mpdu_start->rx_mpdu_info_details.sw_frame_group_id;
  2353. ppdu_info->rx_user_status[user_id].sw_peer_id =
  2354. rx_mpdu_start->rx_mpdu_info_details.sw_peer_id;
  2355. if (ppdu_info->sw_frame_group_id ==
  2356. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA) {
  2357. ppdu_info->rx_status.frame_control_info_valid =
  2358. ppdu_info->nac_info.fc_valid;
  2359. ppdu_info->rx_status.frame_control =
  2360. ppdu_info->nac_info.frame_control;
  2361. }
  2362. hal_get_mac_addr1(rx_mpdu_start,
  2363. ppdu_info);
  2364. ppdu_info->nac_info.mac_addr2_valid =
  2365. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_valid;
  2366. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  2367. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_15_0;
  2368. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  2369. rx_mpdu_start->rx_mpdu_info_details.mac_addr_ad2_47_16;
  2370. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  2371. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  2372. ppdu_info->rx_status.ppdu_len =
  2373. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  2374. } else {
  2375. ppdu_info->rx_status.ppdu_len +=
  2376. rx_mpdu_start->rx_mpdu_info_details.mpdu_length;
  2377. }
  2378. filter_category =
  2379. rx_mpdu_start->rx_mpdu_info_details.rxpcu_mpdu_filter_in_category;
  2380. if (filter_category == 0)
  2381. ppdu_info->rx_status.rxpcu_filter_pass = 1;
  2382. else if (filter_category == 1)
  2383. ppdu_info->rx_status.monitor_direct_used = 1;
  2384. ppdu_info->nac_info.mcast_bcast =
  2385. rx_mpdu_start->rx_mpdu_info_details.mcast_bcast;
  2386. break;
  2387. }
  2388. case WIFIRX_MPDU_END_E:
  2389. ppdu_info->user_id = user_id;
  2390. ppdu_info->fcs_err =
  2391. HAL_RX_GET_64(rx_tlv, RX_MPDU_END,
  2392. FCS_ERR);
  2393. return HAL_TLV_STATUS_MPDU_END;
  2394. case WIFIRX_MSDU_END_E: {
  2395. hal_rx_mon_msdu_end_t *rx_msdu_end = rx_tlv;
  2396. if (user_id < HAL_MAX_UL_MU_USERS) {
  2397. ppdu_info->rx_msdu_info[user_id].cce_metadata =
  2398. rx_msdu_end->cce_metadata;
  2399. ppdu_info->rx_msdu_info[user_id].fse_metadata =
  2400. rx_msdu_end->fse_metadata;
  2401. ppdu_info->rx_msdu_info[user_id].is_flow_idx_timeout =
  2402. rx_msdu_end->flow_idx_timeout;
  2403. ppdu_info->rx_msdu_info[user_id].is_flow_idx_invalid =
  2404. rx_msdu_end->flow_idx_invalid;
  2405. ppdu_info->rx_msdu_info[user_id].flow_idx =
  2406. rx_msdu_end->flow_idx;
  2407. }
  2408. return HAL_TLV_STATUS_MSDU_END;
  2409. }
  2410. case WIFIMON_BUFFER_ADDR_E:
  2411. {
  2412. return HAL_TLV_STATUS_MON_BUF_ADDR;
  2413. }
  2414. case 0:
  2415. return HAL_TLV_STATUS_PPDU_DONE;
  2416. default:
  2417. qdf_debug("unhandled tlv tag %d", tlv_tag);
  2418. }
  2419. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2420. rx_tlv, tlv_len);
  2421. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2422. }
  2423. static uint32_t
  2424. hal_rx_status_process_aggr_tlv(struct hal_soc *hal_soc,
  2425. struct hal_rx_ppdu_info *ppdu_info)
  2426. {
  2427. uint32_t aggr_tlv_tag = ppdu_info->tlv_aggr.tlv_tag;
  2428. switch (aggr_tlv_tag) {
  2429. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  2430. hal_rx_parse_eht_sig_hdr(hal_soc, ppdu_info->tlv_aggr.buf,
  2431. ppdu_info);
  2432. break;
  2433. default:
  2434. /* Aggregated TLV cannot be handled */
  2435. qdf_assert(0);
  2436. break;
  2437. }
  2438. ppdu_info->tlv_aggr.in_progress = 0;
  2439. ppdu_info->tlv_aggr.cur_len = 0;
  2440. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2441. }
  2442. static inline bool
  2443. hal_rx_status_tlv_should_aggregate(struct hal_soc *hal_soc, uint32_t tlv_tag)
  2444. {
  2445. switch (tlv_tag) {
  2446. case WIFIPHYRX_GENERIC_EHT_SIG_E:
  2447. return true;
  2448. }
  2449. return false;
  2450. }
  2451. static inline uint32_t
  2452. hal_rx_status_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  2453. struct hal_rx_ppdu_info *ppdu_info,
  2454. qdf_nbuf_t nbuf)
  2455. {
  2456. uint32_t tlv_tag, user_id, tlv_len;
  2457. void *rx_tlv;
  2458. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2459. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2460. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2461. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  2462. if (tlv_len <= HAL_RX_MON_MAX_AGGR_SIZE - ppdu_info->tlv_aggr.cur_len) {
  2463. qdf_mem_copy(ppdu_info->tlv_aggr.buf +
  2464. ppdu_info->tlv_aggr.cur_len,
  2465. rx_tlv, tlv_len);
  2466. ppdu_info->tlv_aggr.cur_len += tlv_len;
  2467. } else {
  2468. dp_err("Length of TLV exceeds max aggregation length");
  2469. qdf_assert(0);
  2470. }
  2471. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  2472. }
  2473. static inline uint32_t
  2474. hal_rx_status_start_new_aggr_tlv(struct hal_soc *hal_soc, void *rx_tlv_hdr,
  2475. struct hal_rx_ppdu_info *ppdu_info,
  2476. qdf_nbuf_t nbuf)
  2477. {
  2478. uint32_t tlv_tag, user_id, tlv_len;
  2479. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2480. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2481. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2482. ppdu_info->tlv_aggr.in_progress = 1;
  2483. ppdu_info->tlv_aggr.tlv_tag = tlv_tag;
  2484. ppdu_info->tlv_aggr.cur_len = 0;
  2485. return hal_rx_status_aggr_tlv(hal_soc, rx_tlv_hdr, ppdu_info, nbuf);
  2486. }
  2487. static inline uint32_t
  2488. hal_rx_status_get_tlv_info_wrapper_be(void *rx_tlv_hdr, void *ppduinfo,
  2489. hal_soc_handle_t hal_soc_hdl,
  2490. qdf_nbuf_t nbuf)
  2491. {
  2492. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  2493. uint32_t tlv_tag, user_id, tlv_len;
  2494. struct hal_rx_ppdu_info *ppdu_info =
  2495. (struct hal_rx_ppdu_info *)ppduinfo;
  2496. tlv_tag = HAL_RX_GET_USER_TLV64_TYPE(rx_tlv_hdr);
  2497. user_id = HAL_RX_GET_USER_TLV64_USERID(rx_tlv_hdr);
  2498. tlv_len = HAL_RX_GET_USER_TLV64_LEN(rx_tlv_hdr);
  2499. /*
  2500. * Handle the case where aggregation is in progress
  2501. * or the current TLV is one of the TLVs which should be
  2502. * aggregated
  2503. */
  2504. if (ppdu_info->tlv_aggr.in_progress) {
  2505. if (ppdu_info->tlv_aggr.tlv_tag == tlv_tag) {
  2506. return hal_rx_status_aggr_tlv(hal, rx_tlv_hdr,
  2507. ppdu_info, nbuf);
  2508. } else {
  2509. /* Finish aggregation of current TLV */
  2510. hal_rx_status_process_aggr_tlv(hal, ppdu_info);
  2511. }
  2512. }
  2513. if (hal_rx_status_tlv_should_aggregate(hal, tlv_tag)) {
  2514. return hal_rx_status_start_new_aggr_tlv(hal, rx_tlv_hdr,
  2515. ppduinfo, nbuf);
  2516. }
  2517. return hal_rx_status_get_tlv_info_generic_be(rx_tlv_hdr, ppduinfo,
  2518. hal_soc_hdl, nbuf);
  2519. }
  2520. #endif /* _HAL_BE_API_MON_H_ */