dp_be_tx.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "cdp_txrx_cmn_struct.h"
  20. #include "dp_types.h"
  21. #include "dp_tx.h"
  22. #include "dp_be_tx.h"
  23. #include "dp_tx_desc.h"
  24. #include "hal_tx.h"
  25. #include <hal_be_api.h>
  26. #include <hal_be_tx.h>
  27. #include <dp_htt.h>
  28. #ifdef FEATURE_WDS
  29. #include "dp_txrx_wds.h"
  30. #endif
  31. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  32. #define DP_TX_BANK_LOCK_CREATE(lock) qdf_mutex_create(lock)
  33. #define DP_TX_BANK_LOCK_DESTROY(lock) qdf_mutex_destroy(lock)
  34. #define DP_TX_BANK_LOCK_ACQUIRE(lock) qdf_mutex_acquire(lock)
  35. #define DP_TX_BANK_LOCK_RELEASE(lock) qdf_mutex_release(lock)
  36. #else
  37. #define DP_TX_BANK_LOCK_CREATE(lock) qdf_spinlock_create(lock)
  38. #define DP_TX_BANK_LOCK_DESTROY(lock) qdf_spinlock_destroy(lock)
  39. #define DP_TX_BANK_LOCK_ACQUIRE(lock) qdf_spin_lock_bh(lock)
  40. #define DP_TX_BANK_LOCK_RELEASE(lock) qdf_spin_unlock_bh(lock)
  41. #endif
  42. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  43. #ifdef WLAN_MCAST_MLO
  44. /* MLO peer id for reinject*/
  45. #define DP_MLO_MCAST_REINJECT_PEER_ID 0XFFFD
  46. #define MAX_GSN_NUM 0x0FFF
  47. #endif
  48. #endif
  49. #define DP_TX_WBM_COMPLETION_V3_VDEV_ID_GET(_var) \
  50. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var)
  51. #define DP_TX_WBM_COMPLETION_V3_VALID_GET(_var) \
  52. HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var)
  53. #define DP_TX_WBM_COMPLETION_V3_SW_PEER_ID_GET(_var) \
  54. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var)
  55. #define DP_TX_WBM_COMPLETION_V3_TID_NUM_GET(_var) \
  56. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var)
  57. #define DP_TX_WBM_COMPLETION_V3_SCH_CMD_ID_GET(_var) \
  58. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var)
  59. #define DP_TX_WBM_COMPLETION_V3_ACK_FRAME_RSSI_GET(_var) \
  60. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var)
  61. extern uint8_t sec_type_map[MAX_CDP_SEC_TYPE];
  62. #ifdef DP_USE_REDUCED_PEER_ID_FIELD_WIDTH
  63. static inline uint16_t dp_tx_comp_get_peer_id(struct dp_soc *soc,
  64. void *tx_comp_hal_desc)
  65. {
  66. uint16_t peer_id = hal_tx_comp_get_peer_id(tx_comp_hal_desc);
  67. struct dp_tx_comp_peer_id *tx_peer_id =
  68. (struct dp_tx_comp_peer_id *)&peer_id;
  69. return (tx_peer_id->peer_id |
  70. (tx_peer_id->ml_peer_valid << soc->peer_id_shift));
  71. }
  72. #else
  73. /* Combine ml_peer_valid and peer_id field */
  74. #define DP_BE_TX_COMP_PEER_ID_MASK 0x00003fff
  75. #define DP_BE_TX_COMP_PEER_ID_SHIFT 0
  76. static inline uint16_t dp_tx_comp_get_peer_id(struct dp_soc *soc,
  77. void *tx_comp_hal_desc)
  78. {
  79. uint16_t peer_id = hal_tx_comp_get_peer_id(tx_comp_hal_desc);
  80. return ((peer_id & DP_BE_TX_COMP_PEER_ID_MASK) >>
  81. DP_BE_TX_COMP_PEER_ID_SHIFT);
  82. }
  83. #endif
  84. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  85. #ifdef DP_HW_COOKIE_CONVERT_EXCEPTION
  86. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  87. void *tx_comp_hal_desc,
  88. struct dp_tx_desc_s **r_tx_desc)
  89. {
  90. uint32_t tx_desc_id;
  91. if (qdf_likely(
  92. hal_tx_comp_get_cookie_convert_done(tx_comp_hal_desc))) {
  93. /* HW cookie conversion done */
  94. *r_tx_desc = (struct dp_tx_desc_s *)
  95. hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  96. } else {
  97. /* SW do cookie conversion to VA */
  98. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  99. *r_tx_desc =
  100. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  101. }
  102. if (*r_tx_desc)
  103. (*r_tx_desc)->peer_id = dp_tx_comp_get_peer_id(soc,
  104. tx_comp_hal_desc);
  105. }
  106. #else
  107. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  108. void *tx_comp_hal_desc,
  109. struct dp_tx_desc_s **r_tx_desc)
  110. {
  111. *r_tx_desc = (struct dp_tx_desc_s *)
  112. hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  113. if (*r_tx_desc)
  114. (*r_tx_desc)->peer_id = dp_tx_comp_get_peer_id(soc,
  115. tx_comp_hal_desc);
  116. }
  117. #endif /* DP_HW_COOKIE_CONVERT_EXCEPTION */
  118. #else
  119. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  120. void *tx_comp_hal_desc,
  121. struct dp_tx_desc_s **r_tx_desc)
  122. {
  123. uint32_t tx_desc_id;
  124. /* SW do cookie conversion to VA */
  125. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  126. *r_tx_desc =
  127. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  128. if (*r_tx_desc)
  129. (*r_tx_desc)->peer_id = dp_tx_comp_get_peer_id(soc,
  130. tx_comp_hal_desc);
  131. }
  132. #endif /* DP_FEATURE_HW_COOKIE_CONVERSION */
  133. static inline
  134. void dp_tx_process_mec_notify_be(struct dp_soc *soc, uint8_t *status)
  135. {
  136. struct dp_vdev *vdev;
  137. uint8_t vdev_id;
  138. uint32_t *htt_desc = (uint32_t *)status;
  139. qdf_assert_always(!soc->mec_fw_offload);
  140. /*
  141. * Get vdev id from HTT status word in case of MEC
  142. * notification
  143. */
  144. vdev_id = DP_TX_WBM_COMPLETION_V3_VDEV_ID_GET(htt_desc[4]);
  145. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  146. return;
  147. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  148. DP_MOD_ID_HTT_COMP);
  149. if (!vdev)
  150. return;
  151. dp_tx_mec_handler(vdev, status);
  152. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  153. }
  154. void dp_tx_process_htt_completion_be(struct dp_soc *soc,
  155. struct dp_tx_desc_s *tx_desc,
  156. uint8_t *status,
  157. uint8_t ring_id)
  158. {
  159. uint8_t tx_status;
  160. struct dp_pdev *pdev;
  161. struct dp_vdev *vdev = NULL;
  162. struct hal_tx_completion_status ts = {0};
  163. uint32_t *htt_desc = (uint32_t *)status;
  164. struct dp_txrx_peer *txrx_peer;
  165. dp_txrx_ref_handle txrx_ref_handle = NULL;
  166. struct cdp_tid_tx_stats *tid_stats = NULL;
  167. struct htt_soc *htt_handle;
  168. uint8_t vdev_id;
  169. tx_status = HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(htt_desc[0]);
  170. htt_handle = (struct htt_soc *)soc->htt_handle;
  171. htt_wbm_event_record(htt_handle->htt_logger_handle, tx_status, status);
  172. /*
  173. * There can be scenario where WBM consuming descriptor enqueued
  174. * from TQM2WBM first and TQM completion can happen before MEC
  175. * notification comes from FW2WBM. Avoid access any field of tx
  176. * descriptor in case of MEC notify.
  177. */
  178. if (tx_status == HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY)
  179. return dp_tx_process_mec_notify_be(soc, status);
  180. /*
  181. * If the descriptor is already freed in vdev_detach,
  182. * continue to next descriptor
  183. */
  184. if (qdf_unlikely(!tx_desc->flags)) {
  185. dp_tx_comp_info_rl("Descriptor freed in vdev_detach %d",
  186. tx_desc->id);
  187. return;
  188. }
  189. if (qdf_unlikely(tx_desc->vdev_id == DP_INVALID_VDEV_ID)) {
  190. dp_tx_comp_info_rl("Invalid vdev_id %d", tx_desc->id);
  191. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  192. goto release_tx_desc;
  193. }
  194. pdev = tx_desc->pdev;
  195. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  196. dp_tx_comp_info_rl("pdev in down state %d", tx_desc->id);
  197. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  198. goto release_tx_desc;
  199. }
  200. qdf_assert(tx_desc->pdev);
  201. vdev_id = tx_desc->vdev_id;
  202. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  203. DP_MOD_ID_HTT_COMP);
  204. if (qdf_unlikely(!vdev)) {
  205. dp_tx_comp_info_rl("Unable to get vdev ref %d", tx_desc->id);
  206. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  207. goto release_tx_desc;
  208. }
  209. switch (tx_status) {
  210. case HTT_TX_FW2WBM_TX_STATUS_OK:
  211. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  212. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  213. {
  214. uint8_t tid;
  215. if (DP_TX_WBM_COMPLETION_V3_VALID_GET(htt_desc[3])) {
  216. ts.peer_id =
  217. DP_TX_WBM_COMPLETION_V3_SW_PEER_ID_GET(
  218. htt_desc[3]);
  219. ts.tid =
  220. DP_TX_WBM_COMPLETION_V3_TID_NUM_GET(
  221. htt_desc[3]);
  222. } else {
  223. ts.peer_id = HTT_INVALID_PEER;
  224. ts.tid = HTT_INVALID_TID;
  225. }
  226. ts.release_src = HAL_TX_COMP_RELEASE_SOURCE_FW;
  227. ts.ppdu_id =
  228. DP_TX_WBM_COMPLETION_V3_SCH_CMD_ID_GET(
  229. htt_desc[2]);
  230. ts.ack_frame_rssi =
  231. DP_TX_WBM_COMPLETION_V3_ACK_FRAME_RSSI_GET(
  232. htt_desc[2]);
  233. ts.tsf = htt_desc[4];
  234. ts.first_msdu = 1;
  235. ts.last_msdu = 1;
  236. tid = ts.tid;
  237. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  238. tid = CDP_MAX_DATA_TIDS - 1;
  239. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  240. if (qdf_unlikely(pdev->delay_stats_flag))
  241. dp_tx_compute_delay(vdev, tx_desc, tid, ring_id);
  242. if (tx_status < CDP_MAX_TX_HTT_STATUS)
  243. tid_stats->htt_status_cnt[tx_status]++;
  244. txrx_peer = dp_txrx_peer_get_ref_by_id(soc, ts.peer_id,
  245. &txrx_ref_handle,
  246. DP_MOD_ID_HTT_COMP);
  247. if (qdf_likely(txrx_peer))
  248. dp_tx_update_peer_basic_stats(
  249. txrx_peer,
  250. qdf_nbuf_len(tx_desc->nbuf),
  251. tx_status,
  252. pdev->enhanced_stats_en);
  253. dp_tx_comp_process_tx_status(soc, tx_desc, &ts, txrx_peer,
  254. ring_id);
  255. dp_tx_comp_process_desc(soc, tx_desc, &ts, txrx_peer);
  256. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  257. if (qdf_likely(txrx_peer))
  258. dp_txrx_peer_unref_delete(txrx_ref_handle,
  259. DP_MOD_ID_HTT_COMP);
  260. break;
  261. }
  262. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  263. {
  264. uint8_t reinject_reason;
  265. reinject_reason =
  266. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(
  267. htt_desc[1]);
  268. dp_tx_reinject_handler(soc, vdev, tx_desc,
  269. status, reinject_reason);
  270. break;
  271. }
  272. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  273. {
  274. dp_tx_inspect_handler(soc, vdev, tx_desc, status);
  275. break;
  276. }
  277. case HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH:
  278. {
  279. DP_STATS_INC(vdev, tx_i.dropped.fail_per_pkt_vdev_id_check, 1);
  280. goto release_tx_desc;
  281. }
  282. default:
  283. dp_tx_comp_err("Invalid HTT tx_status %d\n",
  284. tx_status);
  285. goto release_tx_desc;
  286. }
  287. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  288. return;
  289. release_tx_desc:
  290. dp_tx_comp_free_buf(soc, tx_desc);
  291. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  292. if (vdev)
  293. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  294. }
  295. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  296. #ifdef DP_TX_IMPLICIT_RBM_MAPPING
  297. /*
  298. * dp_tx_get_rbm_id()- Get the RBM ID for data transmission completion.
  299. * @dp_soc - DP soc structure pointer
  300. * @ring_id - Transmit Queue/ring_id to be used when XPS is enabled
  301. *
  302. * Return - RBM ID corresponding to TCL ring_id
  303. */
  304. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  305. uint8_t ring_id)
  306. {
  307. return 0;
  308. }
  309. #else
  310. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  311. uint8_t ring_id)
  312. {
  313. return (ring_id ? soc->wbm_sw0_bm_id + (ring_id - 1) :
  314. HAL_WBM_SW2_BM_ID(soc->wbm_sw0_bm_id));
  315. }
  316. #endif /*DP_TX_IMPLICIT_RBM_MAPPING*/
  317. #else
  318. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  319. uint8_t tcl_index)
  320. {
  321. uint8_t rbm;
  322. rbm = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx, tcl_index);
  323. dp_verbose_debug("tcl_id %u rbm %u", tcl_index, rbm);
  324. return rbm;
  325. }
  326. #endif
  327. #ifdef QCA_SUPPORT_TX_MIN_RATES_FOR_SPECIAL_FRAMES
  328. /*
  329. * dp_tx_set_min_rates_for_critical_frames()- sets min-rates for critical pkts
  330. * @dp_soc - DP soc structure pointer
  331. * @hal_tx_desc - HAL descriptor where fields are set
  332. * nbuf - skb to be considered for min rates
  333. *
  334. * The function relies on upper layers to set QDF_NBUF_CB_TX_EXTRA_IS_CRITICAL
  335. * and uses it to determine if the frame is critical. For a critical frame,
  336. * flow override bits are set to classify the frame into HW's high priority
  337. * queue. The HW will pick pre-configured min rates for such packets.
  338. *
  339. * Return - None
  340. */
  341. static void
  342. dp_tx_set_min_rates_for_critical_frames(struct dp_soc *soc,
  343. uint32_t *hal_tx_desc,
  344. qdf_nbuf_t nbuf)
  345. {
  346. /*
  347. * Critical frames should be queued to the high priority queue for the TID on
  348. * on which they are sent out (for the concerned peer).
  349. * FW is using HTT_MSDU_Q_IDX 2 for HOL (high priority) queue.
  350. * htt_msdu_idx = (2 * who_classify_info_sel) + flow_override
  351. * Hence, using who_classify_info_sel = 1, flow_override = 0 to select
  352. * HOL queue.
  353. */
  354. if (QDF_NBUF_CB_TX_EXTRA_IS_CRITICAL(nbuf)) {
  355. hal_tx_desc_set_flow_override_enable(hal_tx_desc, 1);
  356. hal_tx_desc_set_flow_override(hal_tx_desc, 0);
  357. hal_tx_desc_set_who_classify_info_sel(hal_tx_desc, 1);
  358. hal_tx_desc_set_tx_notify_frame(hal_tx_desc,
  359. TX_SEMI_HARD_NOTIFY_E);
  360. }
  361. }
  362. #else
  363. static inline void
  364. dp_tx_set_min_rates_for_critical_frames(struct dp_soc *soc,
  365. uint32_t *hal_tx_desc_cached,
  366. qdf_nbuf_t nbuf)
  367. {
  368. }
  369. #endif
  370. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  371. defined(WLAN_MCAST_MLO)
  372. void
  373. dp_tx_mlo_mcast_pkt_send(struct dp_vdev_be *be_vdev,
  374. struct dp_vdev *ptnr_vdev,
  375. void *arg)
  376. {
  377. qdf_nbuf_t nbuf = (qdf_nbuf_t)arg;
  378. qdf_nbuf_t nbuf_clone;
  379. struct dp_vdev_be *be_ptnr_vdev = NULL;
  380. struct dp_tx_msdu_info_s msdu_info;
  381. be_ptnr_vdev = dp_get_be_vdev_from_dp_vdev(ptnr_vdev);
  382. if (be_vdev != be_ptnr_vdev) {
  383. nbuf_clone = qdf_nbuf_clone(nbuf);
  384. if (qdf_unlikely(!nbuf_clone)) {
  385. dp_tx_debug("nbuf clone failed");
  386. return;
  387. }
  388. } else {
  389. nbuf_clone = nbuf;
  390. }
  391. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  392. dp_tx_get_queue(ptnr_vdev, nbuf_clone, &msdu_info.tx_queue);
  393. msdu_info.gsn = be_vdev->seq_num;
  394. be_ptnr_vdev->seq_num = be_vdev->seq_num;
  395. nbuf_clone = dp_tx_send_msdu_single(
  396. ptnr_vdev,
  397. nbuf_clone,
  398. &msdu_info,
  399. DP_MLO_MCAST_REINJECT_PEER_ID,
  400. NULL);
  401. if (qdf_unlikely(nbuf_clone)) {
  402. dp_info("pkt send failed");
  403. qdf_nbuf_free(nbuf_clone);
  404. return;
  405. }
  406. }
  407. static inline void
  408. dp_tx_vdev_id_set_hal_tx_desc(uint32_t *hal_tx_desc_cached,
  409. struct dp_vdev *vdev,
  410. struct dp_tx_msdu_info_s *msdu_info)
  411. {
  412. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, msdu_info->vdev_id);
  413. }
  414. void dp_tx_mlo_mcast_handler_be(struct dp_soc *soc,
  415. struct dp_vdev *vdev,
  416. qdf_nbuf_t nbuf)
  417. {
  418. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  419. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  420. /* send frame on partner vdevs */
  421. dp_mcast_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  422. dp_tx_mlo_mcast_pkt_send,
  423. nbuf, DP_MOD_ID_TX);
  424. /* send frame on mcast primary vdev */
  425. dp_tx_mlo_mcast_pkt_send(be_vdev, vdev, nbuf);
  426. if (qdf_unlikely(be_vdev->seq_num > MAX_GSN_NUM))
  427. be_vdev->seq_num = 0;
  428. else
  429. be_vdev->seq_num++;
  430. }
  431. #else
  432. static inline void
  433. dp_tx_vdev_id_set_hal_tx_desc(uint32_t *hal_tx_desc_cached,
  434. struct dp_vdev *vdev,
  435. struct dp_tx_msdu_info_s *msdu_info)
  436. {
  437. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, vdev->vdev_id);
  438. }
  439. #endif
  440. #if defined(WLAN_FEATURE_11BE_MLO) && !defined(WLAN_MLO_MULTI_CHIP) && \
  441. !defined(WLAN_MCAST_MLO)
  442. void dp_tx_mlo_mcast_handler_be(struct dp_soc *soc,
  443. struct dp_vdev *vdev,
  444. qdf_nbuf_t nbuf)
  445. {
  446. }
  447. #endif
  448. #ifdef CONFIG_SAWF
  449. void dp_sawf_config_be(struct dp_soc *soc, uint32_t *hal_tx_desc_cached,
  450. uint16_t *fw_metadata, qdf_nbuf_t nbuf)
  451. {
  452. uint8_t q_id = 0;
  453. if (wlan_cfg_get_sawf_config(soc->wlan_cfg_ctx))
  454. return;
  455. dp_sawf_tcl_cmd(fw_metadata, nbuf);
  456. q_id = dp_sawf_queue_id_get(nbuf);
  457. if (q_id == DP_SAWF_DEFAULT_Q_INVALID)
  458. return;
  459. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, (q_id & 0x0e) >> 1);
  460. hal_tx_desc_set_flow_override_enable(hal_tx_desc_cached, 1);
  461. hal_tx_desc_set_flow_override(hal_tx_desc_cached, q_id & 0x1);
  462. hal_tx_desc_set_who_classify_info_sel(hal_tx_desc_cached,
  463. (q_id & 0x30) >> 4);
  464. }
  465. #else
  466. static inline
  467. void dp_sawf_config_be(struct dp_soc *soc, uint32_t *hal_tx_desc_cached,
  468. uint16_t *fw_metadata, qdf_nbuf_t nbuf)
  469. {
  470. }
  471. #endif
  472. QDF_STATUS
  473. dp_tx_hw_enqueue_be(struct dp_soc *soc, struct dp_vdev *vdev,
  474. struct dp_tx_desc_s *tx_desc, uint16_t fw_metadata,
  475. struct cdp_tx_exception_metadata *tx_exc_metadata,
  476. struct dp_tx_msdu_info_s *msdu_info)
  477. {
  478. void *hal_tx_desc;
  479. uint32_t *hal_tx_desc_cached;
  480. int coalesce = 0;
  481. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  482. uint8_t ring_id = tx_q->ring_id;
  483. uint8_t tid = msdu_info->tid;
  484. struct dp_vdev_be *be_vdev;
  485. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  486. uint8_t bm_id = dp_tx_get_rbm_id_be(soc, ring_id);
  487. hal_ring_handle_t hal_ring_hdl = NULL;
  488. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  489. be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  490. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  491. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  492. return QDF_STATUS_E_RESOURCES;
  493. }
  494. if (qdf_unlikely(tx_exc_metadata)) {
  495. qdf_assert_always((tx_exc_metadata->tx_encap_type ==
  496. CDP_INVALID_TX_ENCAP_TYPE) ||
  497. (tx_exc_metadata->tx_encap_type ==
  498. vdev->tx_encap_type));
  499. if (tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)
  500. qdf_assert_always((tx_exc_metadata->sec_type ==
  501. CDP_INVALID_SEC_TYPE) ||
  502. tx_exc_metadata->sec_type ==
  503. vdev->sec_type);
  504. }
  505. hal_tx_desc_cached = (void *)cached_desc;
  506. if (dp_sawf_tag_valid_get(tx_desc->nbuf)) {
  507. dp_sawf_config_be(soc, hal_tx_desc_cached,
  508. &fw_metadata, tx_desc->nbuf);
  509. }
  510. hal_tx_desc_set_buf_addr_be(soc->hal_soc, hal_tx_desc_cached,
  511. tx_desc->dma_addr, bm_id, tx_desc->id,
  512. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG));
  513. hal_tx_desc_set_lmac_id_be(soc->hal_soc, hal_tx_desc_cached,
  514. vdev->lmac_id);
  515. hal_tx_desc_set_search_index_be(soc->hal_soc, hal_tx_desc_cached,
  516. vdev->bss_ast_idx);
  517. /*
  518. * Bank_ID is used as DSCP_TABLE number in beryllium
  519. * So there is no explicit field used for DSCP_TID_TABLE_NUM.
  520. */
  521. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  522. (vdev->bss_ast_hash & 0xF));
  523. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  524. hal_tx_desc_set_buf_length(hal_tx_desc_cached, tx_desc->length);
  525. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  526. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  527. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  528. /* verify checksum offload configuration*/
  529. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) ==
  530. QDF_NBUF_TX_CKSUM_TCP_UDP) ||
  531. qdf_nbuf_is_tso(tx_desc->nbuf)) {
  532. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  533. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  534. }
  535. hal_tx_desc_set_bank_id(hal_tx_desc_cached, be_vdev->bank_id);
  536. dp_tx_vdev_id_set_hal_tx_desc(hal_tx_desc_cached, vdev, msdu_info);
  537. if (tid != HTT_TX_EXT_TID_INVALID)
  538. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  539. dp_tx_set_min_rates_for_critical_frames(soc, hal_tx_desc_cached,
  540. tx_desc->nbuf);
  541. if (qdf_unlikely(vdev->pdev->delay_stats_flag) ||
  542. qdf_unlikely(wlan_cfg_is_peer_ext_stats_enabled(soc->wlan_cfg_ctx)) ||
  543. qdf_unlikely(soc->rdkstats_enabled) ||
  544. dp_tx_pkt_tracepoints_enabled())
  545. tx_desc->timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  546. dp_verbose_debug("length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  547. tx_desc->length,
  548. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG),
  549. (uint64_t)tx_desc->dma_addr, tx_desc->pkt_offset,
  550. tx_desc->id);
  551. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, ring_id);
  552. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  553. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  554. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  555. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  556. return status;
  557. }
  558. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  559. if (qdf_unlikely(!hal_tx_desc)) {
  560. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  561. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  562. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  563. goto ring_access_fail;
  564. }
  565. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  566. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  567. /* Sync cached descriptor with HW */
  568. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  569. coalesce = dp_tx_attempt_coalescing(soc, vdev, tx_desc, tid);
  570. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  571. DP_STATS_INC(soc, tx.tcl_enq[ring_id], 1);
  572. dp_tx_update_stats(soc, tx_desc->nbuf);
  573. status = QDF_STATUS_SUCCESS;
  574. dp_tx_hw_desc_update_evt((uint8_t *)hal_tx_desc_cached,
  575. hal_ring_hdl, soc);
  576. ring_access_fail:
  577. dp_tx_ring_access_end_wrapper(soc, hal_ring_hdl, coalesce);
  578. return status;
  579. }
  580. QDF_STATUS dp_tx_init_bank_profiles(struct dp_soc_be *be_soc)
  581. {
  582. int i, num_tcl_banks;
  583. num_tcl_banks = hal_tx_get_num_tcl_banks(be_soc->soc.hal_soc);
  584. qdf_assert_always(num_tcl_banks);
  585. be_soc->num_bank_profiles = num_tcl_banks;
  586. be_soc->bank_profiles = qdf_mem_malloc(num_tcl_banks *
  587. sizeof(*be_soc->bank_profiles));
  588. if (!be_soc->bank_profiles) {
  589. dp_err("unable to allocate memory for DP TX Profiles!");
  590. return QDF_STATUS_E_NOMEM;
  591. }
  592. DP_TX_BANK_LOCK_CREATE(&be_soc->tx_bank_lock);
  593. for (i = 0; i < num_tcl_banks; i++) {
  594. be_soc->bank_profiles[i].is_configured = false;
  595. qdf_atomic_init(&be_soc->bank_profiles[i].ref_count);
  596. }
  597. dp_info("initialized %u bank profiles", be_soc->num_bank_profiles);
  598. return QDF_STATUS_SUCCESS;
  599. }
  600. void dp_tx_deinit_bank_profiles(struct dp_soc_be *be_soc)
  601. {
  602. qdf_mem_free(be_soc->bank_profiles);
  603. DP_TX_BANK_LOCK_DESTROY(&be_soc->tx_bank_lock);
  604. }
  605. static
  606. void dp_tx_get_vdev_bank_config(struct dp_vdev_be *be_vdev,
  607. union hal_tx_bank_config *bank_config)
  608. {
  609. struct dp_vdev *vdev = &be_vdev->vdev;
  610. struct dp_soc *soc = vdev->pdev->soc;
  611. bank_config->epd = 0;
  612. bank_config->encap_type = vdev->tx_encap_type;
  613. /* Only valid for raw frames. Needs work for RAW mode */
  614. if (vdev->tx_encap_type == htt_cmn_pkt_type_raw) {
  615. bank_config->encrypt_type = sec_type_map[vdev->sec_type];
  616. } else {
  617. bank_config->encrypt_type = 0;
  618. }
  619. bank_config->src_buffer_swap = 0;
  620. bank_config->link_meta_swap = 0;
  621. if ((soc->sta_mode_search_policy == HAL_TX_ADDR_INDEX_SEARCH) &&
  622. vdev->opmode == wlan_op_mode_sta) {
  623. bank_config->index_lookup_enable = 1;
  624. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_MEC_NOTIFY;
  625. bank_config->addrx_en = 0;
  626. bank_config->addry_en = 0;
  627. } else {
  628. bank_config->index_lookup_enable = 0;
  629. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_FW_EXCEPTION;
  630. bank_config->addrx_en =
  631. (vdev->hal_desc_addr_search_flags &
  632. HAL_TX_DESC_ADDRX_EN) ? 1 : 0;
  633. bank_config->addry_en =
  634. (vdev->hal_desc_addr_search_flags &
  635. HAL_TX_DESC_ADDRY_EN) ? 1 : 0;
  636. }
  637. bank_config->mesh_enable = vdev->mesh_vdev ? 1 : 0;
  638. bank_config->dscp_tid_map_id = vdev->dscp_tid_map_id;
  639. /* Disabling vdev id check for now. Needs revist. */
  640. bank_config->vdev_id_check_en = be_vdev->vdev_id_check_en;
  641. bank_config->pmac_id = vdev->lmac_id;
  642. }
  643. int dp_tx_get_bank_profile(struct dp_soc_be *be_soc,
  644. struct dp_vdev_be *be_vdev)
  645. {
  646. char *temp_str = "";
  647. bool found_match = false;
  648. int bank_id = DP_BE_INVALID_BANK_ID;
  649. int i;
  650. int unconfigured_slot = DP_BE_INVALID_BANK_ID;
  651. int zero_ref_count_slot = DP_BE_INVALID_BANK_ID;
  652. union hal_tx_bank_config vdev_config = {0};
  653. /* convert vdev params into hal_tx_bank_config */
  654. dp_tx_get_vdev_bank_config(be_vdev, &vdev_config);
  655. DP_TX_BANK_LOCK_ACQUIRE(&be_soc->tx_bank_lock);
  656. /* go over all banks and find a matching/unconfigured/unsed bank */
  657. for (i = 0; i < be_soc->num_bank_profiles; i++) {
  658. if (be_soc->bank_profiles[i].is_configured &&
  659. (be_soc->bank_profiles[i].bank_config.val ^
  660. vdev_config.val) == 0) {
  661. found_match = true;
  662. break;
  663. }
  664. if (unconfigured_slot == DP_BE_INVALID_BANK_ID &&
  665. !be_soc->bank_profiles[i].is_configured)
  666. unconfigured_slot = i;
  667. else if (zero_ref_count_slot == DP_BE_INVALID_BANK_ID &&
  668. !qdf_atomic_read(&be_soc->bank_profiles[i].ref_count))
  669. zero_ref_count_slot = i;
  670. }
  671. if (found_match) {
  672. temp_str = "matching";
  673. bank_id = i;
  674. goto inc_ref_and_return;
  675. }
  676. if (unconfigured_slot != DP_BE_INVALID_BANK_ID) {
  677. temp_str = "unconfigured";
  678. bank_id = unconfigured_slot;
  679. goto configure_and_return;
  680. }
  681. if (zero_ref_count_slot != DP_BE_INVALID_BANK_ID) {
  682. temp_str = "zero_ref_count";
  683. bank_id = zero_ref_count_slot;
  684. }
  685. if (bank_id == DP_BE_INVALID_BANK_ID) {
  686. dp_alert("unable to find TX bank!");
  687. QDF_BUG(0);
  688. return bank_id;
  689. }
  690. configure_and_return:
  691. be_soc->bank_profiles[bank_id].is_configured = true;
  692. be_soc->bank_profiles[bank_id].bank_config.val = vdev_config.val;
  693. hal_tx_populate_bank_register(be_soc->soc.hal_soc,
  694. &be_soc->bank_profiles[bank_id].bank_config,
  695. bank_id);
  696. inc_ref_and_return:
  697. qdf_atomic_inc(&be_soc->bank_profiles[bank_id].ref_count);
  698. DP_TX_BANK_LOCK_RELEASE(&be_soc->tx_bank_lock);
  699. dp_info("found %s slot at index %d, input:0x%x match:0x%x ref_count %u",
  700. temp_str, bank_id, vdev_config.val,
  701. be_soc->bank_profiles[bank_id].bank_config.val,
  702. qdf_atomic_read(&be_soc->bank_profiles[bank_id].ref_count));
  703. dp_info("epd:%x encap:%x encryp:%x src_buf_swap:%x link_meta_swap:%x addrx_en:%x addry_en:%x mesh_en:%x vdev_id_check:%x pmac_id:%x mcast_pkt_ctrl:%x",
  704. be_soc->bank_profiles[bank_id].bank_config.epd,
  705. be_soc->bank_profiles[bank_id].bank_config.encap_type,
  706. be_soc->bank_profiles[bank_id].bank_config.encrypt_type,
  707. be_soc->bank_profiles[bank_id].bank_config.src_buffer_swap,
  708. be_soc->bank_profiles[bank_id].bank_config.link_meta_swap,
  709. be_soc->bank_profiles[bank_id].bank_config.addrx_en,
  710. be_soc->bank_profiles[bank_id].bank_config.addry_en,
  711. be_soc->bank_profiles[bank_id].bank_config.mesh_enable,
  712. be_soc->bank_profiles[bank_id].bank_config.vdev_id_check_en,
  713. be_soc->bank_profiles[bank_id].bank_config.pmac_id,
  714. be_soc->bank_profiles[bank_id].bank_config.mcast_pkt_ctrl);
  715. return bank_id;
  716. }
  717. void dp_tx_put_bank_profile(struct dp_soc_be *be_soc,
  718. struct dp_vdev_be *be_vdev)
  719. {
  720. DP_TX_BANK_LOCK_ACQUIRE(&be_soc->tx_bank_lock);
  721. qdf_atomic_dec(&be_soc->bank_profiles[be_vdev->bank_id].ref_count);
  722. DP_TX_BANK_LOCK_RELEASE(&be_soc->tx_bank_lock);
  723. }
  724. void dp_tx_update_bank_profile(struct dp_soc_be *be_soc,
  725. struct dp_vdev_be *be_vdev)
  726. {
  727. dp_tx_put_bank_profile(be_soc, be_vdev);
  728. be_vdev->bank_id = dp_tx_get_bank_profile(be_soc, be_vdev);
  729. }
  730. QDF_STATUS dp_tx_desc_pool_init_be(struct dp_soc *soc,
  731. uint16_t num_elem,
  732. uint8_t pool_id)
  733. {
  734. struct dp_tx_desc_pool_s *tx_desc_pool;
  735. struct dp_hw_cookie_conversion_t *cc_ctx;
  736. struct dp_soc_be *be_soc;
  737. struct dp_spt_page_desc *page_desc;
  738. struct dp_tx_desc_s *tx_desc;
  739. uint32_t ppt_idx = 0;
  740. uint32_t avail_entry_index = 0;
  741. if (!num_elem) {
  742. dp_err("desc_num 0 !!");
  743. return QDF_STATUS_E_FAILURE;
  744. }
  745. be_soc = dp_get_be_soc_from_dp_soc(soc);
  746. tx_desc_pool = &soc->tx_desc[pool_id];
  747. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  748. tx_desc = tx_desc_pool->freelist;
  749. page_desc = &cc_ctx->page_desc_base[0];
  750. while (tx_desc) {
  751. if (avail_entry_index == 0) {
  752. if (ppt_idx >= cc_ctx->total_page_num) {
  753. dp_alert("insufficient secondary page tables");
  754. qdf_assert_always(0);
  755. }
  756. page_desc = &cc_ctx->page_desc_base[ppt_idx++];
  757. }
  758. /* put each TX Desc VA to SPT pages and
  759. * get corresponding ID
  760. */
  761. DP_CC_SPT_PAGE_UPDATE_VA(page_desc->page_v_addr,
  762. avail_entry_index,
  763. tx_desc);
  764. tx_desc->id =
  765. dp_cc_desc_id_generate(page_desc->ppt_index,
  766. avail_entry_index);
  767. tx_desc->pool_id = pool_id;
  768. dp_tx_desc_set_magic(tx_desc, DP_TX_MAGIC_PATTERN_FREE);
  769. tx_desc = tx_desc->next;
  770. avail_entry_index = (avail_entry_index + 1) &
  771. DP_CC_SPT_PAGE_MAX_ENTRIES_MASK;
  772. }
  773. return QDF_STATUS_SUCCESS;
  774. }
  775. void dp_tx_desc_pool_deinit_be(struct dp_soc *soc,
  776. struct dp_tx_desc_pool_s *tx_desc_pool,
  777. uint8_t pool_id)
  778. {
  779. struct dp_spt_page_desc *page_desc;
  780. struct dp_soc_be *be_soc;
  781. int i = 0;
  782. struct dp_hw_cookie_conversion_t *cc_ctx;
  783. be_soc = dp_get_be_soc_from_dp_soc(soc);
  784. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  785. for (i = 0; i < cc_ctx->total_page_num; i++) {
  786. page_desc = &cc_ctx->page_desc_base[i];
  787. qdf_mem_zero(page_desc->page_v_addr, qdf_page_size);
  788. }
  789. }
  790. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  791. uint32_t dp_tx_comp_nf_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  792. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  793. uint32_t quota)
  794. {
  795. struct dp_srng *tx_comp_ring = &soc->tx_comp_ring[ring_id];
  796. uint32_t work_done = 0;
  797. if (dp_srng_get_near_full_level(soc, tx_comp_ring) <
  798. DP_SRNG_THRESH_NEAR_FULL)
  799. return 0;
  800. qdf_atomic_set(&tx_comp_ring->near_full, 1);
  801. work_done++;
  802. return work_done;
  803. }
  804. #endif