hal_qcn6122.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421
  1. /*
  2. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include "hal_li_hw_headers.h"
  18. #include "hal_internal.h"
  19. #include "hal_api.h"
  20. #include "target_type.h"
  21. #include "wcss_version.h"
  22. #include "qdf_module.h"
  23. #include "hal_qcn6122_rx.h"
  24. #include "hal_api_mon.h"
  25. #include "hal_flow.h"
  26. #include "rx_flow_search_entry.h"
  27. #include "hal_rx_flow_info.h"
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
  35. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
  37. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
  39. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  73. STATUS_HEADER_REO_STATUS_NUMBER
  74. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  75. STATUS_HEADER_TIMESTAMP
  76. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  77. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  78. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  79. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  85. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  89. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  93. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  97. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  101. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  105. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  111. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  112. #define CE_WINDOW_ADDRESS_6122 \
  113. ((SOC_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  114. #define UMAC_WINDOW_ADDRESS_6122 \
  115. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  116. #define WINDOW_CONFIGURATION_VALUE_6122 \
  117. ((CE_WINDOW_ADDRESS_6122 << 6) |\
  118. (UMAC_WINDOW_ADDRESS_6122 << 12) | \
  119. WINDOW_ENABLE_BIT)
  120. #include "hal_qcn6122_tx.h"
  121. #include <hal_generic_api.h>
  122. #include "hal_li_rx.h"
  123. #include "hal_li_api.h"
  124. #include "hal_li_generic_api.h"
  125. /**
  126. * hal_rx_sw_mon_desc_info_get_6122() - API to read the sw monitor ring
  127. * descriptor
  128. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  129. * @desc_info_buf: Descriptor info buffer to which sw monitor ring descriptor is
  130. * populated to
  131. *
  132. * Return: void
  133. */
  134. static void
  135. hal_rx_sw_mon_desc_info_get_6122(hal_ring_desc_t rxdma_dst_ring_desc,
  136. hal_rx_mon_desc_info_t desc_info_buf)
  137. {
  138. struct sw_monitor_ring *sw_mon_ring =
  139. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  140. struct buffer_addr_info *buf_addr_info;
  141. uint32_t *mpdu_info;
  142. uint32_t loop_cnt;
  143. struct hal_rx_mon_desc_info *desc_info;
  144. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  145. mpdu_info = (uint32_t *)&sw_mon_ring->
  146. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  147. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  148. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  149. /* Get msdu link descriptor buf_addr_info */
  150. buf_addr_info = &sw_mon_ring->
  151. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  152. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  153. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  154. buf_addr_info)) << 32);
  155. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  156. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  157. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  158. | ((uint64_t)
  159. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  160. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  161. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  162. SW_MONITOR_RING_6,
  163. END_OF_PPDU);
  164. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  165. SW_MONITOR_RING_6,
  166. STATUS_BUF_COUNT);
  167. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  168. SW_MONITOR_RING_6,
  169. RXDMA_PUSH_REASON);
  170. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  171. SW_MONITOR_RING_7,
  172. PHY_PPDU_ID);
  173. }
  174. /**
  175. * hal_rx_msdu_start_nss_get_6122() - API to get the NSS Interval from
  176. * rx_msdu_start
  177. * @buf: pointer to the start of RX PKT TLV header
  178. *
  179. * Return: uint32_t(nss)
  180. */
  181. static uint32_t hal_rx_msdu_start_nss_get_6122(uint8_t *buf)
  182. {
  183. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  184. struct rx_msdu_start *msdu_start =
  185. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  186. uint8_t mimo_ss_bitmap;
  187. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  188. return qdf_get_hweight8(mimo_ss_bitmap);
  189. }
  190. /**
  191. * hal_rx_msdu_start_get_len_6122() - API to get the MSDU length from
  192. * rx_msdu_start TLV
  193. * @buf: pointer to the start of RX PKT TLV headers
  194. *
  195. * Return: (uint32_t)msdu length
  196. */
  197. static uint32_t hal_rx_msdu_start_get_len_6122(uint8_t *buf)
  198. {
  199. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  200. struct rx_msdu_start *msdu_start =
  201. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  202. uint32_t msdu_len;
  203. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  204. return msdu_len;
  205. }
  206. /**
  207. * hal_rx_mon_hw_desc_get_mpdu_status_6122() - Retrieve MPDU status
  208. * @hw_desc_addr: Start address of Rx HW TLVs
  209. * @rs: Status for monitor mode
  210. *
  211. * Return: void
  212. */
  213. static void hal_rx_mon_hw_desc_get_mpdu_status_6122(void *hw_desc_addr,
  214. struct mon_rx_status *rs)
  215. {
  216. struct rx_msdu_start *rx_msdu_start;
  217. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  218. uint32_t reg_value;
  219. const uint32_t sgi_hw_to_cdp[] = {
  220. CDP_SGI_0_8_US,
  221. CDP_SGI_0_4_US,
  222. CDP_SGI_1_6_US,
  223. CDP_SGI_3_2_US,
  224. };
  225. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  226. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  227. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  228. RX_MSDU_START_5, USER_RSSI);
  229. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  230. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  231. rs->sgi = sgi_hw_to_cdp[reg_value];
  232. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  233. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  234. /* TODO: rs->beamformed should be set for SU beamforming also */
  235. }
  236. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  237. /**
  238. * hal_get_link_desc_size_6122() - API to get the link desc size
  239. *
  240. * Return: uint32_t
  241. */
  242. static uint32_t hal_get_link_desc_size_6122(void)
  243. {
  244. return LINK_DESC_SIZE;
  245. }
  246. /**
  247. * hal_rx_get_tlv_6122() - API to get the tlv
  248. * @rx_tlv: TLV data extracted from the rx packet
  249. *
  250. * Return: uint8_t
  251. */
  252. static uint8_t hal_rx_get_tlv_6122(void *rx_tlv)
  253. {
  254. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  255. }
  256. /**
  257. * hal_rx_mpdu_start_tlv_tag_valid_6122() - API to check if RX_MPDU_START
  258. * tlv tag is valid
  259. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  260. *
  261. * Return: true if RX_MPDU_START is valid, else false.
  262. */
  263. uint8_t hal_rx_mpdu_start_tlv_tag_valid_6122(void *rx_tlv_hdr)
  264. {
  265. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  266. uint32_t tlv_tag;
  267. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  268. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  269. }
  270. /**
  271. * hal_rx_wbm_err_msdu_continuation_get_6122() - API to check if WBM msdu
  272. * continuation bit is set
  273. * @wbm_desc: wbm release ring descriptor
  274. *
  275. * Return: true if msdu continuation bit is set.
  276. */
  277. uint8_t hal_rx_wbm_err_msdu_continuation_get_6122(void *wbm_desc)
  278. {
  279. uint32_t comp_desc =
  280. *(uint32_t *)(((uint8_t *)wbm_desc) +
  281. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  282. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  283. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  284. }
  285. /**
  286. * hal_rx_proc_phyrx_other_receive_info_tlv_6122() - API to get tlv info
  287. * @rx_tlv_hdr: RX TLV header
  288. * @ppdu_info_hdl: handle to PPDU info to update
  289. *
  290. * Return: None
  291. */
  292. static inline
  293. void hal_rx_proc_phyrx_other_receive_info_tlv_6122(void *rx_tlv_hdr,
  294. void *ppdu_info_hdl)
  295. {
  296. }
  297. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  298. static inline
  299. void hal_rx_get_bb_info_6122(void *rx_tlv,
  300. void *ppdu_info_hdl)
  301. {
  302. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  303. ppdu_info->cfr_info.bb_captured_channel =
  304. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  305. ppdu_info->cfr_info.bb_captured_timeout =
  306. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  307. ppdu_info->cfr_info.bb_captured_reason =
  308. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  309. }
  310. static inline
  311. void hal_rx_get_rtt_info_6122(void *rx_tlv,
  312. void *ppdu_info_hdl)
  313. {
  314. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  315. ppdu_info->cfr_info.rx_location_info_valid =
  316. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  317. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  318. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  319. HAL_RX_GET(rx_tlv,
  320. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  321. RTT_CHE_BUFFER_POINTER_LOW32);
  322. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  323. HAL_RX_GET(rx_tlv,
  324. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  325. RTT_CHE_BUFFER_POINTER_HIGH8);
  326. ppdu_info->cfr_info.chan_capture_status =
  327. HAL_RX_GET(rx_tlv,
  328. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  329. RESERVED_8);
  330. ppdu_info->cfr_info.rx_start_ts =
  331. HAL_RX_GET(rx_tlv,
  332. PHYRX_PKT_END_9_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  333. RX_START_TS);
  334. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  335. HAL_RX_GET(rx_tlv,
  336. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  337. RTT_CFO_MEASUREMENT);
  338. ppdu_info->cfr_info.agc_gain_info0 =
  339. HAL_RX_GET(rx_tlv,
  340. PHYRX_PKT_END_1_RX_PKT_END_DETAILS,
  341. PHY_TIMESTAMP_1_LOWER_32);
  342. ppdu_info->cfr_info.agc_gain_info1 =
  343. HAL_RX_GET(rx_tlv,
  344. PHYRX_PKT_END_2_RX_PKT_END_DETAILS,
  345. PHY_TIMESTAMP_1_UPPER_32);
  346. ppdu_info->cfr_info.agc_gain_info2 =
  347. HAL_RX_GET(rx_tlv,
  348. PHYRX_PKT_END_3_RX_PKT_END_DETAILS,
  349. PHY_TIMESTAMP_2_LOWER_32);
  350. ppdu_info->cfr_info.agc_gain_info3 =
  351. HAL_RX_GET(rx_tlv,
  352. PHYRX_PKT_END_4_RX_PKT_END_DETAILS,
  353. PHY_TIMESTAMP_2_UPPER_32);
  354. ppdu_info->cfr_info.mcs_rate =
  355. HAL_RX_GET(rx_tlv,
  356. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  357. RTT_MCS_RATE);
  358. ppdu_info->cfr_info.gi_type =
  359. HAL_RX_GET(rx_tlv,
  360. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  361. RTT_GI_TYPE);
  362. }
  363. #endif
  364. /**
  365. * hal_rx_dump_msdu_start_tlv_6122() - dump RX msdu_start TLV in structured
  366. * human readable format.
  367. * @msdustart: pointer the msdu_start TLV in pkt.
  368. * @dbg_level: log level.
  369. *
  370. * Return: void
  371. */
  372. static void hal_rx_dump_msdu_start_tlv_6122(void *msdustart,
  373. uint8_t dbg_level)
  374. {
  375. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  376. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  377. "rx_msdu_start tlv - "
  378. "rxpcu_mpdu_filter_in_category: %d "
  379. "sw_frame_group_id: %d "
  380. "phy_ppdu_id: %d "
  381. "msdu_length: %d "
  382. "ipsec_esp: %d "
  383. "l3_offset: %d "
  384. "ipsec_ah: %d "
  385. "l4_offset: %d "
  386. "msdu_number: %d "
  387. "decap_format: %d "
  388. "ipv4_proto: %d "
  389. "ipv6_proto: %d "
  390. "tcp_proto: %d "
  391. "udp_proto: %d "
  392. "ip_frag: %d "
  393. "tcp_only_ack: %d "
  394. "da_is_bcast_mcast: %d "
  395. "ip4_protocol_ip6_next_header: %d "
  396. "toeplitz_hash_2_or_4: %d "
  397. "flow_id_toeplitz: %d "
  398. "user_rssi: %d "
  399. "pkt_type: %d "
  400. "stbc: %d "
  401. "sgi: %d "
  402. "rate_mcs: %d "
  403. "receive_bandwidth: %d "
  404. "reception_type: %d "
  405. "ppdu_start_timestamp: %d "
  406. "sw_phy_meta_data: %d ",
  407. msdu_start->rxpcu_mpdu_filter_in_category,
  408. msdu_start->sw_frame_group_id,
  409. msdu_start->phy_ppdu_id,
  410. msdu_start->msdu_length,
  411. msdu_start->ipsec_esp,
  412. msdu_start->l3_offset,
  413. msdu_start->ipsec_ah,
  414. msdu_start->l4_offset,
  415. msdu_start->msdu_number,
  416. msdu_start->decap_format,
  417. msdu_start->ipv4_proto,
  418. msdu_start->ipv6_proto,
  419. msdu_start->tcp_proto,
  420. msdu_start->udp_proto,
  421. msdu_start->ip_frag,
  422. msdu_start->tcp_only_ack,
  423. msdu_start->da_is_bcast_mcast,
  424. msdu_start->ip4_protocol_ip6_next_header,
  425. msdu_start->toeplitz_hash_2_or_4,
  426. msdu_start->flow_id_toeplitz,
  427. msdu_start->user_rssi,
  428. msdu_start->pkt_type,
  429. msdu_start->stbc,
  430. msdu_start->sgi,
  431. msdu_start->rate_mcs,
  432. msdu_start->receive_bandwidth,
  433. msdu_start->reception_type,
  434. msdu_start->ppdu_start_timestamp,
  435. msdu_start->sw_phy_meta_data);
  436. }
  437. /**
  438. * hal_rx_dump_msdu_end_tlv_6122() - dump RX msdu_end TLV in structured
  439. * human readable format.
  440. * @msduend: pointer the msdu_end TLV in pkt.
  441. * @dbg_level: log level.
  442. *
  443. * Return: void
  444. */
  445. static void hal_rx_dump_msdu_end_tlv_6122(void *msduend,
  446. uint8_t dbg_level)
  447. {
  448. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  449. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  450. "rx_msdu_end tlv - "
  451. "rxpcu_mpdu_filter_in_category: %d "
  452. "sw_frame_group_id: %d "
  453. "phy_ppdu_id: %d "
  454. "ip_hdr_chksum: %d "
  455. "reported_mpdu_length: %d "
  456. "key_id_octet: %d "
  457. "cce_super_rule: %d "
  458. "cce_classify_not_done_truncat: %d "
  459. "cce_classify_not_done_cce_dis: %d "
  460. "rule_indication_31_0: %d "
  461. "rule_indication_63_32: %d "
  462. "da_offset: %d "
  463. "sa_offset: %d "
  464. "da_offset_valid: %d "
  465. "sa_offset_valid: %d "
  466. "ipv6_options_crc: %d "
  467. "tcp_seq_number: %d "
  468. "tcp_ack_number: %d "
  469. "tcp_flag: %d "
  470. "lro_eligible: %d "
  471. "window_size: %d "
  472. "tcp_udp_chksum: %d "
  473. "sa_idx_timeout: %d "
  474. "da_idx_timeout: %d "
  475. "msdu_limit_error: %d "
  476. "flow_idx_timeout: %d "
  477. "flow_idx_invalid: %d "
  478. "wifi_parser_error: %d "
  479. "amsdu_parser_error: %d "
  480. "sa_is_valid: %d "
  481. "da_is_valid: %d "
  482. "da_is_mcbc: %d "
  483. "l3_header_padding: %d "
  484. "first_msdu: %d "
  485. "last_msdu: %d "
  486. "sa_idx: %d "
  487. "msdu_drop: %d "
  488. "reo_destination_indication: %d "
  489. "flow_idx: %d "
  490. "fse_metadata: %d "
  491. "cce_metadata: %d "
  492. "sa_sw_peer_id: %d ",
  493. msdu_end->rxpcu_mpdu_filter_in_category,
  494. msdu_end->sw_frame_group_id,
  495. msdu_end->phy_ppdu_id,
  496. msdu_end->ip_hdr_chksum,
  497. msdu_end->reported_mpdu_length,
  498. msdu_end->key_id_octet,
  499. msdu_end->cce_super_rule,
  500. msdu_end->cce_classify_not_done_truncate,
  501. msdu_end->cce_classify_not_done_cce_dis,
  502. msdu_end->rule_indication_31_0,
  503. msdu_end->rule_indication_63_32,
  504. msdu_end->da_offset,
  505. msdu_end->sa_offset,
  506. msdu_end->da_offset_valid,
  507. msdu_end->sa_offset_valid,
  508. msdu_end->ipv6_options_crc,
  509. msdu_end->tcp_seq_number,
  510. msdu_end->tcp_ack_number,
  511. msdu_end->tcp_flag,
  512. msdu_end->lro_eligible,
  513. msdu_end->window_size,
  514. msdu_end->tcp_udp_chksum,
  515. msdu_end->sa_idx_timeout,
  516. msdu_end->da_idx_timeout,
  517. msdu_end->msdu_limit_error,
  518. msdu_end->flow_idx_timeout,
  519. msdu_end->flow_idx_invalid,
  520. msdu_end->wifi_parser_error,
  521. msdu_end->amsdu_parser_error,
  522. msdu_end->sa_is_valid,
  523. msdu_end->da_is_valid,
  524. msdu_end->da_is_mcbc,
  525. msdu_end->l3_header_padding,
  526. msdu_end->first_msdu,
  527. msdu_end->last_msdu,
  528. msdu_end->sa_idx,
  529. msdu_end->msdu_drop,
  530. msdu_end->reo_destination_indication,
  531. msdu_end->flow_idx,
  532. msdu_end->fse_metadata,
  533. msdu_end->cce_metadata,
  534. msdu_end->sa_sw_peer_id);
  535. }
  536. /**
  537. * hal_rx_mpdu_start_tid_get_6122() - API to get tid from rx_msdu_start
  538. * @buf: pointer to the start of RX PKT TLV header
  539. *
  540. * Return: uint32_t(tid value)
  541. */
  542. static uint32_t hal_rx_mpdu_start_tid_get_6122(uint8_t *buf)
  543. {
  544. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  545. struct rx_mpdu_start *mpdu_start =
  546. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  547. uint32_t tid;
  548. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  549. return tid;
  550. }
  551. /**
  552. * hal_rx_msdu_start_reception_type_get_6122() - API to get the reception type
  553. * Interval from rx_msdu_start
  554. * @buf: pointer to the start of RX PKT TLV header
  555. *
  556. * Return: uint32_t(reception_type)
  557. */
  558. static uint32_t hal_rx_msdu_start_reception_type_get_6122(uint8_t *buf)
  559. {
  560. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  561. struct rx_msdu_start *msdu_start =
  562. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  563. uint32_t reception_type;
  564. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  565. return reception_type;
  566. }
  567. /**
  568. * hal_rx_msdu_end_da_idx_get_6122() - API to get da_idx from rx_msdu_end TLV
  569. * @buf: pointer to the start of RX PKT TLV headers
  570. *
  571. * Return: da index
  572. */
  573. static uint16_t hal_rx_msdu_end_da_idx_get_6122(uint8_t *buf)
  574. {
  575. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  576. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  577. uint16_t da_idx;
  578. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  579. return da_idx;
  580. }
  581. /**
  582. * hal_rx_get_rx_fragment_number_6122() - Function to retrieve rx fragment
  583. * number
  584. * @buf: Network buffer
  585. *
  586. * Return: rx fragment number
  587. */
  588. static
  589. uint8_t hal_rx_get_rx_fragment_number_6122(uint8_t *buf)
  590. {
  591. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  592. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  593. /* Return first 4 bits as fragment number */
  594. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  595. DOT11_SEQ_FRAG_MASK);
  596. }
  597. /**
  598. * hal_rx_msdu_end_da_is_mcbc_get_6122() - API to check if pkt is MCBC from
  599. * rx_msdu_end TLV
  600. * @buf: pointer to the start of RX PKT TLV headers
  601. *
  602. * Return: da_is_mcbc
  603. */
  604. static uint8_t
  605. hal_rx_msdu_end_da_is_mcbc_get_6122(uint8_t *buf)
  606. {
  607. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  608. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  609. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  610. }
  611. /**
  612. * hal_rx_msdu_end_sa_is_valid_get_6122() - API to get_6122 the sa_is_valid bit
  613. * from rx_msdu_end TLV
  614. * @buf: pointer to the start of RX PKT TLV headers
  615. *
  616. * Return: sa_is_valid bit
  617. */
  618. static uint8_t
  619. hal_rx_msdu_end_sa_is_valid_get_6122(uint8_t *buf)
  620. {
  621. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  622. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  623. uint8_t sa_is_valid;
  624. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  625. return sa_is_valid;
  626. }
  627. /**
  628. * hal_rx_msdu_end_sa_idx_get_6122() - API to get_6122 the sa_idx from
  629. * rx_msdu_end TLV
  630. * @buf: pointer to the start of RX PKT TLV headers
  631. *
  632. * Return: sa_idx (SA AST index)
  633. */
  634. static uint16_t hal_rx_msdu_end_sa_idx_get_6122(uint8_t *buf)
  635. {
  636. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  637. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  638. uint16_t sa_idx;
  639. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  640. return sa_idx;
  641. }
  642. /**
  643. * hal_rx_desc_is_first_msdu_6122() - Check if first msdu
  644. * @hw_desc_addr: hardware descriptor address
  645. *
  646. * Return: 0 - success/ non-zero failure
  647. */
  648. static uint32_t hal_rx_desc_is_first_msdu_6122(void *hw_desc_addr)
  649. {
  650. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  651. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  652. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  653. }
  654. /**
  655. * hal_rx_msdu_end_l3_hdr_padding_get_6122() - API to get_6122 the l3_header
  656. * padding from rx_msdu_end TLV
  657. * @buf: pointer to the start of RX PKT TLV headers
  658. *
  659. * Return: number of l3 header padding bytes
  660. */
  661. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6122(uint8_t *buf)
  662. {
  663. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  664. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  665. uint32_t l3_header_padding;
  666. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  667. return l3_header_padding;
  668. }
  669. /**
  670. * hal_rx_encryption_info_valid_6122() - Returns encryption type.
  671. * @buf: rx_tlv_hdr of the received packet
  672. *
  673. * Return: encryption type
  674. */
  675. inline uint32_t hal_rx_encryption_info_valid_6122(uint8_t *buf)
  676. {
  677. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  678. struct rx_mpdu_start *mpdu_start =
  679. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  680. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  681. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  682. return encryption_info;
  683. }
  684. /**
  685. * hal_rx_print_pn_6122() - Prints the PN of rx packet.
  686. * @buf: rx_tlv_hdr of the received packet
  687. *
  688. * Return: void
  689. */
  690. static void hal_rx_print_pn_6122(uint8_t *buf)
  691. {
  692. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  693. struct rx_mpdu_start *mpdu_start =
  694. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  695. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  696. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  697. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  698. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  699. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  700. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  701. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  702. }
  703. /**
  704. * hal_rx_msdu_end_first_msdu_get_6122() - API to get first msdu status from
  705. * rx_msdu_end TLV
  706. * @buf: pointer to the start of RX PKT TLV headers
  707. *
  708. * Return: first_msdu
  709. */
  710. static uint8_t hal_rx_msdu_end_first_msdu_get_6122(uint8_t *buf)
  711. {
  712. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  713. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  714. uint8_t first_msdu;
  715. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  716. return first_msdu;
  717. }
  718. /**
  719. * hal_rx_msdu_end_da_is_valid_get_6122() - API to check if da is valid from
  720. * rx_msdu_end TLV
  721. * @buf: pointer to the start of RX PKT TLV headers
  722. *
  723. * Return: da_is_valid
  724. */
  725. static uint8_t hal_rx_msdu_end_da_is_valid_get_6122(uint8_t *buf)
  726. {
  727. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  728. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  729. uint8_t da_is_valid;
  730. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  731. return da_is_valid;
  732. }
  733. /**
  734. * hal_rx_msdu_end_last_msdu_get_6122() - API to get last msdu status from
  735. * rx_msdu_end TLV
  736. * @buf: pointer to the start of RX PKT TLV headers
  737. *
  738. * Return: last_msdu
  739. */
  740. static uint8_t hal_rx_msdu_end_last_msdu_get_6122(uint8_t *buf)
  741. {
  742. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  743. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  744. uint8_t last_msdu;
  745. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  746. return last_msdu;
  747. }
  748. /**
  749. * hal_rx_get_mpdu_mac_ad4_valid_6122() - Retrieves if mpdu 4th addr is valid
  750. * @buf: Network buffer
  751. *
  752. * Return: value of mpdu 4th address valid field
  753. */
  754. inline bool hal_rx_get_mpdu_mac_ad4_valid_6122(uint8_t *buf)
  755. {
  756. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  757. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  758. bool ad4_valid = 0;
  759. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  760. return ad4_valid;
  761. }
  762. /**
  763. * hal_rx_mpdu_start_sw_peer_id_get_6122() - Retrieve sw peer_id
  764. * @buf: network buffer
  765. *
  766. * Return: sw peer_id
  767. */
  768. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6122(uint8_t *buf)
  769. {
  770. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  771. struct rx_mpdu_start *mpdu_start =
  772. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  773. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  774. &mpdu_start->rx_mpdu_info_details);
  775. }
  776. /**
  777. * hal_rx_mpdu_get_to_ds_6122() - API to get the tods info from rx_mpdu_start
  778. * @buf: pointer to the start of RX PKT TLV header
  779. *
  780. * Return: uint32_t(to_ds)
  781. */
  782. static uint32_t hal_rx_mpdu_get_to_ds_6122(uint8_t *buf)
  783. {
  784. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  785. struct rx_mpdu_start *mpdu_start =
  786. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  787. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  788. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  789. }
  790. /**
  791. * hal_rx_mpdu_get_fr_ds_6122() - API to get the from ds info from rx_mpdu_start
  792. * @buf: pointer to the start of RX PKT TLV header
  793. *
  794. * Return: uint32_t(fr_ds)
  795. */
  796. static uint32_t hal_rx_mpdu_get_fr_ds_6122(uint8_t *buf)
  797. {
  798. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  799. struct rx_mpdu_start *mpdu_start =
  800. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  801. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  802. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  803. }
  804. /**
  805. * hal_rx_get_mpdu_frame_control_valid_6122() - Retrieves mpdu frame control
  806. * valid
  807. * @buf: Network buffer
  808. *
  809. * Return: value of frame control valid field
  810. */
  811. static uint8_t hal_rx_get_mpdu_frame_control_valid_6122(uint8_t *buf)
  812. {
  813. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  814. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  815. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  816. }
  817. /**
  818. * hal_rx_get_mpdu_frame_control_field_6122() - Function to retrieve frame
  819. * control field
  820. * @buf: Network buffer
  821. *
  822. * Return: value of frame control field
  823. *
  824. */
  825. static uint16_t hal_rx_get_mpdu_frame_control_field_6122(uint8_t *buf)
  826. {
  827. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  828. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  829. uint16_t frame_ctrl = 0;
  830. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  831. return frame_ctrl;
  832. }
  833. /**
  834. * hal_rx_mpdu_get_addr1_6122() - API to check get address1 of the mpdu
  835. * @buf: pointer to the start of RX PKT TLV headera
  836. * @mac_addr: pointer to mac address
  837. *
  838. * Return: success/failure
  839. */
  840. static QDF_STATUS hal_rx_mpdu_get_addr1_6122(uint8_t *buf,
  841. uint8_t *mac_addr)
  842. {
  843. struct __attribute__((__packed__)) hal_addr1 {
  844. uint32_t ad1_31_0;
  845. uint16_t ad1_47_32;
  846. };
  847. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  848. struct rx_mpdu_start *mpdu_start =
  849. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  850. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  851. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  852. uint32_t mac_addr_ad1_valid;
  853. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  854. if (mac_addr_ad1_valid) {
  855. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  856. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  857. return QDF_STATUS_SUCCESS;
  858. }
  859. return QDF_STATUS_E_FAILURE;
  860. }
  861. /**
  862. * hal_rx_mpdu_get_addr2_6122() - API to check get address2 of the mpdu in the
  863. * packet
  864. * @buf: pointer to the start of RX PKT TLV header
  865. * @mac_addr: pointer to mac address
  866. *
  867. * Return: success/failure
  868. */
  869. static QDF_STATUS hal_rx_mpdu_get_addr2_6122(uint8_t *buf, uint8_t *mac_addr)
  870. {
  871. struct __attribute__((__packed__)) hal_addr2 {
  872. uint16_t ad2_15_0;
  873. uint32_t ad2_47_16;
  874. };
  875. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  876. struct rx_mpdu_start *mpdu_start =
  877. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  878. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  879. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  880. uint32_t mac_addr_ad2_valid;
  881. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  882. if (mac_addr_ad2_valid) {
  883. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  884. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  885. return QDF_STATUS_SUCCESS;
  886. }
  887. return QDF_STATUS_E_FAILURE;
  888. }
  889. /**
  890. * hal_rx_mpdu_get_addr3_6122() - API to get address3 of the mpdu in the packet
  891. * @buf: pointer to the start of RX PKT TLV header
  892. * @mac_addr: pointer to mac address
  893. *
  894. * Return: success/failure
  895. */
  896. static QDF_STATUS hal_rx_mpdu_get_addr3_6122(uint8_t *buf, uint8_t *mac_addr)
  897. {
  898. struct __attribute__((__packed__)) hal_addr3 {
  899. uint32_t ad3_31_0;
  900. uint16_t ad3_47_32;
  901. };
  902. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  903. struct rx_mpdu_start *mpdu_start =
  904. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  905. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  906. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  907. uint32_t mac_addr_ad3_valid;
  908. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  909. if (mac_addr_ad3_valid) {
  910. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  911. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  912. return QDF_STATUS_SUCCESS;
  913. }
  914. return QDF_STATUS_E_FAILURE;
  915. }
  916. /**
  917. * hal_rx_mpdu_get_addr4_6122() - API to get address4 of the mpdu in the packet
  918. * @buf: pointer to the start of RX PKT TLV header
  919. * @mac_addr: pointer to mac address
  920. *
  921. * Return: success/failure
  922. */
  923. static QDF_STATUS hal_rx_mpdu_get_addr4_6122(uint8_t *buf, uint8_t *mac_addr)
  924. {
  925. struct __attribute__((__packed__)) hal_addr4 {
  926. uint32_t ad4_31_0;
  927. uint16_t ad4_47_32;
  928. };
  929. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  930. struct rx_mpdu_start *mpdu_start =
  931. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  932. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  933. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  934. uint32_t mac_addr_ad4_valid;
  935. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  936. if (mac_addr_ad4_valid) {
  937. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  938. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  939. return QDF_STATUS_SUCCESS;
  940. }
  941. return QDF_STATUS_E_FAILURE;
  942. }
  943. /**
  944. * hal_rx_get_mpdu_sequence_control_valid_6122() - Get mpdu sequence control
  945. * valid
  946. * @buf: Network buffer
  947. *
  948. * Return: value of sequence control valid field
  949. */
  950. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6122(uint8_t *buf)
  951. {
  952. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  953. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  954. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  955. }
  956. /**
  957. * hal_rx_is_unicast_6122() - check packet is unicast frame or not.
  958. * @buf: pointer to rx pkt TLV.
  959. *
  960. * Return: true on unicast.
  961. */
  962. static bool hal_rx_is_unicast_6122(uint8_t *buf)
  963. {
  964. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  965. struct rx_mpdu_start *mpdu_start =
  966. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  967. uint32_t grp_id;
  968. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  969. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  970. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  971. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  972. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  973. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  974. }
  975. /**
  976. * hal_rx_tid_get_6122() - get tid based on qos control valid.
  977. * @hal_soc_hdl: hal soc handle
  978. * @buf: pointer to rx pkt TLV.
  979. *
  980. * Return: tid
  981. */
  982. static uint32_t hal_rx_tid_get_6122(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  983. {
  984. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  985. struct rx_mpdu_start *mpdu_start =
  986. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  987. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  988. uint8_t qos_control_valid =
  989. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  990. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  991. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  992. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  993. if (qos_control_valid)
  994. return hal_rx_mpdu_start_tid_get_6122(buf);
  995. return HAL_RX_NON_QOS_TID;
  996. }
  997. /**
  998. * hal_rx_hw_desc_get_ppduid_get_6122() - retrieve ppdu id
  999. * @rx_tlv_hdr: rx tlv header
  1000. * @rxdma_dst_ring_desc: rxdma HW descriptor
  1001. *
  1002. * Return: ppdu id
  1003. */
  1004. static uint32_t hal_rx_hw_desc_get_ppduid_get_6122(void *rx_tlv_hdr,
  1005. void *rxdma_dst_ring_desc)
  1006. {
  1007. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  1008. return reo_ent->phy_ppdu_id;
  1009. }
  1010. /**
  1011. * hal_reo_status_get_header_6122() - Process reo desc info
  1012. * @ring_desc: REO status ring descriptor
  1013. * @b: tlv type info
  1014. * @h1: Pointer to hal_reo_status_header where info to be stored
  1015. *
  1016. * Return: none.
  1017. *
  1018. */
  1019. static void hal_reo_status_get_header_6122(hal_ring_desc_t ring_desc, int b,
  1020. void *h1)
  1021. {
  1022. uint32_t *d = (uint32_t *)ring_desc;
  1023. uint32_t val1 = 0;
  1024. struct hal_reo_status_header *h =
  1025. (struct hal_reo_status_header *)h1;
  1026. /* Offsets of descriptor fields defined in HW headers start
  1027. * from the field after TLV header
  1028. */
  1029. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  1030. switch (b) {
  1031. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1032. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1033. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1034. break;
  1035. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1036. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1037. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1038. break;
  1039. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1040. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1041. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1042. break;
  1043. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1044. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1045. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1046. break;
  1047. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1048. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1049. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1050. break;
  1051. case HAL_REO_DESC_THRES_STATUS_TLV:
  1052. val1 =
  1053. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1054. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1055. break;
  1056. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1057. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1058. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1059. break;
  1060. default:
  1061. qdf_nofl_err("ERROR: Unknown tlv\n");
  1062. break;
  1063. }
  1064. h->cmd_num =
  1065. HAL_GET_FIELD(
  1066. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1067. val1);
  1068. h->exec_time =
  1069. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1070. CMD_EXECUTION_TIME, val1);
  1071. h->status =
  1072. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1073. REO_CMD_EXECUTION_STATUS, val1);
  1074. switch (b) {
  1075. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1076. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1077. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1078. break;
  1079. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1080. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1081. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1082. break;
  1083. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1084. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1085. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1086. break;
  1087. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1088. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1089. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1090. break;
  1091. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1092. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1093. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1094. break;
  1095. case HAL_REO_DESC_THRES_STATUS_TLV:
  1096. val1 =
  1097. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1098. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1099. break;
  1100. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1101. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1102. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1103. break;
  1104. default:
  1105. qdf_nofl_err("ERROR: Unknown tlv\n");
  1106. break;
  1107. }
  1108. h->tstamp =
  1109. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1110. }
  1111. /**
  1112. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122() - Retrieve qos control
  1113. * valid bit from the tlv.
  1114. * @buf: pointer to rx pkt TLV.
  1115. *
  1116. * Return: qos control value.
  1117. */
  1118. static inline uint32_t
  1119. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122(uint8_t *buf)
  1120. {
  1121. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1122. struct rx_mpdu_start *mpdu_start =
  1123. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1124. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1125. &mpdu_start->rx_mpdu_info_details);
  1126. }
  1127. /**
  1128. * hal_rx_msdu_end_sa_sw_peer_id_get_6122() - API to get the sa_sw_peer_id from
  1129. * rx_msdu_end TLV
  1130. * @buf: pointer to the start of RX PKT TLV headers
  1131. *
  1132. * Return: sa_sw_peer_id index
  1133. */
  1134. static inline uint32_t
  1135. hal_rx_msdu_end_sa_sw_peer_id_get_6122(uint8_t *buf)
  1136. {
  1137. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1138. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1139. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1140. }
  1141. /**
  1142. * hal_tx_desc_set_mesh_en_6122() - Set mesh_enable flag in Tx descriptor
  1143. * @desc: Handle to Tx Descriptor
  1144. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1145. * enabling the interpretation of the 'Mesh Control Present' bit
  1146. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1147. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1148. * is present between the header and the LLC.
  1149. *
  1150. * Return: void
  1151. */
  1152. static inline
  1153. void hal_tx_desc_set_mesh_en_6122(void *desc, uint8_t en)
  1154. {
  1155. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1156. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1157. }
  1158. static
  1159. void *hal_rx_msdu0_buffer_addr_lsb_6122(void *link_desc_va)
  1160. {
  1161. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1162. }
  1163. static
  1164. void *hal_rx_msdu_desc_info_ptr_get_6122(void *msdu0)
  1165. {
  1166. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1167. }
  1168. static
  1169. void *hal_ent_mpdu_desc_info_6122(void *ent_ring_desc)
  1170. {
  1171. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1172. }
  1173. static
  1174. void *hal_dst_mpdu_desc_info_6122(void *dst_ring_desc)
  1175. {
  1176. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1177. }
  1178. static
  1179. uint8_t hal_rx_get_fc_valid_6122(uint8_t *buf)
  1180. {
  1181. return HAL_RX_GET_FC_VALID(buf);
  1182. }
  1183. static uint8_t hal_rx_get_to_ds_flag_6122(uint8_t *buf)
  1184. {
  1185. return HAL_RX_GET_TO_DS_FLAG(buf);
  1186. }
  1187. static uint8_t hal_rx_get_mac_addr2_valid_6122(uint8_t *buf)
  1188. {
  1189. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1190. }
  1191. static uint8_t hal_rx_get_filter_category_6122(uint8_t *buf)
  1192. {
  1193. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1194. }
  1195. static uint32_t
  1196. hal_rx_get_ppdu_id_6122(uint8_t *buf)
  1197. {
  1198. struct rx_mpdu_info *rx_mpdu_info;
  1199. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1200. rx_mpdu_info =
  1201. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1202. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1203. }
  1204. /**
  1205. * hal_reo_config_6122() - Set reo config parameters
  1206. * @soc: hal soc handle
  1207. * @reg_val: value to be set
  1208. * @reo_params: reo parameters
  1209. *
  1210. * Return: void
  1211. */
  1212. static void
  1213. hal_reo_config_6122(struct hal_soc *soc,
  1214. uint32_t reg_val,
  1215. struct hal_reo_params *reo_params)
  1216. {
  1217. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1218. }
  1219. /**
  1220. * hal_rx_msdu_desc_info_get_ptr_6122() - Get msdu desc info ptr
  1221. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1222. *
  1223. * Return: Pointer to rx_msdu_desc_info structure.
  1224. *
  1225. */
  1226. static void *hal_rx_msdu_desc_info_get_ptr_6122(void *msdu_details_ptr)
  1227. {
  1228. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1229. }
  1230. /**
  1231. * hal_rx_link_desc_msdu0_ptr_6122 - Get pointer to rx_msdu details
  1232. * @link_desc: Pointer to link desc
  1233. *
  1234. * Return: Pointer to rx_msdu_details structure
  1235. *
  1236. */
  1237. static void *hal_rx_link_desc_msdu0_ptr_6122(void *link_desc)
  1238. {
  1239. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1240. }
  1241. /**
  1242. * hal_rx_msdu_flow_idx_get_6122() - API to get flow index from rx_msdu_end TLV
  1243. * @buf: pointer to the start of RX PKT TLV headers
  1244. *
  1245. * Return: flow index value from MSDU END TLV
  1246. */
  1247. static inline uint32_t hal_rx_msdu_flow_idx_get_6122(uint8_t *buf)
  1248. {
  1249. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1250. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1251. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1252. }
  1253. /**
  1254. * hal_rx_msdu_flow_idx_invalid_6122() - API to get flow index invalid from
  1255. * rx_msdu_end TLV
  1256. * @buf: pointer to the start of RX PKT TLV headers
  1257. *
  1258. * Return: flow index invalid value from MSDU END TLV
  1259. */
  1260. static bool hal_rx_msdu_flow_idx_invalid_6122(uint8_t *buf)
  1261. {
  1262. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1263. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1264. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1265. }
  1266. /**
  1267. * hal_rx_msdu_flow_idx_timeout_6122() - API to get flow index timeout from
  1268. * rx_msdu_end TLV
  1269. * @buf: pointer to the start of RX PKT TLV headers
  1270. *
  1271. * Return: flow index timeout value from MSDU END TLV
  1272. */
  1273. static bool hal_rx_msdu_flow_idx_timeout_6122(uint8_t *buf)
  1274. {
  1275. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1276. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1277. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1278. }
  1279. /**
  1280. * hal_rx_msdu_fse_metadata_get_6122() - API to get FSE metadata from
  1281. * rx_msdu_end TLV
  1282. * @buf: pointer to the start of RX PKT TLV headers
  1283. *
  1284. * Return: fse metadata value from MSDU END TLV
  1285. */
  1286. static uint32_t hal_rx_msdu_fse_metadata_get_6122(uint8_t *buf)
  1287. {
  1288. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1289. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1290. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1291. }
  1292. /**
  1293. * hal_rx_msdu_cce_metadata_get_6122() - API to get CCE metadata from
  1294. * rx_msdu_end TLV
  1295. * @buf: pointer to the start of RX PKT TLV headers
  1296. *
  1297. * Return: cce_metadata
  1298. */
  1299. static uint16_t
  1300. hal_rx_msdu_cce_metadata_get_6122(uint8_t *buf)
  1301. {
  1302. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1303. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1304. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1305. }
  1306. /**
  1307. * hal_rx_msdu_get_flow_params_6122() - API to get flow index, flow index
  1308. * invalid and flow index timeout from
  1309. * rx_msdu_end TLV
  1310. * @buf: pointer to the start of RX PKT TLV headers
  1311. * @flow_invalid: pointer to return value of flow_idx_valid
  1312. * @flow_timeout: pointer to return value of flow_idx_timeout
  1313. * @flow_index: pointer to return value of flow_idx
  1314. *
  1315. * Return: none
  1316. */
  1317. static inline void
  1318. hal_rx_msdu_get_flow_params_6122(uint8_t *buf,
  1319. bool *flow_invalid,
  1320. bool *flow_timeout,
  1321. uint32_t *flow_index)
  1322. {
  1323. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1324. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1325. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1326. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1327. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1328. }
  1329. /**
  1330. * hal_rx_tlv_get_tcp_chksum_6122() - API to get tcp checksum
  1331. * @buf: rx_tlv_hdr
  1332. *
  1333. * Return: tcp checksum
  1334. */
  1335. static uint16_t
  1336. hal_rx_tlv_get_tcp_chksum_6122(uint8_t *buf)
  1337. {
  1338. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1339. }
  1340. /**
  1341. * hal_rx_get_rx_sequence_6122() - Function to retrieve rx sequence number
  1342. * @buf: Network buffer
  1343. *
  1344. * Return: rx sequence number
  1345. */
  1346. static
  1347. uint16_t hal_rx_get_rx_sequence_6122(uint8_t *buf)
  1348. {
  1349. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1350. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1351. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1352. }
  1353. #define SPRUCE_SEQ_WCSS_UMAC_OFFSET 0x00a00000
  1354. #define SPRUCE_CE_WFSS_CE_REG_BASE 0x3B80000
  1355. /**
  1356. * hal_get_window_address_6122() - Function to get hp/tp address
  1357. * @hal_soc: Pointer to hal_soc
  1358. * @addr: address offset of register
  1359. *
  1360. * Return: modified address offset of register
  1361. */
  1362. static inline qdf_iomem_t hal_get_window_address_6122(struct hal_soc *hal_soc,
  1363. qdf_iomem_t addr)
  1364. {
  1365. uint32_t offset = addr - hal_soc->dev_base_addr;
  1366. qdf_iomem_t new_offset;
  1367. /*
  1368. * If offset lies within DP register range, use 3rd window to write
  1369. * into DP region.
  1370. */
  1371. if ((offset ^ SPRUCE_SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1372. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1373. (offset & WINDOW_RANGE_MASK));
  1374. /*
  1375. * If offset lies within CE register range, use 2nd window to write
  1376. * into CE region.
  1377. */
  1378. } else if ((offset ^ SPRUCE_CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1379. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1380. (offset & WINDOW_RANGE_MASK));
  1381. } else {
  1382. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1383. "%s: ERROR: Accessing Wrong register\n", __func__);
  1384. qdf_assert_always(0);
  1385. return 0;
  1386. }
  1387. return new_offset;
  1388. }
  1389. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1390. {
  1391. /* Write value into window configuration register */
  1392. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1393. WINDOW_CONFIGURATION_VALUE_6122);
  1394. }
  1395. /**
  1396. * hal_rx_msdu_packet_metadata_get_6122() - API to get the msdu information from
  1397. * rx_msdu_end TLV
  1398. * @buf: pointer to the start of RX PKT TLV headers
  1399. * @msdu_pkt_metadata: pointer to the msdu info structure
  1400. */
  1401. static void
  1402. hal_rx_msdu_packet_metadata_get_6122(uint8_t *buf,
  1403. void *msdu_pkt_metadata)
  1404. {
  1405. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1406. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1407. struct hal_rx_msdu_metadata *msdu_metadata =
  1408. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1409. msdu_metadata->l3_hdr_pad =
  1410. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1411. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1412. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1413. msdu_metadata->sa_sw_peer_id =
  1414. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1415. }
  1416. /**
  1417. * hal_rx_flow_setup_fse_6122() - Setup a flow search entry in HW FST
  1418. * @rx_fst: Pointer to the Rx Flow Search Table
  1419. * @table_offset: offset into the table where the flow is to be setup
  1420. * @rx_flow: Flow Parameters
  1421. *
  1422. * Return: Success/Failure
  1423. */
  1424. static void *
  1425. hal_rx_flow_setup_fse_6122(uint8_t *rx_fst, uint32_t table_offset,
  1426. uint8_t *rx_flow)
  1427. {
  1428. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1429. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1430. uint8_t *fse;
  1431. bool fse_valid;
  1432. if (table_offset >= fst->max_entries) {
  1433. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1434. "HAL FSE table offset %u exceeds max entries %u",
  1435. table_offset, fst->max_entries);
  1436. return NULL;
  1437. }
  1438. fse = (uint8_t *)fst->base_vaddr +
  1439. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1440. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1441. if (fse_valid) {
  1442. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1443. "HAL FSE %pK already valid", fse);
  1444. return NULL;
  1445. }
  1446. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1447. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1448. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1449. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1450. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1451. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1452. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1453. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1454. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1455. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1456. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1457. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1458. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1459. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1460. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1461. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1462. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1463. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1464. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1465. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1466. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1467. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1468. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1469. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1470. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1471. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1472. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1473. (flow->tuple_info.dest_port));
  1474. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1475. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1476. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1477. (flow->tuple_info.src_port));
  1478. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1479. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1480. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1481. flow->tuple_info.l4_protocol);
  1482. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1483. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1484. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1485. flow->reo_destination_handler);
  1486. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1487. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1488. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1489. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1490. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1491. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1492. flow->fse_metadata);
  1493. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1494. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1495. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1496. REO_DESTINATION_INDICATION,
  1497. flow->reo_destination_indication);
  1498. /* Reset all the other fields in FSE */
  1499. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1500. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1501. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1502. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1503. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1504. return fse;
  1505. }
  1506. void hal_compute_reo_remap_ix2_ix3_6122(uint32_t *ring, uint32_t num_rings,
  1507. uint32_t *remap1, uint32_t *remap2)
  1508. {
  1509. switch (num_rings) {
  1510. case 1:
  1511. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1512. HAL_REO_REMAP_IX2(ring[0], 17) |
  1513. HAL_REO_REMAP_IX2(ring[0], 18) |
  1514. HAL_REO_REMAP_IX2(ring[0], 19) |
  1515. HAL_REO_REMAP_IX2(ring[0], 20) |
  1516. HAL_REO_REMAP_IX2(ring[0], 21) |
  1517. HAL_REO_REMAP_IX2(ring[0], 22) |
  1518. HAL_REO_REMAP_IX2(ring[0], 23);
  1519. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1520. HAL_REO_REMAP_IX3(ring[0], 25) |
  1521. HAL_REO_REMAP_IX3(ring[0], 26) |
  1522. HAL_REO_REMAP_IX3(ring[0], 27) |
  1523. HAL_REO_REMAP_IX3(ring[0], 28) |
  1524. HAL_REO_REMAP_IX3(ring[0], 29) |
  1525. HAL_REO_REMAP_IX3(ring[0], 30) |
  1526. HAL_REO_REMAP_IX3(ring[0], 31);
  1527. break;
  1528. case 2:
  1529. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1530. HAL_REO_REMAP_IX2(ring[0], 17) |
  1531. HAL_REO_REMAP_IX2(ring[1], 18) |
  1532. HAL_REO_REMAP_IX2(ring[1], 19) |
  1533. HAL_REO_REMAP_IX2(ring[0], 20) |
  1534. HAL_REO_REMAP_IX2(ring[0], 21) |
  1535. HAL_REO_REMAP_IX2(ring[1], 22) |
  1536. HAL_REO_REMAP_IX2(ring[1], 23);
  1537. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1538. HAL_REO_REMAP_IX3(ring[0], 25) |
  1539. HAL_REO_REMAP_IX3(ring[1], 26) |
  1540. HAL_REO_REMAP_IX3(ring[1], 27) |
  1541. HAL_REO_REMAP_IX3(ring[0], 28) |
  1542. HAL_REO_REMAP_IX3(ring[0], 29) |
  1543. HAL_REO_REMAP_IX3(ring[1], 30) |
  1544. HAL_REO_REMAP_IX3(ring[1], 31);
  1545. break;
  1546. case 3:
  1547. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1548. HAL_REO_REMAP_IX2(ring[1], 17) |
  1549. HAL_REO_REMAP_IX2(ring[2], 18) |
  1550. HAL_REO_REMAP_IX2(ring[0], 19) |
  1551. HAL_REO_REMAP_IX2(ring[1], 20) |
  1552. HAL_REO_REMAP_IX2(ring[2], 21) |
  1553. HAL_REO_REMAP_IX2(ring[0], 22) |
  1554. HAL_REO_REMAP_IX2(ring[1], 23);
  1555. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1556. HAL_REO_REMAP_IX3(ring[0], 25) |
  1557. HAL_REO_REMAP_IX3(ring[1], 26) |
  1558. HAL_REO_REMAP_IX3(ring[2], 27) |
  1559. HAL_REO_REMAP_IX3(ring[0], 28) |
  1560. HAL_REO_REMAP_IX3(ring[1], 29) |
  1561. HAL_REO_REMAP_IX3(ring[2], 30) |
  1562. HAL_REO_REMAP_IX3(ring[0], 31);
  1563. break;
  1564. case 4:
  1565. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1566. HAL_REO_REMAP_IX2(ring[1], 17) |
  1567. HAL_REO_REMAP_IX2(ring[2], 18) |
  1568. HAL_REO_REMAP_IX2(ring[3], 19) |
  1569. HAL_REO_REMAP_IX2(ring[0], 20) |
  1570. HAL_REO_REMAP_IX2(ring[1], 21) |
  1571. HAL_REO_REMAP_IX2(ring[2], 22) |
  1572. HAL_REO_REMAP_IX2(ring[3], 23);
  1573. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1574. HAL_REO_REMAP_IX3(ring[1], 25) |
  1575. HAL_REO_REMAP_IX3(ring[2], 26) |
  1576. HAL_REO_REMAP_IX3(ring[3], 27) |
  1577. HAL_REO_REMAP_IX3(ring[0], 28) |
  1578. HAL_REO_REMAP_IX3(ring[1], 29) |
  1579. HAL_REO_REMAP_IX3(ring[2], 30) |
  1580. HAL_REO_REMAP_IX3(ring[3], 31);
  1581. break;
  1582. }
  1583. }
  1584. static void hal_hw_txrx_ops_attach_qcn6122(struct hal_soc *hal_soc)
  1585. {
  1586. /* init and setup */
  1587. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1588. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1589. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1590. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1591. hal_soc->ops->hal_get_window_address = hal_get_window_address_6122;
  1592. /* tx */
  1593. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1594. hal_tx_desc_set_dscp_tid_table_id_6122;
  1595. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6122;
  1596. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6122;
  1597. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6122;
  1598. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1599. hal_tx_desc_set_buf_addr_generic_li;
  1600. hal_soc->ops->hal_tx_desc_set_search_type =
  1601. hal_tx_desc_set_search_type_generic_li;
  1602. hal_soc->ops->hal_tx_desc_set_search_index =
  1603. hal_tx_desc_set_search_index_generic_li;
  1604. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1605. hal_tx_desc_set_cache_set_num_generic_li;
  1606. hal_soc->ops->hal_tx_comp_get_status =
  1607. hal_tx_comp_get_status_generic_li;
  1608. hal_soc->ops->hal_tx_comp_get_release_reason =
  1609. hal_tx_comp_get_release_reason_generic_li;
  1610. hal_soc->ops->hal_get_wbm_internal_error =
  1611. hal_get_wbm_internal_error_generic_li;
  1612. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6122;
  1613. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1614. hal_tx_init_cmd_credit_ring_6122;
  1615. /* rx */
  1616. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1617. hal_rx_msdu_start_nss_get_6122;
  1618. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1619. hal_rx_mon_hw_desc_get_mpdu_status_6122;
  1620. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6122;
  1621. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1622. hal_rx_proc_phyrx_other_receive_info_tlv_6122;
  1623. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1624. hal_rx_dump_msdu_start_tlv_6122;
  1625. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6122;
  1626. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6122;
  1627. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1628. hal_rx_mpdu_start_tid_get_6122;
  1629. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1630. hal_rx_msdu_start_reception_type_get_6122;
  1631. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1632. hal_rx_msdu_end_da_idx_get_6122;
  1633. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1634. hal_rx_msdu_desc_info_get_ptr_6122;
  1635. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1636. hal_rx_link_desc_msdu0_ptr_6122;
  1637. hal_soc->ops->hal_reo_status_get_header =
  1638. hal_reo_status_get_header_6122;
  1639. hal_soc->ops->hal_rx_status_get_tlv_info =
  1640. hal_rx_status_get_tlv_info_generic_li;
  1641. hal_soc->ops->hal_rx_wbm_err_info_get =
  1642. hal_rx_wbm_err_info_get_generic_li;
  1643. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1644. hal_rx_dump_mpdu_start_tlv_generic_li;
  1645. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1646. hal_tx_set_pcp_tid_map_generic_li;
  1647. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1648. hal_tx_update_pcp_tid_generic_li;
  1649. hal_soc->ops->hal_tx_set_tidmap_prty =
  1650. hal_tx_update_tidmap_prty_generic_li;
  1651. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1652. hal_rx_get_rx_fragment_number_6122;
  1653. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1654. hal_rx_msdu_end_da_is_mcbc_get_6122;
  1655. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1656. hal_rx_msdu_end_sa_is_valid_get_6122;
  1657. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1658. hal_rx_msdu_end_sa_idx_get_6122;
  1659. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1660. hal_rx_desc_is_first_msdu_6122;
  1661. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1662. hal_rx_msdu_end_l3_hdr_padding_get_6122;
  1663. hal_soc->ops->hal_rx_encryption_info_valid =
  1664. hal_rx_encryption_info_valid_6122;
  1665. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6122;
  1666. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1667. hal_rx_msdu_end_first_msdu_get_6122;
  1668. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1669. hal_rx_msdu_end_da_is_valid_get_6122;
  1670. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1671. hal_rx_msdu_end_last_msdu_get_6122;
  1672. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1673. hal_rx_get_mpdu_mac_ad4_valid_6122;
  1674. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1675. hal_rx_mpdu_start_sw_peer_id_get_6122;
  1676. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1677. hal_rx_mpdu_peer_meta_data_get_li;
  1678. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6122;
  1679. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6122;
  1680. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1681. hal_rx_get_mpdu_frame_control_valid_6122;
  1682. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1683. hal_rx_get_mpdu_frame_control_field_6122;
  1684. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6122;
  1685. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6122;
  1686. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6122;
  1687. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6122;
  1688. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1689. hal_rx_get_mpdu_sequence_control_valid_6122;
  1690. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6122;
  1691. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6122;
  1692. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1693. hal_rx_hw_desc_get_ppduid_get_6122;
  1694. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1695. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122;
  1696. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1697. hal_rx_msdu_end_sa_sw_peer_id_get_6122;
  1698. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1699. hal_rx_msdu0_buffer_addr_lsb_6122;
  1700. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1701. hal_rx_msdu_desc_info_ptr_get_6122;
  1702. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6122;
  1703. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6122;
  1704. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6122;
  1705. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6122;
  1706. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1707. hal_rx_get_mac_addr2_valid_6122;
  1708. hal_soc->ops->hal_rx_get_filter_category =
  1709. hal_rx_get_filter_category_6122;
  1710. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6122;
  1711. hal_soc->ops->hal_reo_config = hal_reo_config_6122;
  1712. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6122;
  1713. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1714. hal_rx_msdu_flow_idx_invalid_6122;
  1715. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1716. hal_rx_msdu_flow_idx_timeout_6122;
  1717. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1718. hal_rx_msdu_fse_metadata_get_6122;
  1719. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1720. hal_rx_msdu_cce_match_get_li;
  1721. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1722. hal_rx_msdu_cce_metadata_get_6122;
  1723. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1724. hal_rx_msdu_get_flow_params_6122;
  1725. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1726. hal_rx_tlv_get_tcp_chksum_6122;
  1727. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6122;
  1728. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1729. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6122;
  1730. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6122;
  1731. #endif
  1732. /* rx - msdu fast path info fields */
  1733. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1734. hal_rx_msdu_packet_metadata_get_6122;
  1735. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1736. hal_rx_mpdu_start_tlv_tag_valid_6122;
  1737. hal_soc->ops->hal_rx_sw_mon_desc_info_get =
  1738. hal_rx_sw_mon_desc_info_get_6122;
  1739. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1740. hal_rx_wbm_err_msdu_continuation_get_6122;
  1741. /* rx - TLV struct offsets */
  1742. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1743. hal_rx_msdu_end_offset_get_generic;
  1744. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1745. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1746. hal_rx_msdu_start_offset_get_generic;
  1747. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1748. hal_rx_mpdu_start_offset_get_generic;
  1749. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1750. hal_rx_mpdu_end_offset_get_generic;
  1751. #ifndef NO_RX_PKT_HDR_TLV
  1752. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1753. hal_rx_pkt_tlv_offset_get_generic;
  1754. #endif
  1755. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6122;
  1756. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1757. hal_rx_flow_get_tuple_info_li;
  1758. hal_soc->ops->hal_rx_flow_delete_entry =
  1759. hal_rx_flow_delete_entry_li;
  1760. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1761. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1762. hal_compute_reo_remap_ix2_ix3_6122;
  1763. hal_soc->ops->hal_setup_link_idle_list =
  1764. hal_setup_link_idle_list_generic_li;
  1765. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1766. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1767. hal_rx_msdu_start_get_len_6122;
  1768. };
  1769. struct hal_hw_srng_config hw_srng_table_6122[] = {
  1770. /* TODO: max_rings can populated by querying HW capabilities */
  1771. { /* REO_DST */
  1772. .start_ring_id = HAL_SRNG_REO2SW1,
  1773. .max_rings = 4,
  1774. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1775. .lmac_ring = FALSE,
  1776. .ring_dir = HAL_SRNG_DST_RING,
  1777. .reg_start = {
  1778. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1779. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1780. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1781. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1782. },
  1783. .reg_size = {
  1784. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1785. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1786. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1787. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1788. },
  1789. .max_size =
  1790. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1791. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1792. },
  1793. { /* REO_EXCEPTION */
  1794. /* Designating REO2TCL ring as exception ring. This ring is
  1795. * similar to other REO2SW rings though it is named as REO2TCL.
  1796. * Any of theREO2SW rings can be used as exception ring.
  1797. */
  1798. .start_ring_id = HAL_SRNG_REO2TCL,
  1799. .max_rings = 1,
  1800. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1801. .lmac_ring = FALSE,
  1802. .ring_dir = HAL_SRNG_DST_RING,
  1803. .reg_start = {
  1804. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1805. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1806. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1807. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1808. },
  1809. /* Single ring - provide ring size if multiple rings of this
  1810. * type are supported
  1811. */
  1812. .reg_size = {},
  1813. .max_size =
  1814. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1815. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1816. },
  1817. { /* REO_REINJECT */
  1818. .start_ring_id = HAL_SRNG_SW2REO,
  1819. .max_rings = 1,
  1820. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1821. .lmac_ring = FALSE,
  1822. .ring_dir = HAL_SRNG_SRC_RING,
  1823. .reg_start = {
  1824. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1825. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1826. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1827. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1828. },
  1829. /* Single ring - provide ring size if multiple rings of this
  1830. * type are supported
  1831. */
  1832. .reg_size = {},
  1833. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1834. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1835. },
  1836. { /* REO_CMD */
  1837. .start_ring_id = HAL_SRNG_REO_CMD,
  1838. .max_rings = 1,
  1839. .entry_size = (sizeof(struct tlv_32_hdr) +
  1840. sizeof(struct reo_get_queue_stats)) >> 2,
  1841. .lmac_ring = FALSE,
  1842. .ring_dir = HAL_SRNG_SRC_RING,
  1843. .reg_start = {
  1844. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1845. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1846. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1847. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1848. },
  1849. /* Single ring - provide ring size if multiple rings of this
  1850. * type are supported
  1851. */
  1852. .reg_size = {},
  1853. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1854. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1855. },
  1856. { /* REO_STATUS */
  1857. .start_ring_id = HAL_SRNG_REO_STATUS,
  1858. .max_rings = 1,
  1859. .entry_size = (sizeof(struct tlv_32_hdr) +
  1860. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1861. .lmac_ring = FALSE,
  1862. .ring_dir = HAL_SRNG_DST_RING,
  1863. .reg_start = {
  1864. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1865. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1866. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1867. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1868. },
  1869. /* Single ring - provide ring size if multiple rings of this
  1870. * type are supported
  1871. */
  1872. .reg_size = {},
  1873. .max_size =
  1874. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1875. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1876. },
  1877. { /* TCL_DATA */
  1878. .start_ring_id = HAL_SRNG_SW2TCL1,
  1879. .max_rings = 3,
  1880. .entry_size = (sizeof(struct tlv_32_hdr) +
  1881. sizeof(struct tcl_data_cmd)) >> 2,
  1882. .lmac_ring = FALSE,
  1883. .ring_dir = HAL_SRNG_SRC_RING,
  1884. .reg_start = {
  1885. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1886. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1887. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1888. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1889. },
  1890. .reg_size = {
  1891. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1892. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1893. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1894. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1895. },
  1896. .max_size =
  1897. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1898. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1899. },
  1900. { /* TCL_CMD/CREDIT */
  1901. /* qca8074v2 and qcn6122 uses this ring for data commands */
  1902. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1903. .max_rings = 1,
  1904. .entry_size = (sizeof(struct tlv_32_hdr) +
  1905. sizeof(struct tcl_data_cmd)) >> 2,
  1906. .lmac_ring = FALSE,
  1907. .ring_dir = HAL_SRNG_SRC_RING,
  1908. .reg_start = {
  1909. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1910. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1911. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1912. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1913. },
  1914. /* Single ring - provide ring size if multiple rings of this
  1915. * type are supported
  1916. */
  1917. .reg_size = {},
  1918. .max_size =
  1919. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1920. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1921. },
  1922. { /* TCL_STATUS */
  1923. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1924. .max_rings = 1,
  1925. .entry_size = (sizeof(struct tlv_32_hdr) +
  1926. sizeof(struct tcl_status_ring)) >> 2,
  1927. .lmac_ring = FALSE,
  1928. .ring_dir = HAL_SRNG_DST_RING,
  1929. .reg_start = {
  1930. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1931. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1932. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1933. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1934. },
  1935. /* Single ring - provide ring size if multiple rings of this
  1936. * type are supported
  1937. */
  1938. .reg_size = {},
  1939. .max_size =
  1940. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1941. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1942. },
  1943. { /* CE_SRC */
  1944. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1945. .max_rings = 12,
  1946. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1947. .lmac_ring = FALSE,
  1948. .ring_dir = HAL_SRNG_SRC_RING,
  1949. .reg_start = {
  1950. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1951. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1952. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1953. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1954. },
  1955. .reg_size = {
  1956. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1957. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1958. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1959. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1960. },
  1961. .max_size =
  1962. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1963. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1964. },
  1965. { /* CE_DST */
  1966. .start_ring_id = HAL_SRNG_CE_0_DST,
  1967. .max_rings = 12,
  1968. .entry_size = 8 >> 2,
  1969. /*TODO: entry_size above should actually be
  1970. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1971. * of struct ce_dst_desc in HW header files
  1972. */
  1973. .lmac_ring = FALSE,
  1974. .ring_dir = HAL_SRNG_SRC_RING,
  1975. .reg_start = {
  1976. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1977. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1978. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1979. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1980. },
  1981. .reg_size = {
  1982. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1983. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1984. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1985. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1986. },
  1987. .max_size =
  1988. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1989. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1990. },
  1991. { /* CE_DST_STATUS */
  1992. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1993. .max_rings = 12,
  1994. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1995. .lmac_ring = FALSE,
  1996. .ring_dir = HAL_SRNG_DST_RING,
  1997. .reg_start = {
  1998. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1999. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  2000. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  2001. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  2002. },
  2003. /* TODO: check destination status ring registers */
  2004. .reg_size = {
  2005. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  2006. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  2007. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  2008. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  2009. },
  2010. .max_size =
  2011. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2012. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2013. },
  2014. { /* WBM_IDLE_LINK */
  2015. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2016. .max_rings = 1,
  2017. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2018. .lmac_ring = FALSE,
  2019. .ring_dir = HAL_SRNG_SRC_RING,
  2020. .reg_start = {
  2021. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2022. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2023. },
  2024. /* Single ring - provide ring size if multiple rings of this
  2025. * type are supported
  2026. */
  2027. .reg_size = {},
  2028. .max_size =
  2029. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2030. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2031. },
  2032. { /* SW2WBM_RELEASE */
  2033. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2034. .max_rings = 1,
  2035. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2036. .lmac_ring = FALSE,
  2037. .ring_dir = HAL_SRNG_SRC_RING,
  2038. .reg_start = {
  2039. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2040. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2041. },
  2042. /* Single ring - provide ring size if multiple rings of this
  2043. * type are supported
  2044. */
  2045. .reg_size = {},
  2046. .max_size =
  2047. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2048. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2049. },
  2050. { /* WBM2SW_RELEASE */
  2051. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2052. .max_rings = 5,
  2053. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2054. .lmac_ring = FALSE,
  2055. .ring_dir = HAL_SRNG_DST_RING,
  2056. .reg_start = {
  2057. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2058. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2059. },
  2060. .reg_size = {
  2061. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2062. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2063. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2064. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2065. },
  2066. .max_size =
  2067. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2068. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2069. },
  2070. { /* RXDMA_BUF */
  2071. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2072. #ifdef IPA_OFFLOAD
  2073. .max_rings = 3,
  2074. #else
  2075. .max_rings = 2,
  2076. #endif
  2077. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2078. .lmac_ring = TRUE,
  2079. .ring_dir = HAL_SRNG_SRC_RING,
  2080. /* reg_start is not set because LMAC rings are not accessed
  2081. * from host
  2082. */
  2083. .reg_start = {},
  2084. .reg_size = {},
  2085. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2086. },
  2087. { /* RXDMA_DST */
  2088. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2089. .max_rings = 1,
  2090. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2091. .lmac_ring = TRUE,
  2092. .ring_dir = HAL_SRNG_DST_RING,
  2093. /* reg_start is not set because LMAC rings are not accessed
  2094. * from host
  2095. */
  2096. .reg_start = {},
  2097. .reg_size = {},
  2098. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2099. },
  2100. { /* RXDMA_MONITOR_BUF */
  2101. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2102. .max_rings = 1,
  2103. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2104. .lmac_ring = TRUE,
  2105. .ring_dir = HAL_SRNG_SRC_RING,
  2106. /* reg_start is not set because LMAC rings are not accessed
  2107. * from host
  2108. */
  2109. .reg_start = {},
  2110. .reg_size = {},
  2111. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2112. },
  2113. { /* RXDMA_MONITOR_STATUS */
  2114. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2115. .max_rings = 1,
  2116. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2117. .lmac_ring = TRUE,
  2118. .ring_dir = HAL_SRNG_SRC_RING,
  2119. /* reg_start is not set because LMAC rings are not accessed
  2120. * from host
  2121. */
  2122. .reg_start = {},
  2123. .reg_size = {},
  2124. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2125. },
  2126. { /* RXDMA_MONITOR_DST */
  2127. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2128. .max_rings = 1,
  2129. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2130. .lmac_ring = TRUE,
  2131. .ring_dir = HAL_SRNG_DST_RING,
  2132. /* reg_start is not set because LMAC rings are not accessed
  2133. * from host
  2134. */
  2135. .reg_start = {},
  2136. .reg_size = {},
  2137. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2138. },
  2139. { /* RXDMA_MONITOR_DESC */
  2140. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2141. .max_rings = 1,
  2142. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2143. .lmac_ring = TRUE,
  2144. .ring_dir = HAL_SRNG_SRC_RING,
  2145. /* reg_start is not set because LMAC rings are not accessed
  2146. * from host
  2147. */
  2148. .reg_start = {},
  2149. .reg_size = {},
  2150. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2151. },
  2152. { /* DIR_BUF_RX_DMA_SRC */
  2153. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2154. /* one ring for spectral and one ring for cfr */
  2155. .max_rings = 2,
  2156. .entry_size = 2,
  2157. .lmac_ring = TRUE,
  2158. .ring_dir = HAL_SRNG_SRC_RING,
  2159. /* reg_start is not set because LMAC rings are not accessed
  2160. * from host
  2161. */
  2162. .reg_start = {},
  2163. .reg_size = {},
  2164. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2165. },
  2166. #ifdef WLAN_FEATURE_CIF_CFR
  2167. { /* WIFI_POS_SRC */
  2168. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2169. .max_rings = 1,
  2170. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2171. .lmac_ring = TRUE,
  2172. .ring_dir = HAL_SRNG_SRC_RING,
  2173. /* reg_start is not set because LMAC rings are not accessed
  2174. * from host
  2175. */
  2176. .reg_start = {},
  2177. .reg_size = {},
  2178. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2179. },
  2180. #endif
  2181. { /* REO2PPE */ 0},
  2182. { /* PPE2TCL */ 0},
  2183. { /* PPE_RELEASE */ 0},
  2184. { /* TX_MONITOR_BUF */ 0},
  2185. { /* TX_MONITOR_DST */ 0},
  2186. { /* SW2RXDMA_NEW */ 0},
  2187. { /* SW2RXDMA_LINK_RELEASE */ 0},
  2188. };
  2189. /**
  2190. * hal_qcn6122_attach() - Attach 6122 target specific hal_soc ops,
  2191. * offset and srng table
  2192. * @hal_soc: HAL SoC Context
  2193. *
  2194. * Return: void
  2195. */
  2196. void hal_qcn6122_attach(struct hal_soc *hal_soc)
  2197. {
  2198. hal_soc->hw_srng_table = hw_srng_table_6122;
  2199. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2200. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2201. hal_hw_txrx_ops_attach_qcn6122(hal_soc);
  2202. if (hal_soc->static_window_map)
  2203. hal_write_window_register(hal_soc);
  2204. }