hal_8074v2.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_li_hw_headers.h"
  20. #include "hal_internal.h"
  21. #include "hal_api.h"
  22. #include "target_type.h"
  23. #include "wcss_version.h"
  24. #include "qdf_module.h"
  25. #include "hal_flow.h"
  26. #include "rx_flow_search_entry.h"
  27. #include "hal_rx_flow_info.h"
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
  35. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
  37. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
  39. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  73. STATUS_HEADER_REO_STATUS_NUMBER
  74. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  75. STATUS_HEADER_TIMESTAMP
  76. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  77. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  78. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  79. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  85. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  89. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  93. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  97. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  101. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  105. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  111. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  112. #include "hal_8074v2_tx.h"
  113. #include "hal_8074v2_rx.h"
  114. #include <hal_generic_api.h>
  115. #include "hal_li_rx.h"
  116. #include "hal_li_api.h"
  117. #include "hal_li_generic_api.h"
  118. /**
  119. * hal_rx_get_rx_fragment_number_8074v2() - Function to retrieve
  120. * rx fragment number
  121. * @buf: Network buffer
  122. *
  123. * Return: rx fragment number
  124. */
  125. static
  126. uint8_t hal_rx_get_rx_fragment_number_8074v2(uint8_t *buf)
  127. {
  128. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  129. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  130. /* Return first 4 bits as fragment number */
  131. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  132. DOT11_SEQ_FRAG_MASK;
  133. }
  134. /**
  135. * hal_rx_msdu_end_da_is_mcbc_get_8074v2() - API to check if pkt is MCBC
  136. * from rx_msdu_end TLV
  137. * @buf: pointer to the start of RX PKT TLV headers
  138. *
  139. * Return: da_is_mcbc
  140. */
  141. static uint8_t
  142. hal_rx_msdu_end_da_is_mcbc_get_8074v2(uint8_t *buf)
  143. {
  144. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  145. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  146. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  147. }
  148. /**
  149. * hal_rx_msdu_end_sa_is_valid_get_8074v2() - API to get_8074v2 the sa_is_valid
  150. * bit from rx_msdu_end TLV
  151. * @buf: pointer to the start of RX PKT TLV headers
  152. *
  153. * Return: sa_is_valid bit
  154. */
  155. static uint8_t
  156. hal_rx_msdu_end_sa_is_valid_get_8074v2(uint8_t *buf)
  157. {
  158. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  159. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  160. uint8_t sa_is_valid;
  161. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  162. return sa_is_valid;
  163. }
  164. /**
  165. * hal_rx_msdu_end_sa_idx_get_8074v2() - API to get_8074v2 the sa_idx from
  166. * rx_msdu_end TLV
  167. * @buf: pointer to the start of RX PKT TLV headers
  168. *
  169. * Return: sa_idx (SA AST index)
  170. */
  171. static uint16_t hal_rx_msdu_end_sa_idx_get_8074v2(uint8_t *buf)
  172. {
  173. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  174. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  175. uint16_t sa_idx;
  176. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  177. return sa_idx;
  178. }
  179. /**
  180. * hal_rx_desc_is_first_msdu_8074v2() - Check if first msdu
  181. * @hw_desc_addr: hardware descriptor address
  182. *
  183. * Return: 0 - success/ non-zero failure
  184. */
  185. static uint32_t hal_rx_desc_is_first_msdu_8074v2(void *hw_desc_addr)
  186. {
  187. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  188. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  189. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  190. }
  191. /**
  192. * hal_rx_msdu_end_l3_hdr_padding_get_8074v2() - API to get_8074v2 the
  193. * l3_header padding from
  194. * rx_msdu_end TLV
  195. * @buf: pointer to the start of RX PKT TLV headers
  196. *
  197. * Return: number of l3 header padding bytes
  198. */
  199. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_8074v2(uint8_t *buf)
  200. {
  201. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  202. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  203. uint32_t l3_header_padding;
  204. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  205. return l3_header_padding;
  206. }
  207. /**
  208. * hal_rx_encryption_info_valid_8074v2() - Returns encryption type.
  209. * @buf: rx_tlv_hdr of the received packet
  210. *
  211. * Return: encryption type
  212. */
  213. static uint32_t hal_rx_encryption_info_valid_8074v2(uint8_t *buf)
  214. {
  215. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  216. struct rx_mpdu_start *mpdu_start =
  217. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  218. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  219. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  220. return encryption_info;
  221. }
  222. /**
  223. * hal_rx_print_pn_8074v2() - Prints the PN of rx packet.
  224. * @buf: rx_tlv_hdr of the received packet
  225. *
  226. * Return: void
  227. */
  228. static void hal_rx_print_pn_8074v2(uint8_t *buf)
  229. {
  230. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  231. struct rx_mpdu_start *mpdu_start =
  232. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  233. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  234. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  235. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  236. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  237. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  238. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  239. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  240. }
  241. /**
  242. * hal_rx_msdu_end_first_msdu_get_8074v2() - API to get first msdu status
  243. * from rx_msdu_end TLV
  244. * @buf: pointer to the start of RX PKT TLV headers
  245. *
  246. * Return: first_msdu
  247. */
  248. static uint8_t hal_rx_msdu_end_first_msdu_get_8074v2(uint8_t *buf)
  249. {
  250. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  251. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  252. uint8_t first_msdu;
  253. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  254. return first_msdu;
  255. }
  256. /**
  257. * hal_rx_msdu_end_da_is_valid_get_8074v2() - API to check if da is valid
  258. * from rx_msdu_end TLV
  259. * @buf: pointer to the start of RX PKT TLV headers
  260. *
  261. * Return: da_is_valid
  262. */
  263. static uint8_t hal_rx_msdu_end_da_is_valid_get_8074v2(uint8_t *buf)
  264. {
  265. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  266. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  267. uint8_t da_is_valid;
  268. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  269. return da_is_valid;
  270. }
  271. /**
  272. * hal_rx_msdu_end_last_msdu_get_8074v2() - API to get last msdu status
  273. * from rx_msdu_end TLV
  274. * @buf: pointer to the start of RX PKT TLV headers
  275. *
  276. * Return: last_msdu
  277. */
  278. static uint8_t hal_rx_msdu_end_last_msdu_get_8074v2(uint8_t *buf)
  279. {
  280. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  281. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  282. uint8_t last_msdu;
  283. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  284. return last_msdu;
  285. }
  286. /**
  287. * hal_rx_get_mpdu_mac_ad4_valid_8074v2() - Retrieves if mpdu 4th addr is valid
  288. * @buf: Network buffer
  289. *
  290. * Return: value of mpdu 4th address valid field
  291. */
  292. static bool hal_rx_get_mpdu_mac_ad4_valid_8074v2(uint8_t *buf)
  293. {
  294. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  295. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  296. bool ad4_valid = 0;
  297. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  298. return ad4_valid;
  299. }
  300. /**
  301. * hal_rx_mpdu_start_sw_peer_id_get_8074v2() - Retrieve sw peer_id
  302. * @buf: network buffer
  303. *
  304. * Return: sw peer_id
  305. */
  306. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_8074v2(uint8_t *buf)
  307. {
  308. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  309. struct rx_mpdu_start *mpdu_start =
  310. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  311. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  312. &mpdu_start->rx_mpdu_info_details);
  313. }
  314. /**
  315. * hal_rx_mpdu_get_to_ds_8074v2() - API to get the tods info from rx_mpdu_start
  316. * @buf: pointer to the start of RX PKT TLV header
  317. *
  318. * Return: uint32_t(to_ds)
  319. */
  320. static uint32_t hal_rx_mpdu_get_to_ds_8074v2(uint8_t *buf)
  321. {
  322. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  323. struct rx_mpdu_start *mpdu_start =
  324. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  325. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  326. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  327. }
  328. /**
  329. * hal_rx_mpdu_get_fr_ds_8074v2() - API to get the from ds info from
  330. * rx_mpdu_start
  331. * @buf: pointer to the start of RX PKT TLV header
  332. *
  333. * Return: uint32_t(fr_ds)
  334. */
  335. static uint32_t hal_rx_mpdu_get_fr_ds_8074v2(uint8_t *buf)
  336. {
  337. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  338. struct rx_mpdu_start *mpdu_start =
  339. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  340. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  341. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  342. }
  343. /**
  344. * hal_rx_get_mpdu_frame_control_valid_8074v2() - Retrieves mpdu
  345. * frame control valid
  346. * @buf: Network buffer
  347. *
  348. * Return: value of frame control valid field
  349. */
  350. static uint8_t hal_rx_get_mpdu_frame_control_valid_8074v2(uint8_t *buf)
  351. {
  352. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  353. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  354. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  355. }
  356. /**
  357. * hal_rx_get_mpdu_frame_control_field_8074v2() - Function to retrieve frame
  358. * control field
  359. * @buf: Network buffer
  360. *
  361. * Return: value of frame control field
  362. *
  363. */
  364. static uint16_t hal_rx_get_mpdu_frame_control_field_8074v2(uint8_t *buf)
  365. {
  366. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  367. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  368. uint16_t frame_ctrl = 0;
  369. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  370. return frame_ctrl;
  371. }
  372. /**
  373. * hal_rx_mpdu_get_addr1_8074v2() - API to check get address1 of the mpdu
  374. * @buf: pointer to the start of RX PKT TLV headera
  375. * @mac_addr: pointer to mac address
  376. *
  377. * Return: success/failure
  378. */
  379. static QDF_STATUS hal_rx_mpdu_get_addr1_8074v2(uint8_t *buf, uint8_t *mac_addr)
  380. {
  381. struct __attribute__((__packed__)) hal_addr1 {
  382. uint32_t ad1_31_0;
  383. uint16_t ad1_47_32;
  384. };
  385. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  386. struct rx_mpdu_start *mpdu_start =
  387. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  388. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  389. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  390. uint32_t mac_addr_ad1_valid;
  391. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  392. if (mac_addr_ad1_valid) {
  393. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  394. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  395. return QDF_STATUS_SUCCESS;
  396. }
  397. return QDF_STATUS_E_FAILURE;
  398. }
  399. /**
  400. * hal_rx_mpdu_get_addr2_8074v2() - API to check get address2 of the mpdu
  401. * in the packet
  402. * @buf: pointer to the start of RX PKT TLV header
  403. * @mac_addr: pointer to mac address
  404. *
  405. * Return: success/failure
  406. */
  407. static QDF_STATUS hal_rx_mpdu_get_addr2_8074v2(uint8_t *buf, uint8_t *mac_addr)
  408. {
  409. struct __attribute__((__packed__)) hal_addr2 {
  410. uint16_t ad2_15_0;
  411. uint32_t ad2_47_16;
  412. };
  413. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  414. struct rx_mpdu_start *mpdu_start =
  415. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  416. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  417. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  418. uint32_t mac_addr_ad2_valid;
  419. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  420. if (mac_addr_ad2_valid) {
  421. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  422. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  423. return QDF_STATUS_SUCCESS;
  424. }
  425. return QDF_STATUS_E_FAILURE;
  426. }
  427. /**
  428. * hal_rx_mpdu_get_addr3_8074v2() - API to get address3 of the mpdu
  429. * in the packet
  430. * @buf: pointer to the start of RX PKT TLV header
  431. * @mac_addr: pointer to mac address
  432. *
  433. * Return: success/failure
  434. */
  435. static QDF_STATUS hal_rx_mpdu_get_addr3_8074v2(uint8_t *buf, uint8_t *mac_addr)
  436. {
  437. struct __attribute__((__packed__)) hal_addr3 {
  438. uint32_t ad3_31_0;
  439. uint16_t ad3_47_32;
  440. };
  441. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  442. struct rx_mpdu_start *mpdu_start =
  443. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  444. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  445. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  446. uint32_t mac_addr_ad3_valid;
  447. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  448. if (mac_addr_ad3_valid) {
  449. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  450. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  451. return QDF_STATUS_SUCCESS;
  452. }
  453. return QDF_STATUS_E_FAILURE;
  454. }
  455. /**
  456. * hal_rx_mpdu_get_addr4_8074v2() - API to get address4 of the mpdu
  457. * in the packet
  458. * @buf: pointer to the start of RX PKT TLV header
  459. * @mac_addr: pointer to mac address
  460. *
  461. * Return: success/failure
  462. */
  463. static QDF_STATUS hal_rx_mpdu_get_addr4_8074v2(uint8_t *buf, uint8_t *mac_addr)
  464. {
  465. struct __attribute__((__packed__)) hal_addr4 {
  466. uint32_t ad4_31_0;
  467. uint16_t ad4_47_32;
  468. };
  469. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  470. struct rx_mpdu_start *mpdu_start =
  471. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  472. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  473. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  474. uint32_t mac_addr_ad4_valid;
  475. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  476. if (mac_addr_ad4_valid) {
  477. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  478. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  479. return QDF_STATUS_SUCCESS;
  480. }
  481. return QDF_STATUS_E_FAILURE;
  482. }
  483. /**
  484. * hal_rx_get_mpdu_sequence_control_valid_8074v2() - Get mpdu sequence control
  485. * valid
  486. * @buf: Network buffer
  487. *
  488. * Return: value of sequence control valid field
  489. */
  490. static uint8_t hal_rx_get_mpdu_sequence_control_valid_8074v2(uint8_t *buf)
  491. {
  492. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  493. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  494. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  495. }
  496. /**
  497. * hal_rx_is_unicast_8074v2() - check packet is unicast frame or not.
  498. * @buf: pointer to rx pkt TLV.
  499. *
  500. * Return: true on unicast.
  501. */
  502. static bool hal_rx_is_unicast_8074v2(uint8_t *buf)
  503. {
  504. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  505. struct rx_mpdu_start *mpdu_start =
  506. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  507. uint32_t grp_id;
  508. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  509. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  510. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  511. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  512. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  513. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  514. }
  515. /**
  516. * hal_rx_tid_get_8074v2() - get tid based on qos control valid.
  517. * @hal_soc_hdl: hal soc handle
  518. * @buf: pointer to rx pkt TLV.
  519. *
  520. * Return: tid
  521. */
  522. static uint32_t hal_rx_tid_get_8074v2(hal_soc_handle_t hal_soc_hdl,
  523. uint8_t *buf)
  524. {
  525. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  526. struct rx_mpdu_start *mpdu_start =
  527. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  528. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  529. uint8_t qos_control_valid =
  530. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  531. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  532. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  533. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  534. if (qos_control_valid)
  535. return hal_rx_mpdu_start_tid_get_8074v2(buf);
  536. return HAL_RX_NON_QOS_TID;
  537. }
  538. /**
  539. * hal_rx_hw_desc_get_ppduid_get_8074v2() - retrieve ppdu id
  540. * @rx_tlv_hdr: packtet rx tlv header
  541. * @rxdma_dst_ring_desc: rxdma HW descriptor
  542. *
  543. * Return: ppdu id
  544. */
  545. static uint32_t hal_rx_hw_desc_get_ppduid_get_8074v2(void *rx_tlv_hdr,
  546. void *rxdma_dst_ring_desc)
  547. {
  548. struct rx_mpdu_info *rx_mpdu_info;
  549. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  550. rx_mpdu_info =
  551. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  552. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  553. }
  554. /**
  555. * hal_reo_status_get_header_8074v2() - Process reo desc info
  556. * @ring_desc: REO status ring descriptor
  557. * @b: tlv type info
  558. * @h1: Pointer to hal_reo_status_header where info to be stored
  559. *
  560. * Return: none.
  561. */
  562. static void hal_reo_status_get_header_8074v2(hal_ring_desc_t ring_desc, int b,
  563. void *h1)
  564. {
  565. uint32_t *d = (uint32_t *)ring_desc;
  566. uint32_t val1 = 0;
  567. struct hal_reo_status_header *h =
  568. (struct hal_reo_status_header *)h1;
  569. /* Offsets of descriptor fields defined in HW headers start
  570. * from the field after TLV header
  571. */
  572. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  573. switch (b) {
  574. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  575. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  576. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  577. break;
  578. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  579. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  580. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  581. break;
  582. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  583. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  584. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  585. break;
  586. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  587. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  588. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  589. break;
  590. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  591. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  592. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  593. break;
  594. case HAL_REO_DESC_THRES_STATUS_TLV:
  595. val1 =
  596. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  597. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  598. break;
  599. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  600. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  601. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  602. break;
  603. default:
  604. qdf_nofl_err("ERROR: Unknown tlv\n");
  605. break;
  606. }
  607. h->cmd_num =
  608. HAL_GET_FIELD(
  609. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  610. val1);
  611. h->exec_time =
  612. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  613. CMD_EXECUTION_TIME, val1);
  614. h->status =
  615. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  616. REO_CMD_EXECUTION_STATUS, val1);
  617. switch (b) {
  618. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  619. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  620. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  621. break;
  622. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  623. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  624. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  625. break;
  626. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  627. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  628. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  629. break;
  630. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  631. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  632. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  633. break;
  634. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  635. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  636. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  637. break;
  638. case HAL_REO_DESC_THRES_STATUS_TLV:
  639. val1 =
  640. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  641. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  642. break;
  643. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  644. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  645. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  646. break;
  647. default:
  648. qdf_nofl_err("ERROR: Unknown tlv\n");
  649. break;
  650. }
  651. h->tstamp =
  652. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  653. }
  654. /**
  655. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2() -
  656. * Retrieve qos control valid bit from the tlv.
  657. * @buf: pointer to rx pkt TLV.
  658. *
  659. * Return: qos control value.
  660. */
  661. static inline uint32_t
  662. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2(uint8_t *buf)
  663. {
  664. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  665. struct rx_mpdu_start *mpdu_start =
  666. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  667. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  668. &mpdu_start->rx_mpdu_info_details);
  669. }
  670. /**
  671. * hal_rx_msdu_end_sa_sw_peer_id_get_8074v2() - API to get the sa_sw_peer_id
  672. * from rx_msdu_end TLV
  673. * @buf: pointer to the start of RX PKT TLV headers
  674. *
  675. * Return: sa_sw_peer_id index
  676. */
  677. static inline uint32_t
  678. hal_rx_msdu_end_sa_sw_peer_id_get_8074v2(uint8_t *buf)
  679. {
  680. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  681. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  682. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  683. }
  684. /**
  685. * hal_tx_desc_set_mesh_en_8074v2() - Set mesh_enable flag in Tx descriptor
  686. * @desc: Handle to Tx Descriptor
  687. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  688. * enabling the interpretation of the 'Mesh Control Present' bit
  689. * (bit 8) of QoS Control (otherwise this bit is ignored),
  690. * For native WiFi frames, this indicates that a 'Mesh Control' field
  691. * is present between the header and the LLC.
  692. *
  693. * Return: void
  694. */
  695. static inline
  696. void hal_tx_desc_set_mesh_en_8074v2(void *desc, uint8_t en)
  697. {
  698. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  699. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  700. }
  701. static
  702. void *hal_rx_msdu0_buffer_addr_lsb_8074v2(void *link_desc_va)
  703. {
  704. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  705. }
  706. static
  707. void *hal_rx_msdu_desc_info_ptr_get_8074v2(void *msdu0)
  708. {
  709. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  710. }
  711. static
  712. void *hal_ent_mpdu_desc_info_8074v2(void *ent_ring_desc)
  713. {
  714. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  715. }
  716. static
  717. void *hal_dst_mpdu_desc_info_8074v2(void *dst_ring_desc)
  718. {
  719. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  720. }
  721. static
  722. uint8_t hal_rx_get_fc_valid_8074v2(uint8_t *buf)
  723. {
  724. return HAL_RX_GET_FC_VALID(buf);
  725. }
  726. static uint8_t hal_rx_get_to_ds_flag_8074v2(uint8_t *buf)
  727. {
  728. return HAL_RX_GET_TO_DS_FLAG(buf);
  729. }
  730. static uint8_t hal_rx_get_mac_addr2_valid_8074v2(uint8_t *buf)
  731. {
  732. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  733. }
  734. static uint8_t hal_rx_get_filter_category_8074v2(uint8_t *buf)
  735. {
  736. return HAL_RX_GET_FILTER_CATEGORY(buf);
  737. }
  738. static uint32_t
  739. hal_rx_get_ppdu_id_8074v2(uint8_t *buf)
  740. {
  741. struct rx_mpdu_info *rx_mpdu_info;
  742. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  743. rx_mpdu_info =
  744. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  745. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  746. }
  747. /**
  748. * hal_reo_config_8074v2() - Set reo config parameters
  749. * @soc: hal soc handle
  750. * @reg_val: value to be set
  751. * @reo_params: reo parameters
  752. *
  753. * Return: void
  754. */
  755. static void
  756. hal_reo_config_8074v2(struct hal_soc *soc,
  757. uint32_t reg_val,
  758. struct hal_reo_params *reo_params)
  759. {
  760. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  761. }
  762. /**
  763. * hal_rx_msdu_desc_info_get_ptr_8074v2() - Get msdu desc info ptr
  764. * @msdu_details_ptr: Pointer to msdu_details_ptr
  765. *
  766. * Return: Pointer to rx_msdu_desc_info structure.
  767. *
  768. */
  769. static void *hal_rx_msdu_desc_info_get_ptr_8074v2(void *msdu_details_ptr)
  770. {
  771. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  772. }
  773. /**
  774. * hal_rx_link_desc_msdu0_ptr_8074v2() - Get pointer to rx_msdu details
  775. * @link_desc: Pointer to link desc
  776. *
  777. * Return: Pointer to rx_msdu_details structure
  778. */
  779. static void *hal_rx_link_desc_msdu0_ptr_8074v2(void *link_desc)
  780. {
  781. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  782. }
  783. /**
  784. * hal_rx_msdu_flow_idx_get_8074v2() - API to get flow index
  785. * from rx_msdu_end TLV
  786. * @buf: pointer to the start of RX PKT TLV headers
  787. *
  788. * Return: flow index value from MSDU END TLV
  789. */
  790. static inline uint32_t hal_rx_msdu_flow_idx_get_8074v2(uint8_t *buf)
  791. {
  792. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  793. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  794. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  795. }
  796. /**
  797. * hal_rx_msdu_flow_idx_invalid_8074v2() - API to get flow index invalid
  798. * from rx_msdu_end TLV
  799. * @buf: pointer to the start of RX PKT TLV headers
  800. *
  801. * Return: flow index invalid value from MSDU END TLV
  802. */
  803. static bool hal_rx_msdu_flow_idx_invalid_8074v2(uint8_t *buf)
  804. {
  805. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  806. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  807. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  808. }
  809. /**
  810. * hal_rx_msdu_flow_idx_timeout_8074v2() - API to get flow index timeout
  811. * from rx_msdu_end TLV
  812. * @buf: pointer to the start of RX PKT TLV headers
  813. *
  814. * Return: flow index timeout value from MSDU END TLV
  815. */
  816. static bool hal_rx_msdu_flow_idx_timeout_8074v2(uint8_t *buf)
  817. {
  818. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  819. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  820. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  821. }
  822. /**
  823. * hal_rx_msdu_fse_metadata_get_8074v2() - API to get FSE metadata
  824. * from rx_msdu_end TLV
  825. * @buf: pointer to the start of RX PKT TLV headers
  826. *
  827. * Return: fse metadata value from MSDU END TLV
  828. */
  829. static uint32_t hal_rx_msdu_fse_metadata_get_8074v2(uint8_t *buf)
  830. {
  831. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  832. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  833. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  834. }
  835. /**
  836. * hal_rx_msdu_cce_metadata_get_8074v2() - API to get CCE metadata
  837. * from rx_msdu_end TLV
  838. * @buf: pointer to the start of RX PKT TLV headers
  839. *
  840. * Return: cce_metadata
  841. */
  842. static uint16_t
  843. hal_rx_msdu_cce_metadata_get_8074v2(uint8_t *buf)
  844. {
  845. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  846. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  847. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  848. }
  849. /**
  850. * hal_rx_msdu_get_flow_params_8074v2() - API to get flow index, flow index
  851. * invalid and flow index timeout from
  852. * rx_msdu_end TLV
  853. * @buf: pointer to the start of RX PKT TLV headers
  854. * @flow_invalid: pointer to return value of flow_idx_valid
  855. * @flow_timeout: pointer to return value of flow_idx_timeout
  856. * @flow_index: pointer to return value of flow_idx
  857. *
  858. * Return: none
  859. */
  860. static inline void
  861. hal_rx_msdu_get_flow_params_8074v2(uint8_t *buf,
  862. bool *flow_invalid,
  863. bool *flow_timeout,
  864. uint32_t *flow_index)
  865. {
  866. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  867. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  868. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  869. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  870. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  871. }
  872. /**
  873. * hal_rx_tlv_get_tcp_chksum_8074v2() - API to get tcp checksum
  874. * @buf: rx_tlv_hdr
  875. *
  876. * Return: tcp checksum
  877. */
  878. static uint16_t
  879. hal_rx_tlv_get_tcp_chksum_8074v2(uint8_t *buf)
  880. {
  881. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  882. }
  883. /**
  884. * hal_rx_get_rx_sequence_8074v2() - Function to retrieve rx sequence number
  885. * @buf: Network buffer
  886. *
  887. * Return: rx sequence number
  888. */
  889. static
  890. uint16_t hal_rx_get_rx_sequence_8074v2(uint8_t *buf)
  891. {
  892. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  893. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  894. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  895. }
  896. /**
  897. * hal_get_window_address_8074v2() - Function to get hp/tp address
  898. * @hal_soc: Pointer to hal_soc
  899. * @addr: address offset of register
  900. *
  901. * Return: modified address offset of register
  902. */
  903. static inline qdf_iomem_t hal_get_window_address_8074v2(struct hal_soc *hal_soc,
  904. qdf_iomem_t addr)
  905. {
  906. return addr;
  907. }
  908. /**
  909. * hal_rx_mpdu_start_tlv_tag_valid_8074v2 () - API to check if RX_MPDU_START
  910. * tlv tag is valid
  911. *
  912. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  913. *
  914. * Return: true if RX_MPDU_START is valid, else false.
  915. */
  916. uint8_t hal_rx_mpdu_start_tlv_tag_valid_8074v2(void *rx_tlv_hdr)
  917. {
  918. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  919. uint32_t tlv_tag;
  920. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  921. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  922. }
  923. /**
  924. * hal_rx_flow_setup_fse_8074v2() - Setup a flow search entry in HW FST
  925. * @rx_fst: Pointer to the Rx Flow Search Table
  926. * @table_offset: offset into the table where the flow is to be setup
  927. * @rx_flow: Flow Parameters
  928. *
  929. * Return: Success/Failure
  930. */
  931. static void *
  932. hal_rx_flow_setup_fse_8074v2(uint8_t *rx_fst, uint32_t table_offset,
  933. uint8_t *rx_flow)
  934. {
  935. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  936. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  937. uint8_t *fse;
  938. bool fse_valid;
  939. if (table_offset >= fst->max_entries) {
  940. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  941. "HAL FSE table offset %u exceeds max entries %u",
  942. table_offset, fst->max_entries);
  943. return NULL;
  944. }
  945. fse = (uint8_t *)fst->base_vaddr +
  946. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  947. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  948. if (fse_valid) {
  949. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  950. "HAL FSE %pK already valid", fse);
  951. return NULL;
  952. }
  953. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  954. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  955. qdf_htonl(flow->tuple_info.src_ip_127_96));
  956. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  957. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  958. qdf_htonl(flow->tuple_info.src_ip_95_64));
  959. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  960. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  961. qdf_htonl(flow->tuple_info.src_ip_63_32));
  962. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  963. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  964. qdf_htonl(flow->tuple_info.src_ip_31_0));
  965. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  966. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  967. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  968. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  969. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  970. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  971. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  972. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  973. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  974. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  975. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  976. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  977. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  978. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  979. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  980. (flow->tuple_info.dest_port));
  981. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  982. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  983. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  984. (flow->tuple_info.src_port));
  985. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  986. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  987. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  988. flow->tuple_info.l4_protocol);
  989. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  990. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  991. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  992. flow->reo_destination_handler);
  993. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  994. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  995. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  996. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  997. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  998. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  999. flow->fse_metadata);
  1000. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION);
  1001. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION) |=
  1002. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_11,
  1003. REO_DESTINATION_INDICATION,
  1004. flow->reo_destination_indication);
  1005. /* Reset all the other fields in FSE */
  1006. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1007. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_DROP);
  1008. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, RESERVED_11);
  1009. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1010. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1011. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1012. return fse;
  1013. }
  1014. static
  1015. void hal_compute_reo_remap_ix2_ix3_8074v2(uint32_t *ring, uint32_t num_rings,
  1016. uint32_t *remap1, uint32_t *remap2)
  1017. {
  1018. switch (num_rings) {
  1019. case 1:
  1020. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1021. HAL_REO_REMAP_IX2(ring[0], 17) |
  1022. HAL_REO_REMAP_IX2(ring[0], 18) |
  1023. HAL_REO_REMAP_IX2(ring[0], 19) |
  1024. HAL_REO_REMAP_IX2(ring[0], 20) |
  1025. HAL_REO_REMAP_IX2(ring[0], 21) |
  1026. HAL_REO_REMAP_IX2(ring[0], 22) |
  1027. HAL_REO_REMAP_IX2(ring[0], 23);
  1028. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1029. HAL_REO_REMAP_IX3(ring[0], 25) |
  1030. HAL_REO_REMAP_IX3(ring[0], 26) |
  1031. HAL_REO_REMAP_IX3(ring[0], 27) |
  1032. HAL_REO_REMAP_IX3(ring[0], 28) |
  1033. HAL_REO_REMAP_IX3(ring[0], 29) |
  1034. HAL_REO_REMAP_IX3(ring[0], 30) |
  1035. HAL_REO_REMAP_IX3(ring[0], 31);
  1036. break;
  1037. case 2:
  1038. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1039. HAL_REO_REMAP_IX2(ring[0], 17) |
  1040. HAL_REO_REMAP_IX2(ring[1], 18) |
  1041. HAL_REO_REMAP_IX2(ring[1], 19) |
  1042. HAL_REO_REMAP_IX2(ring[0], 20) |
  1043. HAL_REO_REMAP_IX2(ring[0], 21) |
  1044. HAL_REO_REMAP_IX2(ring[1], 22) |
  1045. HAL_REO_REMAP_IX2(ring[1], 23);
  1046. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1047. HAL_REO_REMAP_IX3(ring[0], 25) |
  1048. HAL_REO_REMAP_IX3(ring[1], 26) |
  1049. HAL_REO_REMAP_IX3(ring[1], 27) |
  1050. HAL_REO_REMAP_IX3(ring[0], 28) |
  1051. HAL_REO_REMAP_IX3(ring[0], 29) |
  1052. HAL_REO_REMAP_IX3(ring[1], 30) |
  1053. HAL_REO_REMAP_IX3(ring[1], 31);
  1054. break;
  1055. case 3:
  1056. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1057. HAL_REO_REMAP_IX2(ring[1], 17) |
  1058. HAL_REO_REMAP_IX2(ring[2], 18) |
  1059. HAL_REO_REMAP_IX2(ring[0], 19) |
  1060. HAL_REO_REMAP_IX2(ring[1], 20) |
  1061. HAL_REO_REMAP_IX2(ring[2], 21) |
  1062. HAL_REO_REMAP_IX2(ring[0], 22) |
  1063. HAL_REO_REMAP_IX2(ring[1], 23);
  1064. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1065. HAL_REO_REMAP_IX3(ring[0], 25) |
  1066. HAL_REO_REMAP_IX3(ring[1], 26) |
  1067. HAL_REO_REMAP_IX3(ring[2], 27) |
  1068. HAL_REO_REMAP_IX3(ring[0], 28) |
  1069. HAL_REO_REMAP_IX3(ring[1], 29) |
  1070. HAL_REO_REMAP_IX3(ring[2], 30) |
  1071. HAL_REO_REMAP_IX3(ring[0], 31);
  1072. break;
  1073. case 4:
  1074. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1075. HAL_REO_REMAP_IX2(ring[1], 17) |
  1076. HAL_REO_REMAP_IX2(ring[2], 18) |
  1077. HAL_REO_REMAP_IX2(ring[3], 19) |
  1078. HAL_REO_REMAP_IX2(ring[0], 20) |
  1079. HAL_REO_REMAP_IX2(ring[1], 21) |
  1080. HAL_REO_REMAP_IX2(ring[2], 22) |
  1081. HAL_REO_REMAP_IX2(ring[3], 23);
  1082. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1083. HAL_REO_REMAP_IX3(ring[1], 25) |
  1084. HAL_REO_REMAP_IX3(ring[2], 26) |
  1085. HAL_REO_REMAP_IX3(ring[3], 27) |
  1086. HAL_REO_REMAP_IX3(ring[0], 28) |
  1087. HAL_REO_REMAP_IX3(ring[1], 29) |
  1088. HAL_REO_REMAP_IX3(ring[2], 30) |
  1089. HAL_REO_REMAP_IX3(ring[3], 31);
  1090. break;
  1091. }
  1092. }
  1093. static void hal_hw_txrx_ops_attach_qca8074v2(struct hal_soc *hal_soc)
  1094. {
  1095. /* init and setup */
  1096. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1097. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1098. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1099. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1100. hal_soc->ops->hal_get_window_address = hal_get_window_address_8074v2;
  1101. /* tx */
  1102. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1103. hal_tx_desc_set_dscp_tid_table_id_8074v2;
  1104. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_8074v2;
  1105. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_8074v2;
  1106. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_8074v2;
  1107. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1108. hal_tx_desc_set_buf_addr_generic_li;
  1109. hal_soc->ops->hal_tx_desc_set_search_type =
  1110. hal_tx_desc_set_search_type_generic_li;
  1111. hal_soc->ops->hal_tx_desc_set_search_index =
  1112. hal_tx_desc_set_search_index_generic_li;
  1113. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1114. hal_tx_desc_set_cache_set_num_generic_li;
  1115. hal_soc->ops->hal_tx_comp_get_status =
  1116. hal_tx_comp_get_status_generic_li;
  1117. hal_soc->ops->hal_tx_comp_get_release_reason =
  1118. hal_tx_comp_get_release_reason_generic_li;
  1119. hal_soc->ops->hal_get_wbm_internal_error =
  1120. hal_get_wbm_internal_error_generic_li;
  1121. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_8074v2;
  1122. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1123. hal_tx_init_cmd_credit_ring_8074v2;
  1124. /* rx */
  1125. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1126. hal_rx_msdu_start_nss_get_8074v2;
  1127. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1128. hal_rx_mon_hw_desc_get_mpdu_status_8074v2;
  1129. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_8074v2;
  1130. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1131. hal_rx_proc_phyrx_other_receive_info_tlv_8074v2;
  1132. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1133. hal_rx_dump_msdu_start_tlv_8074v2;
  1134. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_8074v2;
  1135. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_8074v2;
  1136. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1137. hal_rx_mpdu_start_tid_get_8074v2;
  1138. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1139. hal_rx_msdu_start_reception_type_get_8074v2;
  1140. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1141. hal_rx_msdu_end_da_idx_get_8074v2;
  1142. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1143. hal_rx_msdu_desc_info_get_ptr_8074v2;
  1144. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1145. hal_rx_link_desc_msdu0_ptr_8074v2;
  1146. hal_soc->ops->hal_reo_status_get_header =
  1147. hal_reo_status_get_header_8074v2;
  1148. hal_soc->ops->hal_rx_status_get_tlv_info =
  1149. hal_rx_status_get_tlv_info_generic_li;
  1150. hal_soc->ops->hal_rx_wbm_err_info_get =
  1151. hal_rx_wbm_err_info_get_generic_li;
  1152. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1153. hal_rx_dump_mpdu_start_tlv_generic_li;
  1154. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1155. hal_tx_set_pcp_tid_map_generic_li;
  1156. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1157. hal_tx_update_pcp_tid_generic_li;
  1158. hal_soc->ops->hal_tx_set_tidmap_prty =
  1159. hal_tx_update_tidmap_prty_generic_li;
  1160. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1161. hal_rx_get_rx_fragment_number_8074v2;
  1162. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1163. hal_rx_msdu_end_da_is_mcbc_get_8074v2;
  1164. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1165. hal_rx_msdu_end_sa_is_valid_get_8074v2;
  1166. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1167. hal_rx_msdu_end_sa_idx_get_8074v2;
  1168. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1169. hal_rx_desc_is_first_msdu_8074v2;
  1170. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1171. hal_rx_msdu_end_l3_hdr_padding_get_8074v2;
  1172. hal_soc->ops->hal_rx_encryption_info_valid =
  1173. hal_rx_encryption_info_valid_8074v2;
  1174. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_8074v2;
  1175. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1176. hal_rx_msdu_end_first_msdu_get_8074v2;
  1177. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1178. hal_rx_msdu_end_da_is_valid_get_8074v2;
  1179. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1180. hal_rx_msdu_end_last_msdu_get_8074v2;
  1181. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1182. hal_rx_get_mpdu_mac_ad4_valid_8074v2;
  1183. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1184. hal_rx_mpdu_start_sw_peer_id_get_8074v2;
  1185. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1186. hal_rx_mpdu_peer_meta_data_get_li;
  1187. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_8074v2;
  1188. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_8074v2;
  1189. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1190. hal_rx_get_mpdu_frame_control_valid_8074v2;
  1191. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1192. hal_rx_get_mpdu_frame_control_field_8074v2;
  1193. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_8074v2;
  1194. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_8074v2;
  1195. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_8074v2;
  1196. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_8074v2;
  1197. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1198. hal_rx_get_mpdu_sequence_control_valid_8074v2;
  1199. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_8074v2;
  1200. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_8074v2;
  1201. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1202. hal_rx_hw_desc_get_ppduid_get_8074v2;
  1203. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1204. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2;
  1205. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1206. hal_rx_msdu_end_sa_sw_peer_id_get_8074v2;
  1207. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1208. hal_rx_msdu0_buffer_addr_lsb_8074v2;
  1209. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1210. hal_rx_msdu_desc_info_ptr_get_8074v2;
  1211. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_8074v2;
  1212. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_8074v2;
  1213. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_8074v2;
  1214. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_8074v2;
  1215. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1216. hal_rx_get_mac_addr2_valid_8074v2;
  1217. hal_soc->ops->hal_rx_get_filter_category =
  1218. hal_rx_get_filter_category_8074v2;
  1219. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_8074v2;
  1220. hal_soc->ops->hal_reo_config = hal_reo_config_8074v2;
  1221. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_8074v2;
  1222. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1223. hal_rx_msdu_flow_idx_invalid_8074v2;
  1224. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1225. hal_rx_msdu_flow_idx_timeout_8074v2;
  1226. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1227. hal_rx_msdu_fse_metadata_get_8074v2;
  1228. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1229. hal_rx_msdu_cce_match_get_li;
  1230. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1231. hal_rx_msdu_cce_metadata_get_8074v2;
  1232. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1233. hal_rx_msdu_get_flow_params_8074v2;
  1234. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1235. hal_rx_tlv_get_tcp_chksum_8074v2;
  1236. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_8074v2;
  1237. #if defined(QCA_WIFI_QCA6018) && defined(WLAN_CFR_ENABLE) && \
  1238. defined(WLAN_ENH_CFR_ENABLE)
  1239. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_8074v2;
  1240. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_8074v2;
  1241. #endif
  1242. /* rx - msdu fast path info fields */
  1243. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1244. hal_rx_msdu_packet_metadata_get_generic_li;
  1245. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1246. hal_rx_mpdu_start_tlv_tag_valid_8074v2;
  1247. /* rx - TLV struct offsets */
  1248. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1249. hal_rx_msdu_end_offset_get_generic;
  1250. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1251. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1252. hal_rx_msdu_start_offset_get_generic;
  1253. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1254. hal_rx_mpdu_start_offset_get_generic;
  1255. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1256. hal_rx_mpdu_end_offset_get_generic;
  1257. #ifndef NO_RX_PKT_HDR_TLV
  1258. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1259. hal_rx_pkt_tlv_offset_get_generic;
  1260. #endif
  1261. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_8074v2;
  1262. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1263. hal_rx_flow_get_tuple_info_li;
  1264. hal_soc->ops->hal_rx_flow_delete_entry =
  1265. hal_rx_flow_delete_entry_li;
  1266. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1267. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1268. hal_compute_reo_remap_ix2_ix3_8074v2;
  1269. hal_soc->ops->hal_setup_link_idle_list =
  1270. hal_setup_link_idle_list_generic_li;
  1271. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1272. };
  1273. struct hal_hw_srng_config hw_srng_table_8074v2[] = {
  1274. /* TODO: max_rings can populated by querying HW capabilities */
  1275. { /* REO_DST */
  1276. .start_ring_id = HAL_SRNG_REO2SW1,
  1277. .max_rings = 4,
  1278. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1279. .lmac_ring = FALSE,
  1280. .ring_dir = HAL_SRNG_DST_RING,
  1281. .reg_start = {
  1282. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1283. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1284. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1285. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1286. },
  1287. .reg_size = {
  1288. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1289. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1290. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1291. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1292. },
  1293. .max_size =
  1294. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1295. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1296. },
  1297. { /* REO_EXCEPTION */
  1298. /* Designating REO2TCL ring as exception ring. This ring is
  1299. * similar to other REO2SW rings though it is named as REO2TCL.
  1300. * Any of theREO2SW rings can be used as exception ring.
  1301. */
  1302. .start_ring_id = HAL_SRNG_REO2TCL,
  1303. .max_rings = 1,
  1304. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1305. .lmac_ring = FALSE,
  1306. .ring_dir = HAL_SRNG_DST_RING,
  1307. .reg_start = {
  1308. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1309. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1310. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1311. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1312. },
  1313. /* Single ring - provide ring size if multiple rings of this
  1314. * type are supported
  1315. */
  1316. .reg_size = {},
  1317. .max_size =
  1318. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1319. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1320. },
  1321. { /* REO_REINJECT */
  1322. .start_ring_id = HAL_SRNG_SW2REO,
  1323. .max_rings = 1,
  1324. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1325. .lmac_ring = FALSE,
  1326. .ring_dir = HAL_SRNG_SRC_RING,
  1327. .reg_start = {
  1328. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1329. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1330. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1331. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1332. },
  1333. /* Single ring - provide ring size if multiple rings of this
  1334. * type are supported
  1335. */
  1336. .reg_size = {},
  1337. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1338. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1339. },
  1340. { /* REO_CMD */
  1341. .start_ring_id = HAL_SRNG_REO_CMD,
  1342. .max_rings = 1,
  1343. .entry_size = (sizeof(struct tlv_32_hdr) +
  1344. sizeof(struct reo_get_queue_stats)) >> 2,
  1345. .lmac_ring = FALSE,
  1346. .ring_dir = HAL_SRNG_SRC_RING,
  1347. .reg_start = {
  1348. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1349. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1350. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1351. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1352. },
  1353. /* Single ring - provide ring size if multiple rings of this
  1354. * type are supported
  1355. */
  1356. .reg_size = {},
  1357. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1358. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1359. },
  1360. { /* REO_STATUS */
  1361. .start_ring_id = HAL_SRNG_REO_STATUS,
  1362. .max_rings = 1,
  1363. .entry_size = (sizeof(struct tlv_32_hdr) +
  1364. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1365. .lmac_ring = FALSE,
  1366. .ring_dir = HAL_SRNG_DST_RING,
  1367. .reg_start = {
  1368. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1369. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1370. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1371. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1372. },
  1373. /* Single ring - provide ring size if multiple rings of this
  1374. * type are supported
  1375. */
  1376. .reg_size = {},
  1377. .max_size =
  1378. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1379. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1380. },
  1381. { /* TCL_DATA */
  1382. .start_ring_id = HAL_SRNG_SW2TCL1,
  1383. .max_rings = 3,
  1384. .entry_size = (sizeof(struct tlv_32_hdr) +
  1385. sizeof(struct tcl_data_cmd)) >> 2,
  1386. .lmac_ring = FALSE,
  1387. .ring_dir = HAL_SRNG_SRC_RING,
  1388. .reg_start = {
  1389. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1390. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1391. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1392. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1393. },
  1394. .reg_size = {
  1395. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1396. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1397. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1398. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1399. },
  1400. .max_size =
  1401. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1402. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1403. },
  1404. { /* TCL_CMD */
  1405. /* qca8074v2 and qcn9000 uses this ring for data commands */
  1406. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1407. .max_rings = 1,
  1408. .entry_size = (sizeof(struct tlv_32_hdr) +
  1409. sizeof(struct tcl_data_cmd)) >> 2,
  1410. .lmac_ring = FALSE,
  1411. .ring_dir = HAL_SRNG_SRC_RING,
  1412. .reg_start = {
  1413. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1414. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1415. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1416. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1417. },
  1418. /* Single ring - provide ring size if multiple rings of this
  1419. * type are supported
  1420. */
  1421. .reg_size = {},
  1422. .max_size =
  1423. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1424. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1425. },
  1426. { /* TCL_STATUS */
  1427. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1428. .max_rings = 1,
  1429. .entry_size = (sizeof(struct tlv_32_hdr) +
  1430. sizeof(struct tcl_status_ring)) >> 2,
  1431. .lmac_ring = FALSE,
  1432. .ring_dir = HAL_SRNG_DST_RING,
  1433. .reg_start = {
  1434. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1435. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1436. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1437. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1438. },
  1439. /* Single ring - provide ring size if multiple rings of this
  1440. * type are supported
  1441. */
  1442. .reg_size = {},
  1443. .max_size =
  1444. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1445. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1446. },
  1447. { /* CE_SRC */
  1448. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1449. .max_rings = 12,
  1450. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1451. .lmac_ring = FALSE,
  1452. .ring_dir = HAL_SRNG_SRC_RING,
  1453. .reg_start = {
  1454. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1455. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1456. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1457. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1458. },
  1459. .reg_size = {
  1460. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1461. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1462. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1463. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1464. },
  1465. .max_size =
  1466. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1467. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1468. },
  1469. { /* CE_DST */
  1470. .start_ring_id = HAL_SRNG_CE_0_DST,
  1471. .max_rings = 12,
  1472. .entry_size = 8 >> 2,
  1473. /*TODO: entry_size above should actually be
  1474. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1475. * of struct ce_dst_desc in HW header files
  1476. */
  1477. .lmac_ring = FALSE,
  1478. .ring_dir = HAL_SRNG_SRC_RING,
  1479. .reg_start = {
  1480. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1481. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1482. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1483. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1484. },
  1485. .reg_size = {
  1486. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1487. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1488. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1489. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1490. },
  1491. .max_size =
  1492. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1493. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1494. },
  1495. { /* CE_DST_STATUS */
  1496. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1497. .max_rings = 12,
  1498. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1499. .lmac_ring = FALSE,
  1500. .ring_dir = HAL_SRNG_DST_RING,
  1501. .reg_start = {
  1502. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1503. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1504. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1505. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1506. },
  1507. /* TODO: check destination status ring registers */
  1508. .reg_size = {
  1509. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1510. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1511. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1512. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1513. },
  1514. .max_size =
  1515. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1516. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1517. },
  1518. { /* WBM_IDLE_LINK */
  1519. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1520. .max_rings = 1,
  1521. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1522. .lmac_ring = FALSE,
  1523. .ring_dir = HAL_SRNG_SRC_RING,
  1524. .reg_start = {
  1525. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1526. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1527. },
  1528. /* Single ring - provide ring size if multiple rings of this
  1529. * type are supported
  1530. */
  1531. .reg_size = {},
  1532. .max_size =
  1533. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1534. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1535. },
  1536. { /* SW2WBM_RELEASE */
  1537. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1538. .max_rings = 1,
  1539. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1540. .lmac_ring = FALSE,
  1541. .ring_dir = HAL_SRNG_SRC_RING,
  1542. .reg_start = {
  1543. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1544. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1545. },
  1546. /* Single ring - provide ring size if multiple rings of this
  1547. * type are supported
  1548. */
  1549. .reg_size = {},
  1550. .max_size =
  1551. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1552. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1553. },
  1554. { /* WBM2SW_RELEASE */
  1555. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1556. .max_rings = 5,
  1557. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1558. .lmac_ring = FALSE,
  1559. .ring_dir = HAL_SRNG_DST_RING,
  1560. .reg_start = {
  1561. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1562. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1563. },
  1564. .reg_size = {
  1565. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1566. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1567. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1568. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1569. },
  1570. .max_size =
  1571. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1572. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1573. },
  1574. { /* RXDMA_BUF */
  1575. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1576. #ifdef IPA_OFFLOAD
  1577. .max_rings = 3,
  1578. #else
  1579. .max_rings = 2,
  1580. #endif
  1581. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1582. .lmac_ring = TRUE,
  1583. .ring_dir = HAL_SRNG_SRC_RING,
  1584. /* reg_start is not set because LMAC rings are not accessed
  1585. * from host
  1586. */
  1587. .reg_start = {},
  1588. .reg_size = {},
  1589. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1590. },
  1591. { /* RXDMA_DST */
  1592. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1593. .max_rings = 1,
  1594. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1595. .lmac_ring = TRUE,
  1596. .ring_dir = HAL_SRNG_DST_RING,
  1597. /* reg_start is not set because LMAC rings are not accessed
  1598. * from host
  1599. */
  1600. .reg_start = {},
  1601. .reg_size = {},
  1602. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1603. },
  1604. { /* RXDMA_MONITOR_BUF */
  1605. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1606. .max_rings = 1,
  1607. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1608. .lmac_ring = TRUE,
  1609. .ring_dir = HAL_SRNG_SRC_RING,
  1610. /* reg_start is not set because LMAC rings are not accessed
  1611. * from host
  1612. */
  1613. .reg_start = {},
  1614. .reg_size = {},
  1615. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1616. },
  1617. { /* RXDMA_MONITOR_STATUS */
  1618. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1619. .max_rings = 1,
  1620. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1621. .lmac_ring = TRUE,
  1622. .ring_dir = HAL_SRNG_SRC_RING,
  1623. /* reg_start is not set because LMAC rings are not accessed
  1624. * from host
  1625. */
  1626. .reg_start = {},
  1627. .reg_size = {},
  1628. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1629. },
  1630. { /* RXDMA_MONITOR_DST */
  1631. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1632. .max_rings = 1,
  1633. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1634. .lmac_ring = TRUE,
  1635. .ring_dir = HAL_SRNG_DST_RING,
  1636. /* reg_start is not set because LMAC rings are not accessed
  1637. * from host
  1638. */
  1639. .reg_start = {},
  1640. .reg_size = {},
  1641. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1642. },
  1643. { /* RXDMA_MONITOR_DESC */
  1644. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1645. .max_rings = 1,
  1646. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1647. .lmac_ring = TRUE,
  1648. .ring_dir = HAL_SRNG_SRC_RING,
  1649. /* reg_start is not set because LMAC rings are not accessed
  1650. * from host
  1651. */
  1652. .reg_start = {},
  1653. .reg_size = {},
  1654. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1655. },
  1656. { /* DIR_BUF_RX_DMA_SRC */
  1657. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1658. /* one ring for spectral and one ring for cfr */
  1659. .max_rings = 2,
  1660. .entry_size = 2,
  1661. .lmac_ring = TRUE,
  1662. .ring_dir = HAL_SRNG_SRC_RING,
  1663. /* reg_start is not set because LMAC rings are not accessed
  1664. * from host
  1665. */
  1666. .reg_start = {},
  1667. .reg_size = {},
  1668. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1669. },
  1670. #ifdef WLAN_FEATURE_CIF_CFR
  1671. { /* WIFI_POS_SRC */
  1672. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1673. .max_rings = 1,
  1674. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1675. .lmac_ring = TRUE,
  1676. .ring_dir = HAL_SRNG_SRC_RING,
  1677. /* reg_start is not set because LMAC rings are not accessed
  1678. * from host
  1679. */
  1680. .reg_start = {},
  1681. .reg_size = {},
  1682. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1683. },
  1684. #endif
  1685. { /* REO2PPE */ 0},
  1686. { /* PPE2TCL */ 0},
  1687. { /* PPE_RELEASE */ 0},
  1688. { /* TX_MONITOR_BUF */ 0},
  1689. { /* TX_MONITOR_DST */ 0},
  1690. { /* SW2RXDMA_NEW */ 0},
  1691. { /* SW2RXDMA_LINK_RELEASE */ 0},
  1692. };
  1693. /**
  1694. * hal_qca8074v2_attach() - Attach 8074v2 target specific hal_soc ops,
  1695. * offset and srng table
  1696. * @hal_soc: HAL SoC context
  1697. */
  1698. void hal_qca8074v2_attach(struct hal_soc *hal_soc)
  1699. {
  1700. hal_soc->hw_srng_table = hw_srng_table_8074v2;
  1701. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1702. hal_hw_txrx_default_ops_attach_li(hal_soc);
  1703. hal_hw_txrx_ops_attach_qca8074v2(hal_soc);
  1704. }