hal_6750.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
  41. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
  42. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
  43. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
  44. #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
  45. RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
  46. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  47. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  48. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  49. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  50. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  51. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  52. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  53. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  62. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  63. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  64. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  65. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  66. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  67. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  68. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  69. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  70. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  71. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  72. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  73. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  74. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  77. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  78. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  79. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  80. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  81. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  82. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  83. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  85. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  86. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  87. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  88. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  89. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  90. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  91. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  93. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  95. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  97. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  99. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  101. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  103. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  104. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  105. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  106. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  107. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  108. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  109. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  111. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  112. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  113. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  114. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  115. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  116. #include "hal_6750_tx.h"
  117. #include "hal_6750_rx.h"
  118. #include <hal_generic_api.h>
  119. #include "hal_li_rx.h"
  120. #include "hal_li_api.h"
  121. #include "hal_li_generic_api.h"
  122. /**
  123. * hal_rx_msdu_start_nss_get_6750() - API to get the NSS Interval from
  124. * rx_msdu_start
  125. * @buf: pointer to the start of RX PKT TLV header
  126. *
  127. * Return: uint32_t(nss)
  128. */
  129. static uint32_t
  130. hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
  131. {
  132. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  133. struct rx_msdu_start *msdu_start =
  134. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  135. uint8_t mimo_ss_bitmap;
  136. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  137. return qdf_get_hweight8(mimo_ss_bitmap);
  138. }
  139. /**
  140. * hal_rx_msdu_start_get_len_6750() - API to get the MSDU length from
  141. * rx_msdu_start TLV
  142. * @buf: pointer to the start of RX PKT TLV headers
  143. *
  144. * Return: (uint32_t)msdu length
  145. */
  146. static uint32_t hal_rx_msdu_start_get_len_6750(uint8_t *buf)
  147. {
  148. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  149. struct rx_msdu_start *msdu_start =
  150. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  151. uint32_t msdu_len;
  152. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  153. return msdu_len;
  154. }
  155. /**
  156. * hal_rx_mon_hw_desc_get_mpdu_status_6750() - Retrieve MPDU status
  157. * @hw_desc_addr: Start address of Rx HW TLVs
  158. * @rs: Status for monitor mode
  159. *
  160. * Return: void
  161. */
  162. static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
  163. struct mon_rx_status *rs)
  164. {
  165. struct rx_msdu_start *rx_msdu_start;
  166. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  167. uint32_t reg_value;
  168. const uint32_t sgi_hw_to_cdp[] = {
  169. CDP_SGI_0_8_US,
  170. CDP_SGI_0_4_US,
  171. CDP_SGI_1_6_US,
  172. CDP_SGI_3_2_US,
  173. };
  174. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  175. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  176. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  177. RX_MSDU_START_5, USER_RSSI);
  178. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  179. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  180. rs->sgi = sgi_hw_to_cdp[reg_value];
  181. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  182. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  183. /* TODO: rs->beamformed should be set for SU beamforming also */
  184. }
  185. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  186. static uint32_t hal_get_link_desc_size_6750(void)
  187. {
  188. return LINK_DESC_SIZE;
  189. }
  190. /**
  191. * hal_rx_get_tlv_6750() - API to get the tlv
  192. * @rx_tlv: TLV data extracted from the rx packet
  193. *
  194. * Return: uint8_t
  195. */
  196. static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
  197. {
  198. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  199. }
  200. /**
  201. * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
  202. * - process other receive info TLV
  203. * @rx_tlv_hdr: pointer to TLV header
  204. * @ppdu_info_handle: pointer to ppdu_info
  205. *
  206. * Return: None
  207. */
  208. static
  209. void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
  210. void *ppdu_info_handle)
  211. {
  212. uint32_t tlv_tag, tlv_len;
  213. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  214. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  215. void *other_tlv_hdr = NULL;
  216. void *other_tlv = NULL;
  217. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  218. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  219. temp_len = 0;
  220. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  221. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  222. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  223. temp_len += other_tlv_len;
  224. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  225. switch (other_tlv_tag) {
  226. default:
  227. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  228. "%s unhandled TLV type: %d, TLV len:%d",
  229. __func__, other_tlv_tag, other_tlv_len);
  230. break;
  231. }
  232. }
  233. /**
  234. * hal_rx_dump_msdu_start_tlv_6750() - dump RX msdu_start TLV in structured
  235. * human readable format.
  236. * @msdustart: pointer the msdu_start TLV in pkt.
  237. * @dbg_level: log level.
  238. *
  239. * Return: void
  240. */
  241. static void hal_rx_dump_msdu_start_tlv_6750(void *msdustart, uint8_t dbg_level)
  242. {
  243. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  244. hal_verbose_debug(
  245. "rx_msdu_start tlv (1/2) - "
  246. "rxpcu_mpdu_filter_in_category: %x "
  247. "sw_frame_group_id: %x "
  248. "phy_ppdu_id: %x "
  249. "msdu_length: %x "
  250. "ipsec_esp: %x "
  251. "l3_offset: %x "
  252. "ipsec_ah: %x "
  253. "l4_offset: %x "
  254. "msdu_number: %x "
  255. "decap_format: %x "
  256. "ipv4_proto: %x "
  257. "ipv6_proto: %x "
  258. "tcp_proto: %x "
  259. "udp_proto: %x "
  260. "ip_frag: %x "
  261. "tcp_only_ack: %x "
  262. "da_is_bcast_mcast: %x "
  263. "ip4_protocol_ip6_next_header: %x "
  264. "toeplitz_hash_2_or_4: %x "
  265. "flow_id_toeplitz: %x "
  266. "user_rssi: %x "
  267. "pkt_type: %x "
  268. "stbc: %x "
  269. "sgi: %x "
  270. "rate_mcs: %x "
  271. "receive_bandwidth: %x "
  272. "reception_type: %x "
  273. "ppdu_start_timestamp: %u ",
  274. msdu_start->rxpcu_mpdu_filter_in_category,
  275. msdu_start->sw_frame_group_id,
  276. msdu_start->phy_ppdu_id,
  277. msdu_start->msdu_length,
  278. msdu_start->ipsec_esp,
  279. msdu_start->l3_offset,
  280. msdu_start->ipsec_ah,
  281. msdu_start->l4_offset,
  282. msdu_start->msdu_number,
  283. msdu_start->decap_format,
  284. msdu_start->ipv4_proto,
  285. msdu_start->ipv6_proto,
  286. msdu_start->tcp_proto,
  287. msdu_start->udp_proto,
  288. msdu_start->ip_frag,
  289. msdu_start->tcp_only_ack,
  290. msdu_start->da_is_bcast_mcast,
  291. msdu_start->ip4_protocol_ip6_next_header,
  292. msdu_start->toeplitz_hash_2_or_4,
  293. msdu_start->flow_id_toeplitz,
  294. msdu_start->user_rssi,
  295. msdu_start->pkt_type,
  296. msdu_start->stbc,
  297. msdu_start->sgi,
  298. msdu_start->rate_mcs,
  299. msdu_start->receive_bandwidth,
  300. msdu_start->reception_type,
  301. msdu_start->ppdu_start_timestamp);
  302. hal_verbose_debug(
  303. "rx_msdu_start tlv (2/2) - "
  304. "sw_phy_meta_data: %x ",
  305. msdu_start->sw_phy_meta_data);
  306. }
  307. /**
  308. * hal_rx_dump_msdu_end_tlv_6750() - dump RX msdu_end TLV in structured
  309. * human readable format.
  310. * @msduend: pointer the msdu_end TLV in pkt.
  311. * @dbg_level: log level.
  312. *
  313. * Return: void
  314. */
  315. static void hal_rx_dump_msdu_end_tlv_6750(void *msduend,
  316. uint8_t dbg_level)
  317. {
  318. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  319. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  320. "rx_msdu_end tlv (1/3) - "
  321. "rxpcu_mpdu_filter_in_category: %x "
  322. "sw_frame_group_id: %x "
  323. "phy_ppdu_id: %x "
  324. "ip_hdr_chksum: %x "
  325. "tcp_udp_chksum: %x "
  326. "key_id_octet: %x "
  327. "cce_super_rule: %x "
  328. "cce_classify_not_done_truncat: %x "
  329. "cce_classify_not_done_cce_dis: %x "
  330. "reported_mpdu_length: %x "
  331. "first_msdu: %x "
  332. "last_msdu: %x "
  333. "sa_idx_timeout: %x "
  334. "da_idx_timeout: %x "
  335. "msdu_limit_error: %x "
  336. "flow_idx_timeout: %x "
  337. "flow_idx_invalid: %x "
  338. "wifi_parser_error: %x "
  339. "amsdu_parser_error: %x",
  340. msdu_end->rxpcu_mpdu_filter_in_category,
  341. msdu_end->sw_frame_group_id,
  342. msdu_end->phy_ppdu_id,
  343. msdu_end->ip_hdr_chksum,
  344. msdu_end->tcp_udp_chksum,
  345. msdu_end->key_id_octet,
  346. msdu_end->cce_super_rule,
  347. msdu_end->cce_classify_not_done_truncate,
  348. msdu_end->cce_classify_not_done_cce_dis,
  349. msdu_end->reported_mpdu_length,
  350. msdu_end->first_msdu,
  351. msdu_end->last_msdu,
  352. msdu_end->sa_idx_timeout,
  353. msdu_end->da_idx_timeout,
  354. msdu_end->msdu_limit_error,
  355. msdu_end->flow_idx_timeout,
  356. msdu_end->flow_idx_invalid,
  357. msdu_end->wifi_parser_error,
  358. msdu_end->amsdu_parser_error);
  359. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  360. "rx_msdu_end tlv (2/3)- "
  361. "sa_is_valid: %x "
  362. "da_is_valid: %x "
  363. "da_is_mcbc: %x "
  364. "l3_header_padding: %x "
  365. "ipv6_options_crc: %x "
  366. "tcp_seq_number: %x "
  367. "tcp_ack_number: %x "
  368. "tcp_flag: %x "
  369. "lro_eligible: %x "
  370. "window_size: %x "
  371. "da_offset: %x "
  372. "sa_offset: %x "
  373. "da_offset_valid: %x "
  374. "sa_offset_valid: %x "
  375. "rule_indication_31_0: %x "
  376. "rule_indication_63_32: %x "
  377. "sa_idx: %x "
  378. "da_idx: %x "
  379. "msdu_drop: %x "
  380. "reo_destination_indication: %x "
  381. "flow_idx: %x "
  382. "fse_metadata: %x "
  383. "cce_metadata: %x "
  384. "sa_sw_peer_id: %x ",
  385. msdu_end->sa_is_valid,
  386. msdu_end->da_is_valid,
  387. msdu_end->da_is_mcbc,
  388. msdu_end->l3_header_padding,
  389. msdu_end->ipv6_options_crc,
  390. msdu_end->tcp_seq_number,
  391. msdu_end->tcp_ack_number,
  392. msdu_end->tcp_flag,
  393. msdu_end->lro_eligible,
  394. msdu_end->window_size,
  395. msdu_end->da_offset,
  396. msdu_end->sa_offset,
  397. msdu_end->da_offset_valid,
  398. msdu_end->sa_offset_valid,
  399. msdu_end->rule_indication_31_0,
  400. msdu_end->rule_indication_63_32,
  401. msdu_end->sa_idx,
  402. msdu_end->da_idx_or_sw_peer_id,
  403. msdu_end->msdu_drop,
  404. msdu_end->reo_destination_indication,
  405. msdu_end->flow_idx,
  406. msdu_end->fse_metadata,
  407. msdu_end->cce_metadata,
  408. msdu_end->sa_sw_peer_id);
  409. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  410. "rx_msdu_end tlv (3/3)"
  411. "aggregation_count %x "
  412. "flow_aggregation_continuation %x "
  413. "fisa_timeout %x "
  414. "cumulative_l4_checksum %x "
  415. "cumulative_ip_length %x",
  416. msdu_end->aggregation_count,
  417. msdu_end->flow_aggregation_continuation,
  418. msdu_end->fisa_timeout,
  419. msdu_end->cumulative_l4_checksum,
  420. msdu_end->cumulative_ip_length);
  421. }
  422. /*
  423. * Get tid from RX_MPDU_START
  424. */
  425. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  426. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  427. RX_MPDU_INFO_7_TID_OFFSET)), \
  428. RX_MPDU_INFO_7_TID_MASK, \
  429. RX_MPDU_INFO_7_TID_LSB))
  430. static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
  431. {
  432. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  433. struct rx_mpdu_start *mpdu_start =
  434. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  435. uint32_t tid;
  436. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  437. return tid;
  438. }
  439. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  440. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  441. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  442. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  443. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  444. /**
  445. * hal_rx_msdu_start_reception_type_get_6750() - API to get the reception type
  446. * Interval from rx_msdu_start
  447. * @buf: pointer to the start of RX PKT TLV header
  448. *
  449. * Return: uint32_t(reception_type)
  450. */
  451. static
  452. uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
  453. {
  454. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  455. struct rx_msdu_start *msdu_start =
  456. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  457. uint32_t reception_type;
  458. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  459. return reception_type;
  460. }
  461. /**
  462. * hal_rx_msdu_end_da_idx_get_6750() - API to get da_idx from rx_msdu_end TLV
  463. * @buf: pointer to the start of RX PKT TLV headers
  464. *
  465. * Return: da index
  466. */
  467. static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
  468. {
  469. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  470. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  471. uint16_t da_idx;
  472. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  473. return da_idx;
  474. }
  475. /**
  476. * hal_rx_get_rx_fragment_number_6750() - API to retrieve rx fragment number
  477. * @buf: Network buffer
  478. *
  479. * Return: rx fragment number
  480. */
  481. static
  482. uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
  483. {
  484. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  485. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  486. /* Return first 4 bits as fragment number */
  487. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  488. DOT11_SEQ_FRAG_MASK);
  489. }
  490. /**
  491. * hal_rx_msdu_end_da_is_mcbc_get_6750() - API to check if pkt is MCBC
  492. * from rx_msdu_end TLV
  493. * @buf: pointer to the start of RX PKT TLV headers
  494. *
  495. * Return: da_is_mcbc
  496. */
  497. static uint8_t
  498. hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
  499. {
  500. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  501. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  502. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  503. }
  504. /**
  505. * hal_rx_msdu_end_sa_is_valid_get_6750() - API to get_6750 the sa_is_valid bit
  506. * from rx_msdu_end TLV
  507. * @buf: pointer to the start of RX PKT TLV headers
  508. *
  509. * Return: sa_is_valid bit
  510. */
  511. static uint8_t
  512. hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
  513. {
  514. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  515. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  516. uint8_t sa_is_valid;
  517. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  518. return sa_is_valid;
  519. }
  520. /**
  521. * hal_rx_msdu_end_sa_idx_get_6750() - API to get_6750 the sa_idx from
  522. * rx_msdu_end TLV
  523. * @buf: pointer to the start of RX PKT TLV headers
  524. *
  525. * Return: sa_idx (SA AST index)
  526. */
  527. static
  528. uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
  529. {
  530. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  531. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  532. uint16_t sa_idx;
  533. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  534. return sa_idx;
  535. }
  536. /**
  537. * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
  538. * @hw_desc_addr: hardware descriptor address
  539. *
  540. * Return: 0 - success/ non-zero failure
  541. */
  542. static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
  543. {
  544. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  545. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  546. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  547. }
  548. /**
  549. * hal_rx_msdu_end_l3_hdr_padding_get_6750() - API to get the l3_header padding
  550. * from rx_msdu_end TLV
  551. * @buf: pointer to the start of RX PKT TLV headers
  552. *
  553. * Return: number of l3 header padding bytes
  554. */
  555. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
  556. {
  557. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  558. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  559. uint32_t l3_header_padding;
  560. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  561. return l3_header_padding;
  562. }
  563. /**
  564. * hal_rx_encryption_info_valid_6750() - Returns encryption type.
  565. * @buf: rx_tlv_hdr of the received packet
  566. *
  567. * Return: encryption type
  568. */
  569. static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
  570. {
  571. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  572. struct rx_mpdu_start *mpdu_start =
  573. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  574. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  575. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  576. return encryption_info;
  577. }
  578. /**
  579. * hal_rx_print_pn_6750() - Prints the PN of rx packet.
  580. * @buf: rx_tlv_hdr of the received packet
  581. *
  582. * Return: void
  583. */
  584. static void hal_rx_print_pn_6750(uint8_t *buf)
  585. {
  586. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  587. struct rx_mpdu_start *mpdu_start =
  588. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  589. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  590. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  591. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  592. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  593. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  594. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  595. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  596. }
  597. /**
  598. * hal_rx_msdu_end_first_msdu_get_6750() - API to get first msdu status
  599. * from rx_msdu_end TLV
  600. * @buf: pointer to the start of RX PKT TLV headers
  601. *
  602. * Return: first_msdu
  603. */
  604. static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
  605. {
  606. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  607. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  608. uint8_t first_msdu;
  609. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  610. return first_msdu;
  611. }
  612. /**
  613. * hal_rx_msdu_end_da_is_valid_get_6750() - API to check if da is valid
  614. * from rx_msdu_end TLV
  615. * @buf: pointer to the start of RX PKT TLV headers
  616. *
  617. * Return: da_is_valid
  618. */
  619. static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
  620. {
  621. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  622. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  623. uint8_t da_is_valid;
  624. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  625. return da_is_valid;
  626. }
  627. /**
  628. * hal_rx_msdu_end_last_msdu_get_6750() - API to get last msdu status
  629. * from rx_msdu_end TLV
  630. * @buf: pointer to the start of RX PKT TLV headers
  631. *
  632. * Return: last_msdu
  633. */
  634. static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
  635. {
  636. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  637. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  638. uint8_t last_msdu;
  639. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  640. return last_msdu;
  641. }
  642. /**
  643. * hal_rx_get_mpdu_mac_ad4_valid_6750() - Retrieves if mpdu 4th addr is valid
  644. * @buf: Network buffer
  645. *
  646. * Return: value of mpdu 4th address valid field
  647. */
  648. static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
  649. {
  650. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  651. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  652. bool ad4_valid = 0;
  653. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  654. return ad4_valid;
  655. }
  656. /**
  657. * hal_rx_mpdu_start_sw_peer_id_get_6750() - Retrieve sw peer_id
  658. * @buf: network buffer
  659. *
  660. * Return: sw peer_id
  661. */
  662. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
  663. {
  664. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  665. struct rx_mpdu_start *mpdu_start =
  666. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  667. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  668. &mpdu_start->rx_mpdu_info_details);
  669. }
  670. /**
  671. * hal_rx_mpdu_get_to_ds_6750() - API to get the tods info from rx_mpdu_start
  672. * @buf: pointer to the start of RX PKT TLV header
  673. *
  674. * Return: uint32_t(to_ds)
  675. */
  676. static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
  677. {
  678. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  679. struct rx_mpdu_start *mpdu_start =
  680. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  681. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  682. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  683. }
  684. /**
  685. * hal_rx_mpdu_get_fr_ds_6750() - API to get the from ds info from rx_mpdu_start
  686. * @buf: pointer to the start of RX PKT TLV header
  687. *
  688. * Return: uint32_t(fr_ds)
  689. */
  690. static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
  691. {
  692. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  693. struct rx_mpdu_start *mpdu_start =
  694. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  695. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  696. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  697. }
  698. /**
  699. * hal_rx_get_mpdu_frame_control_valid_6750() - Retrieves mpdu
  700. * frame control valid
  701. * @buf: Network buffer
  702. *
  703. * Return: value of frame control valid field
  704. */
  705. static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
  706. {
  707. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  708. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  709. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  710. }
  711. /**
  712. * hal_rx_mpdu_get_addr1_6750() - API to check get address1 of the mpdu
  713. * @buf: pointer to the start of RX PKT TLV headera
  714. * @mac_addr: pointer to mac address
  715. *
  716. * Return: success/failure
  717. */
  718. static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
  719. {
  720. struct __attribute__((__packed__)) hal_addr1 {
  721. uint32_t ad1_31_0;
  722. uint16_t ad1_47_32;
  723. };
  724. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  725. struct rx_mpdu_start *mpdu_start =
  726. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  727. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  728. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  729. uint32_t mac_addr_ad1_valid;
  730. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  731. if (mac_addr_ad1_valid) {
  732. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  733. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  734. return QDF_STATUS_SUCCESS;
  735. }
  736. return QDF_STATUS_E_FAILURE;
  737. }
  738. /**
  739. * hal_rx_mpdu_get_addr2_6750() - API to check get address2 of the mpdu
  740. * in the packet
  741. * @buf: pointer to the start of RX PKT TLV header
  742. * @mac_addr: pointer to mac address
  743. *
  744. * Return: success/failure
  745. */
  746. static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
  747. uint8_t *mac_addr)
  748. {
  749. struct __attribute__((__packed__)) hal_addr2 {
  750. uint16_t ad2_15_0;
  751. uint32_t ad2_47_16;
  752. };
  753. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  754. struct rx_mpdu_start *mpdu_start =
  755. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  756. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  757. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  758. uint32_t mac_addr_ad2_valid;
  759. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  760. if (mac_addr_ad2_valid) {
  761. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  762. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  763. return QDF_STATUS_SUCCESS;
  764. }
  765. return QDF_STATUS_E_FAILURE;
  766. }
  767. /**
  768. * hal_rx_mpdu_get_addr3_6750() - API to get address3 of the mpdu
  769. * in the packet
  770. * @buf: pointer to the start of RX PKT TLV header
  771. * @mac_addr: pointer to mac address
  772. *
  773. * Return: success/failure
  774. */
  775. static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
  776. {
  777. struct __attribute__((__packed__)) hal_addr3 {
  778. uint32_t ad3_31_0;
  779. uint16_t ad3_47_32;
  780. };
  781. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  782. struct rx_mpdu_start *mpdu_start =
  783. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  784. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  785. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  786. uint32_t mac_addr_ad3_valid;
  787. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  788. if (mac_addr_ad3_valid) {
  789. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  790. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  791. return QDF_STATUS_SUCCESS;
  792. }
  793. return QDF_STATUS_E_FAILURE;
  794. }
  795. /**
  796. * hal_rx_mpdu_get_addr4_6750() - API to get address4 of the mpdu
  797. * in the packet
  798. * @buf: pointer to the start of RX PKT TLV header
  799. * @mac_addr: pointer to mac address
  800. *
  801. * Return: success/failure
  802. */
  803. static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
  804. {
  805. struct __attribute__((__packed__)) hal_addr4 {
  806. uint32_t ad4_31_0;
  807. uint16_t ad4_47_32;
  808. };
  809. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  810. struct rx_mpdu_start *mpdu_start =
  811. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  812. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  813. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  814. uint32_t mac_addr_ad4_valid;
  815. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  816. if (mac_addr_ad4_valid) {
  817. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  818. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  819. return QDF_STATUS_SUCCESS;
  820. }
  821. return QDF_STATUS_E_FAILURE;
  822. }
  823. /**
  824. * hal_rx_get_mpdu_sequence_control_valid_6750() - Get mpdu sequence
  825. * control valid
  826. * @buf: Network buffer
  827. *
  828. * Return: value of sequence control valid field
  829. */
  830. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
  831. {
  832. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  833. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  834. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  835. }
  836. /**
  837. * hal_rx_is_unicast_6750() - check packet is unicast frame or not.
  838. * @buf: pointer to rx pkt TLV.
  839. *
  840. * Return: true on unicast.
  841. */
  842. static bool hal_rx_is_unicast_6750(uint8_t *buf)
  843. {
  844. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  845. struct rx_mpdu_start *mpdu_start =
  846. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  847. uint32_t grp_id;
  848. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  849. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  850. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  851. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  852. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  853. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  854. }
  855. /**
  856. * hal_rx_tid_get_6750() - get tid based on qos control valid.
  857. * @hal_soc_hdl: hal_soc handle
  858. * @buf: pointer to rx pkt TLV.
  859. *
  860. * Return: tid
  861. */
  862. static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  863. {
  864. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  865. struct rx_mpdu_start *mpdu_start =
  866. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  867. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  868. uint8_t qos_control_valid =
  869. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  870. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  871. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  872. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  873. if (qos_control_valid)
  874. return hal_rx_mpdu_start_tid_get_6750(buf);
  875. return HAL_RX_NON_QOS_TID;
  876. }
  877. /**
  878. * hal_rx_hw_desc_get_ppduid_get_6750() - retrieve ppdu id
  879. * @rx_tlv_hdr: rx tlv header
  880. * @rxdma_dst_ring_desc: rxdma HW descriptor
  881. *
  882. * Return: ppdu id
  883. */
  884. static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
  885. void *rxdma_dst_ring_desc)
  886. {
  887. struct rx_mpdu_info *rx_mpdu_info;
  888. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  889. rx_mpdu_info =
  890. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  891. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  892. }
  893. /**
  894. * hal_reo_status_get_header_6750() - Process reo desc info
  895. * @ring_desc: REO status ring descriptor
  896. * @b: tlv type info
  897. * @h1: Pointer to hal_reo_status_header where info to be stored
  898. *
  899. * Return - none.
  900. *
  901. */
  902. static void hal_reo_status_get_header_6750(hal_ring_desc_t ring_desc, int b,
  903. void *h1)
  904. {
  905. uint32_t *d = (uint32_t *)ring_desc;
  906. uint32_t val1 = 0;
  907. struct hal_reo_status_header *h =
  908. (struct hal_reo_status_header *)h1;
  909. /* Offsets of descriptor fields defined in HW headers start
  910. * from the field after TLV header
  911. */
  912. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  913. switch (b) {
  914. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  915. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  916. STATUS_HEADER_REO_STATUS_NUMBER)];
  917. break;
  918. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  919. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  920. STATUS_HEADER_REO_STATUS_NUMBER)];
  921. break;
  922. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  923. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  924. STATUS_HEADER_REO_STATUS_NUMBER)];
  925. break;
  926. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  927. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  928. STATUS_HEADER_REO_STATUS_NUMBER)];
  929. break;
  930. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  931. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  932. STATUS_HEADER_REO_STATUS_NUMBER)];
  933. break;
  934. case HAL_REO_DESC_THRES_STATUS_TLV:
  935. val1 =
  936. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  937. STATUS_HEADER_REO_STATUS_NUMBER)];
  938. break;
  939. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  940. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  941. STATUS_HEADER_REO_STATUS_NUMBER)];
  942. break;
  943. default:
  944. qdf_nofl_err("ERROR: Unknown tlv\n");
  945. break;
  946. }
  947. h->cmd_num =
  948. HAL_GET_FIELD(
  949. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  950. val1);
  951. h->exec_time =
  952. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  953. CMD_EXECUTION_TIME, val1);
  954. h->status =
  955. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  956. REO_CMD_EXECUTION_STATUS, val1);
  957. switch (b) {
  958. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  959. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  960. STATUS_HEADER_TIMESTAMP)];
  961. break;
  962. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  963. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  964. STATUS_HEADER_TIMESTAMP)];
  965. break;
  966. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  967. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  968. STATUS_HEADER_TIMESTAMP)];
  969. break;
  970. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  971. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  972. STATUS_HEADER_TIMESTAMP)];
  973. break;
  974. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  975. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  976. STATUS_HEADER_TIMESTAMP)];
  977. break;
  978. case HAL_REO_DESC_THRES_STATUS_TLV:
  979. val1 =
  980. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  981. STATUS_HEADER_TIMESTAMP)];
  982. break;
  983. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  984. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  985. STATUS_HEADER_TIMESTAMP)];
  986. break;
  987. default:
  988. qdf_nofl_err("ERROR: Unknown tlv\n");
  989. break;
  990. }
  991. h->tstamp =
  992. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  993. }
  994. /**
  995. * hal_tx_desc_set_mesh_en_6750() - Set mesh_enable flag in Tx descriptor
  996. * @desc: Handle to Tx Descriptor
  997. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  998. * enabling the interpretation of the 'Mesh Control Present' bit
  999. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1000. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1001. * is present between the header and the LLC.
  1002. *
  1003. * Return: void
  1004. */
  1005. static inline
  1006. void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
  1007. {
  1008. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1009. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1010. }
  1011. static
  1012. void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
  1013. {
  1014. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1015. }
  1016. static
  1017. void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
  1018. {
  1019. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1020. }
  1021. static
  1022. void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
  1023. {
  1024. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1025. }
  1026. static
  1027. void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
  1028. {
  1029. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1030. }
  1031. static
  1032. uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
  1033. {
  1034. return HAL_RX_GET_FC_VALID(buf);
  1035. }
  1036. static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
  1037. {
  1038. return HAL_RX_GET_TO_DS_FLAG(buf);
  1039. }
  1040. static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
  1041. {
  1042. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1043. }
  1044. static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
  1045. {
  1046. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1047. }
  1048. static uint32_t
  1049. hal_rx_get_ppdu_id_6750(uint8_t *buf)
  1050. {
  1051. return HAL_RX_GET_PPDU_ID(buf);
  1052. }
  1053. /**
  1054. * hal_reo_config_6750() - Set reo config parameters
  1055. * @soc: hal soc handle
  1056. * @reg_val: value to be set
  1057. * @reo_params: reo parameters
  1058. *
  1059. * Return: void
  1060. */
  1061. static
  1062. void hal_reo_config_6750(struct hal_soc *soc,
  1063. uint32_t reg_val,
  1064. struct hal_reo_params *reo_params)
  1065. {
  1066. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1067. }
  1068. /**
  1069. * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
  1070. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1071. *
  1072. * Return - Pointer to rx_msdu_desc_info structure.
  1073. *
  1074. */
  1075. static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
  1076. {
  1077. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1078. }
  1079. /**
  1080. * hal_rx_link_desc_msdu0_ptr_6750() - Get pointer to rx_msdu details
  1081. * @link_desc: Pointer to link desc
  1082. *
  1083. * Return - Pointer to rx_msdu_details structure
  1084. *
  1085. */
  1086. static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
  1087. {
  1088. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1089. }
  1090. /**
  1091. * hal_rx_msdu_flow_idx_get_6750() - API to get flow index
  1092. * from rx_msdu_end TLV
  1093. * @buf: pointer to the start of RX PKT TLV headers
  1094. *
  1095. * Return: flow index value from MSDU END TLV
  1096. */
  1097. static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
  1098. {
  1099. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1100. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1101. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1102. }
  1103. /**
  1104. * hal_rx_msdu_flow_idx_invalid_6750() - API to get flow index invalid
  1105. * from rx_msdu_end TLV
  1106. * @buf: pointer to the start of RX PKT TLV headers
  1107. *
  1108. * Return: flow index invalid value from MSDU END TLV
  1109. */
  1110. static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
  1111. {
  1112. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1113. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1114. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1115. }
  1116. /**
  1117. * hal_rx_msdu_flow_idx_timeout_6750() - API to get flow index timeout
  1118. * from rx_msdu_end TLV
  1119. * @buf: pointer to the start of RX PKT TLV headers
  1120. *
  1121. * Return: flow index timeout value from MSDU END TLV
  1122. */
  1123. static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
  1124. {
  1125. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1126. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1127. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1128. }
  1129. /**
  1130. * hal_rx_msdu_fse_metadata_get_6750() - API to get FSE metadata
  1131. * from rx_msdu_end TLV
  1132. * @buf: pointer to the start of RX PKT TLV headers
  1133. *
  1134. * Return: fse metadata value from MSDU END TLV
  1135. */
  1136. static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
  1137. {
  1138. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1139. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1140. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1141. }
  1142. /**
  1143. * hal_rx_msdu_cce_metadata_get_6750() - API to get CCE metadata
  1144. * from rx_msdu_end TLV
  1145. * @buf: pointer to the start of RX PKT TLV headers
  1146. *
  1147. * Return: cce_metadata
  1148. */
  1149. static uint16_t
  1150. hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
  1151. {
  1152. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1153. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1154. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1155. }
  1156. /**
  1157. * hal_rx_msdu_get_flow_params_6750() - API to get flow index, flow index
  1158. * invalid and flow index timeout from
  1159. * rx_msdu_end TLV
  1160. * @buf: pointer to the start of RX PKT TLV headers
  1161. * @flow_invalid: pointer to return value of flow_idx_valid
  1162. * @flow_timeout: pointer to return value of flow_idx_timeout
  1163. * @flow_index: pointer to return value of flow_idx
  1164. *
  1165. * Return: none
  1166. */
  1167. static inline void
  1168. hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
  1169. bool *flow_invalid,
  1170. bool *flow_timeout,
  1171. uint32_t *flow_index)
  1172. {
  1173. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1174. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1175. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1176. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1177. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1178. }
  1179. /**
  1180. * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
  1181. * @buf: rx_tlv_hdr
  1182. *
  1183. * Return: tcp checksum
  1184. */
  1185. static uint16_t
  1186. hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
  1187. {
  1188. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1189. }
  1190. /**
  1191. * hal_rx_get_rx_sequence_6750() - Function to retrieve rx sequence number
  1192. * @buf: Network buffer
  1193. *
  1194. * Return: rx sequence number
  1195. */
  1196. static
  1197. uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
  1198. {
  1199. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1200. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1201. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1202. }
  1203. #define UMAC_WINDOW_REMAP_RANGE 0x14
  1204. #define CE_WINDOW_REMAP_RANGE 0x37
  1205. #define CMEM_WINDOW_REMAP_RANGE 0x2
  1206. /**
  1207. * hal_get_window_address_6750() - Function to get hp/tp address
  1208. * @hal_soc: Pointer to hal_soc
  1209. * @addr: address offset of register
  1210. *
  1211. * Return: modified address offset of register
  1212. */
  1213. static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
  1214. qdf_iomem_t addr)
  1215. {
  1216. uint32_t offset;
  1217. uint32_t window;
  1218. uint8_t scale;
  1219. offset = addr - hal_soc->dev_base_addr;
  1220. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1221. /* UMAC: 2nd window, CE: 3rd window, CMEM: 4th window */
  1222. switch (window) {
  1223. case UMAC_WINDOW_REMAP_RANGE:
  1224. scale = 1;
  1225. break;
  1226. case CE_WINDOW_REMAP_RANGE:
  1227. scale = 2;
  1228. break;
  1229. case CMEM_WINDOW_REMAP_RANGE:
  1230. scale = 3;
  1231. break;
  1232. default:
  1233. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1234. "%s: ERROR: Accessing Wrong register\n", __func__);
  1235. qdf_assert_always(0);
  1236. return 0;
  1237. }
  1238. return hal_soc->dev_base_addr + (scale * WINDOW_START) +
  1239. (offset & WINDOW_RANGE_MASK);
  1240. }
  1241. /**
  1242. * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
  1243. * checksum
  1244. * @buf: buffer pointer
  1245. *
  1246. * Return: cumulative checksum
  1247. */
  1248. static inline
  1249. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
  1250. {
  1251. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1252. }
  1253. /**
  1254. * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
  1255. * ip length
  1256. * @buf: buffer pointer
  1257. *
  1258. * Return: cumulative length
  1259. */
  1260. static inline
  1261. uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
  1262. {
  1263. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1264. }
  1265. /**
  1266. * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
  1267. * @buf: buffer
  1268. *
  1269. * Return: udp proto bit
  1270. */
  1271. static inline
  1272. bool hal_rx_get_udp_proto_6750(uint8_t *buf)
  1273. {
  1274. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1275. }
  1276. /**
  1277. * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
  1278. * continuation
  1279. * @buf: buffer
  1280. *
  1281. * Return: flow agg
  1282. */
  1283. static inline
  1284. bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
  1285. {
  1286. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1287. }
  1288. /**
  1289. * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
  1290. * @buf: buffer
  1291. *
  1292. * Return: flow agg count
  1293. */
  1294. static inline
  1295. uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
  1296. {
  1297. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1298. }
  1299. /**
  1300. * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
  1301. * @buf: buffer
  1302. *
  1303. * Return: fisa timeout
  1304. */
  1305. static inline
  1306. bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
  1307. {
  1308. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1309. }
  1310. /**
  1311. * hal_rx_mpdu_start_tlv_tag_valid_6750() - API to check if RX_MPDU_START
  1312. * tlv tag is valid
  1313. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  1314. *
  1315. * Return: true if RX_MPDU_START is valid, else false.
  1316. */
  1317. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
  1318. {
  1319. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1320. uint32_t tlv_tag;
  1321. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1322. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1323. }
  1324. /**
  1325. * hal_reo_set_err_dst_remap_6750() - Function to set REO error destination
  1326. * ring remap register
  1327. * @hal_soc: Pointer to hal_soc
  1328. *
  1329. * Return: none.
  1330. */
  1331. static void
  1332. hal_reo_set_err_dst_remap_6750(void *hal_soc)
  1333. {
  1334. /*
  1335. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1336. * frame routed to REO2TCL ring.
  1337. */
  1338. uint32_t dst_remap_ix0 =
  1339. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1340. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1341. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1342. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1343. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1344. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1345. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1346. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1347. uint32_t dst_remap_ix1 =
  1348. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1349. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1350. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1351. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1352. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1353. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1354. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1355. HAL_REG_WRITE(hal_soc,
  1356. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1357. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1358. dst_remap_ix0);
  1359. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1360. HAL_REG_READ(
  1361. hal_soc,
  1362. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1363. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1364. HAL_REG_WRITE(hal_soc,
  1365. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1366. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1367. dst_remap_ix1);
  1368. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1369. HAL_REG_READ(
  1370. hal_soc,
  1371. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1372. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1373. }
  1374. /**
  1375. * hal_rx_flow_setup_fse_6750() - Setup a flow search entry in HW FST
  1376. * @rx_fst: Pointer to the Rx Flow Search Table
  1377. * @table_offset: offset into the table where the flow is to be setup
  1378. * @rx_flow: Flow Parameters
  1379. *
  1380. * Flow table entry fields are updated in host byte order, little endian order.
  1381. *
  1382. * Return: Success/Failure
  1383. */
  1384. static void *
  1385. hal_rx_flow_setup_fse_6750(uint8_t *rx_fst, uint32_t table_offset,
  1386. uint8_t *rx_flow)
  1387. {
  1388. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1389. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1390. uint8_t *fse;
  1391. bool fse_valid;
  1392. if (table_offset >= fst->max_entries) {
  1393. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1394. "HAL FSE table offset %u exceeds max entries %u",
  1395. table_offset, fst->max_entries);
  1396. return NULL;
  1397. }
  1398. fse = (uint8_t *)fst->base_vaddr +
  1399. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1400. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1401. if (fse_valid) {
  1402. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1403. "HAL FSE %pK already valid", fse);
  1404. return NULL;
  1405. }
  1406. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1407. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1408. (flow->tuple_info.src_ip_127_96));
  1409. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1410. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1411. (flow->tuple_info.src_ip_95_64));
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1414. (flow->tuple_info.src_ip_63_32));
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1417. (flow->tuple_info.src_ip_31_0));
  1418. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1419. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1420. (flow->tuple_info.dest_ip_127_96));
  1421. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1422. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1423. (flow->tuple_info.dest_ip_95_64));
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1426. (flow->tuple_info.dest_ip_63_32));
  1427. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1428. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1429. (flow->tuple_info.dest_ip_31_0));
  1430. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1431. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1432. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1433. (flow->tuple_info.dest_port));
  1434. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1435. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1436. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1437. (flow->tuple_info.src_port));
  1438. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1439. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1440. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1441. flow->tuple_info.l4_protocol);
  1442. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1443. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1444. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1445. flow->reo_destination_handler);
  1446. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1447. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1448. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1449. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1450. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1451. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1452. (flow->fse_metadata));
  1453. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1454. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1455. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1456. REO_DESTINATION_INDICATION,
  1457. flow->reo_destination_indication);
  1458. /* Reset all the other fields in FSE */
  1459. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1460. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1461. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1462. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1463. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1464. return fse;
  1465. }
  1466. /**
  1467. * hal_rx_flow_setup_cmem_fse_6750() - Setup a flow search entry in HW CMEM FST
  1468. * @hal_soc: hal_soc reference
  1469. * @cmem_ba: CMEM base address
  1470. * @table_offset: offset into the table where the flow is to be setup
  1471. * @rx_flow: Flow Parameters
  1472. *
  1473. * Return: Success/Failure
  1474. */
  1475. static uint32_t
  1476. hal_rx_flow_setup_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1477. uint32_t table_offset, uint8_t *rx_flow)
  1478. {
  1479. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1480. uint32_t fse_offset;
  1481. uint32_t value;
  1482. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1483. /* Reset the Valid bit */
  1484. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1485. VALID), 0);
  1486. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1487. (flow->tuple_info.src_ip_127_96));
  1488. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
  1489. SRC_IP_127_96), value);
  1490. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1491. (flow->tuple_info.src_ip_95_64));
  1492. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
  1493. SRC_IP_95_64), value);
  1494. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1495. (flow->tuple_info.src_ip_63_32));
  1496. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
  1497. SRC_IP_63_32), value);
  1498. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1499. (flow->tuple_info.src_ip_31_0));
  1500. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
  1501. SRC_IP_31_0), value);
  1502. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1503. (flow->tuple_info.dest_ip_127_96));
  1504. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
  1505. DEST_IP_127_96), value);
  1506. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1507. (flow->tuple_info.dest_ip_95_64));
  1508. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
  1509. DEST_IP_95_64), value);
  1510. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1511. (flow->tuple_info.dest_ip_63_32));
  1512. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
  1513. DEST_IP_63_32), value);
  1514. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1515. (flow->tuple_info.dest_ip_31_0));
  1516. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
  1517. DEST_IP_31_0), value);
  1518. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1519. (flow->tuple_info.dest_port));
  1520. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1521. (flow->tuple_info.src_port));
  1522. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
  1523. SRC_PORT), value);
  1524. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1525. (flow->fse_metadata));
  1526. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
  1527. METADATA), value);
  1528. /* Reset all the other fields in FSE */
  1529. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
  1530. MSDU_COUNT), 0);
  1531. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
  1532. MSDU_BYTE_COUNT), 0);
  1533. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
  1534. TIMESTAMP), 0);
  1535. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1536. flow->tuple_info.l4_protocol);
  1537. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1538. flow->reo_destination_handler);
  1539. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1540. REO_DESTINATION_INDICATION,
  1541. flow->reo_destination_indication);
  1542. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1543. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1544. L4_PROTOCOL), value);
  1545. return fse_offset;
  1546. }
  1547. /**
  1548. * hal_rx_flow_get_cmem_fse_ts_6750() - Get timestamp field from CMEM FSE
  1549. * @hal_soc: hal_soc reference
  1550. * @fse_offset: CMEM FSE offset
  1551. *
  1552. * Return: Timestamp
  1553. */
  1554. static uint32_t hal_rx_flow_get_cmem_fse_ts_6750(struct hal_soc *hal_soc,
  1555. uint32_t fse_offset)
  1556. {
  1557. return HAL_CMEM_READ(hal_soc, fse_offset +
  1558. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
  1559. }
  1560. /**
  1561. * hal_rx_flow_get_cmem_fse_6750() - Get FSE from CMEM
  1562. * @hal_soc: hal_soc reference
  1563. * @fse_offset: CMEM FSE offset
  1564. * @fse: reference where FSE will be copied
  1565. * @len: length of FSE
  1566. *
  1567. * Return: If read is successful or not
  1568. */
  1569. static void
  1570. hal_rx_flow_get_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t fse_offset,
  1571. uint32_t *fse, qdf_size_t len)
  1572. {
  1573. int i;
  1574. if (len != HAL_RX_FST_ENTRY_SIZE)
  1575. return;
  1576. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1577. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1578. }
  1579. /**
  1580. * hal_rx_msdu_get_reo_destination_indication_6750() - API to get
  1581. * reo_destination_indication from rx_msdu_end TLV
  1582. * @buf: pointer to the start of RX PKT TLV headers
  1583. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1584. *
  1585. * Return: none
  1586. */
  1587. static void
  1588. hal_rx_msdu_get_reo_destination_indication_6750(uint8_t *buf,
  1589. uint32_t *reo_destination_indication)
  1590. {
  1591. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1592. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1593. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1594. }
  1595. static
  1596. void hal_compute_reo_remap_ix2_ix3_6750(uint32_t *ring, uint32_t num_rings,
  1597. uint32_t *remap1, uint32_t *remap2)
  1598. {
  1599. switch (num_rings) {
  1600. case 3:
  1601. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1602. HAL_REO_REMAP_IX2(ring[1], 17) |
  1603. HAL_REO_REMAP_IX2(ring[2], 18) |
  1604. HAL_REO_REMAP_IX2(ring[0], 19) |
  1605. HAL_REO_REMAP_IX2(ring[1], 20) |
  1606. HAL_REO_REMAP_IX2(ring[2], 21) |
  1607. HAL_REO_REMAP_IX2(ring[0], 22) |
  1608. HAL_REO_REMAP_IX2(ring[1], 23);
  1609. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1610. HAL_REO_REMAP_IX3(ring[0], 25) |
  1611. HAL_REO_REMAP_IX3(ring[1], 26) |
  1612. HAL_REO_REMAP_IX3(ring[2], 27) |
  1613. HAL_REO_REMAP_IX3(ring[0], 28) |
  1614. HAL_REO_REMAP_IX3(ring[1], 29) |
  1615. HAL_REO_REMAP_IX3(ring[2], 30) |
  1616. HAL_REO_REMAP_IX3(ring[0], 31);
  1617. break;
  1618. case 4:
  1619. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1620. HAL_REO_REMAP_IX2(ring[1], 17) |
  1621. HAL_REO_REMAP_IX2(ring[2], 18) |
  1622. HAL_REO_REMAP_IX2(ring[3], 19) |
  1623. HAL_REO_REMAP_IX2(ring[0], 20) |
  1624. HAL_REO_REMAP_IX2(ring[1], 21) |
  1625. HAL_REO_REMAP_IX2(ring[2], 22) |
  1626. HAL_REO_REMAP_IX2(ring[3], 23);
  1627. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1628. HAL_REO_REMAP_IX3(ring[1], 25) |
  1629. HAL_REO_REMAP_IX3(ring[2], 26) |
  1630. HAL_REO_REMAP_IX3(ring[3], 27) |
  1631. HAL_REO_REMAP_IX3(ring[0], 28) |
  1632. HAL_REO_REMAP_IX3(ring[1], 29) |
  1633. HAL_REO_REMAP_IX3(ring[2], 30) |
  1634. HAL_REO_REMAP_IX3(ring[3], 31);
  1635. break;
  1636. }
  1637. }
  1638. static
  1639. void hal_compute_reo_remap_ix0_6750(uint32_t *remap0)
  1640. {
  1641. *remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
  1642. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  1643. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  1644. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  1645. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  1646. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1647. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1648. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1649. }
  1650. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1651. /**
  1652. * hal_get_first_wow_wakeup_packet_6750() - Function to retrieve
  1653. * rx_msdu_end_1_reserved_1a
  1654. * @buf: Network buffer
  1655. *
  1656. * reserved_1a is used by target to tag the first packet that wakes up host from
  1657. * WoW
  1658. *
  1659. * Dummy function for QCA6750
  1660. *
  1661. * Return: 1 to indicate it is first packet received that wakes up host from
  1662. * WoW. Otherwise 0
  1663. */
  1664. static inline uint8_t hal_get_first_wow_wakeup_packet_6750(uint8_t *buf)
  1665. {
  1666. return 0;
  1667. }
  1668. #endif
  1669. static void hal_hw_txrx_ops_attach_qca6750(struct hal_soc *hal_soc)
  1670. {
  1671. /* init and setup */
  1672. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1673. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1674. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1675. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1676. hal_soc->ops->hal_get_window_address = hal_get_window_address_6750;
  1677. hal_soc->ops->hal_reo_set_err_dst_remap = hal_reo_set_err_dst_remap_6750;
  1678. /* tx */
  1679. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1680. hal_tx_desc_set_dscp_tid_table_id_6750;
  1681. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6750;
  1682. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6750;
  1683. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6750;
  1684. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1685. hal_tx_desc_set_buf_addr_generic_li;
  1686. hal_soc->ops->hal_tx_desc_set_search_type =
  1687. hal_tx_desc_set_search_type_generic_li;
  1688. hal_soc->ops->hal_tx_desc_set_search_index =
  1689. hal_tx_desc_set_search_index_generic_li;
  1690. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1691. hal_tx_desc_set_cache_set_num_generic_li;
  1692. hal_soc->ops->hal_tx_comp_get_status =
  1693. hal_tx_comp_get_status_generic_li;
  1694. hal_soc->ops->hal_tx_comp_get_release_reason =
  1695. hal_tx_comp_get_release_reason_generic_li;
  1696. hal_soc->ops->hal_get_wbm_internal_error =
  1697. hal_get_wbm_internal_error_generic_li;
  1698. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6750;
  1699. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1700. hal_tx_init_cmd_credit_ring_6750;
  1701. /* rx */
  1702. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1703. hal_rx_msdu_start_nss_get_6750;
  1704. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1705. hal_rx_mon_hw_desc_get_mpdu_status_6750;
  1706. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6750;
  1707. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1708. hal_rx_proc_phyrx_other_receive_info_tlv_6750;
  1709. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1710. hal_rx_dump_msdu_start_tlv_6750;
  1711. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6750;
  1712. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6750;
  1713. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1714. hal_rx_mpdu_start_tid_get_6750;
  1715. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1716. hal_rx_msdu_start_reception_type_get_6750;
  1717. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1718. hal_rx_msdu_end_da_idx_get_6750;
  1719. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1720. hal_rx_msdu_desc_info_get_ptr_6750;
  1721. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1722. hal_rx_link_desc_msdu0_ptr_6750;
  1723. hal_soc->ops->hal_reo_status_get_header =
  1724. hal_reo_status_get_header_6750;
  1725. hal_soc->ops->hal_rx_status_get_tlv_info =
  1726. hal_rx_status_get_tlv_info_generic_li;
  1727. hal_soc->ops->hal_rx_wbm_err_info_get =
  1728. hal_rx_wbm_err_info_get_generic_li;
  1729. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1730. hal_rx_dump_mpdu_start_tlv_generic_li;
  1731. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1732. hal_tx_set_pcp_tid_map_generic_li;
  1733. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1734. hal_tx_update_pcp_tid_generic_li;
  1735. hal_soc->ops->hal_tx_set_tidmap_prty =
  1736. hal_tx_update_tidmap_prty_generic_li;
  1737. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1738. hal_rx_get_rx_fragment_number_6750;
  1739. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1740. hal_rx_msdu_end_da_is_mcbc_get_6750;
  1741. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1742. hal_rx_msdu_end_sa_is_valid_get_6750;
  1743. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1744. hal_rx_msdu_end_sa_idx_get_6750;
  1745. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1746. hal_rx_desc_is_first_msdu_6750;
  1747. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1748. hal_rx_msdu_end_l3_hdr_padding_get_6750;
  1749. hal_soc->ops->hal_rx_encryption_info_valid =
  1750. hal_rx_encryption_info_valid_6750;
  1751. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6750;
  1752. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1753. hal_rx_msdu_end_first_msdu_get_6750;
  1754. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1755. hal_rx_msdu_end_da_is_valid_get_6750;
  1756. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1757. hal_rx_msdu_end_last_msdu_get_6750;
  1758. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1759. hal_rx_get_mpdu_mac_ad4_valid_6750;
  1760. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1761. hal_rx_mpdu_start_sw_peer_id_get_6750;
  1762. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1763. hal_rx_mpdu_peer_meta_data_get_li;
  1764. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6750;
  1765. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6750;
  1766. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1767. hal_rx_get_mpdu_frame_control_valid_6750;
  1768. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1769. hal_rx_get_frame_ctrl_field_li;
  1770. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6750;
  1771. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6750;
  1772. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6750;
  1773. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6750;
  1774. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1775. hal_rx_get_mpdu_sequence_control_valid_6750;
  1776. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6750;
  1777. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6750;
  1778. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1779. hal_rx_hw_desc_get_ppduid_get_6750;
  1780. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1781. hal_rx_msdu0_buffer_addr_lsb_6750;
  1782. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1783. hal_rx_msdu_desc_info_ptr_get_6750;
  1784. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6750;
  1785. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6750;
  1786. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6750;
  1787. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6750;
  1788. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1789. hal_rx_get_mac_addr2_valid_6750;
  1790. hal_soc->ops->hal_rx_get_filter_category =
  1791. hal_rx_get_filter_category_6750;
  1792. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6750;
  1793. hal_soc->ops->hal_reo_config = hal_reo_config_6750;
  1794. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6750;
  1795. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1796. hal_rx_msdu_flow_idx_invalid_6750;
  1797. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1798. hal_rx_msdu_flow_idx_timeout_6750;
  1799. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1800. hal_rx_msdu_fse_metadata_get_6750;
  1801. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1802. hal_rx_msdu_cce_match_get_li;
  1803. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1804. hal_rx_msdu_cce_metadata_get_6750;
  1805. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1806. hal_rx_msdu_get_flow_params_6750;
  1807. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1808. hal_rx_tlv_get_tcp_chksum_6750;
  1809. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6750;
  1810. #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
  1811. defined(WLAN_ENH_CFR_ENABLE)
  1812. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6750;
  1813. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6750;
  1814. #endif
  1815. /* rx - msdu end fast path info fields */
  1816. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1817. hal_rx_msdu_packet_metadata_get_generic_li;
  1818. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1819. hal_rx_get_fisa_cumulative_l4_checksum_6750;
  1820. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1821. hal_rx_get_fisa_cumulative_ip_length_6750;
  1822. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6750;
  1823. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1824. hal_rx_get_flow_agg_continuation_6750;
  1825. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1826. hal_rx_get_flow_agg_count_6750;
  1827. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6750;
  1828. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1829. hal_rx_mpdu_start_tlv_tag_valid_6750;
  1830. /* rx - TLV struct offsets */
  1831. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1832. hal_rx_msdu_end_offset_get_generic;
  1833. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1834. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1835. hal_rx_msdu_start_offset_get_generic;
  1836. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1837. hal_rx_mpdu_start_offset_get_generic;
  1838. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1839. hal_rx_mpdu_end_offset_get_generic;
  1840. #ifndef NO_RX_PKT_HDR_TLV
  1841. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1842. hal_rx_pkt_tlv_offset_get_generic;
  1843. #endif
  1844. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6750;
  1845. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1846. hal_rx_flow_get_tuple_info_li;
  1847. hal_soc->ops->hal_rx_flow_delete_entry =
  1848. hal_rx_flow_delete_entry_li;
  1849. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1850. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1851. hal_compute_reo_remap_ix2_ix3_6750;
  1852. /* CMEM FSE */
  1853. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  1854. hal_rx_flow_setup_cmem_fse_6750;
  1855. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  1856. hal_rx_flow_get_cmem_fse_ts_6750;
  1857. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6750;
  1858. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1859. hal_rx_msdu_get_reo_destination_indication_6750;
  1860. hal_soc->ops->hal_setup_link_idle_list =
  1861. hal_setup_link_idle_list_generic_li;
  1862. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1863. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1864. hal_get_first_wow_wakeup_packet_6750;
  1865. #endif
  1866. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1867. hal_compute_reo_remap_ix0_6750;
  1868. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1869. hal_rx_msdu_start_get_len_6750;
  1870. };
  1871. struct hal_hw_srng_config hw_srng_table_6750[] = {
  1872. /* TODO: max_rings can populated by querying HW capabilities */
  1873. { /* REO_DST */
  1874. .start_ring_id = HAL_SRNG_REO2SW1,
  1875. .max_rings = 4,
  1876. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1877. .lmac_ring = FALSE,
  1878. .ring_dir = HAL_SRNG_DST_RING,
  1879. .reg_start = {
  1880. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1881. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1882. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1883. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1884. },
  1885. .reg_size = {
  1886. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1887. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1888. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1889. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1890. },
  1891. .max_size =
  1892. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1893. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1894. },
  1895. { /* REO_EXCEPTION */
  1896. /* Designating REO2TCL ring as exception ring. This ring is
  1897. * similar to other REO2SW rings though it is named as REO2TCL.
  1898. * Any of theREO2SW rings can be used as exception ring.
  1899. */
  1900. .start_ring_id = HAL_SRNG_REO2TCL,
  1901. .max_rings = 1,
  1902. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1903. .lmac_ring = FALSE,
  1904. .ring_dir = HAL_SRNG_DST_RING,
  1905. .reg_start = {
  1906. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1907. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1908. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1909. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1910. },
  1911. /* Single ring - provide ring size if multiple rings of this
  1912. * type are supported
  1913. */
  1914. .reg_size = {},
  1915. .max_size =
  1916. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1917. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1918. },
  1919. { /* REO_REINJECT */
  1920. .start_ring_id = HAL_SRNG_SW2REO,
  1921. .max_rings = 1,
  1922. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1923. .lmac_ring = FALSE,
  1924. .ring_dir = HAL_SRNG_SRC_RING,
  1925. .reg_start = {
  1926. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1927. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1928. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1929. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1930. },
  1931. /* Single ring - provide ring size if multiple rings of this
  1932. * type are supported
  1933. */
  1934. .reg_size = {},
  1935. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1936. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1937. },
  1938. { /* REO_CMD */
  1939. .start_ring_id = HAL_SRNG_REO_CMD,
  1940. .max_rings = 1,
  1941. .entry_size = (sizeof(struct tlv_32_hdr) +
  1942. sizeof(struct reo_get_queue_stats)) >> 2,
  1943. .lmac_ring = FALSE,
  1944. .ring_dir = HAL_SRNG_SRC_RING,
  1945. .reg_start = {
  1946. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1947. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1948. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1949. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1950. },
  1951. /* Single ring - provide ring size if multiple rings of this
  1952. * type are supported
  1953. */
  1954. .reg_size = {},
  1955. .max_size =
  1956. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1957. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1958. },
  1959. { /* REO_STATUS */
  1960. .start_ring_id = HAL_SRNG_REO_STATUS,
  1961. .max_rings = 1,
  1962. .entry_size = (sizeof(struct tlv_32_hdr) +
  1963. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1964. .lmac_ring = FALSE,
  1965. .ring_dir = HAL_SRNG_DST_RING,
  1966. .reg_start = {
  1967. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1968. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1969. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1970. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1971. },
  1972. /* Single ring - provide ring size if multiple rings of this
  1973. * type are supported
  1974. */
  1975. .reg_size = {},
  1976. .max_size =
  1977. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1978. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1979. },
  1980. { /* TCL_DATA */
  1981. .start_ring_id = HAL_SRNG_SW2TCL1,
  1982. .max_rings = 3,
  1983. .entry_size = (sizeof(struct tlv_32_hdr) +
  1984. sizeof(struct tcl_data_cmd)) >> 2,
  1985. .lmac_ring = FALSE,
  1986. .ring_dir = HAL_SRNG_SRC_RING,
  1987. .reg_start = {
  1988. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1989. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1990. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1991. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1992. },
  1993. .reg_size = {
  1994. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1995. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1996. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1997. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1998. },
  1999. .max_size =
  2000. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2001. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2002. },
  2003. { /* TCL_CMD */
  2004. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  2005. .max_rings = 1,
  2006. .entry_size = (sizeof(struct tlv_32_hdr) +
  2007. sizeof(struct tcl_gse_cmd)) >> 2,
  2008. .lmac_ring = FALSE,
  2009. .ring_dir = HAL_SRNG_SRC_RING,
  2010. .reg_start = {
  2011. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  2012. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2013. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  2014. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2015. },
  2016. /* Single ring - provide ring size if multiple rings of this
  2017. * type are supported
  2018. */
  2019. .reg_size = {},
  2020. .max_size =
  2021. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  2022. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  2023. },
  2024. { /* TCL_STATUS */
  2025. .start_ring_id = HAL_SRNG_TCL_STATUS,
  2026. .max_rings = 1,
  2027. .entry_size = (sizeof(struct tlv_32_hdr) +
  2028. sizeof(struct tcl_status_ring)) >> 2,
  2029. .lmac_ring = FALSE,
  2030. .ring_dir = HAL_SRNG_DST_RING,
  2031. .reg_start = {
  2032. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  2033. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2034. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  2035. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  2036. },
  2037. /* Single ring - provide ring size if multiple rings of this
  2038. * type are supported
  2039. */
  2040. .reg_size = {},
  2041. .max_size =
  2042. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2043. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  2044. },
  2045. { /* CE_SRC */
  2046. .start_ring_id = HAL_SRNG_CE_0_SRC,
  2047. .max_rings = 12,
  2048. .entry_size = sizeof(struct ce_src_desc) >> 2,
  2049. .lmac_ring = FALSE,
  2050. .ring_dir = HAL_SRNG_SRC_RING,
  2051. .reg_start = {
  2052. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2053. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  2054. },
  2055. .reg_size = {
  2056. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2057. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2058. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  2059. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2060. },
  2061. .max_size =
  2062. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2063. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2064. },
  2065. { /* CE_DST */
  2066. .start_ring_id = HAL_SRNG_CE_0_DST,
  2067. .max_rings = 12,
  2068. .entry_size = 8 >> 2,
  2069. /*TODO: entry_size above should actually be
  2070. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2071. * of struct ce_dst_desc in HW header files
  2072. */
  2073. .lmac_ring = FALSE,
  2074. .ring_dir = HAL_SRNG_SRC_RING,
  2075. .reg_start = {
  2076. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2077. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  2078. },
  2079. .reg_size = {
  2080. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2081. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2082. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2083. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2084. },
  2085. .max_size =
  2086. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2087. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  2088. },
  2089. { /* CE_DST_STATUS */
  2090. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2091. .max_rings = 12,
  2092. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2093. .lmac_ring = FALSE,
  2094. .ring_dir = HAL_SRNG_DST_RING,
  2095. .reg_start = {
  2096. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  2097. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  2098. },
  2099. /* TODO: check destination status ring registers */
  2100. .reg_size = {
  2101. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2102. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2103. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  2104. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  2105. },
  2106. .max_size =
  2107. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2108. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2109. },
  2110. { /* WBM_IDLE_LINK */
  2111. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2112. .max_rings = 1,
  2113. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2114. .lmac_ring = FALSE,
  2115. .ring_dir = HAL_SRNG_SRC_RING,
  2116. .reg_start = {
  2117. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2118. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2119. },
  2120. /* Single ring - provide ring size if multiple rings of this
  2121. * type are supported
  2122. */
  2123. .reg_size = {},
  2124. .max_size =
  2125. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2126. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2127. },
  2128. { /* SW2WBM_RELEASE */
  2129. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2130. .max_rings = 1,
  2131. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2132. .lmac_ring = FALSE,
  2133. .ring_dir = HAL_SRNG_SRC_RING,
  2134. .reg_start = {
  2135. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2136. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2137. },
  2138. /* Single ring - provide ring size if multiple rings of this
  2139. * type are supported
  2140. */
  2141. .reg_size = {},
  2142. .max_size =
  2143. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2144. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2145. },
  2146. { /* WBM2SW_RELEASE */
  2147. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2148. #if defined(TX_MULTI_TCL) || defined(CONFIG_PLD_IPCIE_FW_SIM)
  2149. .max_rings = 5,
  2150. #else
  2151. .max_rings = 4,
  2152. #endif
  2153. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2154. .lmac_ring = FALSE,
  2155. .ring_dir = HAL_SRNG_DST_RING,
  2156. .reg_start = {
  2157. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2158. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2159. },
  2160. .reg_size = {
  2161. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2162. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2163. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2164. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2165. },
  2166. .max_size =
  2167. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2168. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2169. },
  2170. { /* RXDMA_BUF */
  2171. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2172. #ifdef IPA_OFFLOAD
  2173. .max_rings = 3,
  2174. #else
  2175. .max_rings = 2,
  2176. #endif
  2177. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2178. .lmac_ring = TRUE,
  2179. .ring_dir = HAL_SRNG_SRC_RING,
  2180. /* reg_start is not set because LMAC rings are not accessed
  2181. * from host
  2182. */
  2183. .reg_start = {},
  2184. .reg_size = {},
  2185. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2186. },
  2187. { /* RXDMA_DST */
  2188. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2189. .max_rings = 1,
  2190. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2191. .lmac_ring = TRUE,
  2192. .ring_dir = HAL_SRNG_DST_RING,
  2193. /* reg_start is not set because LMAC rings are not accessed
  2194. * from host
  2195. */
  2196. .reg_start = {},
  2197. .reg_size = {},
  2198. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2199. },
  2200. { /* RXDMA_MONITOR_BUF */
  2201. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2202. .max_rings = 1,
  2203. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2204. .lmac_ring = TRUE,
  2205. .ring_dir = HAL_SRNG_SRC_RING,
  2206. /* reg_start is not set because LMAC rings are not accessed
  2207. * from host
  2208. */
  2209. .reg_start = {},
  2210. .reg_size = {},
  2211. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2212. },
  2213. { /* RXDMA_MONITOR_STATUS */
  2214. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2215. .max_rings = 1,
  2216. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2217. .lmac_ring = TRUE,
  2218. .ring_dir = HAL_SRNG_SRC_RING,
  2219. /* reg_start is not set because LMAC rings are not accessed
  2220. * from host
  2221. */
  2222. .reg_start = {},
  2223. .reg_size = {},
  2224. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2225. },
  2226. { /* RXDMA_MONITOR_DST */
  2227. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2228. .max_rings = 1,
  2229. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2230. .lmac_ring = TRUE,
  2231. .ring_dir = HAL_SRNG_DST_RING,
  2232. /* reg_start is not set because LMAC rings are not accessed
  2233. * from host
  2234. */
  2235. .reg_start = {},
  2236. .reg_size = {},
  2237. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2238. },
  2239. { /* RXDMA_MONITOR_DESC */
  2240. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2241. .max_rings = 1,
  2242. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2243. .lmac_ring = TRUE,
  2244. .ring_dir = HAL_SRNG_SRC_RING,
  2245. /* reg_start is not set because LMAC rings are not accessed
  2246. * from host
  2247. */
  2248. .reg_start = {},
  2249. .reg_size = {},
  2250. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2251. },
  2252. { /* DIR_BUF_RX_DMA_SRC */
  2253. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2254. /*
  2255. * one ring is for spectral scan
  2256. * the other is for cfr
  2257. */
  2258. .max_rings = 2,
  2259. .entry_size = 2,
  2260. .lmac_ring = TRUE,
  2261. .ring_dir = HAL_SRNG_SRC_RING,
  2262. /* reg_start is not set because LMAC rings are not accessed
  2263. * from host
  2264. */
  2265. .reg_start = {},
  2266. .reg_size = {},
  2267. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2268. },
  2269. #ifdef WLAN_FEATURE_CIF_CFR
  2270. { /* WIFI_POS_SRC */
  2271. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2272. .max_rings = 1,
  2273. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2274. .lmac_ring = TRUE,
  2275. .ring_dir = HAL_SRNG_SRC_RING,
  2276. /* reg_start is not set because LMAC rings are not accessed
  2277. * from host
  2278. */
  2279. .reg_start = {},
  2280. .reg_size = {},
  2281. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2282. },
  2283. #endif
  2284. { /* REO2PPE */ 0},
  2285. { /* PPE2TCL */ 0},
  2286. { /* PPE_RELEASE */ 0},
  2287. { /* TX_MONITOR_BUF */ 0},
  2288. { /* TX_MONITOR_DST */ 0},
  2289. { /* SW2RXDMA_NEW */ 0},
  2290. { /* SW2RXDMA_LINK_RELEASE */ 0},
  2291. };
  2292. /**
  2293. * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
  2294. * offset and srng table
  2295. * @hal_soc: HAL SoC context
  2296. */
  2297. void hal_qca6750_attach(struct hal_soc *hal_soc)
  2298. {
  2299. hal_soc->hw_srng_table = hw_srng_table_6750;
  2300. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2301. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2302. hal_hw_txrx_ops_attach_qca6750(hal_soc);
  2303. }