hal_srng.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "hal_api.h"
  21. #include "hal_reo.h"
  22. #include "target_type.h"
  23. #include "qdf_module.h"
  24. #include "wcss_version.h"
  25. #include <qdf_tracepoint.h>
  26. #include "qdf_ssr_driver_dump.h"
  27. struct tcl_data_cmd gtcl_data_symbol __attribute__((used));
  28. #ifdef QCA_WIFI_QCA8074
  29. void hal_qca6290_attach(struct hal_soc *hal);
  30. #endif
  31. #ifdef QCA_WIFI_QCA8074
  32. void hal_qca8074_attach(struct hal_soc *hal);
  33. #endif
  34. #if defined(QCA_WIFI_QCA8074V2) || defined(QCA_WIFI_QCA6018) || \
  35. defined(QCA_WIFI_QCA9574)
  36. void hal_qca8074v2_attach(struct hal_soc *hal);
  37. #endif
  38. #ifdef QCA_WIFI_QCA6390
  39. void hal_qca6390_attach(struct hal_soc *hal);
  40. #endif
  41. #ifdef QCA_WIFI_QCA6490
  42. void hal_qca6490_attach(struct hal_soc *hal);
  43. #endif
  44. #ifdef QCA_WIFI_QCN9000
  45. void hal_qcn9000_attach(struct hal_soc *hal);
  46. #endif
  47. #ifdef QCA_WIFI_QCN9224
  48. void hal_qcn9224v2_attach(struct hal_soc *hal);
  49. #endif
  50. #if defined(QCA_WIFI_QCN6122) || defined(QCA_WIFI_QCN9160)
  51. void hal_qcn6122_attach(struct hal_soc *hal);
  52. #endif
  53. #ifdef QCA_WIFI_QCN6432
  54. void hal_qcn6432_attach(struct hal_soc *hal);
  55. #endif
  56. #ifdef QCA_WIFI_QCA6750
  57. void hal_qca6750_attach(struct hal_soc *hal);
  58. #endif
  59. #ifdef QCA_WIFI_QCA5018
  60. void hal_qca5018_attach(struct hal_soc *hal);
  61. #endif
  62. #ifdef QCA_WIFI_QCA5332
  63. void hal_qca5332_attach(struct hal_soc *hal);
  64. #endif
  65. #ifdef QCA_WIFI_KIWI
  66. void hal_kiwi_attach(struct hal_soc *hal);
  67. #endif
  68. #ifdef ENABLE_VERBOSE_DEBUG
  69. bool is_hal_verbose_debug_enabled;
  70. #endif
  71. #define HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(x) ((x) + 0x4)
  72. #define HAL_REO_DESTINATION_RING_CTRL_IX_1_ADDR(x) ((x) + 0x8)
  73. #define HAL_REO_DESTINATION_RING_CTRL_IX_2_ADDR(x) ((x) + 0xc)
  74. #define HAL_REO_DESTINATION_RING_CTRL_IX_3_ADDR(x) ((x) + 0x10)
  75. #ifdef ENABLE_HAL_REG_WR_HISTORY
  76. struct hal_reg_write_fail_history hal_reg_wr_hist;
  77. void hal_reg_wr_fail_history_add(struct hal_soc *hal_soc,
  78. uint32_t offset,
  79. uint32_t wr_val, uint32_t rd_val)
  80. {
  81. struct hal_reg_write_fail_entry *record;
  82. int idx;
  83. idx = hal_history_get_next_index(&hal_soc->reg_wr_fail_hist->index,
  84. HAL_REG_WRITE_HIST_SIZE);
  85. record = &hal_soc->reg_wr_fail_hist->record[idx];
  86. record->timestamp = qdf_get_log_timestamp();
  87. record->reg_offset = offset;
  88. record->write_val = wr_val;
  89. record->read_val = rd_val;
  90. }
  91. static void hal_reg_write_fail_history_init(struct hal_soc *hal)
  92. {
  93. hal->reg_wr_fail_hist = &hal_reg_wr_hist;
  94. qdf_atomic_set(&hal->reg_wr_fail_hist->index, -1);
  95. }
  96. #else
  97. static void hal_reg_write_fail_history_init(struct hal_soc *hal)
  98. {
  99. }
  100. #endif
  101. /**
  102. * hal_get_srng_ring_id() - get the ring id of a described ring
  103. * @hal: hal_soc data structure
  104. * @ring_type: type enum describing the ring
  105. * @ring_num: which ring of the ring type
  106. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  107. *
  108. * Return: the ring id or -EINVAL if the ring does not exist.
  109. */
  110. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  111. int ring_num, int mac_id)
  112. {
  113. struct hal_hw_srng_config *ring_config =
  114. HAL_SRNG_CONFIG(hal, ring_type);
  115. int ring_id;
  116. if (ring_num >= ring_config->max_rings) {
  117. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  118. "%s: ring_num exceeded maximum no. of supported rings",
  119. __func__);
  120. /* TODO: This is a programming error. Assert if this happens */
  121. return -EINVAL;
  122. }
  123. /*
  124. * Some DMAC rings share a common source ring, hence don't provide them
  125. * with separate ring IDs per LMAC.
  126. */
  127. if (ring_config->lmac_ring && !ring_config->dmac_cmn_ring) {
  128. ring_id = (ring_config->start_ring_id + ring_num +
  129. (mac_id * HAL_MAX_RINGS_PER_LMAC));
  130. } else {
  131. ring_id = ring_config->start_ring_id + ring_num;
  132. }
  133. return ring_id;
  134. }
  135. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  136. {
  137. /* TODO: Should we allocate srng structures dynamically? */
  138. return &(hal->srng_list[ring_id]);
  139. }
  140. #ifndef SHADOW_REG_CONFIG_DISABLED
  141. #define HP_OFFSET_IN_REG_START 1
  142. #define OFFSET_FROM_HP_TO_TP 4
  143. static void hal_update_srng_hp_tp_address(struct hal_soc *hal_soc,
  144. int shadow_config_index,
  145. int ring_type,
  146. int ring_num)
  147. {
  148. struct hal_srng *srng;
  149. int ring_id;
  150. struct hal_hw_srng_config *ring_config =
  151. HAL_SRNG_CONFIG(hal_soc, ring_type);
  152. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  153. if (ring_id < 0)
  154. return;
  155. srng = hal_get_srng(hal_soc, ring_id);
  156. if (ring_config->ring_dir == HAL_SRNG_DST_RING) {
  157. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  158. + hal_soc->dev_base_addr;
  159. hal_debug("tp_addr=%pK dev base addr %pK index %u",
  160. srng->u.dst_ring.tp_addr, hal_soc->dev_base_addr,
  161. shadow_config_index);
  162. } else {
  163. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  164. + hal_soc->dev_base_addr;
  165. hal_debug("hp_addr=%pK dev base addr %pK index %u",
  166. srng->u.src_ring.hp_addr,
  167. hal_soc->dev_base_addr, shadow_config_index);
  168. }
  169. }
  170. #endif
  171. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  172. void hal_set_one_target_reg_config(struct hal_soc *hal,
  173. uint32_t target_reg_offset,
  174. int list_index)
  175. {
  176. int i = list_index;
  177. qdf_assert_always(i < MAX_GENERIC_SHADOW_REG);
  178. hal->list_shadow_reg_config[i].target_register =
  179. target_reg_offset;
  180. hal->num_generic_shadow_regs_configured++;
  181. }
  182. qdf_export_symbol(hal_set_one_target_reg_config);
  183. #define REO_R0_DESTINATION_RING_CTRL_ADDR_OFFSET 0x4
  184. #define MAX_REO_REMAP_SHADOW_REGS 4
  185. QDF_STATUS hal_set_shadow_regs(void *hal_soc)
  186. {
  187. uint32_t target_reg_offset;
  188. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  189. int i;
  190. struct hal_hw_srng_config *srng_config =
  191. &hal->hw_srng_table[WBM2SW_RELEASE];
  192. uint32_t reo_reg_base;
  193. reo_reg_base = hal_get_reo_reg_base_offset(hal_soc);
  194. target_reg_offset =
  195. HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(reo_reg_base);
  196. for (i = 0; i < MAX_REO_REMAP_SHADOW_REGS; i++) {
  197. hal_set_one_target_reg_config(hal, target_reg_offset, i);
  198. target_reg_offset += REO_R0_DESTINATION_RING_CTRL_ADDR_OFFSET;
  199. }
  200. target_reg_offset = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  201. target_reg_offset += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  202. * HAL_IPA_TX_COMP_RING_IDX);
  203. hal_set_one_target_reg_config(hal, target_reg_offset, i);
  204. return QDF_STATUS_SUCCESS;
  205. }
  206. qdf_export_symbol(hal_set_shadow_regs);
  207. QDF_STATUS hal_construct_shadow_regs(void *hal_soc)
  208. {
  209. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  210. int shadow_config_index = hal->num_shadow_registers_configured;
  211. int i;
  212. int num_regs = hal->num_generic_shadow_regs_configured;
  213. for (i = 0; i < num_regs; i++) {
  214. qdf_assert_always(shadow_config_index < MAX_SHADOW_REGISTERS);
  215. hal->shadow_config[shadow_config_index].addr =
  216. hal->list_shadow_reg_config[i].target_register;
  217. hal->list_shadow_reg_config[i].shadow_config_index =
  218. shadow_config_index;
  219. hal->list_shadow_reg_config[i].va =
  220. SHADOW_REGISTER(shadow_config_index) +
  221. (uintptr_t)hal->dev_base_addr;
  222. hal_debug("target_reg %x, shadow register 0x%x shadow_index 0x%x",
  223. hal->shadow_config[shadow_config_index].addr,
  224. SHADOW_REGISTER(shadow_config_index),
  225. shadow_config_index);
  226. shadow_config_index++;
  227. hal->num_shadow_registers_configured++;
  228. }
  229. return QDF_STATUS_SUCCESS;
  230. }
  231. qdf_export_symbol(hal_construct_shadow_regs);
  232. #endif
  233. #ifndef SHADOW_REG_CONFIG_DISABLED
  234. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  235. int ring_type,
  236. int ring_num)
  237. {
  238. uint32_t target_register;
  239. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  240. struct hal_hw_srng_config *srng_config = &hal->hw_srng_table[ring_type];
  241. int shadow_config_index = hal->num_shadow_registers_configured;
  242. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  243. QDF_ASSERT(0);
  244. return QDF_STATUS_E_RESOURCES;
  245. }
  246. hal->num_shadow_registers_configured++;
  247. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  248. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  249. *ring_num);
  250. /* if the ring is a dst ring, we need to shadow the tail pointer */
  251. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  252. target_register += OFFSET_FROM_HP_TO_TP;
  253. hal->shadow_config[shadow_config_index].addr = target_register;
  254. /* update hp/tp addr in the hal_soc structure*/
  255. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  256. ring_num);
  257. hal_debug("target_reg %x, shadow register 0x%x shadow_index 0x%x, ring_type %d, ring num %d",
  258. target_register,
  259. SHADOW_REGISTER(shadow_config_index),
  260. shadow_config_index,
  261. ring_type, ring_num);
  262. return QDF_STATUS_SUCCESS;
  263. }
  264. qdf_export_symbol(hal_set_one_shadow_config);
  265. QDF_STATUS hal_construct_srng_shadow_regs(void *hal_soc)
  266. {
  267. int ring_type, ring_num;
  268. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  269. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  270. struct hal_hw_srng_config *srng_config =
  271. &hal->hw_srng_table[ring_type];
  272. if (ring_type == CE_SRC ||
  273. ring_type == CE_DST ||
  274. ring_type == CE_DST_STATUS)
  275. continue;
  276. if (srng_config->lmac_ring)
  277. continue;
  278. for (ring_num = 0; ring_num < srng_config->max_rings;
  279. ring_num++)
  280. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  281. }
  282. return QDF_STATUS_SUCCESS;
  283. }
  284. qdf_export_symbol(hal_construct_srng_shadow_regs);
  285. #else
  286. QDF_STATUS hal_construct_srng_shadow_regs(void *hal_soc)
  287. {
  288. return QDF_STATUS_SUCCESS;
  289. }
  290. qdf_export_symbol(hal_construct_srng_shadow_regs);
  291. QDF_STATUS hal_set_one_shadow_config(void *hal_soc, int ring_type,
  292. int ring_num)
  293. {
  294. return QDF_STATUS_SUCCESS;
  295. }
  296. qdf_export_symbol(hal_set_one_shadow_config);
  297. #endif
  298. void hal_get_shadow_config(void *hal_soc,
  299. struct pld_shadow_reg_v2_cfg **shadow_config,
  300. int *num_shadow_registers_configured)
  301. {
  302. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  303. *shadow_config = &hal->shadow_config[0].v2;
  304. *num_shadow_registers_configured =
  305. hal->num_shadow_registers_configured;
  306. }
  307. qdf_export_symbol(hal_get_shadow_config);
  308. #ifdef CONFIG_SHADOW_V3
  309. void hal_get_shadow_v3_config(void *hal_soc,
  310. struct pld_shadow_reg_v3_cfg **shadow_config,
  311. int *num_shadow_registers_configured)
  312. {
  313. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  314. *shadow_config = &hal->shadow_config[0].v3;
  315. *num_shadow_registers_configured =
  316. hal->num_shadow_registers_configured;
  317. }
  318. qdf_export_symbol(hal_get_shadow_v3_config);
  319. #endif
  320. static bool hal_validate_shadow_register(struct hal_soc *hal,
  321. uint32_t *destination,
  322. uint32_t *shadow_address)
  323. {
  324. unsigned int index;
  325. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  326. int destination_ba_offset =
  327. ((char *)destination) - (char *)hal->dev_base_addr;
  328. index = shadow_address - shadow_0_offset;
  329. if (index >= MAX_SHADOW_REGISTERS) {
  330. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  331. "%s: index %x out of bounds", __func__, index);
  332. goto error;
  333. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  334. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  335. "%s: sanity check failure, expected %x, found %x",
  336. __func__, destination_ba_offset,
  337. hal->shadow_config[index].addr);
  338. goto error;
  339. }
  340. return true;
  341. error:
  342. qdf_print("baddr %pK, destination %pK, shadow_address %pK s0offset %pK index %x",
  343. hal->dev_base_addr, destination, shadow_address,
  344. shadow_0_offset, index);
  345. QDF_BUG(0);
  346. return false;
  347. }
  348. static void hal_target_based_configure(struct hal_soc *hal)
  349. {
  350. /*
  351. * Indicate Initialization of srngs to avoid force wake
  352. * as umac power collapse is not enabled yet
  353. */
  354. hal->init_phase = true;
  355. switch (hal->target_type) {
  356. #ifdef QCA_WIFI_QCA6290
  357. case TARGET_TYPE_QCA6290:
  358. hal->use_register_windowing = true;
  359. hal_qca6290_attach(hal);
  360. break;
  361. #endif
  362. #ifdef QCA_WIFI_QCA6390
  363. case TARGET_TYPE_QCA6390:
  364. hal->use_register_windowing = true;
  365. hal_qca6390_attach(hal);
  366. break;
  367. #endif
  368. #ifdef QCA_WIFI_QCA6490
  369. case TARGET_TYPE_QCA6490:
  370. hal->use_register_windowing = true;
  371. hal_qca6490_attach(hal);
  372. break;
  373. #endif
  374. #ifdef QCA_WIFI_QCA6750
  375. case TARGET_TYPE_QCA6750:
  376. hal->use_register_windowing = true;
  377. hal->static_window_map = true;
  378. hal_qca6750_attach(hal);
  379. break;
  380. #endif
  381. #ifdef QCA_WIFI_KIWI
  382. case TARGET_TYPE_KIWI:
  383. case TARGET_TYPE_MANGO:
  384. case TARGET_TYPE_PEACH:
  385. hal->use_register_windowing = true;
  386. hal_kiwi_attach(hal);
  387. break;
  388. #endif
  389. #if defined(QCA_WIFI_QCA8074) && defined(WIFI_TARGET_TYPE_3_0)
  390. case TARGET_TYPE_QCA8074:
  391. hal_qca8074_attach(hal);
  392. break;
  393. #endif
  394. #if defined(QCA_WIFI_QCA8074V2)
  395. case TARGET_TYPE_QCA8074V2:
  396. hal_qca8074v2_attach(hal);
  397. break;
  398. #endif
  399. #if defined(QCA_WIFI_QCA6018)
  400. case TARGET_TYPE_QCA6018:
  401. hal_qca8074v2_attach(hal);
  402. break;
  403. #endif
  404. #if defined(QCA_WIFI_QCA9574)
  405. case TARGET_TYPE_QCA9574:
  406. hal_qca8074v2_attach(hal);
  407. break;
  408. #endif
  409. #if defined(QCA_WIFI_QCN6122)
  410. case TARGET_TYPE_QCN6122:
  411. hal->use_register_windowing = true;
  412. /*
  413. * Static window map is enabled for qcn9000 to use 2mb bar
  414. * size and use multiple windows to write into registers.
  415. */
  416. hal->static_window_map = true;
  417. hal_qcn6122_attach(hal);
  418. break;
  419. #endif
  420. #if defined(QCA_WIFI_QCN9160)
  421. case TARGET_TYPE_QCN9160:
  422. hal->use_register_windowing = true;
  423. /*
  424. * Static window map is enabled for qcn9160 to use 2mb bar
  425. * size and use multiple windows to write into registers.
  426. */
  427. hal->static_window_map = true;
  428. hal_qcn6122_attach(hal);
  429. break;
  430. #endif
  431. #if defined(QCA_WIFI_QCN6432)
  432. case TARGET_TYPE_QCN6432:
  433. hal->use_register_windowing = true;
  434. /*
  435. * Static window map is enabled for qcn6432 to use 2mb bar
  436. * size and use multiple windows to write into registers.
  437. */
  438. hal->static_window_map = true;
  439. hal_qcn6432_attach(hal);
  440. break;
  441. #endif
  442. #ifdef QCA_WIFI_QCN9000
  443. case TARGET_TYPE_QCN9000:
  444. hal->use_register_windowing = true;
  445. /*
  446. * Static window map is enabled for qcn9000 to use 2mb bar
  447. * size and use multiple windows to write into registers.
  448. */
  449. hal->static_window_map = true;
  450. hal_qcn9000_attach(hal);
  451. break;
  452. #endif
  453. #ifdef QCA_WIFI_QCA5018
  454. case TARGET_TYPE_QCA5018:
  455. hal->use_register_windowing = true;
  456. hal->static_window_map = true;
  457. hal_qca5018_attach(hal);
  458. break;
  459. #endif
  460. #ifdef QCA_WIFI_QCN9224
  461. case TARGET_TYPE_QCN9224:
  462. hal->use_register_windowing = true;
  463. hal->static_window_map = true;
  464. if (hal->version == 1)
  465. qdf_assert_always(0);
  466. else
  467. hal_qcn9224v2_attach(hal);
  468. break;
  469. #endif
  470. #ifdef QCA_WIFI_QCA5332
  471. case TARGET_TYPE_QCA5332:
  472. hal->use_register_windowing = true;
  473. hal->static_window_map = true;
  474. hal_qca5332_attach(hal);
  475. break;
  476. #endif
  477. #ifdef QCA_WIFI_WCN6450
  478. case TARGET_TYPE_WCN6450:
  479. hal->use_register_windowing = true;
  480. hal->static_window_map = true;
  481. hal_wcn6450_attach(hal);
  482. break;
  483. #endif
  484. default:
  485. break;
  486. }
  487. }
  488. uint32_t hal_get_target_type(hal_soc_handle_t hal_soc_hdl)
  489. {
  490. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  491. struct hif_target_info *tgt_info =
  492. hif_get_target_info_handle(hal_soc->hif_handle);
  493. return tgt_info->target_type;
  494. }
  495. qdf_export_symbol(hal_get_target_type);
  496. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  497. /**
  498. * hal_is_reg_write_tput_level_high() - throughput level for delayed reg writes
  499. * @hal: hal_soc pointer
  500. *
  501. * Return: true if throughput is high, else false.
  502. */
  503. static inline bool hal_is_reg_write_tput_level_high(struct hal_soc *hal)
  504. {
  505. int bw_level = hif_get_bandwidth_level(hal->hif_handle);
  506. return (bw_level >= PLD_BUS_WIDTH_MEDIUM) ? true : false;
  507. }
  508. static inline
  509. char *hal_fill_reg_write_srng_stats(struct hal_srng *srng,
  510. char *buf, qdf_size_t size)
  511. {
  512. qdf_scnprintf(buf, size, "enq %u deq %u coal %u direct %u",
  513. srng->wstats.enqueues, srng->wstats.dequeues,
  514. srng->wstats.coalesces, srng->wstats.direct);
  515. return buf;
  516. }
  517. /* bytes for local buffer */
  518. #define HAL_REG_WRITE_SRNG_STATS_LEN 100
  519. #ifndef WLAN_SOFTUMAC_SUPPORT
  520. void hal_dump_reg_write_srng_stats(hal_soc_handle_t hal_soc_hdl)
  521. {
  522. struct hal_srng *srng;
  523. char buf[HAL_REG_WRITE_SRNG_STATS_LEN];
  524. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  525. srng = hal_get_srng(hal, HAL_SRNG_SW2TCL1);
  526. hal_debug("SW2TCL1: %s",
  527. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  528. srng = hal_get_srng(hal, HAL_SRNG_WBM2SW0_RELEASE);
  529. hal_debug("WBM2SW0: %s",
  530. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  531. srng = hal_get_srng(hal, HAL_SRNG_REO2SW1);
  532. hal_debug("REO2SW1: %s",
  533. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  534. srng = hal_get_srng(hal, HAL_SRNG_REO2SW2);
  535. hal_debug("REO2SW2: %s",
  536. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  537. srng = hal_get_srng(hal, HAL_SRNG_REO2SW3);
  538. hal_debug("REO2SW3: %s",
  539. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  540. }
  541. void hal_dump_reg_write_stats(hal_soc_handle_t hal_soc_hdl)
  542. {
  543. uint32_t *hist;
  544. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  545. hist = hal->stats.wstats.sched_delay;
  546. hal_debug("wstats: enq %u deq %u coal %u direct %u q_depth %u max_q %u sched-delay hist %u %u %u %u",
  547. qdf_atomic_read(&hal->stats.wstats.enqueues),
  548. hal->stats.wstats.dequeues,
  549. qdf_atomic_read(&hal->stats.wstats.coalesces),
  550. qdf_atomic_read(&hal->stats.wstats.direct),
  551. qdf_atomic_read(&hal->stats.wstats.q_depth),
  552. hal->stats.wstats.max_q_depth,
  553. hist[REG_WRITE_SCHED_DELAY_SUB_100us],
  554. hist[REG_WRITE_SCHED_DELAY_SUB_1000us],
  555. hist[REG_WRITE_SCHED_DELAY_SUB_5000us],
  556. hist[REG_WRITE_SCHED_DELAY_GT_5000us]);
  557. }
  558. #else
  559. void hal_dump_reg_write_srng_stats(hal_soc_handle_t hal_soc_hdl)
  560. {
  561. }
  562. /* TODO: Need separate logic for Evros */
  563. void hal_dump_reg_write_stats(hal_soc_handle_t hal_soc_hdl)
  564. {
  565. }
  566. #endif
  567. int hal_get_reg_write_pending_work(void *hal_soc)
  568. {
  569. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  570. return qdf_atomic_read(&hal->active_work_cnt);
  571. }
  572. #endif
  573. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  574. #ifdef MEMORY_DEBUG
  575. /*
  576. * Length of the queue(array) used to hold delayed register writes.
  577. * Must be a multiple of 2.
  578. */
  579. #define HAL_REG_WRITE_QUEUE_LEN 128
  580. #else
  581. #define HAL_REG_WRITE_QUEUE_LEN 32
  582. #endif
  583. /**
  584. * hal_process_reg_write_q_elem() - process a register write queue element
  585. * @hal: hal_soc pointer
  586. * @q_elem: pointer to hal register write queue element
  587. *
  588. * Return: The value which was written to the address
  589. */
  590. static uint32_t
  591. hal_process_reg_write_q_elem(struct hal_soc *hal,
  592. struct hal_reg_write_q_elem *q_elem)
  593. {
  594. struct hal_srng *srng = q_elem->srng;
  595. uint32_t write_val;
  596. SRNG_LOCK(&srng->lock);
  597. srng->reg_write_in_progress = false;
  598. srng->wstats.dequeues++;
  599. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  600. q_elem->dequeue_val = srng->u.src_ring.hp;
  601. hal_write_address_32_mb(hal,
  602. srng->u.src_ring.hp_addr,
  603. srng->u.src_ring.hp, false);
  604. write_val = srng->u.src_ring.hp;
  605. } else {
  606. q_elem->dequeue_val = srng->u.dst_ring.tp;
  607. hal_write_address_32_mb(hal,
  608. srng->u.dst_ring.tp_addr,
  609. srng->u.dst_ring.tp, false);
  610. write_val = srng->u.dst_ring.tp;
  611. }
  612. hal_srng_reg_his_add(srng, write_val);
  613. q_elem->valid = 0;
  614. srng->last_dequeue_time = q_elem->dequeue_time;
  615. SRNG_UNLOCK(&srng->lock);
  616. return write_val;
  617. }
  618. /**
  619. * hal_reg_write_fill_sched_delay_hist() - fill reg write delay histogram in hal
  620. * @hal: hal_soc pointer
  621. * @delay_us: delay in us
  622. *
  623. * Return: None
  624. */
  625. static inline void hal_reg_write_fill_sched_delay_hist(struct hal_soc *hal,
  626. uint64_t delay_us)
  627. {
  628. uint32_t *hist;
  629. hist = hal->stats.wstats.sched_delay;
  630. if (delay_us < 100)
  631. hist[REG_WRITE_SCHED_DELAY_SUB_100us]++;
  632. else if (delay_us < 1000)
  633. hist[REG_WRITE_SCHED_DELAY_SUB_1000us]++;
  634. else if (delay_us < 5000)
  635. hist[REG_WRITE_SCHED_DELAY_SUB_5000us]++;
  636. else
  637. hist[REG_WRITE_SCHED_DELAY_GT_5000us]++;
  638. }
  639. #ifdef SHADOW_WRITE_DELAY
  640. #define SHADOW_WRITE_MIN_DELTA_US 5
  641. #define SHADOW_WRITE_DELAY_US 50
  642. /*
  643. * Never add those srngs which are performance relate.
  644. * The delay itself will hit performance heavily.
  645. */
  646. #define IS_SRNG_MATCH(s) ((s)->ring_id == HAL_SRNG_CE_1_DST_STATUS || \
  647. (s)->ring_id == HAL_SRNG_CE_1_DST)
  648. static inline bool hal_reg_write_need_delay(struct hal_reg_write_q_elem *elem)
  649. {
  650. struct hal_srng *srng = elem->srng;
  651. struct hal_soc *hal;
  652. qdf_time_t now;
  653. qdf_iomem_t real_addr;
  654. if (qdf_unlikely(!srng))
  655. return false;
  656. hal = srng->hal_soc;
  657. if (qdf_unlikely(!hal))
  658. return false;
  659. /* Check if it is target srng, and valid shadow reg */
  660. if (qdf_likely(!IS_SRNG_MATCH(srng)))
  661. return false;
  662. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  663. real_addr = SRNG_SRC_ADDR(srng, HP);
  664. else
  665. real_addr = SRNG_DST_ADDR(srng, TP);
  666. if (!hal_validate_shadow_register(hal, real_addr, elem->addr))
  667. return false;
  668. /* Check the time delta from last write of same srng */
  669. now = qdf_get_log_timestamp();
  670. if (qdf_log_timestamp_to_usecs(now - srng->last_dequeue_time) >
  671. SHADOW_WRITE_MIN_DELTA_US)
  672. return false;
  673. /* Delay dequeue, and record */
  674. qdf_udelay(SHADOW_WRITE_DELAY_US);
  675. srng->wstats.dequeue_delay++;
  676. hal->stats.wstats.dequeue_delay++;
  677. return true;
  678. }
  679. #else
  680. static inline bool hal_reg_write_need_delay(struct hal_reg_write_q_elem *elem)
  681. {
  682. return false;
  683. }
  684. #endif
  685. /**
  686. * hal_reg_write_work() - Worker to process delayed writes
  687. * @arg: hal_soc pointer
  688. *
  689. * Return: None
  690. */
  691. static void hal_reg_write_work(void *arg)
  692. {
  693. int32_t q_depth, write_val;
  694. struct hal_soc *hal = arg;
  695. struct hal_reg_write_q_elem *q_elem;
  696. uint64_t delta_us;
  697. uint8_t ring_id;
  698. uint32_t *addr;
  699. uint32_t num_processed = 0;
  700. q_elem = &hal->reg_write_queue[(hal->read_idx)];
  701. q_elem->work_scheduled_time = qdf_get_log_timestamp();
  702. q_elem->cpu_id = qdf_get_cpu();
  703. /* Make sure q_elem consistent in the memory for multi-cores */
  704. qdf_rmb();
  705. if (!q_elem->valid)
  706. return;
  707. q_depth = qdf_atomic_read(&hal->stats.wstats.q_depth);
  708. if (q_depth > hal->stats.wstats.max_q_depth)
  709. hal->stats.wstats.max_q_depth = q_depth;
  710. if (hif_prevent_link_low_power_states(hal->hif_handle)) {
  711. hal->stats.wstats.prevent_l1_fails++;
  712. return;
  713. }
  714. while (true) {
  715. qdf_rmb();
  716. if (!q_elem->valid)
  717. break;
  718. q_elem->dequeue_time = qdf_get_log_timestamp();
  719. ring_id = q_elem->srng->ring_id;
  720. addr = q_elem->addr;
  721. delta_us = qdf_log_timestamp_to_usecs(q_elem->dequeue_time -
  722. q_elem->enqueue_time);
  723. hal_reg_write_fill_sched_delay_hist(hal, delta_us);
  724. hal->stats.wstats.dequeues++;
  725. qdf_atomic_dec(&hal->stats.wstats.q_depth);
  726. if (hal_reg_write_need_delay(q_elem))
  727. hal_verbose_debug("Delay reg writer for srng 0x%x, addr 0x%pK",
  728. q_elem->srng->ring_id, q_elem->addr);
  729. write_val = hal_process_reg_write_q_elem(hal, q_elem);
  730. hal_verbose_debug("read_idx %u srng 0x%x, addr 0x%pK dequeue_val %u sched delay %llu us",
  731. hal->read_idx, ring_id, addr, write_val, delta_us);
  732. qdf_trace_dp_del_reg_write(ring_id, q_elem->enqueue_val,
  733. q_elem->dequeue_val,
  734. q_elem->enqueue_time,
  735. q_elem->dequeue_time);
  736. num_processed++;
  737. hal->read_idx = (hal->read_idx + 1) &
  738. (HAL_REG_WRITE_QUEUE_LEN - 1);
  739. q_elem = &hal->reg_write_queue[(hal->read_idx)];
  740. }
  741. hif_allow_link_low_power_states(hal->hif_handle);
  742. /*
  743. * Decrement active_work_cnt by the number of elements dequeued after
  744. * hif_allow_link_low_power_states.
  745. * This makes sure that hif_try_complete_tasks will wait till we make
  746. * the bus access in hif_allow_link_low_power_states. This will avoid
  747. * race condition between delayed register worker and bus suspend
  748. * (system suspend or runtime suspend).
  749. *
  750. * The following decrement should be done at the end!
  751. */
  752. qdf_atomic_sub(num_processed, &hal->active_work_cnt);
  753. }
  754. static void __hal_flush_reg_write_work(struct hal_soc *hal)
  755. {
  756. qdf_flush_work(&hal->reg_write_work);
  757. qdf_disable_work(&hal->reg_write_work);
  758. }
  759. void hal_flush_reg_write_work(hal_soc_handle_t hal_handle)
  760. { __hal_flush_reg_write_work((struct hal_soc *)hal_handle);
  761. }
  762. /**
  763. * hal_reg_write_enqueue() - enqueue register writes into kworker
  764. * @hal_soc: hal_soc pointer
  765. * @srng: srng pointer
  766. * @addr: iomem address of register
  767. * @value: value to be written to iomem address
  768. *
  769. * This function executes from within the SRNG LOCK
  770. *
  771. * Return: None
  772. */
  773. static void hal_reg_write_enqueue(struct hal_soc *hal_soc,
  774. struct hal_srng *srng,
  775. void __iomem *addr,
  776. uint32_t value)
  777. {
  778. struct hal_reg_write_q_elem *q_elem;
  779. uint32_t write_idx;
  780. if (srng->reg_write_in_progress) {
  781. hal_verbose_debug("Already in progress srng ring id 0x%x addr 0x%pK val %u",
  782. srng->ring_id, addr, value);
  783. qdf_atomic_inc(&hal_soc->stats.wstats.coalesces);
  784. srng->wstats.coalesces++;
  785. return;
  786. }
  787. write_idx = qdf_atomic_inc_return(&hal_soc->write_idx);
  788. write_idx = write_idx & (HAL_REG_WRITE_QUEUE_LEN - 1);
  789. q_elem = &hal_soc->reg_write_queue[write_idx];
  790. if (q_elem->valid) {
  791. hal_err("queue full");
  792. QDF_BUG(0);
  793. return;
  794. }
  795. qdf_atomic_inc(&hal_soc->stats.wstats.enqueues);
  796. srng->wstats.enqueues++;
  797. qdf_atomic_inc(&hal_soc->stats.wstats.q_depth);
  798. q_elem->srng = srng;
  799. q_elem->addr = addr;
  800. q_elem->enqueue_val = value;
  801. q_elem->enqueue_time = qdf_get_log_timestamp();
  802. /*
  803. * Before the valid flag is set to true, all the other
  804. * fields in the q_elem needs to be updated in memory.
  805. * Else there is a chance that the dequeuing worker thread
  806. * might read stale entries and process incorrect srng.
  807. */
  808. qdf_wmb();
  809. q_elem->valid = true;
  810. /*
  811. * After all other fields in the q_elem has been updated
  812. * in memory successfully, the valid flag needs to be updated
  813. * in memory in time too.
  814. * Else there is a chance that the dequeuing worker thread
  815. * might read stale valid flag and the work will be bypassed
  816. * for this round. And if there is no other work scheduled
  817. * later, this hal register writing won't be updated any more.
  818. */
  819. qdf_wmb();
  820. srng->reg_write_in_progress = true;
  821. qdf_atomic_inc(&hal_soc->active_work_cnt);
  822. hal_verbose_debug("write_idx %u srng ring id 0x%x addr 0x%pK val %u",
  823. write_idx, srng->ring_id, addr, value);
  824. qdf_queue_work(hal_soc->qdf_dev, hal_soc->reg_write_wq,
  825. &hal_soc->reg_write_work);
  826. }
  827. /**
  828. * hal_delayed_reg_write_init() - Initialization function for delayed reg writes
  829. * @hal: hal_soc pointer
  830. *
  831. * Initialize main data structures to process register writes in a delayed
  832. * workqueue.
  833. *
  834. * Return: QDF_STATUS_SUCCESS on success else a QDF error.
  835. */
  836. static QDF_STATUS hal_delayed_reg_write_init(struct hal_soc *hal)
  837. {
  838. hal->reg_write_wq =
  839. qdf_alloc_high_prior_ordered_workqueue("hal_register_write_wq");
  840. qdf_create_work(0, &hal->reg_write_work, hal_reg_write_work, hal);
  841. hal->reg_write_queue = qdf_mem_malloc(HAL_REG_WRITE_QUEUE_LEN *
  842. sizeof(*hal->reg_write_queue));
  843. if (!hal->reg_write_queue) {
  844. hal_err("unable to allocate memory");
  845. QDF_BUG(0);
  846. return QDF_STATUS_E_NOMEM;
  847. }
  848. /* Initial value of indices */
  849. hal->read_idx = 0;
  850. qdf_atomic_set(&hal->write_idx, -1);
  851. return QDF_STATUS_SUCCESS;
  852. }
  853. /**
  854. * hal_delayed_reg_write_deinit() - De-Initialize delayed reg write processing
  855. * @hal: hal_soc pointer
  856. *
  857. * De-initialize main data structures to process register writes in a delayed
  858. * workqueue.
  859. *
  860. * Return: None
  861. */
  862. static void hal_delayed_reg_write_deinit(struct hal_soc *hal)
  863. {
  864. __hal_flush_reg_write_work(hal);
  865. qdf_flush_workqueue(0, hal->reg_write_wq);
  866. qdf_destroy_workqueue(0, hal->reg_write_wq);
  867. qdf_mem_free(hal->reg_write_queue);
  868. }
  869. #else
  870. static inline QDF_STATUS hal_delayed_reg_write_init(struct hal_soc *hal)
  871. {
  872. return QDF_STATUS_SUCCESS;
  873. }
  874. static inline void hal_delayed_reg_write_deinit(struct hal_soc *hal)
  875. {
  876. }
  877. #endif
  878. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  879. #ifdef HAL_RECORD_SUSPEND_WRITE
  880. static struct hal_suspend_write_history
  881. g_hal_suspend_write_history[HAL_SUSPEND_WRITE_HISTORY_MAX];
  882. static
  883. void hal_event_suspend_record(uint8_t ring_id, uint32_t value, uint32_t count)
  884. {
  885. uint32_t index = qdf_atomic_read(g_hal_suspend_write_history.index) &
  886. (HAL_SUSPEND_WRITE_HISTORY_MAX - 1);
  887. struct hal_suspend_write_record *cur_event =
  888. &hal_suspend_write_event.record[index];
  889. cur_event->ts = qdf_get_log_timestamp();
  890. cur_event->ring_id = ring_id;
  891. cur_event->value = value;
  892. cur_event->direct_wcount = count;
  893. qdf_atomic_inc(g_hal_suspend_write_history.index);
  894. }
  895. static inline
  896. void hal_record_suspend_write(uint8_t ring_id, uint32_t value, uint32_t count)
  897. {
  898. if (hif_rtpm_get_state() >= HIF_RTPM_STATE_SUSPENDING)
  899. hal_event_suspend_record(ring_id, value, count);
  900. }
  901. #else
  902. static inline
  903. void hal_record_suspend_write(uint8_t ring_id, uint32_t value, uint32_t count)
  904. {
  905. }
  906. #endif
  907. #ifdef QCA_WIFI_QCA6750
  908. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  909. struct hal_srng *srng,
  910. void __iomem *addr,
  911. uint32_t value)
  912. {
  913. uint8_t vote_access;
  914. switch (srng->ring_type) {
  915. case CE_SRC:
  916. case CE_DST:
  917. case CE_DST_STATUS:
  918. vote_access = hif_get_ep_vote_access(hal_soc->hif_handle,
  919. HIF_EP_VOTE_NONDP_ACCESS);
  920. if ((vote_access == HIF_EP_VOTE_ACCESS_DISABLE) ||
  921. (vote_access == HIF_EP_VOTE_INTERMEDIATE_ACCESS &&
  922. PLD_MHI_STATE_L0 ==
  923. pld_get_mhi_state(hal_soc->qdf_dev->dev))) {
  924. hal_write_address_32_mb(hal_soc, addr, value, false);
  925. hal_srng_reg_his_add(srng, value);
  926. qdf_atomic_inc(&hal_soc->stats.wstats.direct);
  927. srng->wstats.direct++;
  928. } else {
  929. hal_reg_write_enqueue(hal_soc, srng, addr, value);
  930. }
  931. break;
  932. default:
  933. if (hif_get_ep_vote_access(hal_soc->hif_handle,
  934. HIF_EP_VOTE_DP_ACCESS) ==
  935. HIF_EP_VOTE_ACCESS_DISABLE ||
  936. hal_is_reg_write_tput_level_high(hal_soc) ||
  937. PLD_MHI_STATE_L0 ==
  938. pld_get_mhi_state(hal_soc->qdf_dev->dev)) {
  939. hal_write_address_32_mb(hal_soc, addr, value, false);
  940. hal_srng_reg_his_add(srng, value);
  941. qdf_atomic_inc(&hal_soc->stats.wstats.direct);
  942. srng->wstats.direct++;
  943. } else {
  944. hal_reg_write_enqueue(hal_soc, srng, addr, value);
  945. }
  946. break;
  947. }
  948. }
  949. #else
  950. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  951. struct hal_srng *srng,
  952. void __iomem *addr,
  953. uint32_t value)
  954. {
  955. if (hal_is_reg_write_tput_level_high(hal_soc) ||
  956. pld_is_device_awake(hal_soc->qdf_dev->dev)) {
  957. qdf_atomic_inc(&hal_soc->stats.wstats.direct);
  958. srng->wstats.direct++;
  959. hal_write_address_32_mb(hal_soc, addr, value, false);
  960. hal_srng_reg_his_add(srng, value);
  961. } else {
  962. hal_reg_write_enqueue(hal_soc, srng, addr, value);
  963. }
  964. hal_record_suspend_write(srng->ring_id, value, srng->wstats.direct);
  965. }
  966. #endif
  967. #endif
  968. #ifdef HAL_SRNG_REG_HIS_DEBUG
  969. inline void hal_free_srng_history(struct hal_soc *hal)
  970. {
  971. int i;
  972. for (i = 0; i < HAL_SRNG_ID_MAX; i++)
  973. qdf_mem_free(hal->srng_list[i].reg_his_ctx);
  974. }
  975. inline bool hal_alloc_srng_history(struct hal_soc *hal)
  976. {
  977. int i;
  978. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  979. hal->srng_list[i].reg_his_ctx =
  980. qdf_mem_malloc(sizeof(struct hal_srng_reg_his_ctx));
  981. if (!hal->srng_list[i].reg_his_ctx) {
  982. hal_err("srng_hist alloc failed");
  983. hal_free_srng_history(hal);
  984. return false;
  985. }
  986. }
  987. return true;
  988. }
  989. #else
  990. inline void hal_free_srng_history(struct hal_soc *hal)
  991. {
  992. }
  993. inline bool hal_alloc_srng_history(struct hal_soc *hal)
  994. {
  995. return true;
  996. }
  997. #endif
  998. void *hal_attach(struct hif_opaque_softc *hif_handle, qdf_device_t qdf_dev)
  999. {
  1000. struct hal_soc *hal;
  1001. int i;
  1002. hal = qdf_mem_common_alloc(sizeof(*hal));
  1003. if (!hal) {
  1004. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1005. "%s: hal_soc allocation failed", __func__);
  1006. goto fail0;
  1007. }
  1008. hal->hif_handle = hif_handle;
  1009. hal->dev_base_addr = hif_get_dev_ba(hif_handle); /* UMAC */
  1010. hal->dev_base_addr_ce = hif_get_dev_ba_ce(hif_handle); /* CE */
  1011. hal->dev_base_addr_cmem = hif_get_dev_ba_cmem(hif_handle); /* CMEM */
  1012. hal->dev_base_addr_pmm = hif_get_dev_ba_pmm(hif_handle); /* PMM */
  1013. hal->qdf_dev = qdf_dev;
  1014. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  1015. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  1016. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  1017. if (!hal->shadow_rdptr_mem_paddr) {
  1018. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1019. "%s: hal->shadow_rdptr_mem_paddr allocation failed",
  1020. __func__);
  1021. goto fail1;
  1022. }
  1023. qdf_mem_zero(hal->shadow_rdptr_mem_vaddr,
  1024. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX);
  1025. hal->shadow_wrptr_mem_vaddr =
  1026. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  1027. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  1028. &(hal->shadow_wrptr_mem_paddr));
  1029. if (!hal->shadow_wrptr_mem_vaddr) {
  1030. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1031. "%s: hal->shadow_wrptr_mem_vaddr allocation failed",
  1032. __func__);
  1033. goto fail2;
  1034. }
  1035. qdf_mem_zero(hal->shadow_wrptr_mem_vaddr,
  1036. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS);
  1037. if (!hal_alloc_srng_history(hal))
  1038. goto fail2;
  1039. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  1040. hal->srng_list[i].initialized = 0;
  1041. hal->srng_list[i].ring_id = i;
  1042. }
  1043. qdf_spinlock_create(&hal->register_access_lock);
  1044. hal->register_window = 0;
  1045. hal->target_type = hal_get_target_type(hal_soc_to_hal_soc_handle(hal));
  1046. hal->version = hif_get_soc_version(hif_handle);
  1047. hal->ops = qdf_mem_malloc(sizeof(*hal->ops));
  1048. if (!hal->ops) {
  1049. hal_err("unable to allocable memory for HAL ops");
  1050. goto fail3;
  1051. }
  1052. hal_target_based_configure(hal);
  1053. hal_reg_write_fail_history_init(hal);
  1054. qdf_minidump_log(hal, sizeof(*hal), "hal_soc");
  1055. qdf_ssr_driver_dump_register_region("hal_soc", hal, sizeof(*hal));
  1056. qdf_atomic_init(&hal->active_work_cnt);
  1057. if (hal_delayed_reg_write_init(hal) != QDF_STATUS_SUCCESS) {
  1058. hal_err("unable to initialize delayed reg write");
  1059. goto fail4;
  1060. }
  1061. hif_rtpm_register(HIF_RTPM_ID_HAL_REO_CMD, NULL);
  1062. return (void *)hal;
  1063. fail4:
  1064. qdf_ssr_driver_dump_unregister_region("hal_soc");
  1065. qdf_minidump_remove(hal, sizeof(*hal), "hal_soc");
  1066. qdf_mem_free(hal->ops);
  1067. fail3:
  1068. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  1069. sizeof(*hal->shadow_wrptr_mem_vaddr) *
  1070. HAL_MAX_LMAC_RINGS,
  1071. hal->shadow_wrptr_mem_vaddr,
  1072. hal->shadow_wrptr_mem_paddr, 0);
  1073. fail2:
  1074. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  1075. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  1076. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  1077. fail1:
  1078. qdf_mem_common_free(hal);
  1079. fail0:
  1080. return NULL;
  1081. }
  1082. qdf_export_symbol(hal_attach);
  1083. void hal_get_meminfo(hal_soc_handle_t hal_soc_hdl, struct hal_mem_info *mem)
  1084. {
  1085. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1086. mem->dev_base_addr = (void *)hal->dev_base_addr;
  1087. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  1088. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  1089. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  1090. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  1091. hif_read_phy_mem_base((void *)hal->hif_handle,
  1092. (qdf_dma_addr_t *)&mem->dev_base_paddr);
  1093. mem->lmac_srng_start_id = HAL_SRNG_LMAC1_ID_START;
  1094. return;
  1095. }
  1096. qdf_export_symbol(hal_get_meminfo);
  1097. void hal_detach(void *hal_soc)
  1098. {
  1099. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1100. hif_rtpm_deregister(HIF_RTPM_ID_HAL_REO_CMD);
  1101. hal_delayed_reg_write_deinit(hal);
  1102. hal_reo_shared_qaddr_detach((hal_soc_handle_t)hal);
  1103. qdf_ssr_driver_dump_unregister_region("hal_soc");
  1104. qdf_minidump_remove(hal, sizeof(*hal), "hal_soc");
  1105. qdf_mem_free(hal->ops);
  1106. hal_free_srng_history(hal);
  1107. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  1108. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  1109. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  1110. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  1111. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  1112. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  1113. qdf_mem_common_free(hal);
  1114. return;
  1115. }
  1116. qdf_export_symbol(hal_detach);
  1117. #define HAL_CE_CHANNEL_DST_DEST_CTRL_ADDR(x) ((x) + 0x000000b0)
  1118. #define HAL_CE_CHANNEL_DST_DEST_CTRL_DEST_MAX_LENGTH_BMSK 0x0000ffff
  1119. #define HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_ADDR(x) ((x) + 0x00000040)
  1120. #define HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_RMSK 0x00000007
  1121. /**
  1122. * hal_ce_dst_setup() - Initialize CE destination ring registers
  1123. * @hal: HAL SOC handle
  1124. * @srng: SRNG ring pointer
  1125. * @ring_num: ring number
  1126. */
  1127. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  1128. int ring_num)
  1129. {
  1130. uint32_t reg_val = 0;
  1131. uint32_t reg_addr;
  1132. struct hal_hw_srng_config *ring_config =
  1133. HAL_SRNG_CONFIG(hal, CE_DST);
  1134. /* set DEST_MAX_LENGTH according to ce assignment */
  1135. reg_addr = HAL_CE_CHANNEL_DST_DEST_CTRL_ADDR(
  1136. ring_config->reg_start[R0_INDEX] +
  1137. (ring_num * ring_config->reg_size[R0_INDEX]));
  1138. reg_val = HAL_REG_READ(hal, reg_addr);
  1139. reg_val &= ~HAL_CE_CHANNEL_DST_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  1140. reg_val |= srng->u.dst_ring.max_buffer_length &
  1141. HAL_CE_CHANNEL_DST_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  1142. HAL_REG_WRITE(hal, reg_addr, reg_val);
  1143. if (srng->prefetch_timer) {
  1144. reg_addr = HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_ADDR(
  1145. ring_config->reg_start[R0_INDEX] +
  1146. (ring_num * ring_config->reg_size[R0_INDEX]));
  1147. reg_val = HAL_REG_READ(hal, reg_addr);
  1148. reg_val &= ~HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_RMSK;
  1149. reg_val |= srng->prefetch_timer;
  1150. HAL_REG_WRITE(hal, reg_addr, reg_val);
  1151. reg_val = HAL_REG_READ(hal, reg_addr);
  1152. }
  1153. }
  1154. void hal_reo_read_write_ctrl_ix(hal_soc_handle_t hal_soc_hdl, bool read,
  1155. uint32_t *ix0, uint32_t *ix1,
  1156. uint32_t *ix2, uint32_t *ix3)
  1157. {
  1158. uint32_t reg_offset;
  1159. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1160. uint32_t reo_reg_base;
  1161. reo_reg_base = hal_get_reo_reg_base_offset(hal_soc_hdl);
  1162. if (read) {
  1163. if (ix0) {
  1164. reg_offset =
  1165. HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(
  1166. reo_reg_base);
  1167. *ix0 = HAL_REG_READ(hal, reg_offset);
  1168. }
  1169. if (ix1) {
  1170. reg_offset =
  1171. HAL_REO_DESTINATION_RING_CTRL_IX_1_ADDR(
  1172. reo_reg_base);
  1173. *ix1 = HAL_REG_READ(hal, reg_offset);
  1174. }
  1175. if (ix2) {
  1176. reg_offset =
  1177. HAL_REO_DESTINATION_RING_CTRL_IX_2_ADDR(
  1178. reo_reg_base);
  1179. *ix2 = HAL_REG_READ(hal, reg_offset);
  1180. }
  1181. if (ix3) {
  1182. reg_offset =
  1183. HAL_REO_DESTINATION_RING_CTRL_IX_3_ADDR(
  1184. reo_reg_base);
  1185. *ix3 = HAL_REG_READ(hal, reg_offset);
  1186. }
  1187. } else {
  1188. if (ix0) {
  1189. reg_offset =
  1190. HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(
  1191. reo_reg_base);
  1192. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1193. *ix0, true);
  1194. }
  1195. if (ix1) {
  1196. reg_offset =
  1197. HAL_REO_DESTINATION_RING_CTRL_IX_1_ADDR(
  1198. reo_reg_base);
  1199. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1200. *ix1, true);
  1201. }
  1202. if (ix2) {
  1203. reg_offset =
  1204. HAL_REO_DESTINATION_RING_CTRL_IX_2_ADDR(
  1205. reo_reg_base);
  1206. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1207. *ix2, true);
  1208. }
  1209. if (ix3) {
  1210. reg_offset =
  1211. HAL_REO_DESTINATION_RING_CTRL_IX_3_ADDR(
  1212. reo_reg_base);
  1213. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1214. *ix3, true);
  1215. }
  1216. }
  1217. }
  1218. qdf_export_symbol(hal_reo_read_write_ctrl_ix);
  1219. void hal_srng_dst_set_hp_paddr_confirm(struct hal_srng *srng, uint64_t paddr)
  1220. {
  1221. SRNG_DST_REG_WRITE_CONFIRM(srng, HP_ADDR_LSB, paddr & 0xffffffff);
  1222. SRNG_DST_REG_WRITE_CONFIRM(srng, HP_ADDR_MSB, paddr >> 32);
  1223. }
  1224. qdf_export_symbol(hal_srng_dst_set_hp_paddr_confirm);
  1225. void hal_srng_dst_init_hp(struct hal_soc_handle *hal_soc,
  1226. struct hal_srng *srng,
  1227. uint32_t *vaddr)
  1228. {
  1229. uint32_t reg_offset;
  1230. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1231. if (!srng)
  1232. return;
  1233. srng->u.dst_ring.hp_addr = vaddr;
  1234. reg_offset = SRNG_DST_ADDR(srng, HP) - hal->dev_base_addr;
  1235. HAL_REG_WRITE_CONFIRM_RETRY(
  1236. hal, reg_offset, srng->u.dst_ring.cached_hp, true);
  1237. if (vaddr) {
  1238. *srng->u.dst_ring.hp_addr = srng->u.dst_ring.cached_hp;
  1239. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1240. "hp_addr=%pK, cached_hp=%d",
  1241. (void *)srng->u.dst_ring.hp_addr,
  1242. srng->u.dst_ring.cached_hp);
  1243. }
  1244. }
  1245. qdf_export_symbol(hal_srng_dst_init_hp);
  1246. /**
  1247. * hal_srng_hw_init - Private function to initialize SRNG HW
  1248. * @hal: HAL SOC handle
  1249. * @srng: SRNG ring pointer
  1250. * @idle_check: Check if ring is idle
  1251. * @idx: ring index
  1252. */
  1253. static inline void hal_srng_hw_init(struct hal_soc *hal,
  1254. struct hal_srng *srng, bool idle_check, uint32_t idx)
  1255. {
  1256. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  1257. hal_srng_src_hw_init(hal, srng, idle_check, idx);
  1258. else
  1259. hal_srng_dst_hw_init(hal, srng, idle_check, idx);
  1260. }
  1261. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  1262. bool hal_srng_is_near_full_irq_supported(hal_soc_handle_t hal_soc,
  1263. int ring_type, int ring_num)
  1264. {
  1265. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1266. struct hal_hw_srng_config *ring_config =
  1267. HAL_SRNG_CONFIG(hal, ring_type);
  1268. return ring_config->nf_irq_support;
  1269. }
  1270. /**
  1271. * hal_srng_set_msi2_params() - Set MSI2 params to SRNG data structure from
  1272. * ring params
  1273. * @srng: SRNG handle
  1274. * @ring_params: ring params for this SRNG
  1275. *
  1276. * Return: None
  1277. */
  1278. static inline void
  1279. hal_srng_set_msi2_params(struct hal_srng *srng,
  1280. struct hal_srng_params *ring_params)
  1281. {
  1282. srng->msi2_addr = ring_params->msi2_addr;
  1283. srng->msi2_data = ring_params->msi2_data;
  1284. }
  1285. /**
  1286. * hal_srng_get_nf_params() - Get the near full MSI2 params from srng
  1287. * @srng: SRNG handle
  1288. * @ring_params: ring params for this SRNG
  1289. *
  1290. * Return: None
  1291. */
  1292. static inline void
  1293. hal_srng_get_nf_params(struct hal_srng *srng,
  1294. struct hal_srng_params *ring_params)
  1295. {
  1296. ring_params->msi2_addr = srng->msi2_addr;
  1297. ring_params->msi2_data = srng->msi2_data;
  1298. }
  1299. /**
  1300. * hal_srng_set_nf_thresholds() - Set the near full thresholds in SRNG
  1301. * @srng: SRNG handle where the params are to be set
  1302. * @ring_params: ring params, from where threshold is to be fetched
  1303. *
  1304. * Return: None
  1305. */
  1306. static inline void
  1307. hal_srng_set_nf_thresholds(struct hal_srng *srng,
  1308. struct hal_srng_params *ring_params)
  1309. {
  1310. srng->u.dst_ring.nf_irq_support = ring_params->nf_irq_support;
  1311. srng->u.dst_ring.high_thresh = ring_params->high_thresh;
  1312. }
  1313. #else
  1314. static inline void
  1315. hal_srng_set_msi2_params(struct hal_srng *srng,
  1316. struct hal_srng_params *ring_params)
  1317. {
  1318. }
  1319. static inline void
  1320. hal_srng_get_nf_params(struct hal_srng *srng,
  1321. struct hal_srng_params *ring_params)
  1322. {
  1323. }
  1324. static inline void
  1325. hal_srng_set_nf_thresholds(struct hal_srng *srng,
  1326. struct hal_srng_params *ring_params)
  1327. {
  1328. }
  1329. #endif
  1330. #if defined(CLEAR_SW2TCL_CONSUMED_DESC)
  1331. /**
  1332. * hal_srng_last_desc_cleared_init - Initialize SRNG last_desc_cleared ptr
  1333. * @srng: Source ring pointer
  1334. *
  1335. * Return: None
  1336. */
  1337. static inline
  1338. void hal_srng_last_desc_cleared_init(struct hal_srng *srng)
  1339. {
  1340. srng->last_desc_cleared = srng->ring_size - srng->entry_size;
  1341. }
  1342. #else
  1343. static inline
  1344. void hal_srng_last_desc_cleared_init(struct hal_srng *srng)
  1345. {
  1346. }
  1347. #endif /* CLEAR_SW2TCL_CONSUMED_DESC */
  1348. #ifdef WLAN_DP_SRNG_USAGE_WM_TRACKING
  1349. static inline void hal_srng_update_high_wm_thresholds(struct hal_srng *srng)
  1350. {
  1351. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_90_to_100] =
  1352. ((srng->num_entries * 90) / 100);
  1353. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_80_to_90] =
  1354. ((srng->num_entries * 80) / 100);
  1355. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_70_to_80] =
  1356. ((srng->num_entries * 70) / 100);
  1357. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_60_to_70] =
  1358. ((srng->num_entries * 60) / 100);
  1359. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_50_to_60] =
  1360. ((srng->num_entries * 50) / 100);
  1361. /* Below 50% threshold is not needed */
  1362. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT] = 0;
  1363. hal_info("ring_id: %u, wm_thresh- <50:%u, 50-60:%u, 60-70:%u, 70-80:%u, 80-90:%u, 90-100:%u",
  1364. srng->ring_id,
  1365. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT],
  1366. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_50_to_60],
  1367. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_60_to_70],
  1368. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_70_to_80],
  1369. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_80_to_90],
  1370. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_90_to_100]);
  1371. }
  1372. #else
  1373. static inline void hal_srng_update_high_wm_thresholds(struct hal_srng *srng)
  1374. {
  1375. }
  1376. #endif
  1377. void *hal_srng_setup_idx(void *hal_soc, int ring_type, int ring_num, int mac_id,
  1378. struct hal_srng_params *ring_params, bool idle_check,
  1379. uint32_t idx)
  1380. {
  1381. int ring_id;
  1382. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1383. hal_soc_handle_t hal_hdl = (hal_soc_handle_t)hal;
  1384. struct hal_srng *srng;
  1385. struct hal_hw_srng_config *ring_config =
  1386. HAL_SRNG_CONFIG(hal, ring_type);
  1387. void *dev_base_addr;
  1388. int i;
  1389. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  1390. if (ring_id < 0)
  1391. return NULL;
  1392. hal_verbose_debug("mac_id %d ring_id %d", mac_id, ring_id);
  1393. srng = hal_get_srng(hal_soc, ring_id);
  1394. if (srng->initialized) {
  1395. hal_verbose_debug("Ring (ring_type, ring_num) already initialized");
  1396. return NULL;
  1397. }
  1398. hal_srng_reg_his_init(srng);
  1399. dev_base_addr = hal->dev_base_addr;
  1400. srng->ring_id = ring_id;
  1401. srng->ring_type = ring_type;
  1402. srng->ring_dir = ring_config->ring_dir;
  1403. srng->ring_base_paddr = ring_params->ring_base_paddr;
  1404. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  1405. srng->entry_size = ring_config->entry_size;
  1406. srng->num_entries = ring_params->num_entries;
  1407. srng->ring_size = srng->num_entries * srng->entry_size;
  1408. srng->ring_size_mask = srng->ring_size - 1;
  1409. srng->ring_vaddr_end = srng->ring_base_vaddr + srng->ring_size;
  1410. srng->msi_addr = ring_params->msi_addr;
  1411. srng->msi_data = ring_params->msi_data;
  1412. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  1413. srng->intr_batch_cntr_thres_entries =
  1414. ring_params->intr_batch_cntr_thres_entries;
  1415. srng->pointer_timer_threshold =
  1416. ring_params->pointer_timer_threshold;
  1417. srng->pointer_num_threshold =
  1418. ring_params->pointer_num_threshold;
  1419. if (!idle_check)
  1420. srng->prefetch_timer = ring_params->prefetch_timer;
  1421. srng->hal_soc = hal_soc;
  1422. hal_srng_set_msi2_params(srng, ring_params);
  1423. hal_srng_update_high_wm_thresholds(srng);
  1424. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  1425. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  1426. + (ring_num * ring_config->reg_size[i]);
  1427. }
  1428. /* Zero out the entire ring memory */
  1429. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  1430. srng->num_entries) << 2);
  1431. srng->flags = ring_params->flags;
  1432. /* For cached descriptors flush and invalidate the memory*/
  1433. if (srng->flags & HAL_SRNG_CACHED_DESC) {
  1434. qdf_nbuf_dma_clean_range(
  1435. srng->ring_base_vaddr,
  1436. srng->ring_base_vaddr +
  1437. ((srng->entry_size * srng->num_entries)));
  1438. qdf_nbuf_dma_inv_range(
  1439. srng->ring_base_vaddr,
  1440. srng->ring_base_vaddr +
  1441. ((srng->entry_size * srng->num_entries)));
  1442. }
  1443. #ifdef BIG_ENDIAN_HOST
  1444. /* TODO: See if we should we get these flags from caller */
  1445. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  1446. srng->flags |= HAL_SRNG_MSI_SWAP;
  1447. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  1448. #endif
  1449. hal_srng_last_desc_cleared_init(srng);
  1450. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1451. srng->u.src_ring.hp = 0;
  1452. srng->u.src_ring.reap_hp = srng->ring_size -
  1453. srng->entry_size;
  1454. srng->u.src_ring.tp_addr =
  1455. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1456. srng->u.src_ring.low_threshold =
  1457. ring_params->low_threshold * srng->entry_size;
  1458. if (srng->u.src_ring.tp_addr)
  1459. qdf_mem_zero(srng->u.src_ring.tp_addr,
  1460. sizeof(*hal->shadow_rdptr_mem_vaddr));
  1461. if (ring_config->lmac_ring) {
  1462. /* For LMAC rings, head pointer updates will be done
  1463. * through FW by writing to a shared memory location
  1464. */
  1465. srng->u.src_ring.hp_addr =
  1466. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1467. HAL_SRNG_LMAC1_ID_START]);
  1468. srng->flags |= HAL_SRNG_LMAC_RING;
  1469. if (srng->u.src_ring.hp_addr)
  1470. qdf_mem_zero(srng->u.src_ring.hp_addr,
  1471. sizeof(*hal->shadow_wrptr_mem_vaddr));
  1472. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  1473. srng->u.src_ring.hp_addr =
  1474. hal_get_window_address(hal,
  1475. SRNG_SRC_ADDR(srng, HP));
  1476. if (CHECK_SHADOW_REGISTERS) {
  1477. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1478. QDF_TRACE_LEVEL_ERROR,
  1479. "%s: Ring (%d, %d) missing shadow config",
  1480. __func__, ring_type, ring_num);
  1481. }
  1482. } else {
  1483. hal_validate_shadow_register(hal,
  1484. SRNG_SRC_ADDR(srng, HP),
  1485. srng->u.src_ring.hp_addr);
  1486. }
  1487. } else {
  1488. /* During initialization loop count in all the descriptors
  1489. * will be set to zero, and HW will set it to 1 on completing
  1490. * descriptor update in first loop, and increments it by 1 on
  1491. * subsequent loops (loop count wraps around after reaching
  1492. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  1493. * loop count in descriptors updated by HW (to be processed
  1494. * by SW).
  1495. */
  1496. hal_srng_set_nf_thresholds(srng, ring_params);
  1497. srng->u.dst_ring.loop_cnt = 1;
  1498. srng->u.dst_ring.tp = 0;
  1499. srng->u.dst_ring.hp_addr =
  1500. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1501. if (srng->u.dst_ring.hp_addr)
  1502. qdf_mem_zero(srng->u.dst_ring.hp_addr,
  1503. sizeof(*hal->shadow_rdptr_mem_vaddr));
  1504. if (ring_config->lmac_ring) {
  1505. /* For LMAC rings, tail pointer updates will be done
  1506. * through FW by writing to a shared memory location
  1507. */
  1508. srng->u.dst_ring.tp_addr =
  1509. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1510. HAL_SRNG_LMAC1_ID_START]);
  1511. srng->flags |= HAL_SRNG_LMAC_RING;
  1512. if (srng->u.dst_ring.tp_addr)
  1513. qdf_mem_zero(srng->u.dst_ring.tp_addr,
  1514. sizeof(*hal->shadow_wrptr_mem_vaddr));
  1515. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  1516. srng->u.dst_ring.tp_addr =
  1517. hal_get_window_address(hal,
  1518. SRNG_DST_ADDR(srng, TP));
  1519. if (CHECK_SHADOW_REGISTERS) {
  1520. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1521. QDF_TRACE_LEVEL_ERROR,
  1522. "%s: Ring (%d, %d) missing shadow config",
  1523. __func__, ring_type, ring_num);
  1524. }
  1525. } else {
  1526. hal_validate_shadow_register(hal,
  1527. SRNG_DST_ADDR(srng, TP),
  1528. srng->u.dst_ring.tp_addr);
  1529. }
  1530. }
  1531. if (!(ring_config->lmac_ring)) {
  1532. /*
  1533. * UMAC reset has idle check enabled.
  1534. * During UMAC reset Tx ring halt is set
  1535. * by Wi-Fi FW during pre-reset stage,
  1536. * avoid Tx ring halt again.
  1537. */
  1538. if (idle_check && idx) {
  1539. if (!hal->ops->hal_tx_ring_halt_get(hal_hdl)) {
  1540. qdf_print("\nTx ring halt not set:Ring(%d, %d)",
  1541. ring_type, ring_num);
  1542. qdf_assert_always(0);
  1543. }
  1544. hal_srng_hw_init(hal, srng, idle_check, idx);
  1545. goto ce_setup;
  1546. }
  1547. if (idx) {
  1548. hal->ops->hal_tx_ring_halt_set(hal_hdl);
  1549. do {
  1550. hal_info("Waiting for ring reset");
  1551. } while (!(hal->ops->hal_tx_ring_halt_poll(hal_hdl)));
  1552. }
  1553. hal_srng_hw_init(hal, srng, idle_check, idx);
  1554. if (idx) {
  1555. hal->ops->hal_tx_ring_halt_reset(hal_hdl);
  1556. }
  1557. ce_setup:
  1558. if (ring_type == CE_DST) {
  1559. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  1560. hal_ce_dst_setup(hal, srng, ring_num);
  1561. }
  1562. }
  1563. SRNG_LOCK_INIT(&srng->lock);
  1564. srng->srng_event = 0;
  1565. srng->initialized = true;
  1566. return (void *)srng;
  1567. }
  1568. qdf_export_symbol(hal_srng_setup_idx);
  1569. /**
  1570. * hal_srng_setup - Initialize HW SRNG ring.
  1571. * @hal_soc: Opaque HAL SOC handle
  1572. * @ring_type: one of the types from hal_ring_type
  1573. * @ring_num: Ring number if there are multiple rings of same type (staring
  1574. * from 0)
  1575. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  1576. * @ring_params: SRNG ring params in hal_srng_params structure.
  1577. * @idle_check: Check if ring is idle
  1578. *
  1579. * Callers are expected to allocate contiguous ring memory of size
  1580. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  1581. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  1582. * hal_srng_params structure. Ring base address should be 8 byte aligned
  1583. * and size of each ring entry should be queried using the API
  1584. * hal_srng_get_entrysize
  1585. *
  1586. * Return: Opaque pointer to ring on success
  1587. * NULL on failure (if given ring is not available)
  1588. */
  1589. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  1590. int mac_id, struct hal_srng_params *ring_params,
  1591. bool idle_check)
  1592. {
  1593. return hal_srng_setup_idx(hal_soc, ring_type, ring_num, mac_id,
  1594. ring_params, idle_check, 0);
  1595. }
  1596. qdf_export_symbol(hal_srng_setup);
  1597. void hal_srng_cleanup(void *hal_soc, hal_ring_handle_t hal_ring_hdl,
  1598. bool umac_reset_inprogress)
  1599. {
  1600. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1601. SRNG_LOCK_DESTROY(&srng->lock);
  1602. srng->initialized = 0;
  1603. if (umac_reset_inprogress)
  1604. hal_srng_hw_disable(hal_soc, srng);
  1605. }
  1606. qdf_export_symbol(hal_srng_cleanup);
  1607. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  1608. {
  1609. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1610. struct hal_hw_srng_config *ring_config =
  1611. HAL_SRNG_CONFIG(hal, ring_type);
  1612. return ring_config->entry_size << 2;
  1613. }
  1614. qdf_export_symbol(hal_srng_get_entrysize);
  1615. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  1616. {
  1617. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1618. struct hal_hw_srng_config *ring_config =
  1619. HAL_SRNG_CONFIG(hal, ring_type);
  1620. return ring_config->max_size / ring_config->entry_size;
  1621. }
  1622. qdf_export_symbol(hal_srng_max_entries);
  1623. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type)
  1624. {
  1625. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1626. struct hal_hw_srng_config *ring_config =
  1627. HAL_SRNG_CONFIG(hal, ring_type);
  1628. return ring_config->ring_dir;
  1629. }
  1630. void hal_srng_dump(struct hal_srng *srng)
  1631. {
  1632. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1633. hal_debug("=== SRC RING %d ===", srng->ring_id);
  1634. hal_debug("hp %u, reap_hp %u, tp %u, cached tp %u",
  1635. srng->u.src_ring.hp,
  1636. srng->u.src_ring.reap_hp,
  1637. *srng->u.src_ring.tp_addr,
  1638. srng->u.src_ring.cached_tp);
  1639. } else {
  1640. hal_debug("=== DST RING %d ===", srng->ring_id);
  1641. hal_debug("tp %u, hp %u, cached tp %u, loop_cnt %u",
  1642. srng->u.dst_ring.tp,
  1643. *srng->u.dst_ring.hp_addr,
  1644. srng->u.dst_ring.cached_hp,
  1645. srng->u.dst_ring.loop_cnt);
  1646. }
  1647. }
  1648. void hal_get_srng_params(hal_soc_handle_t hal_soc_hdl,
  1649. hal_ring_handle_t hal_ring_hdl,
  1650. struct hal_srng_params *ring_params)
  1651. {
  1652. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1653. int i =0;
  1654. ring_params->ring_id = srng->ring_id;
  1655. ring_params->ring_dir = srng->ring_dir;
  1656. ring_params->entry_size = srng->entry_size;
  1657. ring_params->ring_base_paddr = srng->ring_base_paddr;
  1658. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  1659. ring_params->num_entries = srng->num_entries;
  1660. ring_params->msi_addr = srng->msi_addr;
  1661. ring_params->msi_data = srng->msi_data;
  1662. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  1663. ring_params->intr_batch_cntr_thres_entries =
  1664. srng->intr_batch_cntr_thres_entries;
  1665. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  1666. ring_params->flags = srng->flags;
  1667. ring_params->ring_id = srng->ring_id;
  1668. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  1669. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  1670. hal_srng_get_nf_params(srng, ring_params);
  1671. }
  1672. qdf_export_symbol(hal_get_srng_params);
  1673. void hal_set_low_threshold(hal_ring_handle_t hal_ring_hdl,
  1674. uint32_t low_threshold)
  1675. {
  1676. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1677. srng->u.src_ring.low_threshold = low_threshold * srng->entry_size;
  1678. }
  1679. qdf_export_symbol(hal_set_low_threshold);
  1680. #ifdef FEATURE_RUNTIME_PM
  1681. void
  1682. hal_srng_rtpm_access_end(hal_soc_handle_t hal_soc_hdl,
  1683. hal_ring_handle_t hal_ring_hdl,
  1684. uint32_t rtpm_id)
  1685. {
  1686. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1687. if (qdf_unlikely(!hal_ring_hdl)) {
  1688. qdf_print("Error: Invalid hal_ring\n");
  1689. return;
  1690. }
  1691. if (hif_rtpm_get(HIF_RTPM_GET_ASYNC, rtpm_id) == 0) {
  1692. if (hif_system_pm_state_check(hal_soc->hif_handle)) {
  1693. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  1694. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1695. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1696. } else {
  1697. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  1698. }
  1699. hif_rtpm_put(HIF_RTPM_PUT_ASYNC, rtpm_id);
  1700. } else {
  1701. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  1702. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1703. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1704. }
  1705. }
  1706. qdf_export_symbol(hal_srng_rtpm_access_end);
  1707. #endif /* FEATURE_RUNTIME_PM */
  1708. #ifdef FORCE_WAKE
  1709. void hal_set_init_phase(hal_soc_handle_t soc, bool init_phase)
  1710. {
  1711. struct hal_soc *hal_soc = (struct hal_soc *)soc;
  1712. hal_soc->init_phase = init_phase;
  1713. }
  1714. #endif /* FORCE_WAKE */