hal_7850.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #include "hal_flow.h"
  31. #include "rx_flow_search_entry.h"
  32. #include "hal_rx_flow_info.h"
  33. #include "hal_be_api.h"
  34. #include "reo_destination_ring_with_pn.h"
  35. #include <hal_be_rx.h>
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  37. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  39. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  40. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  41. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  42. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  48. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  49. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  62. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  63. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  64. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  65. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  66. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  67. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  68. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  73. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  74. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  75. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  76. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  77. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  78. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  79. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  85. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  87. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  89. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  91. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  93. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  95. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  97. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  99. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  101. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  103. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  105. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  107. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  109. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  111. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  112. #include "hal_7850_tx.h"
  113. #include "hal_7850_rx.h"
  114. #include "hal_be_rx_tlv.h"
  115. #include <hal_generic_api.h>
  116. #include <hal_be_generic_api.h>
  117. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  118. static uint32_t hal_get_link_desc_size_7850(void)
  119. {
  120. return LINK_DESC_SIZE;
  121. }
  122. /**
  123. * hal_rx_dump_msdu_end_tlv_7850: dump RX msdu_end TLV in structured
  124. * human readable format.
  125. * @ msdu_end: pointer the msdu_end TLV in pkt.
  126. * @ dbg_level: log level.
  127. *
  128. * Return: void
  129. */
  130. static void hal_rx_dump_msdu_end_tlv_7850(void *msduend,
  131. uint8_t dbg_level)
  132. {
  133. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  134. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  135. "rx_msdu_end tlv (1/7)- "
  136. "rxpcu_mpdu_filter_in_category :%x"
  137. "sw_frame_group_id :%x"
  138. "reserved_0 :%x"
  139. "phy_ppdu_id :%x"
  140. "ip_hdr_chksum:%x"
  141. "reported_mpdu_length :%x"
  142. "reserved_1a :%x"
  143. "key_id_octet :%x"
  144. "cce_super_rule :%x"
  145. "cce_classify_not_done_truncate :%x"
  146. "cce_classify_not_done_cce_dis:%x"
  147. "cumulative_l3_checksum :%x"
  148. "rule_indication_31_0 :%x"
  149. "rule_indication_63_32:%x"
  150. "da_offset :%x"
  151. "sa_offset :%x"
  152. "da_offset_valid :%x"
  153. "sa_offset_valid :%x"
  154. "reserved_5a :%x"
  155. "l3_type :%x",
  156. msdu_end->rxpcu_mpdu_filter_in_category,
  157. msdu_end->sw_frame_group_id,
  158. msdu_end->reserved_0,
  159. msdu_end->phy_ppdu_id,
  160. msdu_end->ip_hdr_chksum,
  161. msdu_end->reported_mpdu_length,
  162. msdu_end->reserved_1a,
  163. msdu_end->key_id_octet,
  164. msdu_end->cce_super_rule,
  165. msdu_end->cce_classify_not_done_truncate,
  166. msdu_end->cce_classify_not_done_cce_dis,
  167. msdu_end->cumulative_l3_checksum,
  168. msdu_end->rule_indication_31_0,
  169. msdu_end->rule_indication_63_32,
  170. msdu_end->da_offset,
  171. msdu_end->sa_offset,
  172. msdu_end->da_offset_valid,
  173. msdu_end->sa_offset_valid,
  174. msdu_end->reserved_5a,
  175. msdu_end->l3_type);
  176. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  177. "rx_msdu_end tlv (2/7)- "
  178. "ipv6_options_crc :%x"
  179. "tcp_seq_number :%x"
  180. "tcp_ack_number :%x"
  181. "tcp_flag :%x"
  182. "lro_eligible :%x"
  183. "reserved_9a :%x"
  184. "window_size :%x"
  185. "tcp_udp_chksum :%x"
  186. "sa_idx_timeout :%x"
  187. "da_idx_timeout :%x"
  188. "msdu_limit_error :%x"
  189. "flow_idx_timeout :%x"
  190. "flow_idx_invalid :%x"
  191. "wifi_parser_error :%x"
  192. "amsdu_parser_error :%x"
  193. "sa_is_valid :%x"
  194. "da_is_valid :%x"
  195. "da_is_mcbc :%x"
  196. "l3_header_padding :%x"
  197. "first_msdu :%x"
  198. "last_msdu :%x",
  199. msdu_end->ipv6_options_crc,
  200. msdu_end->tcp_seq_number,
  201. msdu_end->tcp_ack_number,
  202. msdu_end->tcp_flag,
  203. msdu_end->lro_eligible,
  204. msdu_end->reserved_9a,
  205. msdu_end->window_size,
  206. msdu_end->tcp_udp_chksum,
  207. msdu_end->sa_idx_timeout,
  208. msdu_end->da_idx_timeout,
  209. msdu_end->msdu_limit_error,
  210. msdu_end->flow_idx_timeout,
  211. msdu_end->flow_idx_invalid,
  212. msdu_end->wifi_parser_error,
  213. msdu_end->amsdu_parser_error,
  214. msdu_end->sa_is_valid,
  215. msdu_end->da_is_valid,
  216. msdu_end->da_is_mcbc,
  217. msdu_end->l3_header_padding,
  218. msdu_end->first_msdu,
  219. msdu_end->last_msdu);
  220. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  221. "rx_msdu_end tlv (3/7)"
  222. "tcp_udp_chksum_fail_copy :%x"
  223. "ip_chksum_fail_copy :%x"
  224. "sa_idx :%x"
  225. "da_idx_or_sw_peer_id :%x"
  226. "msdu_drop :%x"
  227. "reo_destination_indication :%x"
  228. "flow_idx :%x"
  229. "reserved_12a :%x"
  230. "fse_metadata :%x"
  231. "cce_metadata :%x"
  232. "sa_sw_peer_id:%x"
  233. "aggregation_count :%x"
  234. "flow_aggregation_continuation:%x"
  235. "fisa_timeout :%x"
  236. "reserved_15a :%x"
  237. "cumulative_l4_checksum :%x"
  238. "cumulative_ip_length :%x"
  239. "service_code :%x"
  240. "priority_valid :%x",
  241. msdu_end->tcp_udp_chksum_fail_copy,
  242. msdu_end->ip_chksum_fail_copy,
  243. msdu_end->sa_idx,
  244. msdu_end->da_idx_or_sw_peer_id,
  245. msdu_end->msdu_drop,
  246. msdu_end->reo_destination_indication,
  247. msdu_end->flow_idx,
  248. msdu_end->reserved_12a,
  249. msdu_end->fse_metadata,
  250. msdu_end->cce_metadata,
  251. msdu_end->sa_sw_peer_id,
  252. msdu_end->aggregation_count,
  253. msdu_end->flow_aggregation_continuation,
  254. msdu_end->fisa_timeout,
  255. msdu_end->reserved_15a,
  256. msdu_end->cumulative_l4_checksum,
  257. msdu_end->cumulative_ip_length,
  258. msdu_end->service_code,
  259. msdu_end->priority_valid);
  260. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  261. "rx_msdu_end tlv (4/7)"
  262. "reserved_17a :%x"
  263. "msdu_length :%x"
  264. "ipsec_esp :%x"
  265. "l3_offset :%x"
  266. "ipsec_ah :%x"
  267. "l4_offset :%x"
  268. "msdu_number :%x"
  269. "decap_format :%x"
  270. "ipv4_proto :%x"
  271. "ipv6_proto :%x"
  272. "tcp_proto :%x"
  273. "udp_proto :%x"
  274. "ip_frag :%x"
  275. "tcp_only_ack :%x"
  276. "da_is_bcast_mcast :%x"
  277. "toeplitz_hash_sel :%x"
  278. "ip_fixed_header_valid:%x"
  279. "ip_extn_header_valid :%x"
  280. "tcp_udp_header_valid :%x",
  281. msdu_end->reserved_17a,
  282. msdu_end->msdu_length,
  283. msdu_end->ipsec_esp,
  284. msdu_end->l3_offset,
  285. msdu_end->ipsec_ah,
  286. msdu_end->l4_offset,
  287. msdu_end->msdu_number,
  288. msdu_end->decap_format,
  289. msdu_end->ipv4_proto,
  290. msdu_end->ipv6_proto,
  291. msdu_end->tcp_proto,
  292. msdu_end->udp_proto,
  293. msdu_end->ip_frag,
  294. msdu_end->tcp_only_ack,
  295. msdu_end->da_is_bcast_mcast,
  296. msdu_end->toeplitz_hash_sel,
  297. msdu_end->ip_fixed_header_valid,
  298. msdu_end->ip_extn_header_valid,
  299. msdu_end->tcp_udp_header_valid);
  300. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  301. "rx_msdu_end tlv (5/7)"
  302. "mesh_control_present :%x"
  303. "ldpc :%x"
  304. "ip4_protocol_ip6_next_header :%x"
  305. "toeplitz_hash_2_or_4 :%x"
  306. "flow_id_toeplitz :%x"
  307. "user_rssi :%x"
  308. "pkt_type :%x"
  309. "stbc :%x"
  310. "sgi :%x"
  311. "rate_mcs :%x"
  312. "receive_bandwidth :%x"
  313. "reception_type :%x"
  314. "mimo_ss_bitmap :%x"
  315. "ppdu_start_timestamp_31_0 :%x"
  316. "ppdu_start_timestamp_63_32 :%x"
  317. "sw_phy_meta_data :%x"
  318. "vlan_ctag_ci :%x"
  319. "vlan_stag_ci :%x"
  320. "first_mpdu :%x"
  321. "reserved_30a :%x"
  322. "mcast_bcast :%x",
  323. msdu_end->mesh_control_present,
  324. msdu_end->ldpc,
  325. msdu_end->ip4_protocol_ip6_next_header,
  326. msdu_end->toeplitz_hash_2_or_4,
  327. msdu_end->flow_id_toeplitz,
  328. msdu_end->user_rssi,
  329. msdu_end->pkt_type,
  330. msdu_end->stbc,
  331. msdu_end->sgi,
  332. msdu_end->rate_mcs,
  333. msdu_end->receive_bandwidth,
  334. msdu_end->reception_type,
  335. msdu_end->mimo_ss_bitmap,
  336. msdu_end->ppdu_start_timestamp_31_0,
  337. msdu_end->ppdu_start_timestamp_63_32,
  338. msdu_end->sw_phy_meta_data,
  339. msdu_end->vlan_ctag_ci,
  340. msdu_end->vlan_stag_ci,
  341. msdu_end->first_mpdu,
  342. msdu_end->reserved_30a,
  343. msdu_end->mcast_bcast);
  344. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  345. "rx_msdu_end tlv (6/7)"
  346. "ast_index_not_found :%x"
  347. "ast_index_timeout :%x"
  348. "power_mgmt :%x"
  349. "non_qos :%x"
  350. "null_data :%x"
  351. "mgmt_type :%x"
  352. "ctrl_type :%x"
  353. "more_data :%x"
  354. "eosp :%x"
  355. "a_msdu_error :%x"
  356. "fragment_flag:%x"
  357. "order:%x"
  358. "cce_match :%x"
  359. "overflow_err :%x"
  360. "msdu_length_err :%x"
  361. "tcp_udp_chksum_fail :%x"
  362. "ip_chksum_fail :%x"
  363. "sa_idx_invalid :%x"
  364. "da_idx_invalid :%x"
  365. "reserved_30b :%x",
  366. msdu_end->ast_index_not_found,
  367. msdu_end->ast_index_timeout,
  368. msdu_end->power_mgmt,
  369. msdu_end->non_qos,
  370. msdu_end->null_data,
  371. msdu_end->mgmt_type,
  372. msdu_end->ctrl_type,
  373. msdu_end->more_data,
  374. msdu_end->eosp,
  375. msdu_end->a_msdu_error,
  376. msdu_end->fragment_flag,
  377. msdu_end->order,
  378. msdu_end->cce_match,
  379. msdu_end->overflow_err,
  380. msdu_end->msdu_length_err,
  381. msdu_end->tcp_udp_chksum_fail,
  382. msdu_end->ip_chksum_fail,
  383. msdu_end->sa_idx_invalid,
  384. msdu_end->da_idx_invalid,
  385. msdu_end->reserved_30b);
  386. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  387. "rx_msdu_end tlv (7/7)"
  388. "rx_in_tx_decrypt_byp :%x"
  389. "encrypt_required :%x"
  390. "directed :%x"
  391. "buffer_fragment :%x"
  392. "mpdu_length_err :%x"
  393. "tkip_mic_err :%x"
  394. "decrypt_err :%x"
  395. "unencrypted_frame_err:%x"
  396. "fcs_err :%x"
  397. "reserved_31a :%x"
  398. "decrypt_status_code :%x"
  399. "rx_bitmap_not_updated:%x"
  400. "reserved_31b :%x"
  401. "msdu_done :%x",
  402. msdu_end->rx_in_tx_decrypt_byp,
  403. msdu_end->encrypt_required,
  404. msdu_end->directed,
  405. msdu_end->buffer_fragment,
  406. msdu_end->mpdu_length_err,
  407. msdu_end->tkip_mic_err,
  408. msdu_end->decrypt_err,
  409. msdu_end->unencrypted_frame_err,
  410. msdu_end->fcs_err,
  411. msdu_end->reserved_31a,
  412. msdu_end->decrypt_status_code,
  413. msdu_end->rx_bitmap_not_updated,
  414. msdu_end->reserved_31b,
  415. msdu_end->msdu_done);
  416. }
  417. /**
  418. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  419. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  420. * @ dbg_level: log level.
  421. *
  422. * Return: void
  423. */
  424. static inline void hal_rx_dump_pkt_hdr_tlv_7850(struct rx_pkt_tlvs *pkt_tlvs,
  425. uint8_t dbg_level)
  426. {
  427. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  428. hal_verbose_debug("\n---------------\n"
  429. "rx_pkt_hdr_tlv\n"
  430. "---------------\n"
  431. "phy_ppdu_id %lld ",
  432. pkt_hdr_tlv->phy_ppdu_id);
  433. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  434. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  435. }
  436. /**
  437. * hal_rx_dump_mpdu_start_tlv_generic_be: dump RX mpdu_start TLV in structured
  438. * human readable format.
  439. * @mpdu_start: pointer the rx_attention TLV in pkt.
  440. * @dbg_level: log level.
  441. *
  442. * Return: void
  443. */
  444. static inline void hal_rx_dump_mpdu_start_tlv_7850(void *mpdustart,
  445. uint8_t dbg_level)
  446. {
  447. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  448. struct rx_mpdu_info *mpdu_info =
  449. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  450. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  451. "rx_mpdu_start tlv (1/5) - "
  452. "rx_reo_queue_desc_addr_31_0 :%x"
  453. "rx_reo_queue_desc_addr_39_32 :%x"
  454. "receive_queue_number:%x "
  455. "pre_delim_err_warning:%x "
  456. "first_delim_err:%x "
  457. "reserved_2a:%x "
  458. "pn_31_0:%x "
  459. "pn_63_32:%x "
  460. "pn_95_64:%x "
  461. "pn_127_96:%x "
  462. "epd_en:%x "
  463. "all_frames_shall_be_encrypted :%x"
  464. "encrypt_type:%x "
  465. "wep_key_width_for_variable_key :%x"
  466. "mesh_sta:%x "
  467. "bssid_hit:%x "
  468. "bssid_number:%x "
  469. "tid:%x "
  470. "reserved_7a:%x "
  471. "peer_meta_data:%x ",
  472. mpdu_info->rx_reo_queue_desc_addr_31_0,
  473. mpdu_info->rx_reo_queue_desc_addr_39_32,
  474. mpdu_info->receive_queue_number,
  475. mpdu_info->pre_delim_err_warning,
  476. mpdu_info->first_delim_err,
  477. mpdu_info->reserved_2a,
  478. mpdu_info->pn_31_0,
  479. mpdu_info->pn_63_32,
  480. mpdu_info->pn_95_64,
  481. mpdu_info->pn_127_96,
  482. mpdu_info->epd_en,
  483. mpdu_info->all_frames_shall_be_encrypted,
  484. mpdu_info->encrypt_type,
  485. mpdu_info->wep_key_width_for_variable_key,
  486. mpdu_info->mesh_sta,
  487. mpdu_info->bssid_hit,
  488. mpdu_info->bssid_number,
  489. mpdu_info->tid,
  490. mpdu_info->reserved_7a,
  491. mpdu_info->peer_meta_data);
  492. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  493. "rx_mpdu_start tlv (2/5) - "
  494. "rxpcu_mpdu_filter_in_category :%x"
  495. "sw_frame_group_id:%x "
  496. "ndp_frame:%x "
  497. "phy_err:%x "
  498. "phy_err_during_mpdu_header :%x"
  499. "protocol_version_err:%x "
  500. "ast_based_lookup_valid:%x "
  501. "ranging:%x "
  502. "reserved_9a:%x "
  503. "phy_ppdu_id:%x "
  504. "ast_index:%x "
  505. "sw_peer_id:%x "
  506. "mpdu_frame_control_valid:%x "
  507. "mpdu_duration_valid:%x "
  508. "mac_addr_ad1_valid:%x "
  509. "mac_addr_ad2_valid:%x "
  510. "mac_addr_ad3_valid:%x "
  511. "mac_addr_ad4_valid:%x "
  512. "mpdu_sequence_control_valid :%x"
  513. "mpdu_qos_control_valid:%x "
  514. "mpdu_ht_control_valid:%x "
  515. "frame_encryption_info_valid :%x",
  516. mpdu_info->rxpcu_mpdu_filter_in_category,
  517. mpdu_info->sw_frame_group_id,
  518. mpdu_info->ndp_frame,
  519. mpdu_info->phy_err,
  520. mpdu_info->phy_err_during_mpdu_header,
  521. mpdu_info->protocol_version_err,
  522. mpdu_info->ast_based_lookup_valid,
  523. mpdu_info->ranging,
  524. mpdu_info->reserved_9a,
  525. mpdu_info->phy_ppdu_id,
  526. mpdu_info->ast_index,
  527. mpdu_info->sw_peer_id,
  528. mpdu_info->mpdu_frame_control_valid,
  529. mpdu_info->mpdu_duration_valid,
  530. mpdu_info->mac_addr_ad1_valid,
  531. mpdu_info->mac_addr_ad2_valid,
  532. mpdu_info->mac_addr_ad3_valid,
  533. mpdu_info->mac_addr_ad4_valid,
  534. mpdu_info->mpdu_sequence_control_valid,
  535. mpdu_info->mpdu_qos_control_valid,
  536. mpdu_info->mpdu_ht_control_valid,
  537. mpdu_info->frame_encryption_info_valid);
  538. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  539. "rx_mpdu_start tlv (3/5) - "
  540. "mpdu_fragment_number:%x "
  541. "more_fragment_flag:%x "
  542. "reserved_11a:%x "
  543. "fr_ds:%x "
  544. "to_ds:%x "
  545. "encrypted:%x "
  546. "mpdu_retry:%x "
  547. "mpdu_sequence_number:%x "
  548. "key_id_octet:%x "
  549. "new_peer_entry:%x "
  550. "decrypt_needed:%x "
  551. "decap_type:%x "
  552. "rx_insert_vlan_c_tag_padding :%x"
  553. "rx_insert_vlan_s_tag_padding :%x"
  554. "strip_vlan_c_tag_decap:%x "
  555. "strip_vlan_s_tag_decap:%x "
  556. "pre_delim_count:%x "
  557. "ampdu_flag:%x "
  558. "bar_frame:%x "
  559. "raw_mpdu:%x "
  560. "reserved_12:%x "
  561. "mpdu_length:%x ",
  562. mpdu_info->mpdu_fragment_number,
  563. mpdu_info->more_fragment_flag,
  564. mpdu_info->reserved_11a,
  565. mpdu_info->fr_ds,
  566. mpdu_info->to_ds,
  567. mpdu_info->encrypted,
  568. mpdu_info->mpdu_retry,
  569. mpdu_info->mpdu_sequence_number,
  570. mpdu_info->key_id_octet,
  571. mpdu_info->new_peer_entry,
  572. mpdu_info->decrypt_needed,
  573. mpdu_info->decap_type,
  574. mpdu_info->rx_insert_vlan_c_tag_padding,
  575. mpdu_info->rx_insert_vlan_s_tag_padding,
  576. mpdu_info->strip_vlan_c_tag_decap,
  577. mpdu_info->strip_vlan_s_tag_decap,
  578. mpdu_info->pre_delim_count,
  579. mpdu_info->ampdu_flag,
  580. mpdu_info->bar_frame,
  581. mpdu_info->raw_mpdu,
  582. mpdu_info->reserved_12,
  583. mpdu_info->mpdu_length);
  584. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  585. "rx_mpdu_start tlv (4/5) - "
  586. "mpdu_length:%x "
  587. "first_mpdu:%x "
  588. "mcast_bcast:%x "
  589. "ast_index_not_found:%x "
  590. "ast_index_timeout:%x "
  591. "power_mgmt:%x "
  592. "non_qos:%x "
  593. "null_data:%x "
  594. "mgmt_type:%x "
  595. "ctrl_type:%x "
  596. "more_data:%x "
  597. "eosp:%x "
  598. "fragment_flag:%x "
  599. "order:%x "
  600. "u_apsd_trigger:%x "
  601. "encrypt_required:%x "
  602. "directed:%x "
  603. "amsdu_present:%x "
  604. "reserved_13:%x "
  605. "mpdu_frame_control_field:%x "
  606. "mpdu_duration_field:%x ",
  607. mpdu_info->mpdu_length,
  608. mpdu_info->first_mpdu,
  609. mpdu_info->mcast_bcast,
  610. mpdu_info->ast_index_not_found,
  611. mpdu_info->ast_index_timeout,
  612. mpdu_info->power_mgmt,
  613. mpdu_info->non_qos,
  614. mpdu_info->null_data,
  615. mpdu_info->mgmt_type,
  616. mpdu_info->ctrl_type,
  617. mpdu_info->more_data,
  618. mpdu_info->eosp,
  619. mpdu_info->fragment_flag,
  620. mpdu_info->order,
  621. mpdu_info->u_apsd_trigger,
  622. mpdu_info->encrypt_required,
  623. mpdu_info->directed,
  624. mpdu_info->amsdu_present,
  625. mpdu_info->reserved_13,
  626. mpdu_info->mpdu_frame_control_field,
  627. mpdu_info->mpdu_duration_field);
  628. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  629. "rx_mpdu_start tlv (5/5) - "
  630. "mac_addr_ad1_31_0:%x "
  631. "mac_addr_ad1_47_32:%x "
  632. "mac_addr_ad2_15_0:%x "
  633. "mac_addr_ad2_47_16:%x "
  634. "mac_addr_ad3_31_0:%x "
  635. "mac_addr_ad3_47_32:%x "
  636. "mpdu_sequence_control_field :%x"
  637. "mac_addr_ad4_31_0:%x "
  638. "mac_addr_ad4_47_32:%x "
  639. "mpdu_qos_control_field:%x "
  640. "mpdu_ht_control_field:%x "
  641. "vdev_id:%x "
  642. "service_code:%x "
  643. "priority_valid:%x "
  644. "reserved_23a:%x "
  645. "multi_link_addr_ad1_ad2_valid :%x"
  646. "multi_link_addr_ad1_31_0:%x "
  647. "multi_link_addr_ad1_47_32:%x "
  648. "multi_link_addr_ad2_15_0:%x "
  649. "multi_link_addr_ad2_47_16:%x ",
  650. mpdu_info->mac_addr_ad1_31_0,
  651. mpdu_info->mac_addr_ad1_47_32,
  652. mpdu_info->mac_addr_ad2_15_0,
  653. mpdu_info->mac_addr_ad2_47_16,
  654. mpdu_info->mac_addr_ad3_31_0,
  655. mpdu_info->mac_addr_ad3_47_32,
  656. mpdu_info->mpdu_sequence_control_field,
  657. mpdu_info->mac_addr_ad4_31_0,
  658. mpdu_info->mac_addr_ad4_47_32,
  659. mpdu_info->mpdu_qos_control_field,
  660. mpdu_info->mpdu_ht_control_field,
  661. mpdu_info->vdev_id,
  662. mpdu_info->service_code,
  663. mpdu_info->priority_valid,
  664. mpdu_info->reserved_23a,
  665. mpdu_info->multi_link_addr_ad1_ad2_valid,
  666. mpdu_info->multi_link_addr_ad1_31_0,
  667. mpdu_info->multi_link_addr_ad1_47_32,
  668. mpdu_info->multi_link_addr_ad2_15_0,
  669. mpdu_info->multi_link_addr_ad2_47_16);
  670. }
  671. /**
  672. * hal_rx_dump_pkt_tlvs_7850(): API to print RX Pkt TLVS for 7850
  673. * @hal_soc_hdl: hal_soc handle
  674. * @buf: pointer the pkt buffer
  675. * @dbg_level: log level
  676. *
  677. * Return: void
  678. */
  679. static void hal_rx_dump_pkt_tlvs_7850(hal_soc_handle_t hal_soc_hdl,
  680. uint8_t *buf, uint8_t dbg_level)
  681. {
  682. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  683. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  684. struct rx_mpdu_start *mpdu_start =
  685. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  686. hal_rx_dump_msdu_end_tlv_7850(msdu_end, dbg_level);
  687. hal_rx_dump_mpdu_start_tlv_7850(mpdu_start, dbg_level);
  688. hal_rx_dump_pkt_hdr_tlv_7850(pkt_tlvs, dbg_level);
  689. }
  690. /**
  691. * hal_rx_tlv_populate_mpdu_desc_info_7850() - Populate the local mpdu_desc_info
  692. * elements from the rx tlvs
  693. * @buf: start address of rx tlvs [Validated by caller]
  694. * @mpdu_desc_info_hdl: Buffer to populate the mpdu_dsc_info
  695. * [To be validated by caller]
  696. *
  697. * Return: None
  698. */
  699. static void
  700. hal_rx_tlv_populate_mpdu_desc_info_7850(uint8_t *buf,
  701. void *mpdu_desc_info_hdl)
  702. {
  703. struct hal_rx_mpdu_desc_info *mpdu_desc_info =
  704. (struct hal_rx_mpdu_desc_info *)mpdu_desc_info_hdl;
  705. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  706. struct rx_mpdu_start *mpdu_start =
  707. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  708. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  709. mpdu_desc_info->mpdu_seq = mpdu_info->mpdu_sequence_number;
  710. mpdu_desc_info->mpdu_flags = hal_rx_get_mpdu_flags((uint32_t *)
  711. mpdu_info);
  712. mpdu_desc_info->peer_meta_data = mpdu_info->peer_meta_data;
  713. mpdu_desc_info->bar_frame = mpdu_info->bar_frame;
  714. }
  715. /**
  716. * hal_reo_status_get_header_7850 - Process reo desc info
  717. * @d - Pointer to reo descriptior
  718. * @b - tlv type info
  719. * @h1 - Pointer to hal_reo_status_header where info to be stored
  720. *
  721. * Return - none.
  722. *
  723. */
  724. static void hal_reo_status_get_header_7850(hal_ring_desc_t ring_desc, int b,
  725. void *h1)
  726. {
  727. uint64_t *d = (uint64_t *)ring_desc;
  728. uint64_t val1 = 0;
  729. struct hal_reo_status_header *h =
  730. (struct hal_reo_status_header *)h1;
  731. /* Offsets of descriptor fields defined in HW headers start
  732. * from the field after TLV header
  733. */
  734. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  735. switch (b) {
  736. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  737. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  738. STATUS_HEADER_REO_STATUS_NUMBER)];
  739. break;
  740. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  741. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  742. STATUS_HEADER_REO_STATUS_NUMBER)];
  743. break;
  744. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  745. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  746. STATUS_HEADER_REO_STATUS_NUMBER)];
  747. break;
  748. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  749. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  750. STATUS_HEADER_REO_STATUS_NUMBER)];
  751. break;
  752. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  753. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  754. STATUS_HEADER_REO_STATUS_NUMBER)];
  755. break;
  756. case HAL_REO_DESC_THRES_STATUS_TLV:
  757. val1 =
  758. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  759. STATUS_HEADER_REO_STATUS_NUMBER)];
  760. break;
  761. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  762. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  763. STATUS_HEADER_REO_STATUS_NUMBER)];
  764. break;
  765. default:
  766. qdf_nofl_err("ERROR: Unknown tlv\n");
  767. break;
  768. }
  769. h->cmd_num =
  770. HAL_GET_FIELD(
  771. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  772. val1);
  773. h->exec_time =
  774. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  775. CMD_EXECUTION_TIME, val1);
  776. h->status =
  777. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  778. REO_CMD_EXECUTION_STATUS, val1);
  779. switch (b) {
  780. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  781. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  782. STATUS_HEADER_TIMESTAMP)];
  783. break;
  784. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  785. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  786. STATUS_HEADER_TIMESTAMP)];
  787. break;
  788. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  789. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  790. STATUS_HEADER_TIMESTAMP)];
  791. break;
  792. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  793. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  794. STATUS_HEADER_TIMESTAMP)];
  795. break;
  796. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  797. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  798. STATUS_HEADER_TIMESTAMP)];
  799. break;
  800. case HAL_REO_DESC_THRES_STATUS_TLV:
  801. val1 =
  802. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  803. STATUS_HEADER_TIMESTAMP)];
  804. break;
  805. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  806. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  807. STATUS_HEADER_TIMESTAMP)];
  808. break;
  809. default:
  810. qdf_nofl_err("ERROR: Unknown tlv\n");
  811. break;
  812. }
  813. h->tstamp =
  814. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  815. }
  816. static
  817. void *hal_rx_msdu0_buffer_addr_lsb_7850(void *link_desc_va)
  818. {
  819. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  820. }
  821. static
  822. void *hal_rx_msdu_desc_info_ptr_get_7850(void *msdu0)
  823. {
  824. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  825. }
  826. static
  827. void *hal_ent_mpdu_desc_info_7850(void *ent_ring_desc)
  828. {
  829. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  830. }
  831. static
  832. void *hal_dst_mpdu_desc_info_7850(void *dst_ring_desc)
  833. {
  834. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  835. }
  836. /*
  837. * hal_rx_get_tlv_7850(): API to get the tlv
  838. *
  839. * @rx_tlv: TLV data extracted from the rx packet
  840. * Return: uint8_t
  841. */
  842. static uint8_t hal_rx_get_tlv_7850(void *rx_tlv)
  843. {
  844. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  845. }
  846. /**
  847. * hal_rx_proc_phyrx_other_receive_info_tlv_7850()
  848. * - process other receive info TLV
  849. * @rx_tlv_hdr: pointer to TLV header
  850. * @ppdu_info: pointer to ppdu_info
  851. *
  852. * Return: None
  853. */
  854. static
  855. void hal_rx_proc_phyrx_other_receive_info_tlv_7850(void *rx_tlv_hdr,
  856. void *ppdu_info_handle)
  857. {
  858. uint32_t tlv_tag, tlv_len;
  859. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  860. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  861. void *other_tlv_hdr = NULL;
  862. void *other_tlv = NULL;
  863. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  864. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  865. temp_len = 0;
  866. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  867. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  868. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  869. temp_len += other_tlv_len;
  870. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  871. switch (other_tlv_tag) {
  872. default:
  873. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  874. "%s unhandled TLV type: %d, TLV len:%d",
  875. __func__, other_tlv_tag, other_tlv_len);
  876. break;
  877. }
  878. }
  879. /**
  880. * hal_reo_config_7850(): Set reo config parameters
  881. * @soc: hal soc handle
  882. * @reg_val: value to be set
  883. * @reo_params: reo parameters
  884. *
  885. * Return: void
  886. */
  887. static
  888. void hal_reo_config_7850(struct hal_soc *soc,
  889. uint32_t reg_val,
  890. struct hal_reo_params *reo_params)
  891. {
  892. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  893. }
  894. /**
  895. * hal_rx_msdu_desc_info_get_ptr_7850() - Get msdu desc info ptr
  896. * @msdu_details_ptr - Pointer to msdu_details_ptr
  897. *
  898. * Return - Pointer to rx_msdu_desc_info structure.
  899. *
  900. */
  901. static void *hal_rx_msdu_desc_info_get_ptr_7850(void *msdu_details_ptr)
  902. {
  903. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  904. }
  905. /**
  906. * hal_rx_link_desc_msdu0_ptr_7850 - Get pointer to rx_msdu details
  907. * @link_desc - Pointer to link desc
  908. *
  909. * Return - Pointer to rx_msdu_details structure
  910. *
  911. */
  912. static void *hal_rx_link_desc_msdu0_ptr_7850(void *link_desc)
  913. {
  914. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  915. }
  916. /**
  917. * hal_get_window_address_7850(): Function to get hp/tp address
  918. * @hal_soc: Pointer to hal_soc
  919. * @addr: address offset of register
  920. *
  921. * Return: modified address offset of register
  922. */
  923. static inline qdf_iomem_t hal_get_window_address_7850(struct hal_soc *hal_soc,
  924. qdf_iomem_t addr)
  925. {
  926. return addr;
  927. }
  928. /**
  929. * hal_reo_set_err_dst_remap_7850(): Function to set REO error destination
  930. * ring remap register
  931. * @hal_soc: Pointer to hal_soc
  932. *
  933. * Return: none.
  934. */
  935. static void
  936. hal_reo_set_err_dst_remap_7850(void *hal_soc)
  937. {
  938. /*
  939. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  940. * frame routed to REO2SW0 ring.
  941. */
  942. uint32_t dst_remap_ix0 =
  943. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 0) |
  944. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 1) |
  945. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 2) |
  946. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 3) |
  947. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 4) |
  948. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  949. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  950. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  951. uint32_t dst_remap_ix1 =
  952. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 14) |
  953. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 13) |
  954. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 12) |
  955. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 11) |
  956. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 10) |
  957. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 9) |
  958. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  959. HAL_REG_WRITE(hal_soc,
  960. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  961. REO_REG_REG_BASE),
  962. dst_remap_ix0);
  963. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  964. HAL_REG_READ(
  965. hal_soc,
  966. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  967. REO_REG_REG_BASE)));
  968. HAL_REG_WRITE(hal_soc,
  969. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  970. REO_REG_REG_BASE),
  971. dst_remap_ix1);
  972. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  973. HAL_REG_READ(
  974. hal_soc,
  975. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  976. REO_REG_REG_BASE)));
  977. }
  978. /**
  979. * hal_reo_enable_pn_in_dest_7850() - Set the REO register to enable previous PN
  980. * for OOR and 2K-jump frames
  981. * @hal_soc: HAL SoC handle
  982. *
  983. * Return: 1, since the register is set.
  984. */
  985. static uint8_t hal_reo_enable_pn_in_dest_7850(void *hal_soc)
  986. {
  987. HAL_REG_WRITE(hal_soc, HWIO_REO_R0_PN_IN_DEST_ADDR(REO_REG_REG_BASE),
  988. 1);
  989. return 1;
  990. }
  991. /**
  992. * hal_rx_flow_setup_fse_7850() - Setup a flow search entry in HW FST
  993. * @fst: Pointer to the Rx Flow Search Table
  994. * @table_offset: offset into the table where the flow is to be setup
  995. * @flow: Flow Parameters
  996. *
  997. * Flow table entry fields are updated in host byte order, little endian order.
  998. *
  999. * Return: Success/Failure
  1000. */
  1001. static void *
  1002. hal_rx_flow_setup_fse_7850(uint8_t *rx_fst, uint32_t table_offset,
  1003. uint8_t *rx_flow)
  1004. {
  1005. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1006. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1007. uint8_t *fse;
  1008. bool fse_valid;
  1009. if (table_offset >= fst->max_entries) {
  1010. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1011. "HAL FSE table offset %u exceeds max entries %u",
  1012. table_offset, fst->max_entries);
  1013. return NULL;
  1014. }
  1015. fse = (uint8_t *)fst->base_vaddr +
  1016. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1017. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1018. if (fse_valid) {
  1019. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1020. "HAL FSE %pK already valid", fse);
  1021. return NULL;
  1022. }
  1023. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1024. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1025. (flow->tuple_info.src_ip_127_96));
  1026. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1027. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1028. (flow->tuple_info.src_ip_95_64));
  1029. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1030. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1031. (flow->tuple_info.src_ip_63_32));
  1032. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1033. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1034. (flow->tuple_info.src_ip_31_0));
  1035. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1036. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1037. (flow->tuple_info.dest_ip_127_96));
  1038. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1039. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1040. (flow->tuple_info.dest_ip_95_64));
  1041. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1042. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1043. (flow->tuple_info.dest_ip_63_32));
  1044. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1045. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1046. (flow->tuple_info.dest_ip_31_0));
  1047. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1048. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1049. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1050. (flow->tuple_info.dest_port));
  1051. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1052. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1053. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1054. (flow->tuple_info.src_port));
  1055. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1056. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1057. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1058. flow->tuple_info.l4_protocol);
  1059. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1060. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1061. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1062. flow->reo_destination_handler);
  1063. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1064. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1065. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1066. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1067. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1068. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1069. (flow->fse_metadata));
  1070. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1071. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1072. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1073. REO_DESTINATION_INDICATION,
  1074. flow->reo_destination_indication);
  1075. /* Reset all the other fields in FSE */
  1076. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1077. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1078. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1079. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1080. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1081. return fse;
  1082. }
  1083. static
  1084. void hal_compute_reo_remap_ix2_ix3_7850(uint32_t *ring_map,
  1085. uint32_t num_rings, uint32_t *remap1,
  1086. uint32_t *remap2)
  1087. {
  1088. /*
  1089. * The 4 bits REO destination ring value is defined as: 0: TCL
  1090. * 1:SW1 2:SW2 3:SW3 4:SW4 5:Release 6:FW(WIFI) 7:SW5
  1091. * 8:SW6 9:SW7 10:SW8 11: NOT_USED.
  1092. *
  1093. */
  1094. uint32_t reo_dest_ring_map[] = {REO_REMAP_SW1, REO_REMAP_SW2,
  1095. REO_REMAP_SW3, REO_REMAP_SW4,
  1096. REO_REMAP_SW5, REO_REMAP_SW6,
  1097. REO_REMAP_SW7, REO_REMAP_SW8};
  1098. switch (num_rings) {
  1099. default:
  1100. case 3:
  1101. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1102. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1103. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1104. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 19) |
  1105. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 20) |
  1106. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 21) |
  1107. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1108. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1109. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1110. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 25) |
  1111. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 26) |
  1112. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 27) |
  1113. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1114. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1115. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1116. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 31);
  1117. break;
  1118. case 4:
  1119. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1120. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1121. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1122. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1123. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 20) |
  1124. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 21) |
  1125. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 22) |
  1126. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 23);
  1127. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1128. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1129. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1130. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1131. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1132. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1133. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1134. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 31);
  1135. break;
  1136. case 6:
  1137. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1138. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1139. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1140. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 19) |
  1141. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 20) |
  1142. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 21) |
  1143. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1144. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1145. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1146. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 25) |
  1147. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 26) |
  1148. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 27) |
  1149. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1150. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1151. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1152. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 31);
  1153. break;
  1154. case 8:
  1155. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1156. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1157. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1158. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1159. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 20) |
  1160. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 21) |
  1161. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 22) |
  1162. HAL_REO_REMAP_IX2(reo_dest_ring_map[7], 23);
  1163. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1164. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1165. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1166. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1167. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 28) |
  1168. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 29) |
  1169. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 30) |
  1170. HAL_REO_REMAP_IX3(reo_dest_ring_map[7], 31);
  1171. break;
  1172. }
  1173. }
  1174. /* NUM TCL Bank registers in WCN7850 */
  1175. #define HAL_NUM_TCL_BANKS_7850 8
  1176. /**
  1177. * hal_tx_get_num_tcl_banks_7850() - Get number of banks in target
  1178. *
  1179. * Returns: number of bank
  1180. */
  1181. static uint8_t hal_tx_get_num_tcl_banks_7850(void)
  1182. {
  1183. return HAL_NUM_TCL_BANKS_7850;
  1184. }
  1185. /**
  1186. * hal_rx_reo_prev_pn_get_7850() - Get the previous PN from the REO ring desc.
  1187. * @ring_desc: REO ring descriptor [To be validated by caller ]
  1188. * @prev_pn: Buffer where the previous PN is to be populated.
  1189. * [To be validated by caller]
  1190. *
  1191. * Return: None
  1192. */
  1193. static void hal_rx_reo_prev_pn_get_7850(void *ring_desc,
  1194. uint64_t *prev_pn)
  1195. {
  1196. struct reo_destination_ring_with_pn *reo_desc =
  1197. (struct reo_destination_ring_with_pn *)ring_desc;
  1198. *prev_pn = reo_desc->prev_pn_23_0;
  1199. *prev_pn |= ((uint64_t)reo_desc->prev_pn_55_24 << 24);
  1200. }
  1201. /**
  1202. * hal_cmem_write_7850() - function for CMEM buffer writing
  1203. * @hal_soc_hdl: HAL SOC handle
  1204. * @offset: CMEM address
  1205. * @value: value to write
  1206. *
  1207. * Return: None.
  1208. */
  1209. static inline void hal_cmem_write_7850(hal_soc_handle_t hal_soc_hdl,
  1210. uint32_t offset,
  1211. uint32_t value)
  1212. {
  1213. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1214. hal_write32_mb(hal, offset, value);
  1215. }
  1216. static void hal_hw_txrx_ops_attach_wcn7850(struct hal_soc *hal_soc)
  1217. {
  1218. /* init and setup */
  1219. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1220. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1221. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1222. hal_soc->ops->hal_get_window_address = hal_get_window_address_7850;
  1223. hal_soc->ops->hal_reo_set_err_dst_remap =
  1224. hal_reo_set_err_dst_remap_7850;
  1225. hal_soc->ops->hal_reo_enable_pn_in_dest =
  1226. hal_reo_enable_pn_in_dest_7850;
  1227. /* tx */
  1228. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_7850;
  1229. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_7850;
  1230. hal_soc->ops->hal_tx_comp_get_status =
  1231. hal_tx_comp_get_status_generic_be;
  1232. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1233. hal_tx_init_cmd_credit_ring_7850;
  1234. /* rx */
  1235. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1236. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1237. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1238. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_7850;
  1239. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1240. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1241. hal_rx_proc_phyrx_other_receive_info_tlv_7850;
  1242. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_7850;
  1243. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1244. hal_rx_dump_mpdu_start_tlv_7850;
  1245. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_7850;
  1246. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_7850;
  1247. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1248. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1249. hal_rx_tlv_reception_type_get_be;
  1250. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1251. hal_rx_msdu_end_da_idx_get_be;
  1252. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1253. hal_rx_msdu_desc_info_get_ptr_7850;
  1254. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1255. hal_rx_link_desc_msdu0_ptr_7850;
  1256. hal_soc->ops->hal_reo_status_get_header =
  1257. hal_reo_status_get_header_7850;
  1258. hal_soc->ops->hal_rx_status_get_tlv_info =
  1259. hal_rx_status_get_tlv_info_generic_be;
  1260. hal_soc->ops->hal_rx_wbm_err_info_get =
  1261. hal_rx_wbm_err_info_get_generic_be;
  1262. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1263. hal_rx_priv_info_set_in_tlv_be;
  1264. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1265. hal_rx_priv_info_get_from_tlv_be;
  1266. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1267. hal_tx_set_pcp_tid_map_generic_be;
  1268. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1269. hal_tx_update_pcp_tid_generic_be;
  1270. hal_soc->ops->hal_tx_set_tidmap_prty =
  1271. hal_tx_update_tidmap_prty_generic_be;
  1272. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1273. hal_rx_get_rx_fragment_number_be;
  1274. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1275. hal_rx_tlv_da_is_mcbc_get_be;
  1276. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1277. hal_rx_tlv_sa_is_valid_get_be;
  1278. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1279. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1280. hal_rx_desc_is_first_msdu_be;
  1281. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1282. hal_rx_tlv_l3_hdr_padding_get_be;
  1283. hal_soc->ops->hal_rx_encryption_info_valid =
  1284. hal_rx_encryption_info_valid_be;
  1285. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1286. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1287. hal_rx_tlv_first_msdu_get_be;
  1288. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1289. hal_rx_tlv_da_is_valid_get_be;
  1290. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1291. hal_rx_tlv_last_msdu_get_be;
  1292. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1293. hal_rx_get_mpdu_mac_ad4_valid_be;
  1294. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1295. hal_rx_mpdu_start_sw_peer_id_get_be;
  1296. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1297. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1298. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1299. hal_rx_get_mpdu_frame_control_valid_be;
  1300. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1301. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1302. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1303. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1304. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1305. hal_rx_get_mpdu_sequence_control_valid_be;
  1306. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1307. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1308. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1309. hal_rx_hw_desc_get_ppduid_get_be;
  1310. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1311. hal_rx_msdu0_buffer_addr_lsb_7850;
  1312. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1313. hal_rx_msdu_desc_info_ptr_get_7850;
  1314. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_7850;
  1315. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_7850;
  1316. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1317. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1318. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1319. hal_rx_get_mac_addr2_valid_be;
  1320. hal_soc->ops->hal_rx_get_filter_category =
  1321. hal_rx_get_filter_category_be;
  1322. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1323. hal_soc->ops->hal_reo_config = hal_reo_config_7850;
  1324. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1325. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1326. hal_rx_msdu_flow_idx_invalid_be;
  1327. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1328. hal_rx_msdu_flow_idx_timeout_be;
  1329. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1330. hal_rx_msdu_fse_metadata_get_be;
  1331. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1332. hal_rx_msdu_cce_metadata_get_be;
  1333. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1334. hal_rx_msdu_get_flow_params_be;
  1335. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1336. hal_rx_tlv_get_tcp_chksum_be;
  1337. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1338. #if defined(QCA_WIFI_WCN7850) && defined(WLAN_CFR_ENABLE) && \
  1339. defined(WLAN_ENH_CFR_ENABLE)
  1340. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_7850;
  1341. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_7850;
  1342. #else
  1343. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1344. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1345. #endif
  1346. /* rx - msdu end fast path info fields */
  1347. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1348. hal_rx_msdu_packet_metadata_get_generic_be;
  1349. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1350. hal_rx_get_fisa_cumulative_l4_checksum_be;
  1351. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1352. hal_rx_get_fisa_cumulative_ip_length_be;
  1353. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  1354. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1355. hal_rx_get_flow_agg_continuation_be;
  1356. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1357. hal_rx_get_flow_agg_count_be;
  1358. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  1359. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1360. hal_rx_mpdu_start_tlv_tag_valid_be;
  1361. hal_soc->ops->hal_rx_reo_prev_pn_get = hal_rx_reo_prev_pn_get_7850;
  1362. /* rx - TLV struct offsets */
  1363. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1364. hal_rx_msdu_end_offset_get_generic;
  1365. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1366. hal_rx_mpdu_start_offset_get_generic;
  1367. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1368. hal_rx_pkt_tlv_offset_get_generic;
  1369. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_7850;
  1370. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1371. hal_compute_reo_remap_ix2_ix3_7850;
  1372. hal_soc->ops->hal_rx_flow_setup_cmem_fse = NULL;
  1373. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts = NULL;
  1374. hal_soc->ops->hal_rx_flow_get_cmem_fse = NULL;
  1375. hal_soc->ops->hal_cmem_write = hal_cmem_write_7850;
  1376. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1377. hal_rx_msdu_get_reo_destination_indication_be;
  1378. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_7850;
  1379. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1380. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1381. hal_rx_msdu_is_wlan_mcast_generic_be;
  1382. hal_soc->ops->hal_rx_tlv_bw_get =
  1383. hal_rx_tlv_bw_get_be;
  1384. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1385. hal_rx_tlv_get_is_decrypted_be;
  1386. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1387. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1388. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1389. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1390. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1391. hal_rx_tlv_mpdu_len_err_get_be;
  1392. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1393. hal_rx_tlv_mpdu_fcs_err_get_be;
  1394. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1395. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1396. hal_rx_tlv_decrypt_err_get_be;
  1397. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1398. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1399. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1400. hal_rx_tlv_decap_format_get_be;
  1401. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1402. hal_rx_tlv_get_offload_info_be;
  1403. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1404. hal_rx_attn_phy_ppdu_id_get_be;
  1405. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1406. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1407. hal_rx_msdu_start_msdu_len_get_be;
  1408. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1409. hal_rx_get_frame_ctrl_field_be;
  1410. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1411. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1412. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1413. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1414. hal_rx_mpdu_info_ampdu_flag_get_be;
  1415. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1416. hal_rx_msdu_start_msdu_len_set_be;
  1417. hal_soc->ops->hal_rx_tlv_populate_mpdu_desc_info =
  1418. hal_rx_tlv_populate_mpdu_desc_info_7850;
  1419. hal_soc->ops->hal_rx_tlv_get_pn_num =
  1420. hal_rx_tlv_get_pn_num_be;
  1421. };
  1422. struct hal_hw_srng_config hw_srng_table_7850[] = {
  1423. /* TODO: max_rings can populated by querying HW capabilities */
  1424. { /* REO_DST */
  1425. .start_ring_id = HAL_SRNG_REO2SW1,
  1426. .max_rings = 8,
  1427. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1428. .lmac_ring = FALSE,
  1429. .ring_dir = HAL_SRNG_DST_RING,
  1430. .nf_irq_support = true,
  1431. .reg_start = {
  1432. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1433. REO_REG_REG_BASE),
  1434. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1435. REO_REG_REG_BASE)
  1436. },
  1437. .reg_size = {
  1438. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1439. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1440. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1441. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1442. },
  1443. .max_size =
  1444. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1445. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1446. },
  1447. { /* REO_EXCEPTION */
  1448. /* Designating REO2SW0 ring as exception ring. */
  1449. .start_ring_id = HAL_SRNG_REO2SW0,
  1450. .max_rings = 1,
  1451. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1452. .lmac_ring = FALSE,
  1453. .ring_dir = HAL_SRNG_DST_RING,
  1454. .reg_start = {
  1455. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1456. REO_REG_REG_BASE),
  1457. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1458. REO_REG_REG_BASE)
  1459. },
  1460. /* Single ring - provide ring size if multiple rings of this
  1461. * type are supported
  1462. */
  1463. .reg_size = {},
  1464. .max_size =
  1465. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1466. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1467. },
  1468. { /* REO_REINJECT */
  1469. .start_ring_id = HAL_SRNG_SW2REO,
  1470. .max_rings = 1,
  1471. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1472. .lmac_ring = FALSE,
  1473. .ring_dir = HAL_SRNG_SRC_RING,
  1474. .reg_start = {
  1475. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1476. REO_REG_REG_BASE),
  1477. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1478. REO_REG_REG_BASE)
  1479. },
  1480. /* Single ring - provide ring size if multiple rings of this
  1481. * type are supported
  1482. */
  1483. .reg_size = {},
  1484. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1485. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1486. },
  1487. { /* REO_CMD */
  1488. .start_ring_id = HAL_SRNG_REO_CMD,
  1489. .max_rings = 1,
  1490. .entry_size = (sizeof(struct tlv_32_hdr) +
  1491. sizeof(struct reo_get_queue_stats)) >> 2,
  1492. .lmac_ring = FALSE,
  1493. .ring_dir = HAL_SRNG_SRC_RING,
  1494. .reg_start = {
  1495. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1496. REO_REG_REG_BASE),
  1497. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1498. REO_REG_REG_BASE),
  1499. },
  1500. /* Single ring - provide ring size if multiple rings of this
  1501. * type are supported
  1502. */
  1503. .reg_size = {},
  1504. .max_size =
  1505. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1506. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1507. },
  1508. { /* REO_STATUS */
  1509. .start_ring_id = HAL_SRNG_REO_STATUS,
  1510. .max_rings = 1,
  1511. .entry_size = (sizeof(struct tlv_32_hdr) +
  1512. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1513. .lmac_ring = FALSE,
  1514. .ring_dir = HAL_SRNG_DST_RING,
  1515. .reg_start = {
  1516. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1517. REO_REG_REG_BASE),
  1518. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1519. REO_REG_REG_BASE),
  1520. },
  1521. /* Single ring - provide ring size if multiple rings of this
  1522. * type are supported
  1523. */
  1524. .reg_size = {},
  1525. .max_size =
  1526. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1527. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1528. },
  1529. { /* TCL_DATA */
  1530. .start_ring_id = HAL_SRNG_SW2TCL1,
  1531. .max_rings = 5,
  1532. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1533. .lmac_ring = FALSE,
  1534. .ring_dir = HAL_SRNG_SRC_RING,
  1535. .reg_start = {
  1536. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1537. MAC_TCL_REG_REG_BASE),
  1538. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1539. MAC_TCL_REG_REG_BASE),
  1540. },
  1541. .reg_size = {
  1542. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1543. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1544. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1545. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1546. },
  1547. .max_size =
  1548. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1549. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1550. },
  1551. { /* TCL_CMD */
  1552. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1553. .max_rings = 1,
  1554. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  1555. .lmac_ring = FALSE,
  1556. .ring_dir = HAL_SRNG_SRC_RING,
  1557. .reg_start = {
  1558. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1559. MAC_TCL_REG_REG_BASE),
  1560. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1561. MAC_TCL_REG_REG_BASE),
  1562. },
  1563. /* Single ring - provide ring size if multiple rings of this
  1564. * type are supported
  1565. */
  1566. .reg_size = {},
  1567. .max_size =
  1568. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1569. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1570. },
  1571. { /* TCL_STATUS */
  1572. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1573. .max_rings = 1,
  1574. /* confirm that TLV header is needed */
  1575. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  1576. .lmac_ring = FALSE,
  1577. .ring_dir = HAL_SRNG_DST_RING,
  1578. .reg_start = {
  1579. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1580. MAC_TCL_REG_REG_BASE),
  1581. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1582. MAC_TCL_REG_REG_BASE),
  1583. },
  1584. /* Single ring - provide ring size if multiple rings of this
  1585. * type are supported
  1586. */
  1587. .reg_size = {},
  1588. .max_size =
  1589. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1590. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1591. },
  1592. { /* CE_SRC */
  1593. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1594. .max_rings = 12,
  1595. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1596. .lmac_ring = FALSE,
  1597. .ring_dir = HAL_SRNG_SRC_RING,
  1598. .reg_start = {
  1599. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1600. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1601. },
  1602. .reg_size = {
  1603. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1604. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1605. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1606. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1607. },
  1608. .max_size =
  1609. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1610. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1611. },
  1612. { /* CE_DST */
  1613. .start_ring_id = HAL_SRNG_CE_0_DST,
  1614. .max_rings = 12,
  1615. .entry_size = 8 >> 2,
  1616. /*TODO: entry_size above should actually be
  1617. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1618. * of struct ce_dst_desc in HW header files
  1619. */
  1620. .lmac_ring = FALSE,
  1621. .ring_dir = HAL_SRNG_SRC_RING,
  1622. .reg_start = {
  1623. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1624. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1625. },
  1626. .reg_size = {
  1627. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1628. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1629. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1630. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1631. },
  1632. .max_size =
  1633. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1634. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1635. },
  1636. { /* CE_DST_STATUS */
  1637. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1638. .max_rings = 12,
  1639. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1640. .lmac_ring = FALSE,
  1641. .ring_dir = HAL_SRNG_DST_RING,
  1642. .reg_start = {
  1643. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1644. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1645. },
  1646. .reg_size = {
  1647. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1648. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1649. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1650. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1651. },
  1652. .max_size =
  1653. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1654. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1655. },
  1656. { /* WBM_IDLE_LINK */
  1657. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1658. .max_rings = 1,
  1659. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1660. .lmac_ring = FALSE,
  1661. .ring_dir = HAL_SRNG_SRC_RING,
  1662. .reg_start = {
  1663. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1664. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1665. },
  1666. /* Single ring - provide ring size if multiple rings of this
  1667. * type are supported
  1668. */
  1669. .reg_size = {},
  1670. .max_size =
  1671. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1672. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1673. },
  1674. { /* SW2WBM_RELEASE */
  1675. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1676. .max_rings = 1,
  1677. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1678. .lmac_ring = FALSE,
  1679. .ring_dir = HAL_SRNG_SRC_RING,
  1680. .reg_start = {
  1681. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1682. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1683. },
  1684. /* Single ring - provide ring size if multiple rings of this
  1685. * type are supported
  1686. */
  1687. .reg_size = {},
  1688. .max_size =
  1689. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1690. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1691. },
  1692. { /* WBM2SW_RELEASE */
  1693. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1694. .max_rings = 8,
  1695. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1696. .lmac_ring = FALSE,
  1697. .ring_dir = HAL_SRNG_DST_RING,
  1698. .nf_irq_support = true,
  1699. .reg_start = {
  1700. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1701. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1702. },
  1703. .reg_size = {
  1704. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1705. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1706. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1707. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1708. },
  1709. .max_size =
  1710. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1711. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1712. },
  1713. { /* RXDMA_BUF */
  1714. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1715. #ifdef IPA_OFFLOAD
  1716. .max_rings = 3,
  1717. #else
  1718. .max_rings = 2,
  1719. #endif
  1720. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1721. .lmac_ring = TRUE,
  1722. .ring_dir = HAL_SRNG_SRC_RING,
  1723. /* reg_start is not set because LMAC rings are not accessed
  1724. * from host
  1725. */
  1726. .reg_start = {},
  1727. .reg_size = {},
  1728. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1729. },
  1730. { /* RXDMA_DST */
  1731. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1732. .max_rings = 1,
  1733. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1734. .lmac_ring = TRUE,
  1735. .ring_dir = HAL_SRNG_DST_RING,
  1736. /* reg_start is not set because LMAC rings are not accessed
  1737. * from host
  1738. */
  1739. .reg_start = {},
  1740. .reg_size = {},
  1741. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1742. },
  1743. { /* RXDMA_MONITOR_BUF */
  1744. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1745. .max_rings = 1,
  1746. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1747. .lmac_ring = TRUE,
  1748. .ring_dir = HAL_SRNG_SRC_RING,
  1749. /* reg_start is not set because LMAC rings are not accessed
  1750. * from host
  1751. */
  1752. .reg_start = {},
  1753. .reg_size = {},
  1754. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1755. },
  1756. { /* RXDMA_MONITOR_STATUS */
  1757. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1758. .max_rings = 1,
  1759. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1760. .lmac_ring = TRUE,
  1761. .ring_dir = HAL_SRNG_SRC_RING,
  1762. /* reg_start is not set because LMAC rings are not accessed
  1763. * from host
  1764. */
  1765. .reg_start = {},
  1766. .reg_size = {},
  1767. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1768. },
  1769. { /* RXDMA_MONITOR_DST */
  1770. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1771. .max_rings = 1,
  1772. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1773. .lmac_ring = TRUE,
  1774. .ring_dir = HAL_SRNG_DST_RING,
  1775. /* reg_start is not set because LMAC rings are not accessed
  1776. * from host
  1777. */
  1778. .reg_start = {},
  1779. .reg_size = {},
  1780. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1781. },
  1782. { /* RXDMA_MONITOR_DESC */
  1783. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1784. .max_rings = 1,
  1785. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1786. .lmac_ring = TRUE,
  1787. .ring_dir = HAL_SRNG_SRC_RING,
  1788. /* reg_start is not set because LMAC rings are not accessed
  1789. * from host
  1790. */
  1791. .reg_start = {},
  1792. .reg_size = {},
  1793. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1794. },
  1795. { /* DIR_BUF_RX_DMA_SRC */
  1796. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1797. /*
  1798. * one ring is for spectral scan
  1799. * the other is for cfr
  1800. */
  1801. .max_rings = 2,
  1802. .entry_size = 2,
  1803. .lmac_ring = TRUE,
  1804. .ring_dir = HAL_SRNG_SRC_RING,
  1805. /* reg_start is not set because LMAC rings are not accessed
  1806. * from host
  1807. */
  1808. .reg_start = {},
  1809. .reg_size = {},
  1810. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1811. },
  1812. #ifdef WLAN_FEATURE_CIF_CFR
  1813. { /* WIFI_POS_SRC */
  1814. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1815. .max_rings = 1,
  1816. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1817. .lmac_ring = TRUE,
  1818. .ring_dir = HAL_SRNG_SRC_RING,
  1819. /* reg_start is not set because LMAC rings are not accessed
  1820. * from host
  1821. */
  1822. .reg_start = {},
  1823. .reg_size = {},
  1824. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1825. },
  1826. #endif
  1827. { /* REO2PPE */ 0},
  1828. { /* PPE2TCL */ 0},
  1829. { /* PPE_RELEASE */ 0},
  1830. { /* TX_MONITOR_BUF */ 0},
  1831. { /* TX_MONITOR_DST */ 0},
  1832. { /* SW2RXDMA_NEW */ 0},
  1833. };
  1834. /**
  1835. * hal_srng_hw_reg_offset_init_wcn7850() - Initialize the HW srng reg offset
  1836. * applicable only for WCN7850
  1837. * @hal_soc: HAL Soc handle
  1838. *
  1839. * Return: None
  1840. */
  1841. static inline void hal_srng_hw_reg_offset_init_wcn7850(struct hal_soc *hal_soc)
  1842. {
  1843. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1844. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1845. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1846. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1847. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1848. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1849. }
  1850. /**
  1851. * hal_wcn7850_attach() - Attach 7850 target specific hal_soc ops,
  1852. * offset and srng table
  1853. */
  1854. void hal_wcn7850_attach(struct hal_soc *hal_soc)
  1855. {
  1856. hal_soc->hw_srng_table = hw_srng_table_7850;
  1857. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1858. hal_srng_hw_reg_offset_init_wcn7850(hal_soc);
  1859. hal_hw_txrx_default_ops_attach_be(hal_soc);
  1860. hal_hw_txrx_ops_attach_wcn7850(hal_soc);
  1861. }