hal_9224_rx.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_9224_RX_H_
  19. #define _HAL_9224_RX_H_
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "tcl_data_cmd.h"
  26. #include "phyrx_rssi_legacy.h"
  27. #include "rx_msdu_start.h"
  28. #include "tlv_tag_def.h"
  29. #include "hal_hw_headers.h"
  30. #include "hal_internal.h"
  31. #include "cdp_txrx_mon_struct.h"
  32. #include "qdf_trace.h"
  33. #include "hal_rx.h"
  34. #include "hal_tx.h"
  35. #include "dp_types.h"
  36. #include "hal_api_mon.h"
  37. #include "phyrx_other_receive_info_ru_details.h"
  38. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  39. (uint8_t *)(link_desc_va) + \
  40. RX_MSDU_LINK_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  41. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  42. (uint8_t *)(msdu0) + \
  43. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  44. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  45. (uint8_t *)(ent_ring_desc) + \
  46. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  47. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  48. (uint8_t *)(dst_ring_desc) + \
  49. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  50. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  51. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO, MAC_ADDR_AD1_VALID)
  52. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  53. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO, SW_FRAME_GROUP_ID)
  54. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  55. do { \
  56. reg_val &= \
  57. ~(HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |\
  58. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  59. reg_val |= \
  60. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  61. AGING_LIST_ENABLE, 1) | \
  62. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  63. AGING_FLUSH_ENABLE, 1); \
  64. HAL_REG_WRITE(soc, \
  65. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  66. REO_REG_REG_BASE), \
  67. reg_val); \
  68. reg_val = HAL_REG_READ(soc, \
  69. HWIO_REO_R0_MISC_CTL_ADDR( \
  70. REO_REG_REG_BASE)); \
  71. reg_val &= ~(HWIO_REO_R0_MISC_CTL_FRAGMENT_DEST_RING_BMSK); \
  72. reg_val |= HAL_SM(HWIO_REO_R0_MISC_CTL, \
  73. FRAGMENT_DEST_RING, \
  74. (reo_params)->frag_dst_ring); \
  75. reg_val &= (~HWIO_REO_R0_MISC_CTL_BAR_DEST_RING_BMSK | \
  76. (REO_REMAP_TCL << \
  77. HWIO_REO_R0_MISC_CTL_BAR_DEST_RING_SHFT)); \
  78. HAL_REG_WRITE(soc, \
  79. HWIO_REO_R0_MISC_CTL_ADDR(REO_REG_REG_BASE), \
  80. reg_val); \
  81. } while (0)
  82. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  83. ((struct rx_msdu_desc_info *) \
  84. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  85. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_RESERVED_0A_OFFSET))
  86. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  87. ((struct rx_msdu_details *) \
  88. _OFFSET_TO_BYTE_PTR((link_desc),\
  89. RX_MSDU_LINK_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET))
  90. #if defined(QCA_WIFI_WCN9224) && defined(WLAN_CFR_ENABLE) && \
  91. defined(WLAN_ENH_CFR_ENABLE)
  92. static inline
  93. void hal_rx_get_bb_info_9224(void *rx_tlv,
  94. void *ppdu_info_hdl)
  95. {
  96. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  97. ppdu_info->cfr_info.bb_captured_channel =
  98. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  99. ppdu_info->cfr_info.bb_captured_timeout =
  100. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  101. ppdu_info->cfr_info.bb_captured_reason =
  102. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  103. }
  104. static inline
  105. void hal_rx_get_rtt_info_9224(void *rx_tlv,
  106. void *ppdu_info_hdl)
  107. {
  108. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  109. ppdu_info->cfr_info.rx_location_info_valid =
  110. HAL_RX_GET(rx_tlv, PHYRX_LOCATION,
  111. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  112. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  113. HAL_RX_GET(rx_tlv,
  114. RX_LOCATION_INFO,
  115. RTT_CHE_BUFFER_POINTER_LOW32);
  116. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  117. HAL_RX_GET(rx_tlv,
  118. RX_LOCATION_INFO,
  119. RTT_CHE_BUFFER_POINTER_HIGH8);
  120. ppdu_info->cfr_info.chan_capture_status =
  121. HAL_RX_GET(rx_tlv,
  122. RX_LOCATION_INFO,
  123. RESERVED_3);
  124. }
  125. #endif
  126. #endif