hal_9224.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_mem.h"
  21. #include "qdf_nbuf.h"
  22. #include "qdf_module.h"
  23. #include "target_type.h"
  24. #include "wcss_version.h"
  25. #include "hal_be_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "hal_flow.h"
  29. #include "rx_flow_search_entry.h"
  30. #include "hal_rx_flow_info.h"
  31. #include "hal_be_api.h"
  32. #include "tcl_entrance_from_ppe_ring.h"
  33. #include "sw_monitor_ring.h"
  34. #include "wcss_seq_hwioreg_umac.h"
  35. #include "wfss_ce_reg_seq_hwioreg.h"
  36. #include <uniform_reo_status_header.h>
  37. #include <wbm_release_ring_tx.h>
  38. #include <wbm_release_ring_rx.h>
  39. #include <phyrx_location.h>
  40. #include <hal_be_rx.h>
  41. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  42. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  43. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  44. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  45. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  46. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  47. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  48. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  49. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  50. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  51. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  52. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  53. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  54. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  57. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  58. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  59. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  60. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  61. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  62. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  63. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  64. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  65. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  66. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  67. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  68. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  69. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  70. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  71. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  72. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  73. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  75. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  76. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  77. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  78. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  79. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  80. STATUS_HEADER_REO_STATUS_NUMBER
  81. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  82. STATUS_HEADER_TIMESTAMP
  83. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  84. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  85. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  86. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  87. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  88. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  89. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  90. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  91. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  92. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  93. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  94. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  96. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  97. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  98. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  99. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  100. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  101. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  102. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  103. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  104. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  105. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  106. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  107. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  108. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  109. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  110. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  111. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  112. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  113. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  114. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  115. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  116. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  117. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  118. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  119. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  120. #define CMEM_REG_BASE 0x0010e000
  121. #define CMEM_WINDOW_ADDRESS_9224 \
  122. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  123. #endif
  124. #define CE_WINDOW_ADDRESS_9224 \
  125. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  126. #define UMAC_WINDOW_ADDRESS_9224 \
  127. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  128. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  129. #define WINDOW_CONFIGURATION_VALUE_9224 \
  130. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  131. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  132. CMEM_WINDOW_ADDRESS_9224 | \
  133. WINDOW_ENABLE_BIT)
  134. #else
  135. #define WINDOW_CONFIGURATION_VALUE_9224 \
  136. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  137. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  138. WINDOW_ENABLE_BIT)
  139. #endif
  140. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  141. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  142. #ifdef CONFIG_WORD_BASED_TLV
  143. struct rx_msdu_end_compact_qca9224 {
  144. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  145. sw_frame_group_id : 7, // [8:2]
  146. reserved_0 : 7, // [15:9]
  147. phy_ppdu_id : 16; // [31:16]
  148. uint32_t ip_hdr_chksum : 16, // [15:0]
  149. reported_mpdu_length : 14, // [29:16]
  150. reserved_1a : 2; // [31:30]
  151. uint32_t key_id_octet : 8, // [7:0]
  152. cce_super_rule : 6, // [13:8]
  153. cce_classify_not_done_truncate : 1, // [14:14]
  154. cce_classify_not_done_cce_dis : 1, // [15:15]
  155. cumulative_l3_checksum : 16; // [31:16]
  156. uint32_t rule_indication_31_0 : 32; // [31:0]
  157. uint32_t rule_indication_63_32 : 32; // [31:0]
  158. uint32_t da_offset : 6, // [5:0]
  159. sa_offset : 6, // [11:6]
  160. da_offset_valid : 1, // [12:12]
  161. sa_offset_valid : 1, // [13:13]
  162. reserved_5a : 2, // [15:14]
  163. l3_type : 16; // [31:16]
  164. uint32_t ipv6_options_crc : 32; // [31:0]
  165. uint32_t tcp_seq_number : 32; // [31:0]
  166. uint32_t tcp_ack_number : 32; // [31:0]
  167. uint32_t tcp_flag : 9, // [8:0]
  168. lro_eligible : 1, // [9:9]
  169. reserved_9a : 6, // [15:10]
  170. window_size : 16; // [31:16]
  171. uint32_t tcp_udp_chksum : 16, // [15:0]
  172. sa_idx_timeout : 1, // [16:16]
  173. da_idx_timeout : 1, // [17:17]
  174. msdu_limit_error : 1, // [18:18]
  175. flow_idx_timeout : 1, // [19:19]
  176. flow_idx_invalid : 1, // [20:20]
  177. wifi_parser_error : 1, // [21:21]
  178. amsdu_parser_error : 1, // [22:22]
  179. sa_is_valid : 1, // [23:23]
  180. da_is_valid : 1, // [24:24]
  181. da_is_mcbc : 1, // [25:25]
  182. l3_header_padding : 2, // [27:26]
  183. first_msdu : 1, // [28:28]
  184. last_msdu : 1, // [29:29]
  185. tcp_udp_chksum_fail_copy : 1, // [30:30]
  186. ip_chksum_fail_copy : 1; // [31:31]
  187. uint32_t sa_idx : 16, // [15:0]
  188. da_idx_or_sw_peer_id : 16; // [31:16]
  189. uint32_t msdu_drop : 1, // [0:0]
  190. reo_destination_indication : 5, // [5:1]
  191. flow_idx : 20, // [25:6]
  192. use_ppe : 1, // [26:26]
  193. reserved_12a : 5; // [31:27]
  194. uint32_t fse_metadata : 32; // [31:0]
  195. uint32_t cce_metadata : 16, // [15:0]
  196. sa_sw_peer_id : 16; // [31:16]
  197. uint32_t aggregation_count : 8, // [7:0]
  198. flow_aggregation_continuation : 1, // [8:8]
  199. fisa_timeout : 1, // [9:9]
  200. reserved_15a : 22; // [31:10]
  201. uint32_t cumulative_l4_checksum : 16, // [15:0]
  202. cumulative_ip_length : 16; // [31:16]
  203. uint32_t reserved_17a : 6, // [5:0]
  204. service_code : 9, // [14:6]
  205. priority_valid : 1, // [15:15]
  206. intra_bss : 1, // [16:16]
  207. dest_chip_id : 2, // [18:17]
  208. multicast_echo : 1, // [19:19]
  209. wds_learning_event : 1, // [20:20]
  210. wds_roaming_event : 1, // [21:21]
  211. wds_keep_alive_event : 1, // [22:22]
  212. reserved_17b : 9; // [31:23]
  213. uint32_t msdu_length : 14, // [13:0]
  214. stbc : 1, // [14:14]
  215. ipsec_esp : 1, // [15:15]
  216. l3_offset : 7, // [22:16]
  217. ipsec_ah : 1, // [23:23]
  218. l4_offset : 8; // [31:24]
  219. uint32_t msdu_number : 8, // [7:0]
  220. decap_format : 2, // [9:8]
  221. ipv4_proto : 1, // [10:10]
  222. ipv6_proto : 1, // [11:11]
  223. tcp_proto : 1, // [12:12]
  224. udp_proto : 1, // [13:13]
  225. ip_frag : 1, // [14:14]
  226. tcp_only_ack : 1, // [15:15]
  227. da_is_bcast_mcast : 1, // [16:16]
  228. toeplitz_hash_sel : 2, // [18:17]
  229. ip_fixed_header_valid : 1, // [19:19]
  230. ip_extn_header_valid : 1, // [20:20]
  231. tcp_udp_header_valid : 1, // [21:21]
  232. mesh_control_present : 1, // [22:22]
  233. ldpc : 1, // [23:23]
  234. ip4_protocol_ip6_next_header : 8; // [31:24]
  235. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  236. uint32_t flow_id_toeplitz : 32; // [31:0]
  237. uint32_t user_rssi : 8, // [7:0]
  238. pkt_type : 4, // [11:8]
  239. sgi : 2, // [13:12]
  240. rate_mcs : 4, // [17:14]
  241. receive_bandwidth : 3, // [20:18]
  242. reception_type : 3, // [23:21]
  243. mimo_ss_bitmap : 8; // [31:24]
  244. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  245. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  246. uint32_t sw_phy_meta_data : 32; // [31:0]
  247. uint32_t vlan_ctag_ci : 16, // [15:0]
  248. vlan_stag_ci : 16; // [31:16]
  249. uint32_t reserved_27a : 32; // [31:0]
  250. uint32_t reserved_28a : 32; // [31:0]
  251. uint32_t reserved_29a : 32; // [31:0]
  252. uint32_t first_mpdu : 1, // [0:0]
  253. reserved_30a : 1, // [1:1]
  254. mcast_bcast : 1, // [2:2]
  255. ast_index_not_found : 1, // [3:3]
  256. ast_index_timeout : 1, // [4:4]
  257. power_mgmt : 1, // [5:5]
  258. non_qos : 1, // [6:6]
  259. null_data : 1, // [7:7]
  260. mgmt_type : 1, // [8:8]
  261. ctrl_type : 1, // [9:9]
  262. more_data : 1, // [10:10]
  263. eosp : 1, // [11:11]
  264. a_msdu_error : 1, // [12:12]
  265. fragment_flag : 1, // [13:13]
  266. order : 1, // [14:14]
  267. cce_match : 1, // [15:15]
  268. overflow_err : 1, // [16:16]
  269. msdu_length_err : 1, // [17:17]
  270. tcp_udp_chksum_fail : 1, // [18:18]
  271. ip_chksum_fail : 1, // [19:19]
  272. sa_idx_invalid : 1, // [20:20]
  273. da_idx_invalid : 1, // [21:21]
  274. reserved_30b : 1, // [22:22]
  275. rx_in_tx_decrypt_byp : 1, // [23:23]
  276. encrypt_required : 1, // [24:24]
  277. directed : 1, // [25:25]
  278. buffer_fragment : 1, // [26:26]
  279. mpdu_length_err : 1, // [27:27]
  280. tkip_mic_err : 1, // [28:28]
  281. decrypt_err : 1, // [29:29]
  282. unencrypted_frame_err : 1, // [30:30]
  283. fcs_err : 1; // [31:31]
  284. uint32_t reserved_31a : 10, // [9:0]
  285. decrypt_status_code : 3, // [12:10]
  286. rx_bitmap_not_updated : 1, // [13:13]
  287. reserved_31b : 17, // [30:14]
  288. msdu_done : 1; // [31:31]
  289. };
  290. struct rx_mpdu_start_compact_qca9224 {
  291. struct rxpt_classify_info rxpt_classify_info_details;
  292. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  293. uint32_t rx_reo_queue_desc_addr_39_32 : 8, // [7:0]
  294. receive_queue_number : 16, // [23:8]
  295. pre_delim_err_warning : 1, // [24:24]
  296. first_delim_err : 1, // [25:25]
  297. reserved_2a : 6; // [31:26]
  298. uint32_t pn_31_0 : 32; // [31:0]
  299. uint32_t pn_63_32 : 32; // [31:0]
  300. uint32_t pn_95_64 : 32; // [31:0]
  301. uint32_t pn_127_96 : 32; // [31:0]
  302. uint32_t epd_en : 1, // [0:0]
  303. all_frames_shall_be_encrypted : 1, // [1:1]
  304. encrypt_type : 4, // [5:2]
  305. wep_key_width_for_variable_key : 2, // [7:6]
  306. mesh_sta : 2, // [9:8]
  307. bssid_hit : 1, // [10:10]
  308. bssid_number : 4, // [14:11]
  309. tid : 4, // [18:15]
  310. reserved_7a : 13; // [31:19]
  311. uint32_t peer_meta_data : 32; // [31:0]
  312. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  313. sw_frame_group_id : 7, // [8:2]
  314. ndp_frame : 1, // [9:9]
  315. phy_err : 1, // [10:10]
  316. phy_err_during_mpdu_header : 1, // [11:11]
  317. protocol_version_err : 1, // [12:12]
  318. ast_based_lookup_valid : 1, // [13:13]
  319. ranging : 1, // [14:14]
  320. reserved_9a : 1, // [15:15]
  321. phy_ppdu_id : 16; // [31:16]
  322. uint32_t ast_index : 16, // [15:0]
  323. sw_peer_id : 16; // [31:16]
  324. uint32_t mpdu_frame_control_valid : 1, // [0:0]
  325. mpdu_duration_valid : 1, // [1:1]
  326. mac_addr_ad1_valid : 1, // [2:2]
  327. mac_addr_ad2_valid : 1, // [3:3]
  328. mac_addr_ad3_valid : 1, // [4:4]
  329. mac_addr_ad4_valid : 1, // [5:5]
  330. mpdu_sequence_control_valid : 1, // [6:6]
  331. mpdu_qos_control_valid : 1, // [7:7]
  332. mpdu_ht_control_valid : 1, // [8:8]
  333. frame_encryption_info_valid : 1, // [9:9]
  334. mpdu_fragment_number : 4, // [13:10]
  335. more_fragment_flag : 1, // [14:14]
  336. reserved_11a : 1, // [15:15]
  337. fr_ds : 1, // [16:16]
  338. to_ds : 1, // [17:17]
  339. encrypted : 1, // [18:18]
  340. mpdu_retry : 1, // [19:19]
  341. mpdu_sequence_number : 12; // [31:20]
  342. uint32_t key_id_octet : 8, // [7:0]
  343. new_peer_entry : 1, // [8:8]
  344. decrypt_needed : 1, // [9:9]
  345. decap_type : 2, // [11:10]
  346. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  347. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  348. strip_vlan_c_tag_decap : 1, // [14:14]
  349. strip_vlan_s_tag_decap : 1, // [15:15]
  350. pre_delim_count : 12, // [27:16]
  351. ampdu_flag : 1, // [28:28]
  352. bar_frame : 1, // [29:29]
  353. raw_mpdu : 1, // [30:30]
  354. reserved_12 : 1; // [31:31]
  355. uint32_t mpdu_length : 14, // [13:0]
  356. first_mpdu : 1, // [14:14]
  357. mcast_bcast : 1, // [15:15]
  358. ast_index_not_found : 1, // [16:16]
  359. ast_index_timeout : 1, // [17:17]
  360. power_mgmt : 1, // [18:18]
  361. non_qos : 1, // [19:19]
  362. null_data : 1, // [20:20]
  363. mgmt_type : 1, // [21:21]
  364. ctrl_type : 1, // [22:22]
  365. more_data : 1, // [23:23]
  366. eosp : 1, // [24:24]
  367. fragment_flag : 1, // [25:25]
  368. order : 1, // [26:26]
  369. u_apsd_trigger : 1, // [27:27]
  370. encrypt_required : 1, // [28:28]
  371. directed : 1, // [29:29]
  372. amsdu_present : 1, // [30:30]
  373. reserved_13 : 1; // [31:31]
  374. uint32_t mpdu_frame_control_field : 16, // [15:0]
  375. mpdu_duration_field : 16; // [31:16]
  376. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  377. uint32_t mac_addr_ad1_47_32 : 16, // [15:0]
  378. mac_addr_ad2_15_0 : 16; // [31:16]
  379. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  380. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  381. uint32_t mac_addr_ad3_47_32 : 16, // [15:0]
  382. mpdu_sequence_control_field : 16; // [31:16]
  383. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  384. uint32_t mac_addr_ad4_47_32 : 16, // [15:0]
  385. mpdu_qos_control_field : 16; // [31:16]
  386. uint32_t mpdu_ht_control_field : 32; // [31:0]
  387. uint32_t vdev_id : 8, // [7:0]
  388. service_code : 9, // [16:8]
  389. priority_valid : 1, // [17:17]
  390. src_info : 12, // [29:18]
  391. reserved_23a : 1, // [30:30]
  392. multi_link_addr_ad1_ad2_valid : 1; // [31:31]
  393. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  394. uint32_t multi_link_addr_ad1_47_32 : 16, // [15:0]
  395. multi_link_addr_ad2_15_0 : 16; // [31:16]
  396. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  397. uint32_t reserved_27a : 32; // [31:0]
  398. uint32_t reserved_28a : 32; // [31:0]
  399. uint32_t reserved_29a : 32; // [31:0]
  400. };
  401. /* TLV struct for word based Tlv */
  402. typedef struct rx_mpdu_start_compact_qca9224 hal_rx_mpdu_start_t;
  403. typedef struct rx_msdu_end_compact_qca9224 hal_rx_msdu_end_t;
  404. #endif /* CONFIG_WORD_BASED_TLV */
  405. #include "hal_9224_rx.h"
  406. #include "hal_9224_tx.h"
  407. #include "hal_be_rx_tlv.h"
  408. #include <hal_be_generic_api.h>
  409. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  410. /**
  411. * hal_get_link_desc_size_9224(): API to get the link desc size
  412. *
  413. * Return: uint32_t
  414. */
  415. static uint32_t hal_get_link_desc_size_9224(void)
  416. {
  417. return LINK_DESC_SIZE;
  418. }
  419. /**
  420. * hal_rx_get_tlv_9224(): API to get the tlv
  421. *
  422. * @rx_tlv: TLV data extracted from the rx packet
  423. * Return: uint8_t
  424. */
  425. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  426. {
  427. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  428. }
  429. /**
  430. * hal_rx_wbm_err_msdu_continuation_get_9224 () - API to check if WBM
  431. * msdu continuation bit is set
  432. *
  433. *@wbm_desc: wbm release ring descriptor
  434. *
  435. * Return: true if msdu continuation bit is set.
  436. */
  437. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  438. {
  439. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  440. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  441. return (comp_desc &
  442. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  443. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  444. }
  445. /**
  446. * hal_rx_proc_phyrx_other_receive_info_tlv_9224(): API to get tlv info
  447. *
  448. * Return: uint32_t
  449. */
  450. static inline
  451. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  452. void *ppdu_info_hdl)
  453. {
  454. uint32_t tlv_tag, tlv_len;
  455. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  456. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  457. void *other_tlv_hdr = NULL;
  458. void *other_tlv = NULL;
  459. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  460. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  461. temp_len = 0;
  462. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  463. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  464. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  465. temp_len += other_tlv_len;
  466. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  467. switch (other_tlv_tag) {
  468. default:
  469. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  470. "%s unhandled TLV type: %d, TLV len:%d",
  471. __func__, other_tlv_tag, other_tlv_len);
  472. break;
  473. }
  474. }
  475. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  476. static inline
  477. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  478. {
  479. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  480. ppdu_info->cfr_info.bb_captured_channel =
  481. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  482. ppdu_info->cfr_info.bb_captured_timeout =
  483. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  484. ppdu_info->cfr_info.bb_captured_reason =
  485. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  486. }
  487. static inline
  488. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  489. {
  490. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  491. ppdu_info->cfr_info.rx_location_info_valid =
  492. HAL_RX_GET(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  493. RX_LOCATION_INFO_VALID);
  494. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  495. HAL_RX_GET(rx_tlv,
  496. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  497. RTT_CHE_BUFFER_POINTER_LOW32);
  498. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  499. HAL_RX_GET(rx_tlv,
  500. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  501. RTT_CHE_BUFFER_POINTER_HIGH8);
  502. ppdu_info->cfr_info.chan_capture_status =
  503. HAL_RX_GET(rx_tlv,
  504. RX_LOCATION_INFO,
  505. RESERVED_3);
  506. ppdu_info->cfr_info.rx_start_ts =
  507. HAL_RX_GET(rx_tlv,
  508. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  509. RX_START_TS);
  510. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  511. HAL_RX_GET(rx_tlv,
  512. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  513. RTT_CFO_MEASUREMENT);
  514. ppdu_info->cfr_info.agc_gain_info0 =
  515. HAL_RX_GET(rx_tlv,
  516. PHYRX_PKT_END_INFO,
  517. PHY_TIMESTAMP_1_LOWER_32);
  518. ppdu_info->cfr_info.agc_gain_info1 =
  519. HAL_RX_GET(rx_tlv,
  520. PHYRX_PKT_END_INFO,
  521. PHY_TIMESTAMP_1_UPPER_32);
  522. ppdu_info->cfr_info.agc_gain_info2 =
  523. HAL_RX_GET(rx_tlv,
  524. PHYRX_PKT_END_INFO,
  525. PHY_TIMESTAMP_2_LOWER_32);
  526. ppdu_info->cfr_info.agc_gain_info3 =
  527. HAL_RX_GET(rx_tlv,
  528. PHYRX_PKT_END_INFO,
  529. PHY_TIMESTAMP_2_UPPER_32);
  530. }
  531. #endif
  532. /**
  533. * hal_rx_dump_mpdu_start_tlv_9224: dump RX mpdu_start TLV in structured
  534. * human readable format.
  535. * @mpdu_start: pointer the rx_attention TLV in pkt.
  536. * @dbg_level: log level.
  537. *
  538. * Return: void
  539. */
  540. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  541. uint8_t dbg_level)
  542. {
  543. #ifdef CONFIG_WORD_BASED_TLV
  544. struct rx_mpdu_start_compact_qca9224 *mpdu_info =
  545. (struct rx_mpdu_start_compact_qca9224 *)mpdustart;
  546. #else
  547. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  548. struct rx_mpdu_info *mpdu_info =
  549. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  550. #endif
  551. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  552. "rx_mpdu_start tlv (1/5) - "
  553. "rx_reo_queue_desc_addr_39_32 :%x"
  554. "receive_queue_number:%x "
  555. "pre_delim_err_warning:%x "
  556. "first_delim_err:%x "
  557. "reserved_2a:%x "
  558. "pn_31_0:%x "
  559. "pn_63_32:%x "
  560. "pn_95_64:%x "
  561. "pn_127_96:%x "
  562. "epd_en:%x "
  563. "all_frames_shall_be_encrypted :%x"
  564. "encrypt_type:%x "
  565. "wep_key_width_for_variable_key :%x"
  566. "mesh_sta:%x "
  567. "bssid_hit:%x "
  568. "bssid_number:%x "
  569. "tid:%x "
  570. "reserved_7a:%x ",
  571. mpdu_info->rx_reo_queue_desc_addr_39_32,
  572. mpdu_info->receive_queue_number,
  573. mpdu_info->pre_delim_err_warning,
  574. mpdu_info->first_delim_err,
  575. mpdu_info->reserved_2a,
  576. mpdu_info->pn_31_0,
  577. mpdu_info->pn_63_32,
  578. mpdu_info->pn_95_64,
  579. mpdu_info->pn_127_96,
  580. mpdu_info->epd_en,
  581. mpdu_info->all_frames_shall_be_encrypted,
  582. mpdu_info->encrypt_type,
  583. mpdu_info->wep_key_width_for_variable_key,
  584. mpdu_info->mesh_sta,
  585. mpdu_info->bssid_hit,
  586. mpdu_info->bssid_number,
  587. mpdu_info->tid,
  588. mpdu_info->reserved_7a);
  589. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  590. "rx_mpdu_start tlv (2/5) - "
  591. "ast_index:%x "
  592. "sw_peer_id:%x "
  593. "mpdu_frame_control_valid:%x "
  594. "mpdu_duration_valid:%x "
  595. "mac_addr_ad1_valid:%x "
  596. "mac_addr_ad2_valid:%x "
  597. "mac_addr_ad3_valid:%x "
  598. "mac_addr_ad4_valid:%x "
  599. "mpdu_sequence_control_valid :%x"
  600. "mpdu_qos_control_valid:%x "
  601. "mpdu_ht_control_valid:%x "
  602. "frame_encryption_info_valid :%x",
  603. mpdu_info->ast_index,
  604. mpdu_info->sw_peer_id,
  605. mpdu_info->mpdu_frame_control_valid,
  606. mpdu_info->mpdu_duration_valid,
  607. mpdu_info->mac_addr_ad1_valid,
  608. mpdu_info->mac_addr_ad2_valid,
  609. mpdu_info->mac_addr_ad3_valid,
  610. mpdu_info->mac_addr_ad4_valid,
  611. mpdu_info->mpdu_sequence_control_valid,
  612. mpdu_info->mpdu_qos_control_valid,
  613. mpdu_info->mpdu_ht_control_valid,
  614. mpdu_info->frame_encryption_info_valid);
  615. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  616. "rx_mpdu_start tlv (3/5) - "
  617. "mpdu_fragment_number:%x "
  618. "more_fragment_flag:%x "
  619. "reserved_11a:%x "
  620. "fr_ds:%x "
  621. "to_ds:%x "
  622. "encrypted:%x "
  623. "mpdu_retry:%x "
  624. "mpdu_sequence_number:%x ",
  625. mpdu_info->mpdu_fragment_number,
  626. mpdu_info->more_fragment_flag,
  627. mpdu_info->reserved_11a,
  628. mpdu_info->fr_ds,
  629. mpdu_info->to_ds,
  630. mpdu_info->encrypted,
  631. mpdu_info->mpdu_retry,
  632. mpdu_info->mpdu_sequence_number);
  633. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  634. "rx_mpdu_start tlv (4/5) - "
  635. "mpdu_frame_control_field:%x "
  636. "mpdu_duration_field:%x ",
  637. mpdu_info->mpdu_frame_control_field,
  638. mpdu_info->mpdu_duration_field);
  639. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  640. "rx_mpdu_start tlv (5/5) - "
  641. "mac_addr_ad1_31_0:%x "
  642. "mac_addr_ad1_47_32:%x "
  643. "mac_addr_ad2_15_0:%x "
  644. "mac_addr_ad2_47_16:%x "
  645. "mac_addr_ad3_31_0:%x "
  646. "mac_addr_ad3_47_32:%x "
  647. "mpdu_sequence_control_field :%x"
  648. "mac_addr_ad4_31_0:%x "
  649. "mac_addr_ad4_47_32:%x "
  650. "mpdu_qos_control_field:%x ",
  651. mpdu_info->mac_addr_ad1_31_0,
  652. mpdu_info->mac_addr_ad1_47_32,
  653. mpdu_info->mac_addr_ad2_15_0,
  654. mpdu_info->mac_addr_ad2_47_16,
  655. mpdu_info->mac_addr_ad3_31_0,
  656. mpdu_info->mac_addr_ad3_47_32,
  657. mpdu_info->mpdu_sequence_control_field,
  658. mpdu_info->mac_addr_ad4_31_0,
  659. mpdu_info->mac_addr_ad4_47_32,
  660. mpdu_info->mpdu_qos_control_field);
  661. }
  662. /**
  663. * hal_rx_dump_msdu_end_tlv_9224: dump RX msdu_end TLV in structured
  664. * human readable format.
  665. * @ msdu_end: pointer the msdu_end TLV in pkt.
  666. * @ dbg_level: log level.
  667. *
  668. * Return: void
  669. */
  670. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  671. uint8_t dbg_level)
  672. {
  673. #ifdef CONFIG_WORD_BASED_TLV
  674. struct rx_msdu_end_compact_qca9224 *msdu_end =
  675. (struct rx_msdu_end_compact_qca9224 *)msduend;
  676. #else
  677. struct rx_msdu_end *msdu_end =
  678. (struct rx_msdu_end *)msduend;
  679. #endif
  680. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  681. "rx_msdu_end tlv - "
  682. "key_id_octet: %d "
  683. "cce_super_rule: %d "
  684. "cce_classify_not_done_truncat: %d "
  685. "cce_classify_not_done_cce_dis: %d "
  686. "rule_indication_31_0: %d "
  687. "tcp_udp_chksum: %d "
  688. "sa_idx_timeout: %d "
  689. "da_idx_timeout: %d "
  690. "msdu_limit_error: %d "
  691. "flow_idx_timeout: %d "
  692. "flow_idx_invalid: %d "
  693. "wifi_parser_error: %d "
  694. "sa_is_valid: %d "
  695. "da_is_valid: %d "
  696. "da_is_mcbc: %d "
  697. "l3_header_padding: %d "
  698. "first_msdu: %d "
  699. "last_msdu: %d "
  700. "sa_idx: %d "
  701. "msdu_drop: %d "
  702. "reo_destination_indication: %d "
  703. "flow_idx: %d "
  704. "fse_metadata: %d "
  705. "cce_metadata: %d "
  706. "sa_sw_peer_id: %d ",
  707. msdu_end->key_id_octet,
  708. msdu_end->cce_super_rule,
  709. msdu_end->cce_classify_not_done_truncate,
  710. msdu_end->cce_classify_not_done_cce_dis,
  711. msdu_end->rule_indication_31_0,
  712. msdu_end->tcp_udp_chksum,
  713. msdu_end->sa_idx_timeout,
  714. msdu_end->da_idx_timeout,
  715. msdu_end->msdu_limit_error,
  716. msdu_end->flow_idx_timeout,
  717. msdu_end->flow_idx_invalid,
  718. msdu_end->wifi_parser_error,
  719. msdu_end->sa_is_valid,
  720. msdu_end->da_is_valid,
  721. msdu_end->da_is_mcbc,
  722. msdu_end->l3_header_padding,
  723. msdu_end->first_msdu,
  724. msdu_end->last_msdu,
  725. msdu_end->sa_idx,
  726. msdu_end->msdu_drop,
  727. msdu_end->reo_destination_indication,
  728. msdu_end->flow_idx,
  729. msdu_end->fse_metadata,
  730. msdu_end->cce_metadata,
  731. msdu_end->sa_sw_peer_id);
  732. }
  733. /**
  734. * hal_reo_status_get_header_9224 - Process reo desc info
  735. * @d - Pointer to reo descriptior
  736. * @b - tlv type info
  737. * @h1 - Pointer to hal_reo_status_header where info to be stored
  738. *
  739. * Return - none.
  740. *
  741. */
  742. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  743. int b, void *h1)
  744. {
  745. uint64_t *d = (uint64_t *)ring_desc;
  746. uint64_t val1 = 0;
  747. struct hal_reo_status_header *h =
  748. (struct hal_reo_status_header *)h1;
  749. /* Offsets of descriptor fields defined in HW headers start
  750. * from the field after TLV header
  751. */
  752. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  753. switch (b) {
  754. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  755. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  756. STATUS_HEADER_REO_STATUS_NUMBER)];
  757. break;
  758. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  759. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  760. STATUS_HEADER_REO_STATUS_NUMBER)];
  761. break;
  762. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  763. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  764. STATUS_HEADER_REO_STATUS_NUMBER)];
  765. break;
  766. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  767. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  768. STATUS_HEADER_REO_STATUS_NUMBER)];
  769. break;
  770. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  771. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  772. STATUS_HEADER_REO_STATUS_NUMBER)];
  773. break;
  774. case HAL_REO_DESC_THRES_STATUS_TLV:
  775. val1 =
  776. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  777. STATUS_HEADER_REO_STATUS_NUMBER)];
  778. break;
  779. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  780. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  781. STATUS_HEADER_REO_STATUS_NUMBER)];
  782. break;
  783. default:
  784. qdf_nofl_err("ERROR: Unknown tlv\n");
  785. break;
  786. }
  787. h->cmd_num =
  788. HAL_GET_FIELD(
  789. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  790. val1);
  791. h->exec_time =
  792. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  793. CMD_EXECUTION_TIME, val1);
  794. h->status =
  795. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  796. REO_CMD_EXECUTION_STATUS, val1);
  797. switch (b) {
  798. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  799. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  800. STATUS_HEADER_TIMESTAMP)];
  801. break;
  802. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  803. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  804. STATUS_HEADER_TIMESTAMP)];
  805. break;
  806. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  807. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  808. STATUS_HEADER_TIMESTAMP)];
  809. break;
  810. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  811. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  812. STATUS_HEADER_TIMESTAMP)];
  813. break;
  814. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  815. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  816. STATUS_HEADER_TIMESTAMP)];
  817. break;
  818. case HAL_REO_DESC_THRES_STATUS_TLV:
  819. val1 =
  820. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  821. STATUS_HEADER_TIMESTAMP)];
  822. break;
  823. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  824. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  825. STATUS_HEADER_TIMESTAMP)];
  826. break;
  827. default:
  828. qdf_nofl_err("ERROR: Unknown tlv\n");
  829. break;
  830. }
  831. h->tstamp =
  832. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  833. }
  834. static
  835. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  836. {
  837. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  838. }
  839. static
  840. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  841. {
  842. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  843. }
  844. static
  845. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  846. {
  847. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  848. }
  849. static
  850. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  851. {
  852. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  853. }
  854. /**
  855. * hal_reo_config_9224(): Set reo config parameters
  856. * @soc: hal soc handle
  857. * @reg_val: value to be set
  858. * @reo_params: reo parameters
  859. *
  860. * Return: void
  861. */
  862. static void
  863. hal_reo_config_9224(struct hal_soc *soc,
  864. uint32_t reg_val,
  865. struct hal_reo_params *reo_params)
  866. {
  867. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  868. }
  869. /**
  870. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  871. * @msdu_details_ptr - Pointer to msdu_details_ptr
  872. *
  873. * Return - Pointer to rx_msdu_desc_info structure.
  874. *
  875. */
  876. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  877. {
  878. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  879. }
  880. /**
  881. * hal_rx_link_desc_msdu0_ptr_9224 - Get pointer to rx_msdu details
  882. * @link_desc - Pointer to link desc
  883. *
  884. * Return - Pointer to rx_msdu_details structure
  885. *
  886. */
  887. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  888. {
  889. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  890. }
  891. /**
  892. * hal_get_window_address_9224(): Function to get hp/tp address
  893. * @hal_soc: Pointer to hal_soc
  894. * @addr: address offset of register
  895. *
  896. * Return: modified address offset of register
  897. */
  898. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  899. qdf_iomem_t addr)
  900. {
  901. uint32_t offset = addr - hal_soc->dev_base_addr;
  902. qdf_iomem_t new_offset;
  903. /*
  904. * If offset lies within DP register range, use 3rd window to write
  905. * into DP region.
  906. */
  907. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  908. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  909. (offset & WINDOW_RANGE_MASK));
  910. /*
  911. * If offset lies within CE register range, use 2nd window to write
  912. * into CE region.
  913. */
  914. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  915. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  916. (offset & WINDOW_RANGE_MASK));
  917. } else {
  918. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  919. "%s: ERROR: Accessing Wrong register\n", __func__);
  920. qdf_assert_always(0);
  921. return 0;
  922. }
  923. return new_offset;
  924. }
  925. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  926. {
  927. /* Write value into window configuration register */
  928. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  929. WINDOW_CONFIGURATION_VALUE_9224);
  930. }
  931. static
  932. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  933. uint32_t *remap1, uint32_t *remap2)
  934. {
  935. switch (num_rings) {
  936. case 1:
  937. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  938. HAL_REO_REMAP_IX2(ring[0], 17) |
  939. HAL_REO_REMAP_IX2(ring[0], 18) |
  940. HAL_REO_REMAP_IX2(ring[0], 19) |
  941. HAL_REO_REMAP_IX2(ring[0], 20) |
  942. HAL_REO_REMAP_IX2(ring[0], 21) |
  943. HAL_REO_REMAP_IX2(ring[0], 22) |
  944. HAL_REO_REMAP_IX2(ring[0], 23);
  945. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  946. HAL_REO_REMAP_IX3(ring[0], 25) |
  947. HAL_REO_REMAP_IX3(ring[0], 26) |
  948. HAL_REO_REMAP_IX3(ring[0], 27) |
  949. HAL_REO_REMAP_IX3(ring[0], 28) |
  950. HAL_REO_REMAP_IX3(ring[0], 29) |
  951. HAL_REO_REMAP_IX3(ring[0], 30) |
  952. HAL_REO_REMAP_IX3(ring[0], 31);
  953. break;
  954. case 2:
  955. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  956. HAL_REO_REMAP_IX2(ring[0], 17) |
  957. HAL_REO_REMAP_IX2(ring[1], 18) |
  958. HAL_REO_REMAP_IX2(ring[1], 19) |
  959. HAL_REO_REMAP_IX2(ring[0], 20) |
  960. HAL_REO_REMAP_IX2(ring[0], 21) |
  961. HAL_REO_REMAP_IX2(ring[1], 22) |
  962. HAL_REO_REMAP_IX2(ring[1], 23);
  963. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  964. HAL_REO_REMAP_IX3(ring[0], 25) |
  965. HAL_REO_REMAP_IX3(ring[1], 26) |
  966. HAL_REO_REMAP_IX3(ring[1], 27) |
  967. HAL_REO_REMAP_IX3(ring[0], 28) |
  968. HAL_REO_REMAP_IX3(ring[0], 29) |
  969. HAL_REO_REMAP_IX3(ring[1], 30) |
  970. HAL_REO_REMAP_IX3(ring[1], 31);
  971. break;
  972. case 3:
  973. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  974. HAL_REO_REMAP_IX2(ring[1], 17) |
  975. HAL_REO_REMAP_IX2(ring[2], 18) |
  976. HAL_REO_REMAP_IX2(ring[0], 19) |
  977. HAL_REO_REMAP_IX2(ring[1], 20) |
  978. HAL_REO_REMAP_IX2(ring[2], 21) |
  979. HAL_REO_REMAP_IX2(ring[0], 22) |
  980. HAL_REO_REMAP_IX2(ring[1], 23);
  981. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  982. HAL_REO_REMAP_IX3(ring[0], 25) |
  983. HAL_REO_REMAP_IX3(ring[1], 26) |
  984. HAL_REO_REMAP_IX3(ring[2], 27) |
  985. HAL_REO_REMAP_IX3(ring[0], 28) |
  986. HAL_REO_REMAP_IX3(ring[1], 29) |
  987. HAL_REO_REMAP_IX3(ring[2], 30) |
  988. HAL_REO_REMAP_IX3(ring[0], 31);
  989. break;
  990. case 4:
  991. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  992. HAL_REO_REMAP_IX2(ring[1], 17) |
  993. HAL_REO_REMAP_IX2(ring[2], 18) |
  994. HAL_REO_REMAP_IX2(ring[3], 19) |
  995. HAL_REO_REMAP_IX2(ring[0], 20) |
  996. HAL_REO_REMAP_IX2(ring[1], 21) |
  997. HAL_REO_REMAP_IX2(ring[2], 22) |
  998. HAL_REO_REMAP_IX2(ring[3], 23);
  999. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1000. HAL_REO_REMAP_IX3(ring[1], 25) |
  1001. HAL_REO_REMAP_IX3(ring[2], 26) |
  1002. HAL_REO_REMAP_IX3(ring[3], 27) |
  1003. HAL_REO_REMAP_IX3(ring[0], 28) |
  1004. HAL_REO_REMAP_IX3(ring[1], 29) |
  1005. HAL_REO_REMAP_IX3(ring[2], 30) |
  1006. HAL_REO_REMAP_IX3(ring[3], 31);
  1007. break;
  1008. }
  1009. }
  1010. /**
  1011. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1012. * @fst: Pointer to the Rx Flow Search Table
  1013. * @table_offset: offset into the table where the flow is to be setup
  1014. * @flow: Flow Parameters
  1015. *
  1016. * Return: Success/Failure
  1017. */
  1018. static void *
  1019. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1020. uint8_t *rx_flow)
  1021. {
  1022. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1023. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1024. uint8_t *fse;
  1025. bool fse_valid;
  1026. if (table_offset >= fst->max_entries) {
  1027. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1028. "HAL FSE table offset %u exceeds max entries %u",
  1029. table_offset, fst->max_entries);
  1030. return NULL;
  1031. }
  1032. fse = (uint8_t *)fst->base_vaddr +
  1033. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1034. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1035. if (fse_valid) {
  1036. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1037. "HAL FSE %pK already valid", fse);
  1038. return NULL;
  1039. }
  1040. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1041. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1042. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1043. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1044. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1045. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1046. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1047. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1048. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1049. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1050. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1051. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1052. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1053. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1054. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1055. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1056. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1057. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1058. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1059. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1060. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1061. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1062. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1063. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1064. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1065. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1066. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1067. (flow->tuple_info.dest_port));
  1068. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1069. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1070. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1071. (flow->tuple_info.src_port));
  1072. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1073. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1074. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1075. flow->tuple_info.l4_protocol);
  1076. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1077. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1078. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1079. flow->reo_destination_handler);
  1080. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1081. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1082. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1083. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1084. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1085. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1086. flow->fse_metadata);
  1087. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1088. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1089. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1090. REO_DESTINATION_INDICATION,
  1091. flow->reo_destination_indication);
  1092. /* Reset all the other fields in FSE */
  1093. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1094. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1095. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1096. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1097. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1098. return fse;
  1099. }
  1100. /**
  1101. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1102. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1103. * @ dbg_level: log level.
  1104. *
  1105. * Return: void
  1106. */
  1107. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1108. uint8_t dbg_level)
  1109. {
  1110. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1111. hal_verbose_debug("\n---------------\n"
  1112. "rx_pkt_hdr_tlv\n"
  1113. "---------------\n"
  1114. "phy_ppdu_id %llu ",
  1115. pkt_hdr_tlv->phy_ppdu_id);
  1116. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1117. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1118. }
  1119. /**
  1120. * hal_rx_dump_pkt_tlvs_9224(): API to print RX Pkt TLVS for 7850
  1121. * @hal_soc_hdl: hal_soc handle
  1122. * @buf: pointer the pkt buffer
  1123. * @dbg_level: log level
  1124. *
  1125. * Return: void
  1126. */
  1127. #ifdef CONFIG_WORD_BASED_TLV
  1128. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1129. uint8_t *buf, uint8_t dbg_level)
  1130. {
  1131. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1132. struct rx_msdu_end_compact_qca9224 *msdu_end =
  1133. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1134. struct rx_mpdu_start_compact_qca9224 *mpdu_start =
  1135. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1136. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1137. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1138. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1139. }
  1140. #else
  1141. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1142. uint8_t *buf, uint8_t dbg_level)
  1143. {
  1144. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1145. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1146. struct rx_mpdu_start *mpdu_start =
  1147. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1148. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1149. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1150. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1151. }
  1152. #endif
  1153. #define HAL_NUM_TCL_BANKS_9224 48
  1154. /**
  1155. * hal_cmem_write_9224() - function for CMEM buffer writing
  1156. * @hal_soc_hdl: HAL SOC handle
  1157. * @offset: CMEM address
  1158. * @value: value to write
  1159. *
  1160. * Return: None.
  1161. */
  1162. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1163. uint32_t offset,
  1164. uint32_t value)
  1165. {
  1166. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1167. pld_reg_write(hal->qdf_dev->dev, offset, value);
  1168. }
  1169. /**
  1170. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1171. *
  1172. * Returns: number of bank
  1173. */
  1174. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1175. {
  1176. return HAL_NUM_TCL_BANKS_9224;
  1177. }
  1178. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1179. {
  1180. /* init and setup */
  1181. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1182. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1183. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1184. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1185. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1186. /* tx */
  1187. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1188. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1189. hal_soc->ops->hal_tx_comp_get_status =
  1190. hal_tx_comp_get_status_generic_be;
  1191. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1192. hal_tx_init_cmd_credit_ring_9224;
  1193. /* rx */
  1194. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1195. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1196. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1197. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1198. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1199. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1200. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1201. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1202. hal_rx_dump_mpdu_start_tlv_9224;
  1203. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1204. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1205. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1206. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1207. hal_rx_tlv_reception_type_get_be;
  1208. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1209. hal_rx_msdu_end_da_idx_get_be;
  1210. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1211. hal_rx_msdu_desc_info_get_ptr_9224;
  1212. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1213. hal_rx_link_desc_msdu0_ptr_9224;
  1214. hal_soc->ops->hal_reo_status_get_header =
  1215. hal_reo_status_get_header_9224;
  1216. hal_soc->ops->hal_rx_status_get_tlv_info =
  1217. hal_rx_status_get_tlv_info_generic_be;
  1218. hal_soc->ops->hal_rx_wbm_err_info_get =
  1219. hal_rx_wbm_err_info_get_generic_be;
  1220. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1221. hal_tx_set_pcp_tid_map_generic_be;
  1222. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1223. hal_tx_update_pcp_tid_generic_be;
  1224. hal_soc->ops->hal_tx_set_tidmap_prty =
  1225. hal_tx_update_tidmap_prty_generic_be;
  1226. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1227. hal_rx_get_rx_fragment_number_be,
  1228. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1229. hal_rx_tlv_da_is_mcbc_get_be;
  1230. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1231. hal_rx_tlv_sa_is_valid_get_be;
  1232. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1233. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1234. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1235. hal_rx_tlv_l3_hdr_padding_get_be;
  1236. hal_soc->ops->hal_rx_encryption_info_valid =
  1237. hal_rx_encryption_info_valid_be;
  1238. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1239. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1240. hal_rx_tlv_first_msdu_get_be;
  1241. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1242. hal_rx_tlv_da_is_valid_get_be;
  1243. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1244. hal_rx_tlv_last_msdu_get_be;
  1245. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1246. hal_rx_get_mpdu_mac_ad4_valid_be;
  1247. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1248. hal_rx_mpdu_start_sw_peer_id_get_be;
  1249. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1250. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1251. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1252. hal_rx_get_mpdu_frame_control_valid_be;
  1253. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1254. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1255. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1256. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1257. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1258. hal_rx_get_mpdu_sequence_control_valid_be;
  1259. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1260. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1261. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1262. hal_rx_hw_desc_get_ppduid_get_be;
  1263. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1264. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1265. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1266. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1267. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1268. hal_rx_msdu0_buffer_addr_lsb_9224;
  1269. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1270. hal_rx_msdu_desc_info_ptr_get_9224;
  1271. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1272. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1273. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1274. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1275. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1276. hal_rx_get_mac_addr2_valid_be;
  1277. hal_soc->ops->hal_rx_get_filter_category =
  1278. hal_rx_get_filter_category_be;
  1279. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1280. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1281. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1282. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1283. hal_rx_msdu_flow_idx_invalid_be;
  1284. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1285. hal_rx_msdu_flow_idx_timeout_be;
  1286. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1287. hal_rx_msdu_fse_metadata_get_be;
  1288. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1289. hal_rx_msdu_cce_metadata_get_be;
  1290. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1291. hal_rx_msdu_get_flow_params_be;
  1292. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1293. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1294. #if defined(QCA_WIFI_QCA9224) && defined(WLAN_CFR_ENABLE) && \
  1295. defined(WLAN_ENH_CFR_ENABLE)
  1296. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1297. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1298. #else
  1299. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1300. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1301. #endif
  1302. /* rx - msdu fast path info fields */
  1303. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1304. hal_rx_msdu_packet_metadata_get_generic_be;
  1305. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1306. hal_rx_mpdu_start_tlv_tag_valid_be;
  1307. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1308. hal_rx_wbm_err_msdu_continuation_get_9224;
  1309. /* rx - TLV struct offsets */
  1310. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1311. hal_rx_msdu_end_offset_get_generic;
  1312. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1313. hal_rx_mpdu_start_offset_get_generic;
  1314. #ifndef NO_RX_PKT_HDR_TLV
  1315. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1316. hal_rx_pkt_tlv_offset_get_generic;
  1317. #endif
  1318. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1319. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1320. hal_compute_reo_remap_ix2_ix3_9224;
  1321. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1322. hal_rx_msdu_get_reo_destination_indication_be;
  1323. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1324. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1325. hal_rx_msdu_is_wlan_mcast_generic_be;
  1326. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1327. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1328. hal_rx_tlv_decap_format_get_be;
  1329. #ifdef RECEIVE_OFFLOAD
  1330. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1331. hal_rx_tlv_get_offload_info_be;
  1332. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1333. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1334. #endif
  1335. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1336. hal_rx_attn_phy_ppdu_id_get_be;
  1337. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1338. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1339. hal_rx_msdu_start_msdu_len_get_be;
  1340. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1341. hal_rx_get_frame_ctrl_field_be;
  1342. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1343. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1344. hal_rx_mpdu_info_ampdu_flag_get_be;
  1345. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1346. hal_rx_msdu_start_msdu_len_set_be;
  1347. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1348. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1349. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1350. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1351. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1352. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1353. hal_rx_tlv_decrypt_err_get_be;
  1354. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1355. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1356. hal_rx_tlv_get_is_decrypted_be;
  1357. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1358. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1359. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1360. hal_rx_priv_info_set_in_tlv_be;
  1361. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1362. hal_rx_priv_info_get_from_tlv_be;
  1363. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1364. };
  1365. struct hal_hw_srng_config hw_srng_table_9224[] = {
  1366. /* TODO: max_rings can populated by querying HW capabilities */
  1367. { /* REO_DST */
  1368. .start_ring_id = HAL_SRNG_REO2SW1,
  1369. .max_rings = 8,
  1370. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1371. .lmac_ring = FALSE,
  1372. .ring_dir = HAL_SRNG_DST_RING,
  1373. .reg_start = {
  1374. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1375. REO_REG_REG_BASE),
  1376. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1377. REO_REG_REG_BASE)
  1378. },
  1379. .reg_size = {
  1380. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1381. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1382. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1383. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1384. },
  1385. .max_size =
  1386. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1387. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1388. },
  1389. { /* REO_EXCEPTION */
  1390. /* Designating REO2SW0 ring as exception ring. This ring is
  1391. * similar to other REO2SW rings though it is named as REO2SW0.
  1392. * Any of theREO2SW rings can be used as exception ring.
  1393. */
  1394. .start_ring_id = HAL_SRNG_REO2SW0,
  1395. .max_rings = 1,
  1396. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1397. .lmac_ring = FALSE,
  1398. .ring_dir = HAL_SRNG_DST_RING,
  1399. .reg_start = {
  1400. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1401. REO_REG_REG_BASE),
  1402. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1403. REO_REG_REG_BASE)
  1404. },
  1405. /* Single ring - provide ring size if multiple rings of this
  1406. * type are supported
  1407. */
  1408. .reg_size = {},
  1409. .max_size =
  1410. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1411. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1412. },
  1413. { /* REO_REINJECT */
  1414. .start_ring_id = HAL_SRNG_SW2REO,
  1415. .max_rings = 4,
  1416. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1417. .lmac_ring = FALSE,
  1418. .ring_dir = HAL_SRNG_SRC_RING,
  1419. .reg_start = {
  1420. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1421. REO_REG_REG_BASE),
  1422. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1423. REO_REG_REG_BASE)
  1424. },
  1425. /* Single ring - provide ring size if multiple rings of this
  1426. * type are supported
  1427. */
  1428. .reg_size = {
  1429. HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(0) -
  1430. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(0),
  1431. HWIO_REO_R2_SW2REO1_RING_HP_ADDR(0) -
  1432. HWIO_REO_R2_SW2REO_RING_HP_ADDR(0)
  1433. },
  1434. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1435. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1436. },
  1437. { /* REO_CMD */
  1438. .start_ring_id = HAL_SRNG_REO_CMD,
  1439. .max_rings = 1,
  1440. .entry_size = (sizeof(struct tlv_32_hdr) +
  1441. sizeof(struct reo_get_queue_stats)) >> 2,
  1442. .lmac_ring = FALSE,
  1443. .ring_dir = HAL_SRNG_SRC_RING,
  1444. .reg_start = {
  1445. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1446. REO_REG_REG_BASE),
  1447. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1448. REO_REG_REG_BASE),
  1449. },
  1450. /* Single ring - provide ring size if multiple rings of this
  1451. * type are supported
  1452. */
  1453. .reg_size = {},
  1454. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1455. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1456. },
  1457. { /* REO_STATUS */
  1458. .start_ring_id = HAL_SRNG_REO_STATUS,
  1459. .max_rings = 1,
  1460. .entry_size = (sizeof(struct tlv_32_hdr) +
  1461. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1462. .lmac_ring = FALSE,
  1463. .ring_dir = HAL_SRNG_DST_RING,
  1464. .reg_start = {
  1465. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1466. REO_REG_REG_BASE),
  1467. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1468. REO_REG_REG_BASE),
  1469. },
  1470. /* Single ring - provide ring size if multiple rings of this
  1471. * type are supported
  1472. */
  1473. .reg_size = {},
  1474. .max_size =
  1475. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1476. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1477. },
  1478. { /* TCL_DATA */
  1479. .start_ring_id = HAL_SRNG_SW2TCL1,
  1480. .max_rings = 6,
  1481. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1482. .lmac_ring = FALSE,
  1483. .ring_dir = HAL_SRNG_SRC_RING,
  1484. .reg_start = {
  1485. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1486. MAC_TCL_REG_REG_BASE),
  1487. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1488. MAC_TCL_REG_REG_BASE),
  1489. },
  1490. .reg_size = {
  1491. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1492. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1493. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1494. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1495. },
  1496. .max_size =
  1497. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1498. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1499. },
  1500. { /* TCL_CMD/CREDIT */
  1501. /* qca8074v2 and qcn9224 uses this ring for data commands */
  1502. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1503. .max_rings = 1,
  1504. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1505. .lmac_ring = FALSE,
  1506. .ring_dir = HAL_SRNG_SRC_RING,
  1507. .reg_start = {
  1508. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1509. MAC_TCL_REG_REG_BASE),
  1510. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1511. MAC_TCL_REG_REG_BASE),
  1512. },
  1513. /* Single ring - provide ring size if multiple rings of this
  1514. * type are supported
  1515. */
  1516. .reg_size = {},
  1517. .max_size =
  1518. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1519. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1520. },
  1521. { /* TCL_STATUS */
  1522. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1523. .max_rings = 1,
  1524. .entry_size = (sizeof(struct tlv_32_hdr) +
  1525. sizeof(struct tcl_status_ring)) >> 2,
  1526. .lmac_ring = FALSE,
  1527. .ring_dir = HAL_SRNG_DST_RING,
  1528. .reg_start = {
  1529. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1530. MAC_TCL_REG_REG_BASE),
  1531. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1532. MAC_TCL_REG_REG_BASE),
  1533. },
  1534. /* Single ring - provide ring size if multiple rings of this
  1535. * type are supported
  1536. */
  1537. .reg_size = {},
  1538. .max_size =
  1539. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1540. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1541. },
  1542. { /* CE_SRC */
  1543. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1544. .max_rings = 16,
  1545. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1546. .lmac_ring = FALSE,
  1547. .ring_dir = HAL_SRNG_SRC_RING,
  1548. .reg_start = {
  1549. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR(
  1550. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1551. HWIO_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR(
  1552. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1553. },
  1554. .reg_size = {
  1555. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1556. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1557. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1558. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1559. },
  1560. .max_size =
  1561. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1562. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1563. },
  1564. { /* CE_DST */
  1565. .start_ring_id = HAL_SRNG_CE_0_DST,
  1566. .max_rings = 16,
  1567. .entry_size = 8 >> 2,
  1568. /*TODO: entry_size above should actually be
  1569. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1570. * of struct ce_dst_desc in HW header files
  1571. */
  1572. .lmac_ring = FALSE,
  1573. .ring_dir = HAL_SRNG_SRC_RING,
  1574. .reg_start = {
  1575. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1576. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1577. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1578. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1579. },
  1580. .reg_size = {
  1581. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1582. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1583. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1584. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1585. },
  1586. .max_size =
  1587. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1588. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1589. },
  1590. { /* CE_DST_STATUS */
  1591. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1592. .max_rings = 16,
  1593. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1594. .lmac_ring = FALSE,
  1595. .ring_dir = HAL_SRNG_DST_RING,
  1596. .reg_start = {
  1597. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1598. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1599. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1600. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1601. },
  1602. /* TODO: check destination status ring registers */
  1603. .reg_size = {
  1604. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1605. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1606. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1607. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1608. },
  1609. .max_size =
  1610. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1611. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1612. },
  1613. { /* WBM_IDLE_LINK */
  1614. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1615. .max_rings = 1,
  1616. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1617. .lmac_ring = FALSE,
  1618. .ring_dir = HAL_SRNG_SRC_RING,
  1619. .reg_start = {
  1620. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1621. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1622. },
  1623. /* Single ring - provide ring size if multiple rings of this
  1624. * type are supported
  1625. */
  1626. .reg_size = {},
  1627. .max_size =
  1628. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1629. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1630. },
  1631. { /* SW2WBM_RELEASE */
  1632. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1633. .max_rings = 2,
  1634. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1635. .lmac_ring = FALSE,
  1636. .ring_dir = HAL_SRNG_SRC_RING,
  1637. .reg_start = {
  1638. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1639. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1640. },
  1641. .reg_size = {
  1642. HWIO_WBM_R0_SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1643. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1644. HWIO_WBM_R2_SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1645. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE)
  1646. },
  1647. .max_size =
  1648. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1649. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1650. },
  1651. { /* WBM2SW_RELEASE */
  1652. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1653. .max_rings = 8,
  1654. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1655. .lmac_ring = FALSE,
  1656. .ring_dir = HAL_SRNG_DST_RING,
  1657. .reg_start = {
  1658. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1659. WBM_REG_REG_BASE),
  1660. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1661. WBM_REG_REG_BASE),
  1662. },
  1663. .reg_size = {
  1664. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(
  1665. WBM_REG_REG_BASE) -
  1666. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1667. WBM_REG_REG_BASE),
  1668. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(
  1669. WBM_REG_REG_BASE) -
  1670. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1671. WBM_REG_REG_BASE),
  1672. },
  1673. .max_size =
  1674. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1675. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1676. },
  1677. { /* RXDMA_BUF */
  1678. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1679. #ifdef IPA_OFFLOAD
  1680. .max_rings = 3,
  1681. #else
  1682. .max_rings = 3,
  1683. #endif
  1684. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1685. .lmac_ring = TRUE,
  1686. .ring_dir = HAL_SRNG_SRC_RING,
  1687. /* reg_start is not set because LMAC rings are not accessed
  1688. * from host
  1689. */
  1690. .reg_start = {},
  1691. .reg_size = {},
  1692. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1693. },
  1694. { /* RXDMA_DST */
  1695. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1696. .max_rings = 0,
  1697. .entry_size = 0/*sizeof(struct reo_entrance_ring) >> 2*/,
  1698. .lmac_ring = TRUE,
  1699. .ring_dir = HAL_SRNG_DST_RING,
  1700. /* reg_start is not set because LMAC rings are not accessed
  1701. * from host
  1702. */
  1703. .reg_start = {},
  1704. .reg_size = {},
  1705. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1706. },
  1707. { /* RXDMA_MONITOR_BUF */
  1708. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1709. .max_rings = 1,
  1710. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1711. .lmac_ring = TRUE,
  1712. .ring_dir = HAL_SRNG_SRC_RING,
  1713. /* reg_start is not set because LMAC rings are not accessed
  1714. * from host
  1715. */
  1716. .reg_start = {},
  1717. .reg_size = {},
  1718. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1719. },
  1720. { /* RXDMA_MONITOR_STATUS */
  1721. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1722. .max_rings = 0,
  1723. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1724. .lmac_ring = TRUE,
  1725. .ring_dir = HAL_SRNG_SRC_RING,
  1726. /* reg_start is not set because LMAC rings are not accessed
  1727. * from host
  1728. */
  1729. .reg_start = {},
  1730. .reg_size = {},
  1731. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1732. },
  1733. { /* RXDMA_MONITOR_DST */
  1734. .start_ring_id = HAL_SRNG_WMAC1_RXMON2SW0,
  1735. .max_rings = 1,
  1736. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  1737. .lmac_ring = TRUE,
  1738. .ring_dir = HAL_SRNG_DST_RING,
  1739. /* reg_start is not set because LMAC rings are not accessed
  1740. * from host
  1741. */
  1742. .reg_start = {},
  1743. .reg_size = {},
  1744. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1745. },
  1746. { /* RXDMA_MONITOR_DESC */
  1747. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1748. .max_rings = 0,
  1749. .entry_size = 0/*sizeof(struct sw_monitor_ring) >> 2*/,
  1750. .lmac_ring = TRUE,
  1751. .ring_dir = HAL_SRNG_DST_RING,
  1752. /* reg_start is not set because LMAC rings are not accessed
  1753. * from host
  1754. */
  1755. .reg_start = {},
  1756. .reg_size = {},
  1757. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1758. },
  1759. { /* DIR_BUF_RX_DMA_SRC */
  1760. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1761. /* one ring for spectral and one ring for cfr */
  1762. .max_rings = 2,
  1763. .entry_size = 2,
  1764. .lmac_ring = TRUE,
  1765. .ring_dir = HAL_SRNG_SRC_RING,
  1766. /* reg_start is not set because LMAC rings are not accessed
  1767. * from host
  1768. */
  1769. .reg_start = {},
  1770. .reg_size = {},
  1771. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1772. },
  1773. #ifdef WLAN_FEATURE_CIF_CFR
  1774. { /* WIFI_POS_SRC */
  1775. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1776. .max_rings = 1,
  1777. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1778. .lmac_ring = TRUE,
  1779. .ring_dir = HAL_SRNG_SRC_RING,
  1780. /* reg_start is not set because LMAC rings are not accessed
  1781. * from host
  1782. */
  1783. .reg_start = {},
  1784. .reg_size = {},
  1785. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1786. },
  1787. #endif
  1788. { /* REO2PPE */
  1789. .start_ring_id = HAL_SRNG_REO2PPE,
  1790. .max_rings = 1,
  1791. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1792. .lmac_ring = FALSE,
  1793. .ring_dir = HAL_SRNG_DST_RING,
  1794. .reg_start = {
  1795. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_ADDR(
  1796. REO_REG_REG_BASE),
  1797. HWIO_REO_R2_REO2PPE_RING_HP_ADDR(
  1798. REO_REG_REG_BASE),
  1799. },
  1800. /* Single ring - provide ring size if multiple rings of this
  1801. * type are supported
  1802. */
  1803. .reg_size = {},
  1804. .max_size =
  1805. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK >>
  1806. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT,
  1807. },
  1808. { /* PPE2TCL */
  1809. .start_ring_id = HAL_SRNG_PPE2TCL1,
  1810. .max_rings = 1,
  1811. .entry_size = sizeof(struct tcl_entrance_from_ppe_ring) >> 2,
  1812. .lmac_ring = FALSE,
  1813. .ring_dir = HAL_SRNG_SRC_RING,
  1814. .reg_start = {
  1815. HWIO_TCL_R0_PPE2TCL1_RING_BASE_LSB_ADDR(
  1816. MAC_TCL_REG_REG_BASE),
  1817. HWIO_TCL_R2_PPE2TCL1_RING_HP_ADDR(
  1818. MAC_TCL_REG_REG_BASE),
  1819. },
  1820. .reg_size = {},
  1821. .max_size =
  1822. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1823. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1824. },
  1825. { /* PPE_RELEASE */
  1826. .start_ring_id = HAL_SRNG_WBM_PPE_RELEASE,
  1827. .max_rings = 1,
  1828. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1829. .lmac_ring = FALSE,
  1830. .ring_dir = HAL_SRNG_SRC_RING,
  1831. .reg_start = {
  1832. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1833. HWIO_WBM_R2_PPE_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1834. },
  1835. .reg_size = {},
  1836. .max_size =
  1837. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1838. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1839. },
  1840. { /* RXDMA_RX_MONITOR_BUF */
  1841. .start_ring_id = HAL_SRNG_SW2RXMON_BUF0,
  1842. .max_rings = 1,
  1843. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1844. .lmac_ring = TRUE,
  1845. .ring_dir = HAL_SRNG_SRC_RING,
  1846. /* reg_start is not set because LMAC rings are not accessed
  1847. * from host
  1848. */
  1849. .reg_start = {},
  1850. .reg_size = {},
  1851. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1852. },
  1853. { /* TX_MONITOR_BUF */
  1854. .start_ring_id = HAL_SRNG_SW2TXMON_BUF0,
  1855. .max_rings = 1,
  1856. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1857. .lmac_ring = TRUE,
  1858. .ring_dir = HAL_SRNG_SRC_RING,
  1859. /* reg_start is not set because LMAC rings are not accessed
  1860. * from host
  1861. */
  1862. .reg_start = {},
  1863. .reg_size = {},
  1864. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1865. },
  1866. { /* TX_MONITOR_DST */
  1867. .start_ring_id = HAL_SRNG_WMAC1_TXMON2SW0,
  1868. .max_rings = 1,
  1869. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  1870. .lmac_ring = TRUE,
  1871. .ring_dir = HAL_SRNG_DST_RING,
  1872. /* reg_start is not set because LMAC rings are not accessed
  1873. * from host
  1874. */
  1875. .reg_start = {},
  1876. .reg_size = {},
  1877. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1878. },
  1879. { /* SW2RXDMA */
  1880. .start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
  1881. .max_rings = 3,
  1882. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1883. .lmac_ring = TRUE,
  1884. .ring_dir = HAL_SRNG_SRC_RING,
  1885. /* reg_start is not set because LMAC rings are not accessed
  1886. * from host
  1887. */
  1888. .reg_start = {},
  1889. .reg_size = {},
  1890. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1891. },
  1892. };
  1893. /**
  1894. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  1895. * applicable only for WCN7850
  1896. * @hal_soc: HAL Soc handle
  1897. *
  1898. * Return: None
  1899. */
  1900. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  1901. {
  1902. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1903. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1904. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1905. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1906. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1907. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1908. }
  1909. /**
  1910. * hal_qcn9224_attach()- Attach 9224 target specific hal_soc ops,
  1911. * offset and srng table
  1912. * Return: void
  1913. */
  1914. void hal_qcn9224_attach(struct hal_soc *hal_soc)
  1915. {
  1916. hal_soc->hw_srng_table = hw_srng_table_9224;
  1917. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1918. hal_srng_hw_reg_offset_init_qcn9224(hal_soc);
  1919. hal_hw_txrx_default_ops_attach_be(hal_soc);
  1920. hal_hw_txrx_ops_attach_qcn9224(hal_soc);
  1921. if (hal_soc->static_window_map)
  1922. hal_write_window_register(hal_soc);
  1923. hal_soc->dmac_cmn_src_rxbuf_ring = true;
  1924. }