hal_9000.c 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_li_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_9000_rx.h"
  25. #include "hal_api_mon.h"
  26. #include "hal_flow.h"
  27. #include "rx_flow_search_entry.h"
  28. #include "hal_rx_flow_info.h"
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  34. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  35. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  36. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  41. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  42. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  56. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  57. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  58. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  59. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  60. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  61. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  63. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  66. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  68. STATUS_HEADER_REO_STATUS_NUMBER
  69. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  70. STATUS_HEADER_TIMESTAMP
  71. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  72. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  73. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  74. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  80. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  107. #define CE_WINDOW_ADDRESS_9000 \
  108. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  109. #define UMAC_WINDOW_ADDRESS_9000 \
  110. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  111. #define WINDOW_CONFIGURATION_VALUE_9000 \
  112. ((CE_WINDOW_ADDRESS_9000 << 6) |\
  113. (UMAC_WINDOW_ADDRESS_9000 << 12) | \
  114. WINDOW_ENABLE_BIT)
  115. #include "hal_9000_tx.h"
  116. #include <hal_generic_api.h>
  117. #include "hal_li_rx.h"
  118. #include "hal_li_api.h"
  119. #include "hal_li_generic_api.h"
  120. /**
  121. * hal_rx_sw_mon_desc_info_get_9000(): API to read the
  122. * sw monitor ring descriptor
  123. *
  124. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  125. * @desc_info_buf: Descriptor info buffer to which
  126. * sw monitor ring descriptor is populated to
  127. *
  128. * Return: void
  129. */
  130. static void
  131. hal_rx_sw_mon_desc_info_get_9000(hal_ring_desc_t rxdma_dst_ring_desc,
  132. hal_rx_mon_desc_info_t desc_info_buf)
  133. {
  134. struct sw_monitor_ring *sw_mon_ring =
  135. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  136. struct buffer_addr_info *buf_addr_info;
  137. uint32_t *mpdu_info;
  138. uint32_t loop_cnt;
  139. struct hal_rx_mon_desc_info *desc_info;
  140. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  141. mpdu_info = (uint32_t *)&sw_mon_ring->
  142. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  143. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  144. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  145. /* Get msdu link descriptor buf_addr_info */
  146. buf_addr_info = &sw_mon_ring->
  147. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  148. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  149. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  150. buf_addr_info)) << 32);
  151. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  152. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  153. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  154. | ((uint64_t)
  155. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  156. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  157. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  158. SW_MONITOR_RING_6,
  159. END_OF_PPDU);
  160. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  161. SW_MONITOR_RING_6,
  162. STATUS_BUF_COUNT);
  163. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  164. SW_MONITOR_RING_6,
  165. RXDMA_PUSH_REASON);
  166. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  167. SW_MONITOR_RING_7,
  168. PHY_PPDU_ID);
  169. }
  170. /**
  171. * hal_rx_msdu_start_nss_get_9000(): API to get the NSS
  172. * Interval from rx_msdu_start
  173. *
  174. * @buf: pointer to the start of RX PKT TLV header
  175. * Return: uint32_t(nss)
  176. */
  177. static uint32_t hal_rx_msdu_start_nss_get_9000(uint8_t *buf)
  178. {
  179. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  180. struct rx_msdu_start *msdu_start =
  181. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  182. uint8_t mimo_ss_bitmap;
  183. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  184. return qdf_get_hweight8(mimo_ss_bitmap);
  185. }
  186. /**
  187. * hal_rx_mon_hw_desc_get_mpdu_status_9000(): Retrieve MPDU status
  188. *
  189. * @ hw_desc_addr: Start address of Rx HW TLVs
  190. * @ rs: Status for monitor mode
  191. *
  192. * Return: void
  193. */
  194. static void hal_rx_mon_hw_desc_get_mpdu_status_9000(void *hw_desc_addr,
  195. struct mon_rx_status *rs)
  196. {
  197. struct rx_msdu_start *rx_msdu_start;
  198. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  199. uint32_t reg_value;
  200. const uint32_t sgi_hw_to_cdp[] = {
  201. CDP_SGI_0_8_US,
  202. CDP_SGI_0_4_US,
  203. CDP_SGI_1_6_US,
  204. CDP_SGI_3_2_US,
  205. };
  206. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  207. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  208. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  209. RX_MSDU_START_5, USER_RSSI);
  210. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  211. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  212. rs->sgi = sgi_hw_to_cdp[reg_value];
  213. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  214. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  215. /* TODO: rs->beamformed should be set for SU beamforming also */
  216. }
  217. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  218. /**
  219. * hal_get_link_desc_size_9000(): API to get the link desc size
  220. *
  221. * Return: uint32_t
  222. */
  223. static uint32_t hal_get_link_desc_size_9000(void)
  224. {
  225. return LINK_DESC_SIZE;
  226. }
  227. /**
  228. * hal_rx_get_tlv_9000(): API to get the tlv
  229. *
  230. * @rx_tlv: TLV data extracted from the rx packet
  231. * Return: uint8_t
  232. */
  233. static uint8_t hal_rx_get_tlv_9000(void *rx_tlv)
  234. {
  235. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  236. }
  237. /**
  238. * hal_rx_mpdu_start_tlv_tag_valid_9000 () - API to check if RX_MPDU_START
  239. * tlv tag is valid
  240. *
  241. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  242. *
  243. * Return: true if RX_MPDU_START is valied, else false.
  244. */
  245. uint8_t hal_rx_mpdu_start_tlv_tag_valid_9000(void *rx_tlv_hdr)
  246. {
  247. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  248. uint32_t tlv_tag;
  249. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  250. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  251. }
  252. /**
  253. * hal_rx_wbm_err_msdu_continuation_get_9000 () - API to check if WBM
  254. * msdu continuation bit is set
  255. *
  256. *@wbm_desc: wbm release ring descriptor
  257. *
  258. * Return: true if msdu continuation bit is set.
  259. */
  260. uint8_t hal_rx_wbm_err_msdu_continuation_get_9000(void *wbm_desc)
  261. {
  262. uint32_t comp_desc =
  263. *(uint32_t *)(((uint8_t *)wbm_desc) +
  264. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  265. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  266. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  267. }
  268. /**
  269. * hal_rx_proc_phyrx_other_receive_info_tlv_9000(): API to get tlv info
  270. *
  271. * Return: uint32_t
  272. */
  273. static inline
  274. void hal_rx_proc_phyrx_other_receive_info_tlv_9000(void *rx_tlv_hdr,
  275. void *ppdu_info_hdl)
  276. {
  277. }
  278. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  279. static inline
  280. void hal_rx_get_bb_info_9000(void *rx_tlv, void *ppdu_info_hdl)
  281. {
  282. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  283. ppdu_info->cfr_info.bb_captured_channel =
  284. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  285. ppdu_info->cfr_info.bb_captured_timeout =
  286. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  287. ppdu_info->cfr_info.bb_captured_reason =
  288. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  289. }
  290. static inline
  291. void hal_rx_get_rtt_info_9000(void *rx_tlv, void *ppdu_info_hdl)
  292. {
  293. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  294. ppdu_info->cfr_info.rx_location_info_valid =
  295. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  296. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  297. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  298. HAL_RX_GET(rx_tlv,
  299. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  300. RTT_CHE_BUFFER_POINTER_LOW32);
  301. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  302. HAL_RX_GET(rx_tlv,
  303. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  304. RTT_CHE_BUFFER_POINTER_HIGH8);
  305. ppdu_info->cfr_info.chan_capture_status =
  306. GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  307. ppdu_info->cfr_info.rx_start_ts =
  308. HAL_RX_GET(rx_tlv,
  309. PHYRX_PKT_END_9_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  310. RX_START_TS);
  311. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  312. HAL_RX_GET(rx_tlv,
  313. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  314. RTT_CFO_MEASUREMENT);
  315. ppdu_info->cfr_info.agc_gain_info0 =
  316. HAL_RX_GET(rx_tlv,
  317. PHYRX_PKT_END_1_RX_PKT_END_DETAILS,
  318. PHY_TIMESTAMP_1_LOWER_32);
  319. ppdu_info->cfr_info.agc_gain_info1 =
  320. HAL_RX_GET(rx_tlv,
  321. PHYRX_PKT_END_2_RX_PKT_END_DETAILS,
  322. PHY_TIMESTAMP_1_UPPER_32);
  323. ppdu_info->cfr_info.agc_gain_info2 =
  324. HAL_RX_GET(rx_tlv,
  325. PHYRX_PKT_END_3_RX_PKT_END_DETAILS,
  326. PHY_TIMESTAMP_2_LOWER_32);
  327. ppdu_info->cfr_info.agc_gain_info3 =
  328. HAL_RX_GET(rx_tlv,
  329. PHYRX_PKT_END_4_RX_PKT_END_DETAILS,
  330. PHY_TIMESTAMP_2_UPPER_32);
  331. ppdu_info->cfr_info.mcs_rate =
  332. HAL_RX_GET(rx_tlv,
  333. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  334. RTT_MCS_RATE);
  335. ppdu_info->cfr_info.gi_type =
  336. HAL_RX_GET(rx_tlv,
  337. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  338. RTT_GI_TYPE);
  339. }
  340. #endif
  341. /**
  342. * hal_rx_dump_msdu_start_tlv_9000() : dump RX msdu_start TLV in structured
  343. * human readable format.
  344. * @ msdu_start: pointer the msdu_start TLV in pkt.
  345. * @ dbg_level: log level.
  346. *
  347. * Return: void
  348. */
  349. static void hal_rx_dump_msdu_start_tlv_9000(void *msdustart,
  350. uint8_t dbg_level)
  351. {
  352. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  353. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  354. "rx_msdu_start tlv - "
  355. "rxpcu_mpdu_filter_in_category: %d "
  356. "sw_frame_group_id: %d "
  357. "phy_ppdu_id: %d "
  358. "msdu_length: %d "
  359. "ipsec_esp: %d "
  360. "l3_offset: %d "
  361. "ipsec_ah: %d "
  362. "l4_offset: %d "
  363. "msdu_number: %d "
  364. "decap_format: %d "
  365. "ipv4_proto: %d "
  366. "ipv6_proto: %d "
  367. "tcp_proto: %d "
  368. "udp_proto: %d "
  369. "ip_frag: %d "
  370. "tcp_only_ack: %d "
  371. "da_is_bcast_mcast: %d "
  372. "ip4_protocol_ip6_next_header: %d "
  373. "toeplitz_hash_2_or_4: %d "
  374. "flow_id_toeplitz: %d "
  375. "user_rssi: %d "
  376. "pkt_type: %d "
  377. "stbc: %d "
  378. "sgi: %d "
  379. "rate_mcs: %d "
  380. "receive_bandwidth: %d "
  381. "reception_type: %d "
  382. "ppdu_start_timestamp: %d "
  383. "sw_phy_meta_data: %d ",
  384. msdu_start->rxpcu_mpdu_filter_in_category,
  385. msdu_start->sw_frame_group_id,
  386. msdu_start->phy_ppdu_id,
  387. msdu_start->msdu_length,
  388. msdu_start->ipsec_esp,
  389. msdu_start->l3_offset,
  390. msdu_start->ipsec_ah,
  391. msdu_start->l4_offset,
  392. msdu_start->msdu_number,
  393. msdu_start->decap_format,
  394. msdu_start->ipv4_proto,
  395. msdu_start->ipv6_proto,
  396. msdu_start->tcp_proto,
  397. msdu_start->udp_proto,
  398. msdu_start->ip_frag,
  399. msdu_start->tcp_only_ack,
  400. msdu_start->da_is_bcast_mcast,
  401. msdu_start->ip4_protocol_ip6_next_header,
  402. msdu_start->toeplitz_hash_2_or_4,
  403. msdu_start->flow_id_toeplitz,
  404. msdu_start->user_rssi,
  405. msdu_start->pkt_type,
  406. msdu_start->stbc,
  407. msdu_start->sgi,
  408. msdu_start->rate_mcs,
  409. msdu_start->receive_bandwidth,
  410. msdu_start->reception_type,
  411. msdu_start->ppdu_start_timestamp,
  412. msdu_start->sw_phy_meta_data);
  413. }
  414. /**
  415. * hal_rx_dump_msdu_end_tlv_9000: dump RX msdu_end TLV in structured
  416. * human readable format.
  417. * @ msdu_end: pointer the msdu_end TLV in pkt.
  418. * @ dbg_level: log level.
  419. *
  420. * Return: void
  421. */
  422. static void hal_rx_dump_msdu_end_tlv_9000(void *msduend,
  423. uint8_t dbg_level)
  424. {
  425. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  426. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  427. "rx_msdu_end tlv - "
  428. "rxpcu_mpdu_filter_in_category: %d "
  429. "sw_frame_group_id: %d "
  430. "phy_ppdu_id: %d "
  431. "ip_hdr_chksum: %d "
  432. "reported_mpdu_length: %d "
  433. "key_id_octet: %d "
  434. "cce_super_rule: %d "
  435. "cce_classify_not_done_truncat: %d "
  436. "cce_classify_not_done_cce_dis: %d "
  437. "rule_indication_31_0: %d "
  438. "rule_indication_63_32: %d "
  439. "da_offset: %d "
  440. "sa_offset: %d "
  441. "da_offset_valid: %d "
  442. "sa_offset_valid: %d "
  443. "ipv6_options_crc: %d "
  444. "tcp_seq_number: %d "
  445. "tcp_ack_number: %d "
  446. "tcp_flag: %d "
  447. "lro_eligible: %d "
  448. "window_size: %d "
  449. "tcp_udp_chksum: %d "
  450. "sa_idx_timeout: %d "
  451. "da_idx_timeout: %d "
  452. "msdu_limit_error: %d "
  453. "flow_idx_timeout: %d "
  454. "flow_idx_invalid: %d "
  455. "wifi_parser_error: %d "
  456. "amsdu_parser_error: %d "
  457. "sa_is_valid: %d "
  458. "da_is_valid: %d "
  459. "da_is_mcbc: %d "
  460. "l3_header_padding: %d "
  461. "first_msdu: %d "
  462. "last_msdu: %d "
  463. "sa_idx: %d "
  464. "msdu_drop: %d "
  465. "reo_destination_indication: %d "
  466. "flow_idx: %d "
  467. "fse_metadata: %d "
  468. "cce_metadata: %d "
  469. "sa_sw_peer_id: %d ",
  470. msdu_end->rxpcu_mpdu_filter_in_category,
  471. msdu_end->sw_frame_group_id,
  472. msdu_end->phy_ppdu_id,
  473. msdu_end->ip_hdr_chksum,
  474. msdu_end->reported_mpdu_length,
  475. msdu_end->key_id_octet,
  476. msdu_end->cce_super_rule,
  477. msdu_end->cce_classify_not_done_truncate,
  478. msdu_end->cce_classify_not_done_cce_dis,
  479. msdu_end->rule_indication_31_0,
  480. msdu_end->rule_indication_63_32,
  481. msdu_end->da_offset,
  482. msdu_end->sa_offset,
  483. msdu_end->da_offset_valid,
  484. msdu_end->sa_offset_valid,
  485. msdu_end->ipv6_options_crc,
  486. msdu_end->tcp_seq_number,
  487. msdu_end->tcp_ack_number,
  488. msdu_end->tcp_flag,
  489. msdu_end->lro_eligible,
  490. msdu_end->window_size,
  491. msdu_end->tcp_udp_chksum,
  492. msdu_end->sa_idx_timeout,
  493. msdu_end->da_idx_timeout,
  494. msdu_end->msdu_limit_error,
  495. msdu_end->flow_idx_timeout,
  496. msdu_end->flow_idx_invalid,
  497. msdu_end->wifi_parser_error,
  498. msdu_end->amsdu_parser_error,
  499. msdu_end->sa_is_valid,
  500. msdu_end->da_is_valid,
  501. msdu_end->da_is_mcbc,
  502. msdu_end->l3_header_padding,
  503. msdu_end->first_msdu,
  504. msdu_end->last_msdu,
  505. msdu_end->sa_idx,
  506. msdu_end->msdu_drop,
  507. msdu_end->reo_destination_indication,
  508. msdu_end->flow_idx,
  509. msdu_end->fse_metadata,
  510. msdu_end->cce_metadata,
  511. msdu_end->sa_sw_peer_id);
  512. }
  513. /**
  514. * hal_rx_mpdu_start_tid_get_9000(): API to get tid
  515. * from rx_msdu_start
  516. *
  517. * @buf: pointer to the start of RX PKT TLV header
  518. * Return: uint32_t(tid value)
  519. */
  520. static uint32_t hal_rx_mpdu_start_tid_get_9000(uint8_t *buf)
  521. {
  522. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  523. struct rx_mpdu_start *mpdu_start =
  524. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  525. uint32_t tid;
  526. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  527. return tid;
  528. }
  529. /**
  530. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  531. * Interval from rx_msdu_start
  532. *
  533. * @buf: pointer to the start of RX PKT TLV header
  534. * Return: uint32_t(reception_type)
  535. */
  536. static uint32_t hal_rx_msdu_start_reception_type_get_9000(uint8_t *buf)
  537. {
  538. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  539. struct rx_msdu_start *msdu_start =
  540. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  541. uint32_t reception_type;
  542. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  543. return reception_type;
  544. }
  545. /**
  546. * hal_rx_msdu_end_da_idx_get_9000: API to get da_idx
  547. * from rx_msdu_end TLV
  548. *
  549. * @ buf: pointer to the start of RX PKT TLV headers
  550. * Return: da index
  551. */
  552. static uint16_t hal_rx_msdu_end_da_idx_get_9000(uint8_t *buf)
  553. {
  554. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  555. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  556. uint16_t da_idx;
  557. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  558. return da_idx;
  559. }
  560. /**
  561. * hal_rx_get_rx_fragment_number_9000(): Function to retrieve rx fragment number
  562. *
  563. * @nbuf: Network buffer
  564. * Returns: rx fragment number
  565. */
  566. static
  567. uint8_t hal_rx_get_rx_fragment_number_9000(uint8_t *buf)
  568. {
  569. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  570. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  571. /* Return first 4 bits as fragment number */
  572. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  573. DOT11_SEQ_FRAG_MASK);
  574. }
  575. /**
  576. * hal_rx_msdu_end_da_is_mcbc_get_9000(): API to check if pkt is MCBC
  577. * from rx_msdu_end TLV
  578. *
  579. * @ buf: pointer to the start of RX PKT TLV headers
  580. * Return: da_is_mcbc
  581. */
  582. static uint8_t
  583. hal_rx_msdu_end_da_is_mcbc_get_9000(uint8_t *buf)
  584. {
  585. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  586. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  587. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  588. }
  589. /**
  590. * hal_rx_msdu_end_sa_is_valid_get_9000(): API to get_9000 the
  591. * sa_is_valid bit from rx_msdu_end TLV
  592. *
  593. * @ buf: pointer to the start of RX PKT TLV headers
  594. * Return: sa_is_valid bit
  595. */
  596. static uint8_t
  597. hal_rx_msdu_end_sa_is_valid_get_9000(uint8_t *buf)
  598. {
  599. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  600. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  601. uint8_t sa_is_valid;
  602. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  603. return sa_is_valid;
  604. }
  605. /**
  606. * hal_rx_msdu_end_sa_idx_get_9000(): API to get_9000 the
  607. * sa_idx from rx_msdu_end TLV
  608. *
  609. * @ buf: pointer to the start of RX PKT TLV headers
  610. * Return: sa_idx (SA AST index)
  611. */
  612. static uint16_t hal_rx_msdu_end_sa_idx_get_9000(uint8_t *buf)
  613. {
  614. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  615. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  616. uint16_t sa_idx;
  617. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  618. return sa_idx;
  619. }
  620. /**
  621. * hal_rx_desc_is_first_msdu_9000() - Check if first msdu
  622. *
  623. * @hal_soc_hdl: hal_soc handle
  624. * @hw_desc_addr: hardware descriptor address
  625. *
  626. * Return: 0 - success/ non-zero failure
  627. */
  628. static uint32_t hal_rx_desc_is_first_msdu_9000(void *hw_desc_addr)
  629. {
  630. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  631. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  632. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  633. }
  634. /**
  635. * hal_rx_msdu_end_l3_hdr_padding_get_9000(): API to get_9000 the
  636. * l3_header padding from rx_msdu_end TLV
  637. *
  638. * @ buf: pointer to the start of RX PKT TLV headers
  639. * Return: number of l3 header padding bytes
  640. */
  641. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_9000(uint8_t *buf)
  642. {
  643. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  644. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  645. uint32_t l3_header_padding;
  646. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  647. return l3_header_padding;
  648. }
  649. /**
  650. * @ hal_rx_encryption_info_valid_9000: Returns encryption type.
  651. *
  652. * @ buf: rx_tlv_hdr of the received packet
  653. * @ Return: encryption type
  654. */
  655. inline uint32_t hal_rx_encryption_info_valid_9000(uint8_t *buf)
  656. {
  657. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  658. struct rx_mpdu_start *mpdu_start =
  659. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  660. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  661. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  662. return encryption_info;
  663. }
  664. /*
  665. * @ hal_rx_print_pn_9000: Prints the PN of rx packet.
  666. *
  667. * @ buf: rx_tlv_hdr of the received packet
  668. * @ Return: void
  669. */
  670. static void hal_rx_print_pn_9000(uint8_t *buf)
  671. {
  672. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  673. struct rx_mpdu_start *mpdu_start =
  674. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  675. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  676. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  677. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  678. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  679. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  680. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  681. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  682. }
  683. /**
  684. * hal_rx_msdu_end_first_msdu_get_9000: API to get first msdu status
  685. * from rx_msdu_end TLV
  686. *
  687. * @ buf: pointer to the start of RX PKT TLV headers
  688. * Return: first_msdu
  689. */
  690. static uint8_t hal_rx_msdu_end_first_msdu_get_9000(uint8_t *buf)
  691. {
  692. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  693. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  694. uint8_t first_msdu;
  695. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  696. return first_msdu;
  697. }
  698. /**
  699. * hal_rx_msdu_end_da_is_valid_get_9000: API to check if da is valid
  700. * from rx_msdu_end TLV
  701. *
  702. * @ buf: pointer to the start of RX PKT TLV headers
  703. * Return: da_is_valid
  704. */
  705. static uint8_t hal_rx_msdu_end_da_is_valid_get_9000(uint8_t *buf)
  706. {
  707. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  708. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  709. uint8_t da_is_valid;
  710. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  711. return da_is_valid;
  712. }
  713. /**
  714. * hal_rx_msdu_end_last_msdu_get_9000: API to get last msdu status
  715. * from rx_msdu_end TLV
  716. *
  717. * @ buf: pointer to the start of RX PKT TLV headers
  718. * Return: last_msdu
  719. */
  720. static uint8_t hal_rx_msdu_end_last_msdu_get_9000(uint8_t *buf)
  721. {
  722. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  723. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  724. uint8_t last_msdu;
  725. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  726. return last_msdu;
  727. }
  728. /*
  729. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  730. *
  731. * @nbuf: Network buffer
  732. * Returns: value of mpdu 4th address valid field
  733. */
  734. inline bool hal_rx_get_mpdu_mac_ad4_valid_9000(uint8_t *buf)
  735. {
  736. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  737. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  738. bool ad4_valid = 0;
  739. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  740. return ad4_valid;
  741. }
  742. /**
  743. * hal_rx_mpdu_start_sw_peer_id_get_9000: Retrieve sw peer_id
  744. * @buf: network buffer
  745. *
  746. * Return: sw peer_id
  747. */
  748. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_9000(uint8_t *buf)
  749. {
  750. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  751. struct rx_mpdu_start *mpdu_start =
  752. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  753. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  754. &mpdu_start->rx_mpdu_info_details);
  755. }
  756. /*
  757. * hal_rx_mpdu_get_to_ds_9000(): API to get the tods info
  758. * from rx_mpdu_start
  759. *
  760. * @buf: pointer to the start of RX PKT TLV header
  761. * Return: uint32_t(to_ds)
  762. */
  763. static uint32_t hal_rx_mpdu_get_to_ds_9000(uint8_t *buf)
  764. {
  765. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  766. struct rx_mpdu_start *mpdu_start =
  767. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  768. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  769. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  770. }
  771. /*
  772. * hal_rx_mpdu_get_fr_ds_9000(): API to get the from ds info
  773. * from rx_mpdu_start
  774. *
  775. * @buf: pointer to the start of RX PKT TLV header
  776. * Return: uint32_t(fr_ds)
  777. */
  778. static uint32_t hal_rx_mpdu_get_fr_ds_9000(uint8_t *buf)
  779. {
  780. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  781. struct rx_mpdu_start *mpdu_start =
  782. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  783. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  784. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  785. }
  786. /*
  787. * hal_rx_get_mpdu_frame_control_valid_9000(): Retrieves mpdu
  788. * frame control valid
  789. *
  790. * @nbuf: Network buffer
  791. * Returns: value of frame control valid field
  792. */
  793. static uint8_t hal_rx_get_mpdu_frame_control_valid_9000(uint8_t *buf)
  794. {
  795. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  796. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  797. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  798. }
  799. /*
  800. * hal_rx_mpdu_get_addr1_9000(): API to check get address1 of the mpdu
  801. *
  802. * @buf: pointer to the start of RX PKT TLV headera
  803. * @mac_addr: pointer to mac address
  804. * Return: success/failure
  805. */
  806. static QDF_STATUS hal_rx_mpdu_get_addr1_9000(uint8_t *buf,
  807. uint8_t *mac_addr)
  808. {
  809. struct __attribute__((__packed__)) hal_addr1 {
  810. uint32_t ad1_31_0;
  811. uint16_t ad1_47_32;
  812. };
  813. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  814. struct rx_mpdu_start *mpdu_start =
  815. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  816. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  817. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  818. uint32_t mac_addr_ad1_valid;
  819. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  820. if (mac_addr_ad1_valid) {
  821. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  822. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  823. return QDF_STATUS_SUCCESS;
  824. }
  825. return QDF_STATUS_E_FAILURE;
  826. }
  827. /*
  828. * hal_rx_mpdu_get_addr2_9000(): API to check get address2 of the mpdu
  829. * in the packet
  830. *
  831. * @buf: pointer to the start of RX PKT TLV header
  832. * @mac_addr: pointer to mac address
  833. * Return: success/failure
  834. */
  835. static QDF_STATUS hal_rx_mpdu_get_addr2_9000(uint8_t *buf, uint8_t *mac_addr)
  836. {
  837. struct __attribute__((__packed__)) hal_addr2 {
  838. uint16_t ad2_15_0;
  839. uint32_t ad2_47_16;
  840. };
  841. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  842. struct rx_mpdu_start *mpdu_start =
  843. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  844. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  845. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  846. uint32_t mac_addr_ad2_valid;
  847. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  848. if (mac_addr_ad2_valid) {
  849. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  850. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  851. return QDF_STATUS_SUCCESS;
  852. }
  853. return QDF_STATUS_E_FAILURE;
  854. }
  855. /*
  856. * hal_rx_mpdu_get_addr3_9000(): API to get address3 of the mpdu
  857. * in the packet
  858. *
  859. * @buf: pointer to the start of RX PKT TLV header
  860. * @mac_addr: pointer to mac address
  861. * Return: success/failure
  862. */
  863. static QDF_STATUS hal_rx_mpdu_get_addr3_9000(uint8_t *buf, uint8_t *mac_addr)
  864. {
  865. struct __attribute__((__packed__)) hal_addr3 {
  866. uint32_t ad3_31_0;
  867. uint16_t ad3_47_32;
  868. };
  869. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  870. struct rx_mpdu_start *mpdu_start =
  871. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  872. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  873. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  874. uint32_t mac_addr_ad3_valid;
  875. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  876. if (mac_addr_ad3_valid) {
  877. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  878. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  879. return QDF_STATUS_SUCCESS;
  880. }
  881. return QDF_STATUS_E_FAILURE;
  882. }
  883. /*
  884. * hal_rx_mpdu_get_addr4_9000(): API to get address4 of the mpdu
  885. * in the packet
  886. *
  887. * @buf: pointer to the start of RX PKT TLV header
  888. * @mac_addr: pointer to mac address
  889. * Return: success/failure
  890. */
  891. static QDF_STATUS hal_rx_mpdu_get_addr4_9000(uint8_t *buf, uint8_t *mac_addr)
  892. {
  893. struct __attribute__((__packed__)) hal_addr4 {
  894. uint32_t ad4_31_0;
  895. uint16_t ad4_47_32;
  896. };
  897. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  898. struct rx_mpdu_start *mpdu_start =
  899. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  900. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  901. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  902. uint32_t mac_addr_ad4_valid;
  903. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  904. if (mac_addr_ad4_valid) {
  905. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  906. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  907. return QDF_STATUS_SUCCESS;
  908. }
  909. return QDF_STATUS_E_FAILURE;
  910. }
  911. /*
  912. * hal_rx_get_mpdu_sequence_control_valid_9000(): Get mpdu
  913. * sequence control valid
  914. *
  915. * @nbuf: Network buffer
  916. * Returns: value of sequence control valid field
  917. */
  918. static uint8_t hal_rx_get_mpdu_sequence_control_valid_9000(uint8_t *buf)
  919. {
  920. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  921. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  922. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  923. }
  924. /**
  925. * hal_rx_is_unicast_9000: check packet is unicast frame or not.
  926. *
  927. * @ buf: pointer to rx pkt TLV.
  928. *
  929. * Return: true on unicast.
  930. */
  931. static bool hal_rx_is_unicast_9000(uint8_t *buf)
  932. {
  933. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  934. struct rx_mpdu_start *mpdu_start =
  935. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  936. uint32_t grp_id;
  937. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  938. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  939. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  940. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  941. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  942. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  943. }
  944. /**
  945. * hal_rx_tid_get_9000: get tid based on qos control valid.
  946. * @hal_soc_hdl: hal soc handle
  947. * @buf: pointer to rx pkt TLV.
  948. *
  949. * Return: tid
  950. */
  951. static uint32_t hal_rx_tid_get_9000(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  952. {
  953. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  954. struct rx_mpdu_start *mpdu_start =
  955. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  956. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  957. uint8_t qos_control_valid =
  958. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  959. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  960. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  961. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  962. if (qos_control_valid)
  963. return hal_rx_mpdu_start_tid_get_9000(buf);
  964. return HAL_RX_NON_QOS_TID;
  965. }
  966. /**
  967. * hal_rx_hw_desc_get_ppduid_get_9000(): retrieve ppdu id
  968. * @rx_tlv_hdr: rx tlv header
  969. * @rxdma_dst_ring_desc: rxdma HW descriptor
  970. *
  971. * Return: ppdu id
  972. */
  973. static uint32_t hal_rx_hw_desc_get_ppduid_get_9000(void *rx_tlv_hdr,
  974. void *rxdma_dst_ring_desc)
  975. {
  976. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  977. return reo_ent->phy_ppdu_id;
  978. }
  979. /**
  980. * hal_reo_status_get_header_9000 - Process reo desc info
  981. * @ring_desc: REO status ring descriptor
  982. * @b - tlv type info
  983. * @h1 - Pointer to hal_reo_status_header where info to be stored
  984. *
  985. * Return - none.
  986. *
  987. */
  988. static void hal_reo_status_get_header_9000(hal_ring_desc_t ring_desc, int b,
  989. void *h1)
  990. {
  991. uint32_t *d = (uint32_t *)ring_desc;
  992. uint32_t val1 = 0;
  993. struct hal_reo_status_header *h =
  994. (struct hal_reo_status_header *)h1;
  995. /* Offsets of descriptor fields defined in HW headers start
  996. * from the field after TLV header
  997. */
  998. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  999. switch (b) {
  1000. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1001. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1002. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1003. break;
  1004. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1005. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1006. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1007. break;
  1008. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1009. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1010. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1011. break;
  1012. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1013. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1014. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1015. break;
  1016. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1017. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1018. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1019. break;
  1020. case HAL_REO_DESC_THRES_STATUS_TLV:
  1021. val1 =
  1022. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1023. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1024. break;
  1025. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1026. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1027. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1028. break;
  1029. default:
  1030. qdf_nofl_err("ERROR: Unknown tlv\n");
  1031. break;
  1032. }
  1033. h->cmd_num =
  1034. HAL_GET_FIELD(
  1035. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1036. val1);
  1037. h->exec_time =
  1038. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1039. CMD_EXECUTION_TIME, val1);
  1040. h->status =
  1041. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1042. REO_CMD_EXECUTION_STATUS, val1);
  1043. switch (b) {
  1044. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1045. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1046. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1047. break;
  1048. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1049. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1050. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1051. break;
  1052. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1053. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1054. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1055. break;
  1056. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1057. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1058. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1059. break;
  1060. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1061. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1062. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1063. break;
  1064. case HAL_REO_DESC_THRES_STATUS_TLV:
  1065. val1 =
  1066. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1067. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1068. break;
  1069. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1070. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1071. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1072. break;
  1073. default:
  1074. qdf_nofl_err("ERROR: Unknown tlv\n");
  1075. break;
  1076. }
  1077. h->tstamp =
  1078. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1079. }
  1080. /**
  1081. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000():
  1082. * Retrieve qos control valid bit from the tlv.
  1083. * @buf: pointer to rx pkt TLV.
  1084. *
  1085. * Return: qos control value.
  1086. */
  1087. static inline uint32_t
  1088. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000(uint8_t *buf)
  1089. {
  1090. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1091. struct rx_mpdu_start *mpdu_start =
  1092. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1093. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1094. &mpdu_start->rx_mpdu_info_details);
  1095. }
  1096. /**
  1097. * hal_rx_msdu_end_sa_sw_peer_id_get_9000(): API to get the
  1098. * sa_sw_peer_id from rx_msdu_end TLV
  1099. * @buf: pointer to the start of RX PKT TLV headers
  1100. *
  1101. * Return: sa_sw_peer_id index
  1102. */
  1103. static inline uint32_t
  1104. hal_rx_msdu_end_sa_sw_peer_id_get_9000(uint8_t *buf)
  1105. {
  1106. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1107. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1108. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1109. }
  1110. /**
  1111. * hal_tx_desc_set_mesh_en_9000 - Set mesh_enable flag in Tx descriptor
  1112. * @desc: Handle to Tx Descriptor
  1113. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1114. * enabling the interpretation of the 'Mesh Control Present' bit
  1115. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1116. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1117. * is present between the header and the LLC.
  1118. *
  1119. * Return: void
  1120. */
  1121. static inline
  1122. void hal_tx_desc_set_mesh_en_9000(void *desc, uint8_t en)
  1123. {
  1124. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1125. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1126. }
  1127. static
  1128. void *hal_rx_msdu0_buffer_addr_lsb_9000(void *link_desc_va)
  1129. {
  1130. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1131. }
  1132. static
  1133. void *hal_rx_msdu_desc_info_ptr_get_9000(void *msdu0)
  1134. {
  1135. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1136. }
  1137. static
  1138. void *hal_ent_mpdu_desc_info_9000(void *ent_ring_desc)
  1139. {
  1140. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1141. }
  1142. static
  1143. void *hal_dst_mpdu_desc_info_9000(void *dst_ring_desc)
  1144. {
  1145. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1146. }
  1147. static
  1148. uint8_t hal_rx_get_fc_valid_9000(uint8_t *buf)
  1149. {
  1150. return HAL_RX_GET_FC_VALID(buf);
  1151. }
  1152. static uint8_t hal_rx_get_to_ds_flag_9000(uint8_t *buf)
  1153. {
  1154. return HAL_RX_GET_TO_DS_FLAG(buf);
  1155. }
  1156. static uint8_t hal_rx_get_mac_addr2_valid_9000(uint8_t *buf)
  1157. {
  1158. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1159. }
  1160. static uint8_t hal_rx_get_filter_category_9000(uint8_t *buf)
  1161. {
  1162. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1163. }
  1164. static uint32_t
  1165. hal_rx_get_ppdu_id_9000(uint8_t *buf)
  1166. {
  1167. struct rx_mpdu_info *rx_mpdu_info;
  1168. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1169. rx_mpdu_info =
  1170. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1171. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1172. }
  1173. /**
  1174. * hal_reo_config_9000(): Set reo config parameters
  1175. * @soc: hal soc handle
  1176. * @reg_val: value to be set
  1177. * @reo_params: reo parameters
  1178. *
  1179. * Return: void
  1180. */
  1181. static void
  1182. hal_reo_config_9000(struct hal_soc *soc,
  1183. uint32_t reg_val,
  1184. struct hal_reo_params *reo_params)
  1185. {
  1186. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1187. }
  1188. /**
  1189. * hal_rx_msdu_desc_info_get_ptr_9000() - Get msdu desc info ptr
  1190. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1191. *
  1192. * Return - Pointer to rx_msdu_desc_info structure.
  1193. *
  1194. */
  1195. static void *hal_rx_msdu_desc_info_get_ptr_9000(void *msdu_details_ptr)
  1196. {
  1197. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1198. }
  1199. /**
  1200. * hal_rx_link_desc_msdu0_ptr_9000 - Get pointer to rx_msdu details
  1201. * @link_desc - Pointer to link desc
  1202. *
  1203. * Return - Pointer to rx_msdu_details structure
  1204. *
  1205. */
  1206. static void *hal_rx_link_desc_msdu0_ptr_9000(void *link_desc)
  1207. {
  1208. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1209. }
  1210. /**
  1211. * hal_rx_msdu_flow_idx_get_9000: API to get flow index
  1212. * from rx_msdu_end TLV
  1213. * @buf: pointer to the start of RX PKT TLV headers
  1214. *
  1215. * Return: flow index value from MSDU END TLV
  1216. */
  1217. static inline uint32_t hal_rx_msdu_flow_idx_get_9000(uint8_t *buf)
  1218. {
  1219. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1220. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1221. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1222. }
  1223. /**
  1224. * hal_rx_msdu_flow_idx_invalid_9000: API to get flow index invalid
  1225. * from rx_msdu_end TLV
  1226. * @buf: pointer to the start of RX PKT TLV headers
  1227. *
  1228. * Return: flow index invalid value from MSDU END TLV
  1229. */
  1230. static bool hal_rx_msdu_flow_idx_invalid_9000(uint8_t *buf)
  1231. {
  1232. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1233. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1234. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1235. }
  1236. /**
  1237. * hal_rx_msdu_flow_idx_timeout_9000: API to get flow index timeout
  1238. * from rx_msdu_end TLV
  1239. * @buf: pointer to the start of RX PKT TLV headers
  1240. *
  1241. * Return: flow index timeout value from MSDU END TLV
  1242. */
  1243. static bool hal_rx_msdu_flow_idx_timeout_9000(uint8_t *buf)
  1244. {
  1245. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1246. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1247. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1248. }
  1249. /**
  1250. * hal_rx_msdu_fse_metadata_get_9000: API to get FSE metadata
  1251. * from rx_msdu_end TLV
  1252. * @buf: pointer to the start of RX PKT TLV headers
  1253. *
  1254. * Return: fse metadata value from MSDU END TLV
  1255. */
  1256. static uint32_t hal_rx_msdu_fse_metadata_get_9000(uint8_t *buf)
  1257. {
  1258. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1259. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1260. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1261. }
  1262. /**
  1263. * hal_rx_msdu_cce_metadata_get_9000: API to get CCE metadata
  1264. * from rx_msdu_end TLV
  1265. * @buf: pointer to the start of RX PKT TLV headers
  1266. *
  1267. * Return: cce_metadata
  1268. */
  1269. static uint16_t
  1270. hal_rx_msdu_cce_metadata_get_9000(uint8_t *buf)
  1271. {
  1272. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1273. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1274. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1275. }
  1276. /**
  1277. * hal_rx_msdu_get_flow_params_9000: API to get flow index, flow index invalid
  1278. * and flow index timeout from rx_msdu_end TLV
  1279. * @buf: pointer to the start of RX PKT TLV headers
  1280. * @flow_invalid: pointer to return value of flow_idx_valid
  1281. * @flow_timeout: pointer to return value of flow_idx_timeout
  1282. * @flow_index: pointer to return value of flow_idx
  1283. *
  1284. * Return: none
  1285. */
  1286. static inline void
  1287. hal_rx_msdu_get_flow_params_9000(uint8_t *buf,
  1288. bool *flow_invalid,
  1289. bool *flow_timeout,
  1290. uint32_t *flow_index)
  1291. {
  1292. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1293. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1294. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1295. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1296. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1297. }
  1298. /**
  1299. * hal_rx_tlv_get_tcp_chksum_9000() - API to get tcp checksum
  1300. * @buf: rx_tlv_hdr
  1301. *
  1302. * Return: tcp checksum
  1303. */
  1304. static uint16_t
  1305. hal_rx_tlv_get_tcp_chksum_9000(uint8_t *buf)
  1306. {
  1307. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1308. }
  1309. /**
  1310. * hal_rx_get_rx_sequence_9000(): Function to retrieve rx sequence number
  1311. *
  1312. * @nbuf: Network buffer
  1313. * Returns: rx sequence number
  1314. */
  1315. static
  1316. uint16_t hal_rx_get_rx_sequence_9000(uint8_t *buf)
  1317. {
  1318. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1319. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1320. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1321. }
  1322. /**
  1323. * hal_get_window_address_9000(): Function to get hp/tp address
  1324. * @hal_soc: Pointer to hal_soc
  1325. * @addr: address offset of register
  1326. *
  1327. * Return: modified address offset of register
  1328. */
  1329. static inline qdf_iomem_t hal_get_window_address_9000(struct hal_soc *hal_soc,
  1330. qdf_iomem_t addr)
  1331. {
  1332. uint32_t offset = addr - hal_soc->dev_base_addr;
  1333. qdf_iomem_t new_offset;
  1334. /*
  1335. * If offset lies within DP register range, use 3rd window to write
  1336. * into DP region.
  1337. */
  1338. if ((offset ^ SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1339. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1340. (offset & WINDOW_RANGE_MASK));
  1341. /*
  1342. * If offset lies within CE register range, use 2nd window to write
  1343. * into CE region.
  1344. */
  1345. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1346. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1347. (offset & WINDOW_RANGE_MASK));
  1348. } else {
  1349. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1350. "%s: ERROR: Accessing Wrong register\n", __func__);
  1351. qdf_assert_always(0);
  1352. return 0;
  1353. }
  1354. return new_offset;
  1355. }
  1356. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1357. {
  1358. /* Write value into window configuration register */
  1359. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1360. WINDOW_CONFIGURATION_VALUE_9000);
  1361. }
  1362. /**
  1363. * hal_rx_msdu_packet_metadata_get_9000(): API to get the
  1364. * msdu information from rx_msdu_end TLV
  1365. *
  1366. * @ buf: pointer to the start of RX PKT TLV headers
  1367. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1368. */
  1369. static void
  1370. hal_rx_msdu_packet_metadata_get_9000(uint8_t *buf,
  1371. void *msdu_pkt_metadata)
  1372. {
  1373. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1374. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1375. struct hal_rx_msdu_metadata *msdu_metadata =
  1376. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1377. msdu_metadata->l3_hdr_pad =
  1378. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1379. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1380. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1381. msdu_metadata->sa_sw_peer_id =
  1382. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1383. }
  1384. /**
  1385. * hal_rx_flow_setup_fse_9000() - Setup a flow search entry in HW FST
  1386. * @fst: Pointer to the Rx Flow Search Table
  1387. * @table_offset: offset into the table where the flow is to be setup
  1388. * @flow: Flow Parameters
  1389. *
  1390. * Return: Success/Failure
  1391. */
  1392. static void *
  1393. hal_rx_flow_setup_fse_9000(uint8_t *rx_fst, uint32_t table_offset,
  1394. uint8_t *rx_flow)
  1395. {
  1396. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1397. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1398. uint8_t *fse;
  1399. bool fse_valid;
  1400. if (table_offset >= fst->max_entries) {
  1401. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1402. "HAL FSE table offset %u exceeds max entries %u",
  1403. table_offset, fst->max_entries);
  1404. return NULL;
  1405. }
  1406. fse = (uint8_t *)fst->base_vaddr +
  1407. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1408. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1409. if (fse_valid) {
  1410. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1411. "HAL FSE %pK already valid", fse);
  1412. return NULL;
  1413. }
  1414. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1415. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1416. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1417. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1418. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1419. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1420. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1421. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1422. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1423. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1424. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1425. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1426. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1427. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1428. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1429. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1430. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1431. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1432. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1433. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1434. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1435. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1436. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1437. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1438. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1439. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1440. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1441. (flow->tuple_info.dest_port));
  1442. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1443. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1444. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1445. (flow->tuple_info.src_port));
  1446. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1447. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1448. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1449. flow->tuple_info.l4_protocol);
  1450. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1451. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1452. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1453. flow->reo_destination_handler);
  1454. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1455. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1456. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1457. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1458. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1459. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1460. flow->fse_metadata);
  1461. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1462. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1463. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1464. REO_DESTINATION_INDICATION,
  1465. flow->reo_destination_indication);
  1466. /* Reset all the other fields in FSE */
  1467. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1468. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1469. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1470. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1471. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1472. return fse;
  1473. }
  1474. static
  1475. void hal_compute_reo_remap_ix2_ix3_9000(uint32_t *ring, uint32_t num_rings,
  1476. uint32_t *remap1, uint32_t *remap2)
  1477. {
  1478. switch (num_rings) {
  1479. case 1:
  1480. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1481. HAL_REO_REMAP_IX2(ring[0], 17) |
  1482. HAL_REO_REMAP_IX2(ring[0], 18) |
  1483. HAL_REO_REMAP_IX2(ring[0], 19) |
  1484. HAL_REO_REMAP_IX2(ring[0], 20) |
  1485. HAL_REO_REMAP_IX2(ring[0], 21) |
  1486. HAL_REO_REMAP_IX2(ring[0], 22) |
  1487. HAL_REO_REMAP_IX2(ring[0], 23);
  1488. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1489. HAL_REO_REMAP_IX3(ring[0], 25) |
  1490. HAL_REO_REMAP_IX3(ring[0], 26) |
  1491. HAL_REO_REMAP_IX3(ring[0], 27) |
  1492. HAL_REO_REMAP_IX3(ring[0], 28) |
  1493. HAL_REO_REMAP_IX3(ring[0], 29) |
  1494. HAL_REO_REMAP_IX3(ring[0], 30) |
  1495. HAL_REO_REMAP_IX3(ring[0], 31);
  1496. break;
  1497. case 2:
  1498. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1499. HAL_REO_REMAP_IX2(ring[0], 17) |
  1500. HAL_REO_REMAP_IX2(ring[1], 18) |
  1501. HAL_REO_REMAP_IX2(ring[1], 19) |
  1502. HAL_REO_REMAP_IX2(ring[0], 20) |
  1503. HAL_REO_REMAP_IX2(ring[0], 21) |
  1504. HAL_REO_REMAP_IX2(ring[1], 22) |
  1505. HAL_REO_REMAP_IX2(ring[1], 23);
  1506. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1507. HAL_REO_REMAP_IX3(ring[0], 25) |
  1508. HAL_REO_REMAP_IX3(ring[1], 26) |
  1509. HAL_REO_REMAP_IX3(ring[1], 27) |
  1510. HAL_REO_REMAP_IX3(ring[0], 28) |
  1511. HAL_REO_REMAP_IX3(ring[0], 29) |
  1512. HAL_REO_REMAP_IX3(ring[1], 30) |
  1513. HAL_REO_REMAP_IX3(ring[1], 31);
  1514. break;
  1515. case 3:
  1516. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1517. HAL_REO_REMAP_IX2(ring[1], 17) |
  1518. HAL_REO_REMAP_IX2(ring[2], 18) |
  1519. HAL_REO_REMAP_IX2(ring[0], 19) |
  1520. HAL_REO_REMAP_IX2(ring[1], 20) |
  1521. HAL_REO_REMAP_IX2(ring[2], 21) |
  1522. HAL_REO_REMAP_IX2(ring[0], 22) |
  1523. HAL_REO_REMAP_IX2(ring[1], 23);
  1524. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1525. HAL_REO_REMAP_IX3(ring[0], 25) |
  1526. HAL_REO_REMAP_IX3(ring[1], 26) |
  1527. HAL_REO_REMAP_IX3(ring[2], 27) |
  1528. HAL_REO_REMAP_IX3(ring[0], 28) |
  1529. HAL_REO_REMAP_IX3(ring[1], 29) |
  1530. HAL_REO_REMAP_IX3(ring[2], 30) |
  1531. HAL_REO_REMAP_IX3(ring[0], 31);
  1532. break;
  1533. case 4:
  1534. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1535. HAL_REO_REMAP_IX2(ring[1], 17) |
  1536. HAL_REO_REMAP_IX2(ring[2], 18) |
  1537. HAL_REO_REMAP_IX2(ring[3], 19) |
  1538. HAL_REO_REMAP_IX2(ring[0], 20) |
  1539. HAL_REO_REMAP_IX2(ring[1], 21) |
  1540. HAL_REO_REMAP_IX2(ring[2], 22) |
  1541. HAL_REO_REMAP_IX2(ring[3], 23);
  1542. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1543. HAL_REO_REMAP_IX3(ring[1], 25) |
  1544. HAL_REO_REMAP_IX3(ring[2], 26) |
  1545. HAL_REO_REMAP_IX3(ring[3], 27) |
  1546. HAL_REO_REMAP_IX3(ring[0], 28) |
  1547. HAL_REO_REMAP_IX3(ring[1], 29) |
  1548. HAL_REO_REMAP_IX3(ring[2], 30) |
  1549. HAL_REO_REMAP_IX3(ring[3], 31);
  1550. break;
  1551. }
  1552. }
  1553. static void hal_hw_txrx_ops_attach_qcn9000(struct hal_soc *hal_soc)
  1554. {
  1555. /* init and setup */
  1556. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1557. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1558. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1559. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1560. hal_soc->ops->hal_get_window_address = hal_get_window_address_9000;
  1561. /* tx */
  1562. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1563. hal_tx_desc_set_dscp_tid_table_id_9000;
  1564. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9000;
  1565. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9000;
  1566. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_9000;
  1567. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1568. hal_tx_desc_set_buf_addr_generic_li;
  1569. hal_soc->ops->hal_tx_desc_set_search_type =
  1570. hal_tx_desc_set_search_type_generic_li;
  1571. hal_soc->ops->hal_tx_desc_set_search_index =
  1572. hal_tx_desc_set_search_index_generic_li;
  1573. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1574. hal_tx_desc_set_cache_set_num_generic_li;
  1575. hal_soc->ops->hal_tx_comp_get_status =
  1576. hal_tx_comp_get_status_generic_li;
  1577. hal_soc->ops->hal_tx_comp_get_release_reason =
  1578. hal_tx_comp_get_release_reason_generic_li;
  1579. hal_soc->ops->hal_get_wbm_internal_error =
  1580. hal_get_wbm_internal_error_generic_li;
  1581. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_9000;
  1582. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1583. hal_tx_init_cmd_credit_ring_9000;
  1584. /* rx */
  1585. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1586. hal_rx_msdu_start_nss_get_9000;
  1587. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1588. hal_rx_mon_hw_desc_get_mpdu_status_9000;
  1589. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9000;
  1590. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1591. hal_rx_proc_phyrx_other_receive_info_tlv_9000;
  1592. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1593. hal_rx_dump_msdu_start_tlv_9000;
  1594. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9000;
  1595. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9000;
  1596. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1597. hal_rx_mpdu_start_tid_get_9000;
  1598. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1599. hal_rx_msdu_start_reception_type_get_9000;
  1600. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1601. hal_rx_msdu_end_da_idx_get_9000;
  1602. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1603. hal_rx_msdu_desc_info_get_ptr_9000;
  1604. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1605. hal_rx_link_desc_msdu0_ptr_9000;
  1606. hal_soc->ops->hal_reo_status_get_header =
  1607. hal_reo_status_get_header_9000;
  1608. hal_soc->ops->hal_rx_status_get_tlv_info =
  1609. hal_rx_status_get_tlv_info_generic_li;
  1610. hal_soc->ops->hal_rx_wbm_err_info_get =
  1611. hal_rx_wbm_err_info_get_generic_li;
  1612. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1613. hal_rx_dump_mpdu_start_tlv_generic_li;
  1614. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1615. hal_tx_set_pcp_tid_map_generic_li;
  1616. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1617. hal_tx_update_pcp_tid_generic_li;
  1618. hal_soc->ops->hal_tx_set_tidmap_prty =
  1619. hal_tx_update_tidmap_prty_generic_li;
  1620. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1621. hal_rx_get_rx_fragment_number_9000;
  1622. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1623. hal_rx_msdu_end_da_is_mcbc_get_9000;
  1624. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1625. hal_rx_msdu_end_sa_is_valid_get_9000;
  1626. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1627. hal_rx_msdu_end_sa_idx_get_9000;
  1628. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1629. hal_rx_desc_is_first_msdu_9000;
  1630. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1631. hal_rx_msdu_end_l3_hdr_padding_get_9000;
  1632. hal_soc->ops->hal_rx_encryption_info_valid =
  1633. hal_rx_encryption_info_valid_9000;
  1634. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_9000;
  1635. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1636. hal_rx_msdu_end_first_msdu_get_9000;
  1637. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1638. hal_rx_msdu_end_da_is_valid_get_9000;
  1639. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1640. hal_rx_msdu_end_last_msdu_get_9000;
  1641. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1642. hal_rx_get_mpdu_mac_ad4_valid_9000;
  1643. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1644. hal_rx_mpdu_start_sw_peer_id_get_9000;
  1645. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_9000;
  1646. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_9000;
  1647. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1648. hal_rx_get_mpdu_frame_control_valid_9000;
  1649. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_9000;
  1650. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_9000;
  1651. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_9000;
  1652. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_9000;
  1653. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1654. hal_rx_get_mpdu_sequence_control_valid_9000;
  1655. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_9000;
  1656. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_9000;
  1657. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1658. hal_rx_hw_desc_get_ppduid_get_9000;
  1659. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1660. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000;
  1661. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1662. hal_rx_msdu_end_sa_sw_peer_id_get_9000;
  1663. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1664. hal_rx_msdu0_buffer_addr_lsb_9000;
  1665. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1666. hal_rx_msdu_desc_info_ptr_get_9000;
  1667. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9000;
  1668. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9000;
  1669. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_9000;
  1670. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_9000;
  1671. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1672. hal_rx_get_mac_addr2_valid_9000;
  1673. hal_soc->ops->hal_rx_get_filter_category =
  1674. hal_rx_get_filter_category_9000;
  1675. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_9000;
  1676. hal_soc->ops->hal_reo_config = hal_reo_config_9000;
  1677. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_9000;
  1678. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1679. hal_rx_msdu_flow_idx_invalid_9000;
  1680. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1681. hal_rx_msdu_flow_idx_timeout_9000;
  1682. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1683. hal_rx_msdu_fse_metadata_get_9000;
  1684. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1685. hal_rx_msdu_cce_metadata_get_9000;
  1686. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1687. hal_rx_msdu_get_flow_params_9000;
  1688. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1689. hal_rx_tlv_get_tcp_chksum_9000;
  1690. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_9000;
  1691. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1692. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9000;
  1693. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9000;
  1694. #endif
  1695. /* rx - msdu fast path info fields */
  1696. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1697. hal_rx_msdu_packet_metadata_get_9000;
  1698. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1699. hal_rx_mpdu_start_tlv_tag_valid_9000;
  1700. hal_soc->ops->hal_rx_sw_mon_desc_info_get =
  1701. hal_rx_sw_mon_desc_info_get_9000;
  1702. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1703. hal_rx_wbm_err_msdu_continuation_get_9000;
  1704. /* rx - TLV struct offsets */
  1705. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1706. hal_rx_msdu_end_offset_get_generic;
  1707. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1708. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1709. hal_rx_msdu_start_offset_get_generic;
  1710. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1711. hal_rx_mpdu_start_offset_get_generic;
  1712. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1713. hal_rx_mpdu_end_offset_get_generic;
  1714. #ifndef NO_RX_PKT_HDR_TLV
  1715. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1716. hal_rx_pkt_tlv_offset_get_generic;
  1717. #endif
  1718. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9000;
  1719. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1720. hal_compute_reo_remap_ix2_ix3_9000;
  1721. hal_soc->ops->hal_setup_link_idle_list =
  1722. hal_setup_link_idle_list_generic_li;
  1723. };
  1724. struct hal_hw_srng_config hw_srng_table_9000[] = {
  1725. /* TODO: max_rings can populated by querying HW capabilities */
  1726. { /* REO_DST */
  1727. .start_ring_id = HAL_SRNG_REO2SW1,
  1728. .max_rings = 4,
  1729. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1730. .lmac_ring = FALSE,
  1731. .ring_dir = HAL_SRNG_DST_RING,
  1732. .reg_start = {
  1733. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1734. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1735. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1736. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1737. },
  1738. .reg_size = {
  1739. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1740. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1741. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1742. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1743. },
  1744. .max_size =
  1745. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1746. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1747. },
  1748. { /* REO_EXCEPTION */
  1749. /* Designating REO2TCL ring as exception ring. This ring is
  1750. * similar to other REO2SW rings though it is named as REO2TCL.
  1751. * Any of theREO2SW rings can be used as exception ring.
  1752. */
  1753. .start_ring_id = HAL_SRNG_REO2TCL,
  1754. .max_rings = 1,
  1755. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1756. .lmac_ring = FALSE,
  1757. .ring_dir = HAL_SRNG_DST_RING,
  1758. .reg_start = {
  1759. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1760. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1761. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1762. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1763. },
  1764. /* Single ring - provide ring size if multiple rings of this
  1765. * type are supported
  1766. */
  1767. .reg_size = {},
  1768. .max_size =
  1769. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1770. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1771. },
  1772. { /* REO_REINJECT */
  1773. .start_ring_id = HAL_SRNG_SW2REO,
  1774. .max_rings = 1,
  1775. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1776. .lmac_ring = FALSE,
  1777. .ring_dir = HAL_SRNG_SRC_RING,
  1778. .reg_start = {
  1779. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1780. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1781. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1782. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1783. },
  1784. /* Single ring - provide ring size if multiple rings of this
  1785. * type are supported
  1786. */
  1787. .reg_size = {},
  1788. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1789. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1790. },
  1791. { /* REO_CMD */
  1792. .start_ring_id = HAL_SRNG_REO_CMD,
  1793. .max_rings = 1,
  1794. .entry_size = (sizeof(struct tlv_32_hdr) +
  1795. sizeof(struct reo_get_queue_stats)) >> 2,
  1796. .lmac_ring = FALSE,
  1797. .ring_dir = HAL_SRNG_SRC_RING,
  1798. .reg_start = {
  1799. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1800. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1801. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1802. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1803. },
  1804. /* Single ring - provide ring size if multiple rings of this
  1805. * type are supported
  1806. */
  1807. .reg_size = {},
  1808. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1809. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1810. },
  1811. { /* REO_STATUS */
  1812. .start_ring_id = HAL_SRNG_REO_STATUS,
  1813. .max_rings = 1,
  1814. .entry_size = (sizeof(struct tlv_32_hdr) +
  1815. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1816. .lmac_ring = FALSE,
  1817. .ring_dir = HAL_SRNG_DST_RING,
  1818. .reg_start = {
  1819. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1820. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1821. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1822. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1823. },
  1824. /* Single ring - provide ring size if multiple rings of this
  1825. * type are supported
  1826. */
  1827. .reg_size = {},
  1828. .max_size =
  1829. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1830. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1831. },
  1832. { /* TCL_DATA */
  1833. .start_ring_id = HAL_SRNG_SW2TCL1,
  1834. .max_rings = 3,
  1835. .entry_size = (sizeof(struct tlv_32_hdr) +
  1836. sizeof(struct tcl_data_cmd)) >> 2,
  1837. .lmac_ring = FALSE,
  1838. .ring_dir = HAL_SRNG_SRC_RING,
  1839. .reg_start = {
  1840. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1841. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1842. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1843. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1844. },
  1845. .reg_size = {
  1846. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1847. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1848. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1849. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1850. },
  1851. .max_size =
  1852. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1853. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1854. },
  1855. { /* TCL_CMD/CREDIT */
  1856. /* qca8074v2 and qcn9000 uses this ring for data commands */
  1857. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1858. .max_rings = 1,
  1859. .entry_size = (sizeof(struct tlv_32_hdr) +
  1860. sizeof(struct tcl_data_cmd)) >> 2,
  1861. .lmac_ring = FALSE,
  1862. .ring_dir = HAL_SRNG_SRC_RING,
  1863. .reg_start = {
  1864. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1865. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1866. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1867. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1868. },
  1869. /* Single ring - provide ring size if multiple rings of this
  1870. * type are supported
  1871. */
  1872. .reg_size = {},
  1873. .max_size =
  1874. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1875. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1876. },
  1877. { /* TCL_STATUS */
  1878. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1879. .max_rings = 1,
  1880. .entry_size = (sizeof(struct tlv_32_hdr) +
  1881. sizeof(struct tcl_status_ring)) >> 2,
  1882. .lmac_ring = FALSE,
  1883. .ring_dir = HAL_SRNG_DST_RING,
  1884. .reg_start = {
  1885. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1886. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1887. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1888. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1889. },
  1890. /* Single ring - provide ring size if multiple rings of this
  1891. * type are supported
  1892. */
  1893. .reg_size = {},
  1894. .max_size =
  1895. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1896. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1897. },
  1898. { /* CE_SRC */
  1899. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1900. .max_rings = 12,
  1901. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1902. .lmac_ring = FALSE,
  1903. .ring_dir = HAL_SRNG_SRC_RING,
  1904. .reg_start = {
  1905. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1906. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1907. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1908. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1909. },
  1910. .reg_size = {
  1911. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1912. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1913. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1914. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1915. },
  1916. .max_size =
  1917. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1918. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1919. },
  1920. { /* CE_DST */
  1921. .start_ring_id = HAL_SRNG_CE_0_DST,
  1922. .max_rings = 12,
  1923. .entry_size = 8 >> 2,
  1924. /*TODO: entry_size above should actually be
  1925. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1926. * of struct ce_dst_desc in HW header files
  1927. */
  1928. .lmac_ring = FALSE,
  1929. .ring_dir = HAL_SRNG_SRC_RING,
  1930. .reg_start = {
  1931. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1932. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1933. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1934. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1935. },
  1936. .reg_size = {
  1937. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1938. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1939. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1940. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1941. },
  1942. .max_size =
  1943. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1944. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1945. },
  1946. { /* CE_DST_STATUS */
  1947. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1948. .max_rings = 12,
  1949. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1950. .lmac_ring = FALSE,
  1951. .ring_dir = HAL_SRNG_DST_RING,
  1952. .reg_start = {
  1953. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1954. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1955. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1956. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1957. },
  1958. /* TODO: check destination status ring registers */
  1959. .reg_size = {
  1960. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1961. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1962. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1963. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1964. },
  1965. .max_size =
  1966. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1967. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1968. },
  1969. { /* WBM_IDLE_LINK */
  1970. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1971. .max_rings = 1,
  1972. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1973. .lmac_ring = FALSE,
  1974. .ring_dir = HAL_SRNG_SRC_RING,
  1975. .reg_start = {
  1976. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1977. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1978. },
  1979. /* Single ring - provide ring size if multiple rings of this
  1980. * type are supported
  1981. */
  1982. .reg_size = {},
  1983. .max_size =
  1984. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1985. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1986. },
  1987. { /* SW2WBM_RELEASE */
  1988. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1989. .max_rings = 1,
  1990. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1991. .lmac_ring = FALSE,
  1992. .ring_dir = HAL_SRNG_SRC_RING,
  1993. .reg_start = {
  1994. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1995. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1996. },
  1997. /* Single ring - provide ring size if multiple rings of this
  1998. * type are supported
  1999. */
  2000. .reg_size = {},
  2001. .max_size =
  2002. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2003. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2004. },
  2005. { /* WBM2SW_RELEASE */
  2006. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2007. .max_rings = 4,
  2008. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2009. .lmac_ring = FALSE,
  2010. .ring_dir = HAL_SRNG_DST_RING,
  2011. .reg_start = {
  2012. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2013. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2014. },
  2015. .reg_size = {
  2016. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2017. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2018. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2019. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2020. },
  2021. .max_size =
  2022. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2023. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2024. },
  2025. { /* RXDMA_BUF */
  2026. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2027. #ifdef IPA_OFFLOAD
  2028. .max_rings = 3,
  2029. #else
  2030. .max_rings = 2,
  2031. #endif
  2032. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2033. .lmac_ring = TRUE,
  2034. .ring_dir = HAL_SRNG_SRC_RING,
  2035. /* reg_start is not set because LMAC rings are not accessed
  2036. * from host
  2037. */
  2038. .reg_start = {},
  2039. .reg_size = {},
  2040. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2041. },
  2042. { /* RXDMA_DST */
  2043. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2044. .max_rings = 1,
  2045. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2046. .lmac_ring = TRUE,
  2047. .ring_dir = HAL_SRNG_DST_RING,
  2048. /* reg_start is not set because LMAC rings are not accessed
  2049. * from host
  2050. */
  2051. .reg_start = {},
  2052. .reg_size = {},
  2053. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2054. },
  2055. { /* RXDMA_MONITOR_BUF */
  2056. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2057. .max_rings = 1,
  2058. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2059. .lmac_ring = TRUE,
  2060. .ring_dir = HAL_SRNG_SRC_RING,
  2061. /* reg_start is not set because LMAC rings are not accessed
  2062. * from host
  2063. */
  2064. .reg_start = {},
  2065. .reg_size = {},
  2066. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2067. },
  2068. { /* RXDMA_MONITOR_STATUS */
  2069. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2070. .max_rings = 1,
  2071. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2072. .lmac_ring = TRUE,
  2073. .ring_dir = HAL_SRNG_SRC_RING,
  2074. /* reg_start is not set because LMAC rings are not accessed
  2075. * from host
  2076. */
  2077. .reg_start = {},
  2078. .reg_size = {},
  2079. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2080. },
  2081. { /* RXDMA_MONITOR_DST */
  2082. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2083. .max_rings = 1,
  2084. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2085. .lmac_ring = TRUE,
  2086. .ring_dir = HAL_SRNG_DST_RING,
  2087. /* reg_start is not set because LMAC rings are not accessed
  2088. * from host
  2089. */
  2090. .reg_start = {},
  2091. .reg_size = {},
  2092. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2093. },
  2094. { /* RXDMA_MONITOR_DESC */
  2095. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2096. .max_rings = 1,
  2097. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2098. .lmac_ring = TRUE,
  2099. .ring_dir = HAL_SRNG_SRC_RING,
  2100. /* reg_start is not set because LMAC rings are not accessed
  2101. * from host
  2102. */
  2103. .reg_start = {},
  2104. .reg_size = {},
  2105. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2106. },
  2107. { /* DIR_BUF_RX_DMA_SRC */
  2108. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2109. /* one ring for spectral and one ring for cfr */
  2110. .max_rings = 2,
  2111. .entry_size = 2,
  2112. .lmac_ring = TRUE,
  2113. .ring_dir = HAL_SRNG_SRC_RING,
  2114. /* reg_start is not set because LMAC rings are not accessed
  2115. * from host
  2116. */
  2117. .reg_start = {},
  2118. .reg_size = {},
  2119. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2120. },
  2121. #ifdef WLAN_FEATURE_CIF_CFR
  2122. { /* WIFI_POS_SRC */
  2123. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2124. .max_rings = 1,
  2125. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2126. .lmac_ring = TRUE,
  2127. .ring_dir = HAL_SRNG_SRC_RING,
  2128. /* reg_start is not set because LMAC rings are not accessed
  2129. * from host
  2130. */
  2131. .reg_start = {},
  2132. .reg_size = {},
  2133. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2134. },
  2135. #endif
  2136. { /* REO2PPE */ 0},
  2137. { /* PPE2TCL */ 0},
  2138. { /* PPE_RELEASE */ 0},
  2139. { /* TX_MONITOR_BUF */ 0},
  2140. { /* TX_MONITOR_DST */ 0},
  2141. { /* SW2RXDMA_NEW */ 0},
  2142. };
  2143. /**
  2144. * hal_qcn9000_attach()- Attach 9000 target specific hal_soc ops,
  2145. * offset and srng table
  2146. * Return: void
  2147. */
  2148. void hal_qcn9000_attach(struct hal_soc *hal_soc)
  2149. {
  2150. hal_soc->hw_srng_table = hw_srng_table_9000;
  2151. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2152. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2153. hal_hw_txrx_ops_attach_qcn9000(hal_soc);
  2154. if (hal_soc->static_window_map)
  2155. hal_write_window_register(hal_soc);
  2156. }