hal_qcn6122_tx.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hal_hw_headers.h"
  17. #include "hal_internal.h"
  18. #include "cdp_txrx_mon_struct.h"
  19. #include "qdf_trace.h"
  20. #include "hal_rx.h"
  21. #include "hal_tx.h"
  22. #include "dp_types.h"
  23. #include "hal_api_mon.h"
  24. /**
  25. * hal_tx_desc_set_dscp_tid_table_id_6122() - Sets DSCP to TID conversion
  26. * table ID
  27. * @desc: Handle to Tx Descriptor
  28. * @id: DSCP to tid conversion table to be used for this frame
  29. *
  30. * Return: void
  31. */
  32. static void hal_tx_desc_set_dscp_tid_table_id_6122(void *desc, uint8_t id)
  33. {
  34. HAL_SET_FLD(desc, TCL_DATA_CMD_5,
  35. DSCP_TID_TABLE_NUM) |=
  36. HAL_TX_SM(TCL_DATA_CMD_5, DSCP_TID_TABLE_NUM, id);
  37. }
  38. #define DSCP_TID_TABLE_SIZE 24
  39. #define NUM_WORDS_PER_DSCP_TID_TABLE (DSCP_TID_TABLE_SIZE / 4)
  40. #define HAL_TX_NUM_DSCP_REGISTER_SIZE 32
  41. /**
  42. * hal_tx_set_dscp_tid_map_6122() - Configure default DSCP to TID map table
  43. * @soc: HAL SoC context
  44. * @map: DSCP-TID mapping table
  45. * @id: mapping table ID - 0,1
  46. *
  47. * DSCP are mapped to 8 TID values using TID values programmed
  48. * in two set of mapping registers DSCP_TID1_MAP_<0 to 6> (id = 0)
  49. * and DSCP_TID2_MAP_<0 to 6> (id = 1)
  50. * Each mapping register has TID mapping for 10 DSCP values
  51. *
  52. * Return: none
  53. */
  54. static void hal_tx_set_dscp_tid_map_6122(struct hal_soc *soc,
  55. uint8_t *map, uint8_t id)
  56. {
  57. int i;
  58. uint32_t addr, cmn_reg_addr;
  59. uint32_t value = 0, regval;
  60. uint8_t val[DSCP_TID_TABLE_SIZE], cnt = 0;
  61. if (id >= HAL_MAX_HW_DSCP_TID_MAPS_11AX)
  62. return;
  63. cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
  64. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  65. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  66. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET,
  67. id * NUM_WORDS_PER_DSCP_TID_TABLE);
  68. /* Enable read/write access */
  69. regval = HAL_REG_READ(soc, cmn_reg_addr);
  70. regval |=
  71. (1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
  72. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  73. /* Write 8 (24 bits) DSCP-TID mappings in each interation */
  74. for (i = 0; i < 64; i += 8) {
  75. value = (map[i] |
  76. (map[i + 1] << 0x3) |
  77. (map[i + 2] << 0x6) |
  78. (map[i + 3] << 0x9) |
  79. (map[i + 4] << 0xc) |
  80. (map[i + 5] << 0xf) |
  81. (map[i + 6] << 0x12) |
  82. (map[i + 7] << 0x15));
  83. qdf_mem_copy(&val[cnt], &value, 3);
  84. cnt += 3;
  85. }
  86. for (i = 0; i < DSCP_TID_TABLE_SIZE; i += 4) {
  87. regval = *(uint32_t *)(val + i);
  88. HAL_REG_WRITE(soc, addr,
  89. (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  90. addr += 4;
  91. }
  92. /* Diasble read/write access */
  93. regval = HAL_REG_READ(soc, cmn_reg_addr);
  94. regval &=
  95. ~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
  96. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  97. }
  98. /**
  99. * hal_tx_update_dscp_tid_6122() - Update the dscp tid map table as
  100. updated by user
  101. * @soc: HAL SoC context
  102. * @map: DSCP-TID mapping table
  103. * @id : MAP ID
  104. * @dscp: DSCP_TID map index
  105. *
  106. * Return: void
  107. */
  108. static void hal_tx_update_dscp_tid_6122(struct hal_soc *soc, uint8_t tid,
  109. uint8_t id, uint8_t dscp)
  110. {
  111. uint32_t addr, addr1, cmn_reg_addr;
  112. uint32_t start_value = 0, end_value = 0;
  113. uint32_t regval;
  114. uint8_t end_bits = 0;
  115. uint8_t start_bits = 0;
  116. uint32_t start_index, end_index;
  117. cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
  118. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  119. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  120. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET,
  121. id * NUM_WORDS_PER_DSCP_TID_TABLE);
  122. start_index = dscp * HAL_TX_BITS_PER_TID;
  123. end_index = (start_index + (HAL_TX_BITS_PER_TID - 1))
  124. % HAL_TX_NUM_DSCP_REGISTER_SIZE;
  125. start_index = start_index % HAL_TX_NUM_DSCP_REGISTER_SIZE;
  126. addr += (4 * ((dscp * HAL_TX_BITS_PER_TID) /
  127. HAL_TX_NUM_DSCP_REGISTER_SIZE));
  128. if (end_index < start_index) {
  129. end_bits = end_index + 1;
  130. start_bits = HAL_TX_BITS_PER_TID - end_bits;
  131. start_value = tid << start_index;
  132. end_value = tid >> start_bits;
  133. addr1 = addr + 4;
  134. } else {
  135. start_bits = HAL_TX_BITS_PER_TID - end_bits;
  136. start_value = tid << start_index;
  137. addr1 = 0;
  138. }
  139. /* Enable read/write access */
  140. regval = HAL_REG_READ(soc, cmn_reg_addr);
  141. regval |=
  142. (1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
  143. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  144. regval = HAL_REG_READ(soc, addr);
  145. if (end_index < start_index)
  146. regval &= (~0) >> start_bits;
  147. else
  148. regval &= ~(7 << start_index);
  149. regval |= start_value;
  150. HAL_REG_WRITE(soc, addr, (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  151. if (addr1) {
  152. regval = HAL_REG_READ(soc, addr1);
  153. regval &= (~0) << end_bits;
  154. regval |= end_value;
  155. HAL_REG_WRITE(soc, addr1, (regval &
  156. HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  157. }
  158. /* Diasble read/write access */
  159. regval = HAL_REG_READ(soc, cmn_reg_addr);
  160. regval &=
  161. ~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
  162. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  163. }
  164. /**
  165. * hal_tx_desc_set_lmac_id_6122 - Set the lmac_id value
  166. * @desc: Handle to Tx Descriptor
  167. * @lmac_id: mac Id to ast matching
  168. * b00 – mac 0
  169. * b01 – mac 1
  170. * b10 – mac 2
  171. * b11 – all macs (legacy HK way)
  172. *
  173. * Return: void
  174. */
  175. static void hal_tx_desc_set_lmac_id_6122(void *desc, uint8_t lmac_id)
  176. {
  177. HAL_SET_FLD(desc, TCL_DATA_CMD_4, LMAC_ID) |=
  178. HAL_TX_SM(TCL_DATA_CMD_4, LMAC_ID, lmac_id);
  179. }
  180. /**
  181. * hal_tx_init_cmd_credit_ring_6122() - Initialize TCL command/credit SRNG
  182. * @hal_soc_hdl: Handle to HAL SoC structure
  183. * @hal_srng: Handle to HAL SRNG structure
  184. *
  185. * Return: none
  186. */
  187. static inline void
  188. hal_tx_init_cmd_credit_ring_6122(hal_soc_handle_t hal_soc_hdl,
  189. hal_ring_handle_t hal_ring_hdl)
  190. {
  191. uint8_t *desc_addr;
  192. struct hal_srng_params srng_params;
  193. uint32_t desc_size;
  194. uint32_t num_desc;
  195. hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
  196. desc_addr = (uint8_t *)srng_params.ring_base_vaddr;
  197. desc_size = sizeof(struct tcl_data_cmd);
  198. num_desc = srng_params.num_entries;
  199. while (num_desc) {
  200. /* using CMD/CREDIT Ring to send DATA CMD tag */
  201. HAL_TX_DESC_SET_TLV_HDR(desc_addr, WIFITCL_DATA_CMD_E,
  202. desc_size);
  203. desc_addr += (desc_size + sizeof(struct tlv_32_hdr));
  204. num_desc--;
  205. }
  206. }