hal_qcn6122.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329
  1. /*
  2. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hal_li_hw_headers.h"
  17. #include "hal_internal.h"
  18. #include "hal_api.h"
  19. #include "target_type.h"
  20. #include "wcss_version.h"
  21. #include "qdf_module.h"
  22. #include "hal_qcn6122_rx.h"
  23. #include "hal_api_mon.h"
  24. #include "hal_flow.h"
  25. #include "rx_flow_search_entry.h"
  26. #include "hal_rx_flow_info.h"
  27. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  28. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  33. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  34. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  35. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  36. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  41. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  42. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  52. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  56. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  57. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  58. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  61. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  63. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  66. STATUS_HEADER_REO_STATUS_NUMBER
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  68. STATUS_HEADER_TIMESTAMP
  69. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  70. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  71. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  72. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  73. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  74. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  78. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  84. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  88. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  92. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  95. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  96. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  99. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  100. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  105. #define CE_WINDOW_ADDRESS_6122 \
  106. ((SOC_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  107. #define UMAC_WINDOW_ADDRESS_6122 \
  108. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  109. #define WINDOW_CONFIGURATION_VALUE_6122 \
  110. ((CE_WINDOW_ADDRESS_6122 << 6) |\
  111. (UMAC_WINDOW_ADDRESS_6122 << 12) | \
  112. WINDOW_ENABLE_BIT)
  113. #include "hal_qcn6122_tx.h"
  114. #include <hal_generic_api.h>
  115. #include "hal_li_rx.h"
  116. #include "hal_li_api.h"
  117. #include "hal_li_generic_api.h"
  118. /**
  119. * hal_rx_sw_mon_desc_info_get_6122(): API to read the
  120. * sw monitor ring descriptor
  121. *
  122. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  123. * @desc_info_buf: Descriptor info buffer to which
  124. * sw monitor ring descriptor is populated to
  125. *
  126. * Return: void
  127. */
  128. static void
  129. hal_rx_sw_mon_desc_info_get_6122(hal_ring_desc_t rxdma_dst_ring_desc,
  130. hal_rx_mon_desc_info_t desc_info_buf)
  131. {
  132. struct sw_monitor_ring *sw_mon_ring =
  133. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  134. struct buffer_addr_info *buf_addr_info;
  135. uint32_t *mpdu_info;
  136. uint32_t loop_cnt;
  137. struct hal_rx_mon_desc_info *desc_info;
  138. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  139. mpdu_info = (uint32_t *)&sw_mon_ring->
  140. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  141. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  142. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  143. /* Get msdu link descriptor buf_addr_info */
  144. buf_addr_info = &sw_mon_ring->
  145. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  146. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  147. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  148. buf_addr_info)) << 32);
  149. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  150. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  151. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  152. | ((uint64_t)
  153. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  154. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  155. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  156. SW_MONITOR_RING_6,
  157. END_OF_PPDU);
  158. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  159. SW_MONITOR_RING_6,
  160. STATUS_BUF_COUNT);
  161. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  162. SW_MONITOR_RING_6,
  163. RXDMA_PUSH_REASON);
  164. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  165. SW_MONITOR_RING_7,
  166. PHY_PPDU_ID);
  167. }
  168. /**
  169. * hal_rx_msdu_start_nss_get_6122(): API to get the NSS
  170. * Interval from rx_msdu_start
  171. *
  172. * @buf: pointer to the start of RX PKT TLV header
  173. * Return: uint32_t(nss)
  174. */
  175. static uint32_t hal_rx_msdu_start_nss_get_6122(uint8_t *buf)
  176. {
  177. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  178. struct rx_msdu_start *msdu_start =
  179. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  180. uint8_t mimo_ss_bitmap;
  181. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  182. return qdf_get_hweight8(mimo_ss_bitmap);
  183. }
  184. /**
  185. * hal_rx_mon_hw_desc_get_mpdu_status_6122(): Retrieve MPDU status
  186. *
  187. * @ hw_desc_addr: Start address of Rx HW TLVs
  188. * @ rs: Status for monitor mode
  189. *
  190. * Return: void
  191. */
  192. static void hal_rx_mon_hw_desc_get_mpdu_status_6122(void *hw_desc_addr,
  193. struct mon_rx_status *rs)
  194. {
  195. struct rx_msdu_start *rx_msdu_start;
  196. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  197. uint32_t reg_value;
  198. const uint32_t sgi_hw_to_cdp[] = {
  199. CDP_SGI_0_8_US,
  200. CDP_SGI_0_4_US,
  201. CDP_SGI_1_6_US,
  202. CDP_SGI_3_2_US,
  203. };
  204. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  205. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  206. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  207. RX_MSDU_START_5, USER_RSSI);
  208. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  209. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  210. rs->sgi = sgi_hw_to_cdp[reg_value];
  211. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  212. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  213. /* TODO: rs->beamformed should be set for SU beamforming also */
  214. }
  215. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  216. /**
  217. * hal_get_link_desc_size_6122(): API to get the link desc size
  218. *
  219. * Return: uint32_t
  220. */
  221. static uint32_t hal_get_link_desc_size_6122(void)
  222. {
  223. return LINK_DESC_SIZE;
  224. }
  225. /**
  226. * hal_rx_get_tlv_6122(): API to get the tlv
  227. *
  228. * @rx_tlv: TLV data extracted from the rx packet
  229. * Return: uint8_t
  230. */
  231. static uint8_t hal_rx_get_tlv_6122(void *rx_tlv)
  232. {
  233. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  234. }
  235. /**
  236. * hal_rx_mpdu_start_tlv_tag_valid_6122 () - API to check if RX_MPDU_START
  237. * tlv tag is valid
  238. *
  239. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  240. *
  241. * Return: true if RX_MPDU_START is valied, else false.
  242. */
  243. uint8_t hal_rx_mpdu_start_tlv_tag_valid_6122(void *rx_tlv_hdr)
  244. {
  245. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  246. uint32_t tlv_tag;
  247. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  248. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  249. }
  250. /**
  251. * hal_rx_wbm_err_msdu_continuation_get_6122 () - API to check if WBM
  252. * msdu continuation bit is set
  253. *
  254. *@wbm_desc: wbm release ring descriptor
  255. *
  256. * Return: true if msdu continuation bit is set.
  257. */
  258. uint8_t hal_rx_wbm_err_msdu_continuation_get_6122(void *wbm_desc)
  259. {
  260. uint32_t comp_desc =
  261. *(uint32_t *)(((uint8_t *)wbm_desc) +
  262. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  263. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  264. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  265. }
  266. /**
  267. * hal_rx_proc_phyrx_other_receive_info_tlv_6122(): API to get tlv info
  268. *
  269. * Return: uint32_t
  270. */
  271. static inline
  272. void hal_rx_proc_phyrx_other_receive_info_tlv_6122(void *rx_tlv_hdr,
  273. void *ppdu_info_hdl)
  274. {
  275. }
  276. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  277. static inline
  278. void hal_rx_get_bb_info_6122(void *rx_tlv,
  279. void *ppdu_info_hdl)
  280. {
  281. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  282. ppdu_info->cfr_info.bb_captured_channel =
  283. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  284. ppdu_info->cfr_info.bb_captured_timeout =
  285. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  286. ppdu_info->cfr_info.bb_captured_reason =
  287. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  288. }
  289. static inline
  290. void hal_rx_get_rtt_info_6122(void *rx_tlv,
  291. void *ppdu_info_hdl)
  292. {
  293. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  294. ppdu_info->cfr_info.rx_location_info_valid =
  295. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  296. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  297. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  298. HAL_RX_GET(rx_tlv,
  299. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  300. RTT_CHE_BUFFER_POINTER_LOW32);
  301. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  302. HAL_RX_GET(rx_tlv,
  303. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  304. RTT_CHE_BUFFER_POINTER_HIGH8);
  305. ppdu_info->cfr_info.chan_capture_status =
  306. HAL_RX_GET(rx_tlv,
  307. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  308. RESERVED_8);
  309. }
  310. #endif
  311. /**
  312. * hal_rx_dump_msdu_start_tlv_6122() : dump RX msdu_start TLV in structured
  313. * human readable format.
  314. * @ msdu_start: pointer the msdu_start TLV in pkt.
  315. * @ dbg_level: log level.
  316. *
  317. * Return: void
  318. */
  319. static void hal_rx_dump_msdu_start_tlv_6122(void *msdustart,
  320. uint8_t dbg_level)
  321. {
  322. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  323. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  324. "rx_msdu_start tlv - "
  325. "rxpcu_mpdu_filter_in_category: %d "
  326. "sw_frame_group_id: %d "
  327. "phy_ppdu_id: %d "
  328. "msdu_length: %d "
  329. "ipsec_esp: %d "
  330. "l3_offset: %d "
  331. "ipsec_ah: %d "
  332. "l4_offset: %d "
  333. "msdu_number: %d "
  334. "decap_format: %d "
  335. "ipv4_proto: %d "
  336. "ipv6_proto: %d "
  337. "tcp_proto: %d "
  338. "udp_proto: %d "
  339. "ip_frag: %d "
  340. "tcp_only_ack: %d "
  341. "da_is_bcast_mcast: %d "
  342. "ip4_protocol_ip6_next_header: %d "
  343. "toeplitz_hash_2_or_4: %d "
  344. "flow_id_toeplitz: %d "
  345. "user_rssi: %d "
  346. "pkt_type: %d "
  347. "stbc: %d "
  348. "sgi: %d "
  349. "rate_mcs: %d "
  350. "receive_bandwidth: %d "
  351. "reception_type: %d "
  352. "ppdu_start_timestamp: %d "
  353. "sw_phy_meta_data: %d ",
  354. msdu_start->rxpcu_mpdu_filter_in_category,
  355. msdu_start->sw_frame_group_id,
  356. msdu_start->phy_ppdu_id,
  357. msdu_start->msdu_length,
  358. msdu_start->ipsec_esp,
  359. msdu_start->l3_offset,
  360. msdu_start->ipsec_ah,
  361. msdu_start->l4_offset,
  362. msdu_start->msdu_number,
  363. msdu_start->decap_format,
  364. msdu_start->ipv4_proto,
  365. msdu_start->ipv6_proto,
  366. msdu_start->tcp_proto,
  367. msdu_start->udp_proto,
  368. msdu_start->ip_frag,
  369. msdu_start->tcp_only_ack,
  370. msdu_start->da_is_bcast_mcast,
  371. msdu_start->ip4_protocol_ip6_next_header,
  372. msdu_start->toeplitz_hash_2_or_4,
  373. msdu_start->flow_id_toeplitz,
  374. msdu_start->user_rssi,
  375. msdu_start->pkt_type,
  376. msdu_start->stbc,
  377. msdu_start->sgi,
  378. msdu_start->rate_mcs,
  379. msdu_start->receive_bandwidth,
  380. msdu_start->reception_type,
  381. msdu_start->ppdu_start_timestamp,
  382. msdu_start->sw_phy_meta_data);
  383. }
  384. /**
  385. * hal_rx_dump_msdu_end_tlv_6122: dump RX msdu_end TLV in structured
  386. * human readable format.
  387. * @ msdu_end: pointer the msdu_end TLV in pkt.
  388. * @ dbg_level: log level.
  389. *
  390. * Return: void
  391. */
  392. static void hal_rx_dump_msdu_end_tlv_6122(void *msduend,
  393. uint8_t dbg_level)
  394. {
  395. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  396. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  397. "rx_msdu_end tlv - "
  398. "rxpcu_mpdu_filter_in_category: %d "
  399. "sw_frame_group_id: %d "
  400. "phy_ppdu_id: %d "
  401. "ip_hdr_chksum: %d "
  402. "reported_mpdu_length: %d "
  403. "key_id_octet: %d "
  404. "cce_super_rule: %d "
  405. "cce_classify_not_done_truncat: %d "
  406. "cce_classify_not_done_cce_dis: %d "
  407. "rule_indication_31_0: %d "
  408. "rule_indication_63_32: %d "
  409. "da_offset: %d "
  410. "sa_offset: %d "
  411. "da_offset_valid: %d "
  412. "sa_offset_valid: %d "
  413. "ipv6_options_crc: %d "
  414. "tcp_seq_number: %d "
  415. "tcp_ack_number: %d "
  416. "tcp_flag: %d "
  417. "lro_eligible: %d "
  418. "window_size: %d "
  419. "tcp_udp_chksum: %d "
  420. "sa_idx_timeout: %d "
  421. "da_idx_timeout: %d "
  422. "msdu_limit_error: %d "
  423. "flow_idx_timeout: %d "
  424. "flow_idx_invalid: %d "
  425. "wifi_parser_error: %d "
  426. "amsdu_parser_error: %d "
  427. "sa_is_valid: %d "
  428. "da_is_valid: %d "
  429. "da_is_mcbc: %d "
  430. "l3_header_padding: %d "
  431. "first_msdu: %d "
  432. "last_msdu: %d "
  433. "sa_idx: %d "
  434. "msdu_drop: %d "
  435. "reo_destination_indication: %d "
  436. "flow_idx: %d "
  437. "fse_metadata: %d "
  438. "cce_metadata: %d "
  439. "sa_sw_peer_id: %d ",
  440. msdu_end->rxpcu_mpdu_filter_in_category,
  441. msdu_end->sw_frame_group_id,
  442. msdu_end->phy_ppdu_id,
  443. msdu_end->ip_hdr_chksum,
  444. msdu_end->reported_mpdu_length,
  445. msdu_end->key_id_octet,
  446. msdu_end->cce_super_rule,
  447. msdu_end->cce_classify_not_done_truncate,
  448. msdu_end->cce_classify_not_done_cce_dis,
  449. msdu_end->rule_indication_31_0,
  450. msdu_end->rule_indication_63_32,
  451. msdu_end->da_offset,
  452. msdu_end->sa_offset,
  453. msdu_end->da_offset_valid,
  454. msdu_end->sa_offset_valid,
  455. msdu_end->ipv6_options_crc,
  456. msdu_end->tcp_seq_number,
  457. msdu_end->tcp_ack_number,
  458. msdu_end->tcp_flag,
  459. msdu_end->lro_eligible,
  460. msdu_end->window_size,
  461. msdu_end->tcp_udp_chksum,
  462. msdu_end->sa_idx_timeout,
  463. msdu_end->da_idx_timeout,
  464. msdu_end->msdu_limit_error,
  465. msdu_end->flow_idx_timeout,
  466. msdu_end->flow_idx_invalid,
  467. msdu_end->wifi_parser_error,
  468. msdu_end->amsdu_parser_error,
  469. msdu_end->sa_is_valid,
  470. msdu_end->da_is_valid,
  471. msdu_end->da_is_mcbc,
  472. msdu_end->l3_header_padding,
  473. msdu_end->first_msdu,
  474. msdu_end->last_msdu,
  475. msdu_end->sa_idx,
  476. msdu_end->msdu_drop,
  477. msdu_end->reo_destination_indication,
  478. msdu_end->flow_idx,
  479. msdu_end->fse_metadata,
  480. msdu_end->cce_metadata,
  481. msdu_end->sa_sw_peer_id);
  482. }
  483. /**
  484. * hal_rx_mpdu_start_tid_get_6122(): API to get tid
  485. * from rx_msdu_start
  486. *
  487. * @buf: pointer to the start of RX PKT TLV header
  488. * Return: uint32_t(tid value)
  489. */
  490. static uint32_t hal_rx_mpdu_start_tid_get_6122(uint8_t *buf)
  491. {
  492. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  493. struct rx_mpdu_start *mpdu_start =
  494. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  495. uint32_t tid;
  496. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  497. return tid;
  498. }
  499. /**
  500. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  501. * Interval from rx_msdu_start
  502. *
  503. * @buf: pointer to the start of RX PKT TLV header
  504. * Return: uint32_t(reception_type)
  505. */
  506. static uint32_t hal_rx_msdu_start_reception_type_get_6122(uint8_t *buf)
  507. {
  508. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  509. struct rx_msdu_start *msdu_start =
  510. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  511. uint32_t reception_type;
  512. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  513. return reception_type;
  514. }
  515. /**
  516. * hal_rx_msdu_end_da_idx_get_6122: API to get da_idx
  517. * from rx_msdu_end TLV
  518. *
  519. * @ buf: pointer to the start of RX PKT TLV headers
  520. * Return: da index
  521. */
  522. static uint16_t hal_rx_msdu_end_da_idx_get_6122(uint8_t *buf)
  523. {
  524. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  525. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  526. uint16_t da_idx;
  527. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  528. return da_idx;
  529. }
  530. /**
  531. * hal_rx_get_rx_fragment_number_6122(): Function to retrieve rx fragment number
  532. *
  533. * @nbuf: Network buffer
  534. * Returns: rx fragment number
  535. */
  536. static
  537. uint8_t hal_rx_get_rx_fragment_number_6122(uint8_t *buf)
  538. {
  539. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  540. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  541. /* Return first 4 bits as fragment number */
  542. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  543. DOT11_SEQ_FRAG_MASK);
  544. }
  545. /**
  546. * hal_rx_msdu_end_da_is_mcbc_get_6122(): API to check if pkt is MCBC
  547. * from rx_msdu_end TLV
  548. *
  549. * @ buf: pointer to the start of RX PKT TLV headers
  550. * Return: da_is_mcbc
  551. */
  552. static uint8_t
  553. hal_rx_msdu_end_da_is_mcbc_get_6122(uint8_t *buf)
  554. {
  555. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  556. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  557. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  558. }
  559. /**
  560. * hal_rx_msdu_end_sa_is_valid_get_6122(): API to get_6122 the
  561. * sa_is_valid bit from rx_msdu_end TLV
  562. *
  563. * @ buf: pointer to the start of RX PKT TLV headers
  564. * Return: sa_is_valid bit
  565. */
  566. static uint8_t
  567. hal_rx_msdu_end_sa_is_valid_get_6122(uint8_t *buf)
  568. {
  569. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  570. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  571. uint8_t sa_is_valid;
  572. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  573. return sa_is_valid;
  574. }
  575. /**
  576. * hal_rx_msdu_end_sa_idx_get_6122(): API to get_6122 the
  577. * sa_idx from rx_msdu_end TLV
  578. *
  579. * @ buf: pointer to the start of RX PKT TLV headers
  580. * Return: sa_idx (SA AST index)
  581. */
  582. static uint16_t hal_rx_msdu_end_sa_idx_get_6122(uint8_t *buf)
  583. {
  584. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  585. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  586. uint16_t sa_idx;
  587. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  588. return sa_idx;
  589. }
  590. /**
  591. * hal_rx_desc_is_first_msdu_6122() - Check if first msdu
  592. *
  593. * @hal_soc_hdl: hal_soc handle
  594. * @hw_desc_addr: hardware descriptor address
  595. *
  596. * Return: 0 - success/ non-zero failure
  597. */
  598. static uint32_t hal_rx_desc_is_first_msdu_6122(void *hw_desc_addr)
  599. {
  600. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  601. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  602. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  603. }
  604. /**
  605. * hal_rx_msdu_end_l3_hdr_padding_get_6122(): API to get_6122 the
  606. * l3_header padding from rx_msdu_end TLV
  607. *
  608. * @ buf: pointer to the start of RX PKT TLV headers
  609. * Return: number of l3 header padding bytes
  610. */
  611. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6122(uint8_t *buf)
  612. {
  613. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  614. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  615. uint32_t l3_header_padding;
  616. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  617. return l3_header_padding;
  618. }
  619. /**
  620. * @ hal_rx_encryption_info_valid_6122: Returns encryption type.
  621. *
  622. * @ buf: rx_tlv_hdr of the received packet
  623. * @ Return: encryption type
  624. */
  625. inline uint32_t hal_rx_encryption_info_valid_6122(uint8_t *buf)
  626. {
  627. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  628. struct rx_mpdu_start *mpdu_start =
  629. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  630. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  631. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  632. return encryption_info;
  633. }
  634. /*
  635. * @ hal_rx_print_pn_6122: Prints the PN of rx packet.
  636. *
  637. * @ buf: rx_tlv_hdr of the received packet
  638. * @ Return: void
  639. */
  640. static void hal_rx_print_pn_6122(uint8_t *buf)
  641. {
  642. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  643. struct rx_mpdu_start *mpdu_start =
  644. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  645. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  646. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  647. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  648. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  649. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  650. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  651. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  652. }
  653. /**
  654. * hal_rx_msdu_end_first_msdu_get_6122: API to get first msdu status
  655. * from rx_msdu_end TLV
  656. *
  657. * @ buf: pointer to the start of RX PKT TLV headers
  658. * Return: first_msdu
  659. */
  660. static uint8_t hal_rx_msdu_end_first_msdu_get_6122(uint8_t *buf)
  661. {
  662. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  663. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  664. uint8_t first_msdu;
  665. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  666. return first_msdu;
  667. }
  668. /**
  669. * hal_rx_msdu_end_da_is_valid_get_6122: API to check if da is valid
  670. * from rx_msdu_end TLV
  671. *
  672. * @ buf: pointer to the start of RX PKT TLV headers
  673. * Return: da_is_valid
  674. */
  675. static uint8_t hal_rx_msdu_end_da_is_valid_get_6122(uint8_t *buf)
  676. {
  677. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  678. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  679. uint8_t da_is_valid;
  680. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  681. return da_is_valid;
  682. }
  683. /**
  684. * hal_rx_msdu_end_last_msdu_get_6122: API to get last msdu status
  685. * from rx_msdu_end TLV
  686. *
  687. * @ buf: pointer to the start of RX PKT TLV headers
  688. * Return: last_msdu
  689. */
  690. static uint8_t hal_rx_msdu_end_last_msdu_get_6122(uint8_t *buf)
  691. {
  692. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  693. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  694. uint8_t last_msdu;
  695. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  696. return last_msdu;
  697. }
  698. /*
  699. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  700. *
  701. * @nbuf: Network buffer
  702. * Returns: value of mpdu 4th address valid field
  703. */
  704. inline bool hal_rx_get_mpdu_mac_ad4_valid_6122(uint8_t *buf)
  705. {
  706. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  707. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  708. bool ad4_valid = 0;
  709. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  710. return ad4_valid;
  711. }
  712. /**
  713. * hal_rx_mpdu_start_sw_peer_id_get_6122: Retrieve sw peer_id
  714. * @buf: network buffer
  715. *
  716. * Return: sw peer_id
  717. */
  718. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6122(uint8_t *buf)
  719. {
  720. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  721. struct rx_mpdu_start *mpdu_start =
  722. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  723. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  724. &mpdu_start->rx_mpdu_info_details);
  725. }
  726. /*
  727. * hal_rx_mpdu_get_to_ds_6122(): API to get the tods info
  728. * from rx_mpdu_start
  729. *
  730. * @buf: pointer to the start of RX PKT TLV header
  731. * Return: uint32_t(to_ds)
  732. */
  733. static uint32_t hal_rx_mpdu_get_to_ds_6122(uint8_t *buf)
  734. {
  735. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  736. struct rx_mpdu_start *mpdu_start =
  737. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  738. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  739. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  740. }
  741. /*
  742. * hal_rx_mpdu_get_fr_ds_6122(): API to get the from ds info
  743. * from rx_mpdu_start
  744. *
  745. * @buf: pointer to the start of RX PKT TLV header
  746. * Return: uint32_t(fr_ds)
  747. */
  748. static uint32_t hal_rx_mpdu_get_fr_ds_6122(uint8_t *buf)
  749. {
  750. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  751. struct rx_mpdu_start *mpdu_start =
  752. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  753. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  754. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  755. }
  756. /*
  757. * hal_rx_get_mpdu_frame_control_valid_6122(): Retrieves mpdu
  758. * frame control valid
  759. *
  760. * @nbuf: Network buffer
  761. * Returns: value of frame control valid field
  762. */
  763. static uint8_t hal_rx_get_mpdu_frame_control_valid_6122(uint8_t *buf)
  764. {
  765. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  766. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  767. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  768. }
  769. /*
  770. * hal_rx_mpdu_get_addr1_6122(): API to check get address1 of the mpdu
  771. *
  772. * @buf: pointer to the start of RX PKT TLV headera
  773. * @mac_addr: pointer to mac address
  774. * Return: success/failure
  775. */
  776. static QDF_STATUS hal_rx_mpdu_get_addr1_6122(uint8_t *buf,
  777. uint8_t *mac_addr)
  778. {
  779. struct __attribute__((__packed__)) hal_addr1 {
  780. uint32_t ad1_31_0;
  781. uint16_t ad1_47_32;
  782. };
  783. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  784. struct rx_mpdu_start *mpdu_start =
  785. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  786. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  787. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  788. uint32_t mac_addr_ad1_valid;
  789. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  790. if (mac_addr_ad1_valid) {
  791. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  792. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  793. return QDF_STATUS_SUCCESS;
  794. }
  795. return QDF_STATUS_E_FAILURE;
  796. }
  797. /*
  798. * hal_rx_mpdu_get_addr2_6122(): API to check get address2 of the mpdu
  799. * in the packet
  800. *
  801. * @buf: pointer to the start of RX PKT TLV header
  802. * @mac_addr: pointer to mac address
  803. * Return: success/failure
  804. */
  805. static QDF_STATUS hal_rx_mpdu_get_addr2_6122(uint8_t *buf, uint8_t *mac_addr)
  806. {
  807. struct __attribute__((__packed__)) hal_addr2 {
  808. uint16_t ad2_15_0;
  809. uint32_t ad2_47_16;
  810. };
  811. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  812. struct rx_mpdu_start *mpdu_start =
  813. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  814. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  815. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  816. uint32_t mac_addr_ad2_valid;
  817. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  818. if (mac_addr_ad2_valid) {
  819. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  820. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  821. return QDF_STATUS_SUCCESS;
  822. }
  823. return QDF_STATUS_E_FAILURE;
  824. }
  825. /*
  826. * hal_rx_mpdu_get_addr3_6122(): API to get address3 of the mpdu
  827. * in the packet
  828. *
  829. * @buf: pointer to the start of RX PKT TLV header
  830. * @mac_addr: pointer to mac address
  831. * Return: success/failure
  832. */
  833. static QDF_STATUS hal_rx_mpdu_get_addr3_6122(uint8_t *buf, uint8_t *mac_addr)
  834. {
  835. struct __attribute__((__packed__)) hal_addr3 {
  836. uint32_t ad3_31_0;
  837. uint16_t ad3_47_32;
  838. };
  839. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  840. struct rx_mpdu_start *mpdu_start =
  841. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  842. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  843. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  844. uint32_t mac_addr_ad3_valid;
  845. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  846. if (mac_addr_ad3_valid) {
  847. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  848. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  849. return QDF_STATUS_SUCCESS;
  850. }
  851. return QDF_STATUS_E_FAILURE;
  852. }
  853. /*
  854. * hal_rx_mpdu_get_addr4_6122(): API to get address4 of the mpdu
  855. * in the packet
  856. *
  857. * @buf: pointer to the start of RX PKT TLV header
  858. * @mac_addr: pointer to mac address
  859. * Return: success/failure
  860. */
  861. static QDF_STATUS hal_rx_mpdu_get_addr4_6122(uint8_t *buf, uint8_t *mac_addr)
  862. {
  863. struct __attribute__((__packed__)) hal_addr4 {
  864. uint32_t ad4_31_0;
  865. uint16_t ad4_47_32;
  866. };
  867. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  868. struct rx_mpdu_start *mpdu_start =
  869. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  870. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  871. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  872. uint32_t mac_addr_ad4_valid;
  873. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  874. if (mac_addr_ad4_valid) {
  875. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  876. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  877. return QDF_STATUS_SUCCESS;
  878. }
  879. return QDF_STATUS_E_FAILURE;
  880. }
  881. /*
  882. * hal_rx_get_mpdu_sequence_control_valid_6122(): Get mpdu
  883. * sequence control valid
  884. *
  885. * @nbuf: Network buffer
  886. * Returns: value of sequence control valid field
  887. */
  888. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6122(uint8_t *buf)
  889. {
  890. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  891. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  892. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  893. }
  894. /**
  895. * hal_rx_is_unicast_6122: check packet is unicast frame or not.
  896. *
  897. * @ buf: pointer to rx pkt TLV.
  898. *
  899. * Return: true on unicast.
  900. */
  901. static bool hal_rx_is_unicast_6122(uint8_t *buf)
  902. {
  903. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  904. struct rx_mpdu_start *mpdu_start =
  905. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  906. uint32_t grp_id;
  907. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  908. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  909. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  910. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  911. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  912. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  913. }
  914. /**
  915. * hal_rx_tid_get_6122: get tid based on qos control valid.
  916. * @hal_soc_hdl: hal soc handle
  917. * @buf: pointer to rx pkt TLV.
  918. *
  919. * Return: tid
  920. */
  921. static uint32_t hal_rx_tid_get_6122(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  922. {
  923. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  924. struct rx_mpdu_start *mpdu_start =
  925. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  926. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  927. uint8_t qos_control_valid =
  928. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  929. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  930. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  931. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  932. if (qos_control_valid)
  933. return hal_rx_mpdu_start_tid_get_6122(buf);
  934. return HAL_RX_NON_QOS_TID;
  935. }
  936. /**
  937. * hal_rx_hw_desc_get_ppduid_get_6122(): retrieve ppdu id
  938. * @rx_tlv_hdr: rx tlv header
  939. * @rxdma_dst_ring_desc: rxdma HW descriptor
  940. *
  941. * Return: ppdu id
  942. */
  943. static uint32_t hal_rx_hw_desc_get_ppduid_get_6122(void *rx_tlv_hdr,
  944. void *rxdma_dst_ring_desc)
  945. {
  946. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  947. return reo_ent->phy_ppdu_id;
  948. }
  949. /**
  950. * hal_reo_status_get_header_6122 - Process reo desc info
  951. * @ring_desc: REO status ring descriptor
  952. * @b - tlv type info
  953. * @h1 - Pointer to hal_reo_status_header where info to be stored
  954. *
  955. * Return - none.
  956. *
  957. */
  958. static void hal_reo_status_get_header_6122(hal_ring_desc_t ring_desc, int b,
  959. void *h1)
  960. {
  961. uint32_t *d = (uint32_t *)ring_desc;
  962. uint32_t val1 = 0;
  963. struct hal_reo_status_header *h =
  964. (struct hal_reo_status_header *)h1;
  965. /* Offsets of descriptor fields defined in HW headers start
  966. * from the field after TLV header
  967. */
  968. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  969. switch (b) {
  970. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  971. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  972. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  973. break;
  974. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  975. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  976. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  977. break;
  978. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  979. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  980. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  981. break;
  982. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  983. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  984. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  985. break;
  986. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  987. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  988. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  989. break;
  990. case HAL_REO_DESC_THRES_STATUS_TLV:
  991. val1 =
  992. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  993. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  994. break;
  995. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  996. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  997. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  998. break;
  999. default:
  1000. qdf_nofl_err("ERROR: Unknown tlv\n");
  1001. break;
  1002. }
  1003. h->cmd_num =
  1004. HAL_GET_FIELD(
  1005. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1006. val1);
  1007. h->exec_time =
  1008. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1009. CMD_EXECUTION_TIME, val1);
  1010. h->status =
  1011. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1012. REO_CMD_EXECUTION_STATUS, val1);
  1013. switch (b) {
  1014. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1015. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1016. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1017. break;
  1018. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1019. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1020. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1021. break;
  1022. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1023. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1024. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1025. break;
  1026. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1027. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1028. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1029. break;
  1030. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1031. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1032. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1033. break;
  1034. case HAL_REO_DESC_THRES_STATUS_TLV:
  1035. val1 =
  1036. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1037. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1038. break;
  1039. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1040. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1041. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1042. break;
  1043. default:
  1044. qdf_nofl_err("ERROR: Unknown tlv\n");
  1045. break;
  1046. }
  1047. h->tstamp =
  1048. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1049. }
  1050. /**
  1051. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122():
  1052. * Retrieve qos control valid bit from the tlv.
  1053. * @buf: pointer to rx pkt TLV.
  1054. *
  1055. * Return: qos control value.
  1056. */
  1057. static inline uint32_t
  1058. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122(uint8_t *buf)
  1059. {
  1060. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1061. struct rx_mpdu_start *mpdu_start =
  1062. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1063. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1064. &mpdu_start->rx_mpdu_info_details);
  1065. }
  1066. /**
  1067. * hal_rx_msdu_end_sa_sw_peer_id_get_6122(): API to get the
  1068. * sa_sw_peer_id from rx_msdu_end TLV
  1069. * @buf: pointer to the start of RX PKT TLV headers
  1070. *
  1071. * Return: sa_sw_peer_id index
  1072. */
  1073. static inline uint32_t
  1074. hal_rx_msdu_end_sa_sw_peer_id_get_6122(uint8_t *buf)
  1075. {
  1076. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1077. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1078. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1079. }
  1080. /**
  1081. * hal_tx_desc_set_mesh_en_6122 - Set mesh_enable flag in Tx descriptor
  1082. * @desc: Handle to Tx Descriptor
  1083. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1084. * enabling the interpretation of the 'Mesh Control Present' bit
  1085. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1086. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1087. * is present between the header and the LLC.
  1088. *
  1089. * Return: void
  1090. */
  1091. static inline
  1092. void hal_tx_desc_set_mesh_en_6122(void *desc, uint8_t en)
  1093. {
  1094. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1095. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1096. }
  1097. static
  1098. void *hal_rx_msdu0_buffer_addr_lsb_6122(void *link_desc_va)
  1099. {
  1100. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1101. }
  1102. static
  1103. void *hal_rx_msdu_desc_info_ptr_get_6122(void *msdu0)
  1104. {
  1105. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1106. }
  1107. static
  1108. void *hal_ent_mpdu_desc_info_6122(void *ent_ring_desc)
  1109. {
  1110. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1111. }
  1112. static
  1113. void *hal_dst_mpdu_desc_info_6122(void *dst_ring_desc)
  1114. {
  1115. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1116. }
  1117. static
  1118. uint8_t hal_rx_get_fc_valid_6122(uint8_t *buf)
  1119. {
  1120. return HAL_RX_GET_FC_VALID(buf);
  1121. }
  1122. static uint8_t hal_rx_get_to_ds_flag_6122(uint8_t *buf)
  1123. {
  1124. return HAL_RX_GET_TO_DS_FLAG(buf);
  1125. }
  1126. static uint8_t hal_rx_get_mac_addr2_valid_6122(uint8_t *buf)
  1127. {
  1128. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1129. }
  1130. static uint8_t hal_rx_get_filter_category_6122(uint8_t *buf)
  1131. {
  1132. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1133. }
  1134. static uint32_t
  1135. hal_rx_get_ppdu_id_6122(uint8_t *buf)
  1136. {
  1137. struct rx_mpdu_info *rx_mpdu_info;
  1138. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1139. rx_mpdu_info =
  1140. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1141. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1142. }
  1143. /**
  1144. * hal_reo_config_6122(): Set reo config parameters
  1145. * @soc: hal soc handle
  1146. * @reg_val: value to be set
  1147. * @reo_params: reo parameters
  1148. *
  1149. * Return: void
  1150. */
  1151. static void
  1152. hal_reo_config_6122(struct hal_soc *soc,
  1153. uint32_t reg_val,
  1154. struct hal_reo_params *reo_params)
  1155. {
  1156. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1157. }
  1158. /**
  1159. * hal_rx_msdu_desc_info_get_ptr_6122() - Get msdu desc info ptr
  1160. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1161. *
  1162. * Return - Pointer to rx_msdu_desc_info structure.
  1163. *
  1164. */
  1165. static void *hal_rx_msdu_desc_info_get_ptr_6122(void *msdu_details_ptr)
  1166. {
  1167. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1168. }
  1169. /**
  1170. * hal_rx_link_desc_msdu0_ptr_6122 - Get pointer to rx_msdu details
  1171. * @link_desc - Pointer to link desc
  1172. *
  1173. * Return - Pointer to rx_msdu_details structure
  1174. *
  1175. */
  1176. static void *hal_rx_link_desc_msdu0_ptr_6122(void *link_desc)
  1177. {
  1178. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1179. }
  1180. /**
  1181. * hal_rx_msdu_flow_idx_get_6122: API to get flow index
  1182. * from rx_msdu_end TLV
  1183. * @buf: pointer to the start of RX PKT TLV headers
  1184. *
  1185. * Return: flow index value from MSDU END TLV
  1186. */
  1187. static inline uint32_t hal_rx_msdu_flow_idx_get_6122(uint8_t *buf)
  1188. {
  1189. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1190. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1191. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1192. }
  1193. /**
  1194. * hal_rx_msdu_flow_idx_invalid_6122: API to get flow index invalid
  1195. * from rx_msdu_end TLV
  1196. * @buf: pointer to the start of RX PKT TLV headers
  1197. *
  1198. * Return: flow index invalid value from MSDU END TLV
  1199. */
  1200. static bool hal_rx_msdu_flow_idx_invalid_6122(uint8_t *buf)
  1201. {
  1202. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1203. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1204. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1205. }
  1206. /**
  1207. * hal_rx_msdu_flow_idx_timeout_6122: API to get flow index timeout
  1208. * from rx_msdu_end TLV
  1209. * @buf: pointer to the start of RX PKT TLV headers
  1210. *
  1211. * Return: flow index timeout value from MSDU END TLV
  1212. */
  1213. static bool hal_rx_msdu_flow_idx_timeout_6122(uint8_t *buf)
  1214. {
  1215. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1216. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1217. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1218. }
  1219. /**
  1220. * hal_rx_msdu_fse_metadata_get_6122: API to get FSE metadata
  1221. * from rx_msdu_end TLV
  1222. * @buf: pointer to the start of RX PKT TLV headers
  1223. *
  1224. * Return: fse metadata value from MSDU END TLV
  1225. */
  1226. static uint32_t hal_rx_msdu_fse_metadata_get_6122(uint8_t *buf)
  1227. {
  1228. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1229. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1230. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1231. }
  1232. /**
  1233. * hal_rx_msdu_cce_metadata_get_6122: API to get CCE metadata
  1234. * from rx_msdu_end TLV
  1235. * @buf: pointer to the start of RX PKT TLV headers
  1236. *
  1237. * Return: cce_metadata
  1238. */
  1239. static uint16_t
  1240. hal_rx_msdu_cce_metadata_get_6122(uint8_t *buf)
  1241. {
  1242. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1243. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1244. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1245. }
  1246. /**
  1247. * hal_rx_msdu_get_flow_params_6122: API to get flow index, flow index invalid
  1248. * and flow index timeout from rx_msdu_end TLV
  1249. * @buf: pointer to the start of RX PKT TLV headers
  1250. * @flow_invalid: pointer to return value of flow_idx_valid
  1251. * @flow_timeout: pointer to return value of flow_idx_timeout
  1252. * @flow_index: pointer to return value of flow_idx
  1253. *
  1254. * Return: none
  1255. */
  1256. static inline void
  1257. hal_rx_msdu_get_flow_params_6122(uint8_t *buf,
  1258. bool *flow_invalid,
  1259. bool *flow_timeout,
  1260. uint32_t *flow_index)
  1261. {
  1262. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1263. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1264. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1265. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1266. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1267. }
  1268. /**
  1269. * hal_rx_tlv_get_tcp_chksum_6122() - API to get tcp checksum
  1270. * @buf: rx_tlv_hdr
  1271. *
  1272. * Return: tcp checksum
  1273. */
  1274. static uint16_t
  1275. hal_rx_tlv_get_tcp_chksum_6122(uint8_t *buf)
  1276. {
  1277. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1278. }
  1279. /**
  1280. * hal_rx_get_rx_sequence_6122(): Function to retrieve rx sequence number
  1281. *
  1282. * @nbuf: Network buffer
  1283. * Returns: rx sequence number
  1284. */
  1285. static
  1286. uint16_t hal_rx_get_rx_sequence_6122(uint8_t *buf)
  1287. {
  1288. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1289. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1290. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1291. }
  1292. /**
  1293. * hal_get_window_address_6122(): Function to get hp/tp address
  1294. * @hal_soc: Pointer to hal_soc
  1295. * @addr: address offset of register
  1296. *
  1297. * Return: modified address offset of register
  1298. */
  1299. #define SPRUCE_SEQ_WCSS_UMAC_OFFSET 0x00a00000
  1300. #define SPRUCE_CE_WFSS_CE_REG_BASE 0x3B80000
  1301. static inline qdf_iomem_t hal_get_window_address_6122(struct hal_soc *hal_soc,
  1302. qdf_iomem_t addr)
  1303. {
  1304. uint32_t offset = addr - hal_soc->dev_base_addr;
  1305. qdf_iomem_t new_offset;
  1306. /*
  1307. * If offset lies within DP register range, use 3rd window to write
  1308. * into DP region.
  1309. */
  1310. if ((offset ^ SPRUCE_SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1311. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1312. (offset & WINDOW_RANGE_MASK));
  1313. /*
  1314. * If offset lies within CE register range, use 2nd window to write
  1315. * into CE region.
  1316. */
  1317. } else if ((offset ^ SPRUCE_CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1318. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1319. (offset & WINDOW_RANGE_MASK));
  1320. } else {
  1321. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1322. "%s: ERROR: Accessing Wrong register\n", __func__);
  1323. qdf_assert_always(0);
  1324. return 0;
  1325. }
  1326. return new_offset;
  1327. }
  1328. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1329. {
  1330. /* Write value into window configuration register */
  1331. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1332. WINDOW_CONFIGURATION_VALUE_6122);
  1333. }
  1334. /**
  1335. * hal_rx_msdu_packet_metadata_get_6122(): API to get the
  1336. * msdu information from rx_msdu_end TLV
  1337. *
  1338. * @ buf: pointer to the start of RX PKT TLV headers
  1339. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1340. */
  1341. static void
  1342. hal_rx_msdu_packet_metadata_get_6122(uint8_t *buf,
  1343. void *msdu_pkt_metadata)
  1344. {
  1345. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1346. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1347. struct hal_rx_msdu_metadata *msdu_metadata =
  1348. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1349. msdu_metadata->l3_hdr_pad =
  1350. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1351. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1352. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1353. msdu_metadata->sa_sw_peer_id =
  1354. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1355. }
  1356. /**
  1357. * hal_rx_flow_setup_fse_6122() - Setup a flow search entry in HW FST
  1358. * @fst: Pointer to the Rx Flow Search Table
  1359. * @table_offset: offset into the table where the flow is to be setup
  1360. * @flow: Flow Parameters
  1361. *
  1362. * Return: Success/Failure
  1363. */
  1364. static void *
  1365. hal_rx_flow_setup_fse_6122(uint8_t *rx_fst, uint32_t table_offset,
  1366. uint8_t *rx_flow)
  1367. {
  1368. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1369. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1370. uint8_t *fse;
  1371. bool fse_valid;
  1372. if (table_offset >= fst->max_entries) {
  1373. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1374. "HAL FSE table offset %u exceeds max entries %u",
  1375. table_offset, fst->max_entries);
  1376. return NULL;
  1377. }
  1378. fse = (uint8_t *)fst->base_vaddr +
  1379. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1380. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1381. if (fse_valid) {
  1382. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1383. "HAL FSE %pK already valid", fse);
  1384. return NULL;
  1385. }
  1386. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1387. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1388. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1389. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1390. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1391. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1392. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1393. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1394. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1395. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1396. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1397. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1398. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1399. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1400. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1401. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1402. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1403. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1404. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1405. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1406. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1407. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1408. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1409. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1410. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1411. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1412. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1413. (flow->tuple_info.dest_port));
  1414. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1417. (flow->tuple_info.src_port));
  1418. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1419. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1420. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1421. flow->tuple_info.l4_protocol);
  1422. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1423. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1424. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1425. flow->reo_destination_handler);
  1426. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1427. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1428. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1429. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1430. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1431. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1432. flow->fse_metadata);
  1433. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1434. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1435. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1436. REO_DESTINATION_INDICATION,
  1437. flow->reo_destination_indication);
  1438. /* Reset all the other fields in FSE */
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1440. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1441. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1442. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1444. return fse;
  1445. }
  1446. void hal_compute_reo_remap_ix2_ix3_6122(uint32_t *ring, uint32_t num_rings,
  1447. uint32_t *remap1, uint32_t *remap2)
  1448. {
  1449. switch (num_rings) {
  1450. case 1:
  1451. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1452. HAL_REO_REMAP_IX2(ring[0], 17) |
  1453. HAL_REO_REMAP_IX2(ring[0], 18) |
  1454. HAL_REO_REMAP_IX2(ring[0], 19) |
  1455. HAL_REO_REMAP_IX2(ring[0], 20) |
  1456. HAL_REO_REMAP_IX2(ring[0], 21) |
  1457. HAL_REO_REMAP_IX2(ring[0], 22) |
  1458. HAL_REO_REMAP_IX2(ring[0], 23);
  1459. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1460. HAL_REO_REMAP_IX3(ring[0], 25) |
  1461. HAL_REO_REMAP_IX3(ring[0], 26) |
  1462. HAL_REO_REMAP_IX3(ring[0], 27) |
  1463. HAL_REO_REMAP_IX3(ring[0], 28) |
  1464. HAL_REO_REMAP_IX3(ring[0], 29) |
  1465. HAL_REO_REMAP_IX3(ring[0], 30) |
  1466. HAL_REO_REMAP_IX3(ring[0], 31);
  1467. break;
  1468. case 2:
  1469. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1470. HAL_REO_REMAP_IX2(ring[0], 17) |
  1471. HAL_REO_REMAP_IX2(ring[1], 18) |
  1472. HAL_REO_REMAP_IX2(ring[1], 19) |
  1473. HAL_REO_REMAP_IX2(ring[0], 20) |
  1474. HAL_REO_REMAP_IX2(ring[0], 21) |
  1475. HAL_REO_REMAP_IX2(ring[1], 22) |
  1476. HAL_REO_REMAP_IX2(ring[1], 23);
  1477. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1478. HAL_REO_REMAP_IX3(ring[0], 25) |
  1479. HAL_REO_REMAP_IX3(ring[1], 26) |
  1480. HAL_REO_REMAP_IX3(ring[1], 27) |
  1481. HAL_REO_REMAP_IX3(ring[0], 28) |
  1482. HAL_REO_REMAP_IX3(ring[0], 29) |
  1483. HAL_REO_REMAP_IX3(ring[1], 30) |
  1484. HAL_REO_REMAP_IX3(ring[1], 31);
  1485. break;
  1486. case 3:
  1487. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1488. HAL_REO_REMAP_IX2(ring[1], 17) |
  1489. HAL_REO_REMAP_IX2(ring[2], 18) |
  1490. HAL_REO_REMAP_IX2(ring[0], 19) |
  1491. HAL_REO_REMAP_IX2(ring[1], 20) |
  1492. HAL_REO_REMAP_IX2(ring[2], 21) |
  1493. HAL_REO_REMAP_IX2(ring[0], 22) |
  1494. HAL_REO_REMAP_IX2(ring[1], 23);
  1495. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1496. HAL_REO_REMAP_IX3(ring[0], 25) |
  1497. HAL_REO_REMAP_IX3(ring[1], 26) |
  1498. HAL_REO_REMAP_IX3(ring[2], 27) |
  1499. HAL_REO_REMAP_IX3(ring[0], 28) |
  1500. HAL_REO_REMAP_IX3(ring[1], 29) |
  1501. HAL_REO_REMAP_IX3(ring[2], 30) |
  1502. HAL_REO_REMAP_IX3(ring[0], 31);
  1503. break;
  1504. case 4:
  1505. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1506. HAL_REO_REMAP_IX2(ring[1], 17) |
  1507. HAL_REO_REMAP_IX2(ring[2], 18) |
  1508. HAL_REO_REMAP_IX2(ring[3], 19) |
  1509. HAL_REO_REMAP_IX2(ring[0], 20) |
  1510. HAL_REO_REMAP_IX2(ring[1], 21) |
  1511. HAL_REO_REMAP_IX2(ring[2], 22) |
  1512. HAL_REO_REMAP_IX2(ring[3], 23);
  1513. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1514. HAL_REO_REMAP_IX3(ring[1], 25) |
  1515. HAL_REO_REMAP_IX3(ring[2], 26) |
  1516. HAL_REO_REMAP_IX3(ring[3], 27) |
  1517. HAL_REO_REMAP_IX3(ring[0], 28) |
  1518. HAL_REO_REMAP_IX3(ring[1], 29) |
  1519. HAL_REO_REMAP_IX3(ring[2], 30) |
  1520. HAL_REO_REMAP_IX3(ring[3], 31);
  1521. break;
  1522. }
  1523. }
  1524. static void hal_hw_txrx_ops_attach_qcn6122(struct hal_soc *hal_soc)
  1525. {
  1526. /* init and setup */
  1527. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1528. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1529. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1530. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1531. hal_soc->ops->hal_get_window_address = hal_get_window_address_6122;
  1532. /* tx */
  1533. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1534. hal_tx_desc_set_dscp_tid_table_id_6122;
  1535. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6122;
  1536. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6122;
  1537. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6122;
  1538. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1539. hal_tx_desc_set_buf_addr_generic_li;
  1540. hal_soc->ops->hal_tx_desc_set_search_type =
  1541. hal_tx_desc_set_search_type_generic_li;
  1542. hal_soc->ops->hal_tx_desc_set_search_index =
  1543. hal_tx_desc_set_search_index_generic_li;
  1544. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1545. hal_tx_desc_set_cache_set_num_generic_li;
  1546. hal_soc->ops->hal_tx_comp_get_status =
  1547. hal_tx_comp_get_status_generic_li;
  1548. hal_soc->ops->hal_tx_comp_get_release_reason =
  1549. hal_tx_comp_get_release_reason_generic_li;
  1550. hal_soc->ops->hal_get_wbm_internal_error =
  1551. hal_get_wbm_internal_error_generic_li;
  1552. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6122;
  1553. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1554. hal_tx_init_cmd_credit_ring_6122;
  1555. /* rx */
  1556. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1557. hal_rx_msdu_start_nss_get_6122;
  1558. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1559. hal_rx_mon_hw_desc_get_mpdu_status_6122;
  1560. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6122;
  1561. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1562. hal_rx_proc_phyrx_other_receive_info_tlv_6122;
  1563. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1564. hal_rx_dump_msdu_start_tlv_6122;
  1565. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6122;
  1566. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6122;
  1567. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1568. hal_rx_mpdu_start_tid_get_6122;
  1569. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1570. hal_rx_msdu_start_reception_type_get_6122;
  1571. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1572. hal_rx_msdu_end_da_idx_get_6122;
  1573. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1574. hal_rx_msdu_desc_info_get_ptr_6122;
  1575. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1576. hal_rx_link_desc_msdu0_ptr_6122;
  1577. hal_soc->ops->hal_reo_status_get_header =
  1578. hal_reo_status_get_header_6122;
  1579. hal_soc->ops->hal_rx_status_get_tlv_info =
  1580. hal_rx_status_get_tlv_info_generic_li;
  1581. hal_soc->ops->hal_rx_wbm_err_info_get =
  1582. hal_rx_wbm_err_info_get_generic_li;
  1583. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1584. hal_rx_dump_mpdu_start_tlv_generic_li;
  1585. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1586. hal_tx_set_pcp_tid_map_generic_li;
  1587. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1588. hal_tx_update_pcp_tid_generic_li;
  1589. hal_soc->ops->hal_tx_set_tidmap_prty =
  1590. hal_tx_update_tidmap_prty_generic_li;
  1591. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1592. hal_rx_get_rx_fragment_number_6122;
  1593. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1594. hal_rx_msdu_end_da_is_mcbc_get_6122;
  1595. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1596. hal_rx_msdu_end_sa_is_valid_get_6122;
  1597. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1598. hal_rx_msdu_end_sa_idx_get_6122;
  1599. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1600. hal_rx_desc_is_first_msdu_6122;
  1601. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1602. hal_rx_msdu_end_l3_hdr_padding_get_6122;
  1603. hal_soc->ops->hal_rx_encryption_info_valid =
  1604. hal_rx_encryption_info_valid_6122;
  1605. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6122;
  1606. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1607. hal_rx_msdu_end_first_msdu_get_6122;
  1608. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1609. hal_rx_msdu_end_da_is_valid_get_6122;
  1610. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1611. hal_rx_msdu_end_last_msdu_get_6122;
  1612. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1613. hal_rx_get_mpdu_mac_ad4_valid_6122;
  1614. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1615. hal_rx_mpdu_start_sw_peer_id_get_6122;
  1616. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6122;
  1617. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6122;
  1618. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1619. hal_rx_get_mpdu_frame_control_valid_6122;
  1620. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6122;
  1621. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6122;
  1622. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6122;
  1623. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6122;
  1624. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1625. hal_rx_get_mpdu_sequence_control_valid_6122;
  1626. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6122;
  1627. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6122;
  1628. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1629. hal_rx_hw_desc_get_ppduid_get_6122;
  1630. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1631. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122;
  1632. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1633. hal_rx_msdu_end_sa_sw_peer_id_get_6122;
  1634. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1635. hal_rx_msdu0_buffer_addr_lsb_6122;
  1636. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1637. hal_rx_msdu_desc_info_ptr_get_6122;
  1638. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6122;
  1639. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6122;
  1640. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6122;
  1641. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6122;
  1642. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1643. hal_rx_get_mac_addr2_valid_6122;
  1644. hal_soc->ops->hal_rx_get_filter_category =
  1645. hal_rx_get_filter_category_6122;
  1646. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6122;
  1647. hal_soc->ops->hal_reo_config = hal_reo_config_6122;
  1648. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6122;
  1649. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1650. hal_rx_msdu_flow_idx_invalid_6122;
  1651. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1652. hal_rx_msdu_flow_idx_timeout_6122;
  1653. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1654. hal_rx_msdu_fse_metadata_get_6122;
  1655. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1656. hal_rx_msdu_cce_metadata_get_6122;
  1657. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1658. hal_rx_msdu_get_flow_params_6122;
  1659. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1660. hal_rx_tlv_get_tcp_chksum_6122;
  1661. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6122;
  1662. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1663. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6122;
  1664. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6122;
  1665. #endif
  1666. /* rx - msdu fast path info fields */
  1667. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1668. hal_rx_msdu_packet_metadata_get_6122;
  1669. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1670. hal_rx_mpdu_start_tlv_tag_valid_6122;
  1671. hal_soc->ops->hal_rx_sw_mon_desc_info_get =
  1672. hal_rx_sw_mon_desc_info_get_6122;
  1673. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1674. hal_rx_wbm_err_msdu_continuation_get_6122;
  1675. /* rx - TLV struct offsets */
  1676. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1677. hal_rx_msdu_end_offset_get_generic;
  1678. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1679. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1680. hal_rx_msdu_start_offset_get_generic;
  1681. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1682. hal_rx_mpdu_start_offset_get_generic;
  1683. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1684. hal_rx_mpdu_end_offset_get_generic;
  1685. #ifndef NO_RX_PKT_HDR_TLV
  1686. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1687. hal_rx_pkt_tlv_offset_get_generic;
  1688. #endif
  1689. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6122;
  1690. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1691. hal_compute_reo_remap_ix2_ix3_6122;
  1692. hal_soc->ops->hal_setup_link_idle_list =
  1693. hal_setup_link_idle_list_generic_li;
  1694. };
  1695. struct hal_hw_srng_config hw_srng_table_6122[] = {
  1696. /* TODO: max_rings can populated by querying HW capabilities */
  1697. { /* REO_DST */
  1698. .start_ring_id = HAL_SRNG_REO2SW1,
  1699. .max_rings = 4,
  1700. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1701. .lmac_ring = FALSE,
  1702. .ring_dir = HAL_SRNG_DST_RING,
  1703. .reg_start = {
  1704. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1705. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1706. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1707. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1708. },
  1709. .reg_size = {
  1710. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1711. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1712. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1713. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1714. },
  1715. .max_size =
  1716. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1717. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1718. },
  1719. { /* REO_EXCEPTION */
  1720. /* Designating REO2TCL ring as exception ring. This ring is
  1721. * similar to other REO2SW rings though it is named as REO2TCL.
  1722. * Any of theREO2SW rings can be used as exception ring.
  1723. */
  1724. .start_ring_id = HAL_SRNG_REO2TCL,
  1725. .max_rings = 1,
  1726. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1727. .lmac_ring = FALSE,
  1728. .ring_dir = HAL_SRNG_DST_RING,
  1729. .reg_start = {
  1730. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1731. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1732. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1733. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1734. },
  1735. /* Single ring - provide ring size if multiple rings of this
  1736. * type are supported
  1737. */
  1738. .reg_size = {},
  1739. .max_size =
  1740. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1741. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1742. },
  1743. { /* REO_REINJECT */
  1744. .start_ring_id = HAL_SRNG_SW2REO,
  1745. .max_rings = 1,
  1746. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1747. .lmac_ring = FALSE,
  1748. .ring_dir = HAL_SRNG_SRC_RING,
  1749. .reg_start = {
  1750. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1751. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1752. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1753. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1754. },
  1755. /* Single ring - provide ring size if multiple rings of this
  1756. * type are supported
  1757. */
  1758. .reg_size = {},
  1759. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1760. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1761. },
  1762. { /* REO_CMD */
  1763. .start_ring_id = HAL_SRNG_REO_CMD,
  1764. .max_rings = 1,
  1765. .entry_size = (sizeof(struct tlv_32_hdr) +
  1766. sizeof(struct reo_get_queue_stats)) >> 2,
  1767. .lmac_ring = FALSE,
  1768. .ring_dir = HAL_SRNG_SRC_RING,
  1769. .reg_start = {
  1770. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1771. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1772. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1773. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1774. },
  1775. /* Single ring - provide ring size if multiple rings of this
  1776. * type are supported
  1777. */
  1778. .reg_size = {},
  1779. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1780. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1781. },
  1782. { /* REO_STATUS */
  1783. .start_ring_id = HAL_SRNG_REO_STATUS,
  1784. .max_rings = 1,
  1785. .entry_size = (sizeof(struct tlv_32_hdr) +
  1786. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1787. .lmac_ring = FALSE,
  1788. .ring_dir = HAL_SRNG_DST_RING,
  1789. .reg_start = {
  1790. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1791. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1792. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1793. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1794. },
  1795. /* Single ring - provide ring size if multiple rings of this
  1796. * type are supported
  1797. */
  1798. .reg_size = {},
  1799. .max_size =
  1800. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1801. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1802. },
  1803. { /* TCL_DATA */
  1804. .start_ring_id = HAL_SRNG_SW2TCL1,
  1805. .max_rings = 3,
  1806. .entry_size = (sizeof(struct tlv_32_hdr) +
  1807. sizeof(struct tcl_data_cmd)) >> 2,
  1808. .lmac_ring = FALSE,
  1809. .ring_dir = HAL_SRNG_SRC_RING,
  1810. .reg_start = {
  1811. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1812. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1813. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1814. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1815. },
  1816. .reg_size = {
  1817. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1818. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1819. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1820. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1821. },
  1822. .max_size =
  1823. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1824. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1825. },
  1826. { /* TCL_CMD/CREDIT */
  1827. /* qca8074v2 and qcn6122 uses this ring for data commands */
  1828. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1829. .max_rings = 1,
  1830. .entry_size = (sizeof(struct tlv_32_hdr) +
  1831. sizeof(struct tcl_data_cmd)) >> 2,
  1832. .lmac_ring = FALSE,
  1833. .ring_dir = HAL_SRNG_SRC_RING,
  1834. .reg_start = {
  1835. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1836. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1837. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1838. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1839. },
  1840. /* Single ring - provide ring size if multiple rings of this
  1841. * type are supported
  1842. */
  1843. .reg_size = {},
  1844. .max_size =
  1845. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1846. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1847. },
  1848. { /* TCL_STATUS */
  1849. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1850. .max_rings = 1,
  1851. .entry_size = (sizeof(struct tlv_32_hdr) +
  1852. sizeof(struct tcl_status_ring)) >> 2,
  1853. .lmac_ring = FALSE,
  1854. .ring_dir = HAL_SRNG_DST_RING,
  1855. .reg_start = {
  1856. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1857. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1858. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1859. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1860. },
  1861. /* Single ring - provide ring size if multiple rings of this
  1862. * type are supported
  1863. */
  1864. .reg_size = {},
  1865. .max_size =
  1866. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1867. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1868. },
  1869. { /* CE_SRC */
  1870. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1871. .max_rings = 12,
  1872. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1873. .lmac_ring = FALSE,
  1874. .ring_dir = HAL_SRNG_SRC_RING,
  1875. .reg_start = {
  1876. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1877. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1878. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1879. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1880. },
  1881. .reg_size = {
  1882. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1883. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1884. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1885. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1886. },
  1887. .max_size =
  1888. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1889. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1890. },
  1891. { /* CE_DST */
  1892. .start_ring_id = HAL_SRNG_CE_0_DST,
  1893. .max_rings = 12,
  1894. .entry_size = 8 >> 2,
  1895. /*TODO: entry_size above should actually be
  1896. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1897. * of struct ce_dst_desc in HW header files
  1898. */
  1899. .lmac_ring = FALSE,
  1900. .ring_dir = HAL_SRNG_SRC_RING,
  1901. .reg_start = {
  1902. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1903. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1904. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1905. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1906. },
  1907. .reg_size = {
  1908. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1909. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1910. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1911. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1912. },
  1913. .max_size =
  1914. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1915. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1916. },
  1917. { /* CE_DST_STATUS */
  1918. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1919. .max_rings = 12,
  1920. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1921. .lmac_ring = FALSE,
  1922. .ring_dir = HAL_SRNG_DST_RING,
  1923. .reg_start = {
  1924. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1925. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1926. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1927. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1928. },
  1929. /* TODO: check destination status ring registers */
  1930. .reg_size = {
  1931. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1932. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1933. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1934. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1935. },
  1936. .max_size =
  1937. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1938. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1939. },
  1940. { /* WBM_IDLE_LINK */
  1941. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1942. .max_rings = 1,
  1943. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1944. .lmac_ring = FALSE,
  1945. .ring_dir = HAL_SRNG_SRC_RING,
  1946. .reg_start = {
  1947. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1948. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1949. },
  1950. /* Single ring - provide ring size if multiple rings of this
  1951. * type are supported
  1952. */
  1953. .reg_size = {},
  1954. .max_size =
  1955. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1956. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1957. },
  1958. { /* SW2WBM_RELEASE */
  1959. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1960. .max_rings = 1,
  1961. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1962. .lmac_ring = FALSE,
  1963. .ring_dir = HAL_SRNG_SRC_RING,
  1964. .reg_start = {
  1965. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1966. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1967. },
  1968. /* Single ring - provide ring size if multiple rings of this
  1969. * type are supported
  1970. */
  1971. .reg_size = {},
  1972. .max_size =
  1973. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1974. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1975. },
  1976. { /* WBM2SW_RELEASE */
  1977. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1978. .max_rings = 4,
  1979. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1980. .lmac_ring = FALSE,
  1981. .ring_dir = HAL_SRNG_DST_RING,
  1982. .reg_start = {
  1983. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1984. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1985. },
  1986. .reg_size = {
  1987. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1988. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1989. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1990. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1991. },
  1992. .max_size =
  1993. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1994. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1995. },
  1996. { /* RXDMA_BUF */
  1997. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1998. #ifdef IPA_OFFLOAD
  1999. .max_rings = 3,
  2000. #else
  2001. .max_rings = 2,
  2002. #endif
  2003. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2004. .lmac_ring = TRUE,
  2005. .ring_dir = HAL_SRNG_SRC_RING,
  2006. /* reg_start is not set because LMAC rings are not accessed
  2007. * from host
  2008. */
  2009. .reg_start = {},
  2010. .reg_size = {},
  2011. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2012. },
  2013. { /* RXDMA_DST */
  2014. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2015. .max_rings = 1,
  2016. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2017. .lmac_ring = TRUE,
  2018. .ring_dir = HAL_SRNG_DST_RING,
  2019. /* reg_start is not set because LMAC rings are not accessed
  2020. * from host
  2021. */
  2022. .reg_start = {},
  2023. .reg_size = {},
  2024. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2025. },
  2026. { /* RXDMA_MONITOR_BUF */
  2027. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2028. .max_rings = 1,
  2029. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2030. .lmac_ring = TRUE,
  2031. .ring_dir = HAL_SRNG_SRC_RING,
  2032. /* reg_start is not set because LMAC rings are not accessed
  2033. * from host
  2034. */
  2035. .reg_start = {},
  2036. .reg_size = {},
  2037. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2038. },
  2039. { /* RXDMA_MONITOR_STATUS */
  2040. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2041. .max_rings = 1,
  2042. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2043. .lmac_ring = TRUE,
  2044. .ring_dir = HAL_SRNG_SRC_RING,
  2045. /* reg_start is not set because LMAC rings are not accessed
  2046. * from host
  2047. */
  2048. .reg_start = {},
  2049. .reg_size = {},
  2050. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2051. },
  2052. { /* RXDMA_MONITOR_DST */
  2053. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2054. .max_rings = 1,
  2055. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2056. .lmac_ring = TRUE,
  2057. .ring_dir = HAL_SRNG_DST_RING,
  2058. /* reg_start is not set because LMAC rings are not accessed
  2059. * from host
  2060. */
  2061. .reg_start = {},
  2062. .reg_size = {},
  2063. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2064. },
  2065. { /* RXDMA_MONITOR_DESC */
  2066. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2067. .max_rings = 1,
  2068. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2069. .lmac_ring = TRUE,
  2070. .ring_dir = HAL_SRNG_SRC_RING,
  2071. /* reg_start is not set because LMAC rings are not accessed
  2072. * from host
  2073. */
  2074. .reg_start = {},
  2075. .reg_size = {},
  2076. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2077. },
  2078. { /* DIR_BUF_RX_DMA_SRC */
  2079. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2080. /* one ring for spectral and one ring for cfr */
  2081. .max_rings = 2,
  2082. .entry_size = 2,
  2083. .lmac_ring = TRUE,
  2084. .ring_dir = HAL_SRNG_SRC_RING,
  2085. /* reg_start is not set because LMAC rings are not accessed
  2086. * from host
  2087. */
  2088. .reg_start = {},
  2089. .reg_size = {},
  2090. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2091. },
  2092. #ifdef WLAN_FEATURE_CIF_CFR
  2093. { /* WIFI_POS_SRC */
  2094. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2095. .max_rings = 1,
  2096. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2097. .lmac_ring = TRUE,
  2098. .ring_dir = HAL_SRNG_SRC_RING,
  2099. /* reg_start is not set because LMAC rings are not accessed
  2100. * from host
  2101. */
  2102. .reg_start = {},
  2103. .reg_size = {},
  2104. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2105. },
  2106. #endif
  2107. { /* REO2PPE */ 0},
  2108. { /* PPE2TCL */ 0},
  2109. { /* PPE_RELEASE */ 0},
  2110. { /* TX_MONITOR_BUF */ 0},
  2111. { /* TX_MONITOR_DST */ 0},
  2112. { /* SW2RXDMA_NEW */ 0},
  2113. };
  2114. /**
  2115. * hal_qcn6122_attach()- Attach 6122 target specific hal_soc ops,
  2116. * offset and srng table
  2117. * Return: void
  2118. */
  2119. void hal_qcn6122_attach(struct hal_soc *hal_soc)
  2120. {
  2121. hal_soc->hw_srng_table = hw_srng_table_6122;
  2122. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2123. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2124. hal_hw_txrx_ops_attach_qcn6122(hal_soc);
  2125. if (hal_soc->static_window_map)
  2126. hal_write_window_register(hal_soc);
  2127. }