hal_8074v2.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_li_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_flow.h"
  25. #include "rx_flow_search_entry.h"
  26. #include "hal_rx_flow_info.h"
  27. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  28. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  33. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  34. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  35. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  36. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  41. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  42. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  52. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  56. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  57. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  58. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  61. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  63. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  66. STATUS_HEADER_REO_STATUS_NUMBER
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  68. STATUS_HEADER_TIMESTAMP
  69. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  70. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  71. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  72. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  73. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  74. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  78. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  84. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  88. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  92. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  95. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  96. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  99. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  100. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  105. #include "hal_8074v2_tx.h"
  106. #include "hal_8074v2_rx.h"
  107. #include <hal_generic_api.h>
  108. #include "hal_li_rx.h"
  109. #include "hal_li_api.h"
  110. #include "hal_li_generic_api.h"
  111. /**
  112. * hal_rx_get_rx_fragment_number_8074v2(): Function to retrieve
  113. * rx fragment number
  114. *
  115. * @nbuf: Network buffer
  116. * Returns: rx fragment number
  117. */
  118. static
  119. uint8_t hal_rx_get_rx_fragment_number_8074v2(uint8_t *buf)
  120. {
  121. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  122. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  123. /* Return first 4 bits as fragment number */
  124. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  125. DOT11_SEQ_FRAG_MASK;
  126. }
  127. /**
  128. * hal_rx_msdu_end_da_is_mcbc_get_8074v2: API to check if pkt is MCBC
  129. * from rx_msdu_end TLV
  130. *
  131. * @ buf: pointer to the start of RX PKT TLV headers
  132. * Return: da_is_mcbc
  133. */
  134. static uint8_t
  135. hal_rx_msdu_end_da_is_mcbc_get_8074v2(uint8_t *buf)
  136. {
  137. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  138. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  139. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  140. }
  141. /**
  142. * hal_rx_msdu_end_sa_is_valid_get_8074v2(): API to get_8074v2 the
  143. * sa_is_valid bit from rx_msdu_end TLV
  144. *
  145. * @ buf: pointer to the start of RX PKT TLV headers
  146. * Return: sa_is_valid bit
  147. */
  148. static uint8_t
  149. hal_rx_msdu_end_sa_is_valid_get_8074v2(uint8_t *buf)
  150. {
  151. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  152. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  153. uint8_t sa_is_valid;
  154. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  155. return sa_is_valid;
  156. }
  157. /**
  158. * hal_rx_msdu_end_sa_idx_get_8074v2(): API to get_8074v2 the
  159. * sa_idx from rx_msdu_end TLV
  160. *
  161. * @ buf: pointer to the start of RX PKT TLV headers
  162. * Return: sa_idx (SA AST index)
  163. */
  164. static uint16_t hal_rx_msdu_end_sa_idx_get_8074v2(uint8_t *buf)
  165. {
  166. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  167. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  168. uint16_t sa_idx;
  169. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  170. return sa_idx;
  171. }
  172. /**
  173. * hal_rx_desc_is_first_msdu_8074v2() - Check if first msdu
  174. *
  175. * @hal_soc_hdl: hal_soc handle
  176. * @hw_desc_addr: hardware descriptor address
  177. *
  178. * Return: 0 - success/ non-zero failure
  179. */
  180. static uint32_t hal_rx_desc_is_first_msdu_8074v2(void *hw_desc_addr)
  181. {
  182. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  183. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  184. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  185. }
  186. /**
  187. * hal_rx_msdu_end_l3_hdr_padding_get_8074v2(): API to get_8074v2 the
  188. * l3_header padding from rx_msdu_end TLV
  189. *
  190. * @ buf: pointer to the start of RX PKT TLV headers
  191. * Return: number of l3 header padding bytes
  192. */
  193. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_8074v2(uint8_t *buf)
  194. {
  195. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  196. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  197. uint32_t l3_header_padding;
  198. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  199. return l3_header_padding;
  200. }
  201. /*
  202. * @ hal_rx_encryption_info_valid_8074v2: Returns encryption type.
  203. *
  204. * @ buf: rx_tlv_hdr of the received packet
  205. * @ Return: encryption type
  206. */
  207. static uint32_t hal_rx_encryption_info_valid_8074v2(uint8_t *buf)
  208. {
  209. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  210. struct rx_mpdu_start *mpdu_start =
  211. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  212. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  213. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  214. return encryption_info;
  215. }
  216. /*
  217. * @ hal_rx_print_pn_8074v2: Prints the PN of rx packet.
  218. *
  219. * @ buf: rx_tlv_hdr of the received packet
  220. * @ Return: void
  221. */
  222. static void hal_rx_print_pn_8074v2(uint8_t *buf)
  223. {
  224. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  225. struct rx_mpdu_start *mpdu_start =
  226. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  227. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  228. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  229. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  230. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  231. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  232. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  233. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  234. }
  235. /**
  236. * hal_rx_msdu_end_first_msdu_get_8074v2: API to get first msdu status
  237. * from rx_msdu_end TLV
  238. *
  239. * @ buf: pointer to the start of RX PKT TLV headers
  240. * Return: first_msdu
  241. */
  242. static uint8_t hal_rx_msdu_end_first_msdu_get_8074v2(uint8_t *buf)
  243. {
  244. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  245. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  246. uint8_t first_msdu;
  247. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  248. return first_msdu;
  249. }
  250. /**
  251. * hal_rx_msdu_end_da_is_valid_get_8074v2: API to check if da is valid
  252. * from rx_msdu_end TLV
  253. *
  254. * @ buf: pointer to the start of RX PKT TLV headers
  255. * Return: da_is_valid
  256. */
  257. static uint8_t hal_rx_msdu_end_da_is_valid_get_8074v2(uint8_t *buf)
  258. {
  259. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  260. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  261. uint8_t da_is_valid;
  262. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  263. return da_is_valid;
  264. }
  265. /**
  266. * hal_rx_msdu_end_last_msdu_get_8074v2: API to get last msdu status
  267. * from rx_msdu_end TLV
  268. *
  269. * @ buf: pointer to the start of RX PKT TLV headers
  270. * Return: last_msdu
  271. */
  272. static uint8_t hal_rx_msdu_end_last_msdu_get_8074v2(uint8_t *buf)
  273. {
  274. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  275. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  276. uint8_t last_msdu;
  277. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  278. return last_msdu;
  279. }
  280. /*
  281. * hal_rx_get_mpdu_mac_ad4_valid_8074v2(): Retrieves if mpdu 4th addr is valid
  282. *
  283. * @nbuf: Network buffer
  284. * Returns: value of mpdu 4th address valid field
  285. */
  286. static bool hal_rx_get_mpdu_mac_ad4_valid_8074v2(uint8_t *buf)
  287. {
  288. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  289. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  290. bool ad4_valid = 0;
  291. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  292. return ad4_valid;
  293. }
  294. /**
  295. * hal_rx_mpdu_start_sw_peer_id_get_8074v2: Retrieve sw peer_id
  296. * @buf: network buffer
  297. *
  298. * Return: sw peer_id
  299. */
  300. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_8074v2(uint8_t *buf)
  301. {
  302. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  303. struct rx_mpdu_start *mpdu_start =
  304. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  305. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  306. &mpdu_start->rx_mpdu_info_details);
  307. }
  308. /*
  309. * hal_rx_mpdu_get_to_ds_8074v2(): API to get the tods info
  310. * from rx_mpdu_start
  311. *
  312. * @buf: pointer to the start of RX PKT TLV header
  313. * Return: uint32_t(to_ds)
  314. */
  315. static uint32_t hal_rx_mpdu_get_to_ds_8074v2(uint8_t *buf)
  316. {
  317. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  318. struct rx_mpdu_start *mpdu_start =
  319. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  320. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  321. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  322. }
  323. /*
  324. * hal_rx_mpdu_get_fr_ds_8074v2(): API to get the from ds info
  325. * from rx_mpdu_start
  326. *
  327. * @buf: pointer to the start of RX PKT TLV header
  328. * Return: uint32_t(fr_ds)
  329. */
  330. static uint32_t hal_rx_mpdu_get_fr_ds_8074v2(uint8_t *buf)
  331. {
  332. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  333. struct rx_mpdu_start *mpdu_start =
  334. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  335. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  336. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  337. }
  338. /*
  339. * hal_rx_get_mpdu_frame_control_valid_8074v2(): Retrieves mpdu
  340. * frame control valid
  341. *
  342. * @nbuf: Network buffer
  343. * Returns: value of frame control valid field
  344. */
  345. static uint8_t hal_rx_get_mpdu_frame_control_valid_8074v2(uint8_t *buf)
  346. {
  347. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  348. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  349. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  350. }
  351. /*
  352. * hal_rx_mpdu_get_addr1_8074v2(): API to check get address1 of the mpdu
  353. *
  354. * @buf: pointer to the start of RX PKT TLV headera
  355. * @mac_addr: pointer to mac address
  356. * Return: success/failure
  357. */
  358. static QDF_STATUS hal_rx_mpdu_get_addr1_8074v2(uint8_t *buf, uint8_t *mac_addr)
  359. {
  360. struct __attribute__((__packed__)) hal_addr1 {
  361. uint32_t ad1_31_0;
  362. uint16_t ad1_47_32;
  363. };
  364. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  365. struct rx_mpdu_start *mpdu_start =
  366. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  367. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  368. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  369. uint32_t mac_addr_ad1_valid;
  370. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  371. if (mac_addr_ad1_valid) {
  372. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  373. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  374. return QDF_STATUS_SUCCESS;
  375. }
  376. return QDF_STATUS_E_FAILURE;
  377. }
  378. /*
  379. * hal_rx_mpdu_get_addr2_8074v2(): API to check get address2 of the mpdu
  380. * in the packet
  381. *
  382. * @buf: pointer to the start of RX PKT TLV header
  383. * @mac_addr: pointer to mac address
  384. * Return: success/failure
  385. */
  386. static QDF_STATUS hal_rx_mpdu_get_addr2_8074v2(uint8_t *buf, uint8_t *mac_addr)
  387. {
  388. struct __attribute__((__packed__)) hal_addr2 {
  389. uint16_t ad2_15_0;
  390. uint32_t ad2_47_16;
  391. };
  392. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  393. struct rx_mpdu_start *mpdu_start =
  394. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  395. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  396. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  397. uint32_t mac_addr_ad2_valid;
  398. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  399. if (mac_addr_ad2_valid) {
  400. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  401. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  402. return QDF_STATUS_SUCCESS;
  403. }
  404. return QDF_STATUS_E_FAILURE;
  405. }
  406. /*
  407. * hal_rx_mpdu_get_addr3_8074v2(): API to get address3 of the mpdu
  408. * in the packet
  409. *
  410. * @buf: pointer to the start of RX PKT TLV header
  411. * @mac_addr: pointer to mac address
  412. * Return: success/failure
  413. */
  414. static QDF_STATUS hal_rx_mpdu_get_addr3_8074v2(uint8_t *buf, uint8_t *mac_addr)
  415. {
  416. struct __attribute__((__packed__)) hal_addr3 {
  417. uint32_t ad3_31_0;
  418. uint16_t ad3_47_32;
  419. };
  420. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  421. struct rx_mpdu_start *mpdu_start =
  422. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  423. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  424. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  425. uint32_t mac_addr_ad3_valid;
  426. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  427. if (mac_addr_ad3_valid) {
  428. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  429. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  430. return QDF_STATUS_SUCCESS;
  431. }
  432. return QDF_STATUS_E_FAILURE;
  433. }
  434. /*
  435. * hal_rx_mpdu_get_addr4_8074v2(): API to get address4 of the mpdu
  436. * in the packet
  437. *
  438. * @buf: pointer to the start of RX PKT TLV header
  439. * @mac_addr: pointer to mac address
  440. * Return: success/failure
  441. */
  442. static QDF_STATUS hal_rx_mpdu_get_addr4_8074v2(uint8_t *buf, uint8_t *mac_addr)
  443. {
  444. struct __attribute__((__packed__)) hal_addr4 {
  445. uint32_t ad4_31_0;
  446. uint16_t ad4_47_32;
  447. };
  448. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  449. struct rx_mpdu_start *mpdu_start =
  450. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  451. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  452. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  453. uint32_t mac_addr_ad4_valid;
  454. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  455. if (mac_addr_ad4_valid) {
  456. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  457. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  458. return QDF_STATUS_SUCCESS;
  459. }
  460. return QDF_STATUS_E_FAILURE;
  461. }
  462. /*
  463. * hal_rx_get_mpdu_sequence_control_valid_8074v2(): Get mpdu
  464. * sequence control valid
  465. *
  466. * @nbuf: Network buffer
  467. * Returns: value of sequence control valid field
  468. */
  469. static uint8_t hal_rx_get_mpdu_sequence_control_valid_8074v2(uint8_t *buf)
  470. {
  471. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  472. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  473. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  474. }
  475. /**
  476. * hal_rx_is_unicast_8074v2: check packet is unicast frame or not.
  477. *
  478. * @ buf: pointer to rx pkt TLV.
  479. *
  480. * Return: true on unicast.
  481. */
  482. static bool hal_rx_is_unicast_8074v2(uint8_t *buf)
  483. {
  484. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  485. struct rx_mpdu_start *mpdu_start =
  486. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  487. uint32_t grp_id;
  488. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  489. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  490. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  491. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  492. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  493. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  494. }
  495. /**
  496. * hal_rx_tid_get_8074v2: get tid based on qos control valid.
  497. * @hal_soc_hdl: hal soc handle
  498. * @buf: pointer to rx pkt TLV.
  499. *
  500. * Return: tid
  501. */
  502. static uint32_t hal_rx_tid_get_8074v2(hal_soc_handle_t hal_soc_hdl,
  503. uint8_t *buf)
  504. {
  505. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  506. struct rx_mpdu_start *mpdu_start =
  507. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  508. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  509. uint8_t qos_control_valid =
  510. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  511. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  512. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  513. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  514. if (qos_control_valid)
  515. return hal_rx_mpdu_start_tid_get_8074v2(buf);
  516. return HAL_RX_NON_QOS_TID;
  517. }
  518. /**
  519. * hal_rx_hw_desc_get_ppduid_get_8074v2(): retrieve ppdu id
  520. * @rx_tlv_hdr: packtet rx tlv header
  521. * @rxdma_dst_ring_desc: rxdma HW descriptor
  522. *
  523. * Return: ppdu id
  524. */
  525. static uint32_t hal_rx_hw_desc_get_ppduid_get_8074v2(void *rx_tlv_hdr,
  526. void *rxdma_dst_ring_desc)
  527. {
  528. struct rx_mpdu_info *rx_mpdu_info;
  529. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  530. rx_mpdu_info =
  531. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  532. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  533. }
  534. /**
  535. * hal_reo_status_get_header_8074v2 - Process reo desc info
  536. * @ring_desc: REO status ring descriptor
  537. * @b - tlv type info
  538. * @h1 - Pointer to hal_reo_status_header where info to be stored
  539. *
  540. * Return - none.
  541. *
  542. */
  543. static void hal_reo_status_get_header_8074v2(hal_ring_desc_t ring_desc, int b,
  544. void *h1)
  545. {
  546. uint32_t *d = (uint32_t *)ring_desc;
  547. uint32_t val1 = 0;
  548. struct hal_reo_status_header *h =
  549. (struct hal_reo_status_header *)h1;
  550. /* Offsets of descriptor fields defined in HW headers start
  551. * from the field after TLV header
  552. */
  553. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  554. switch (b) {
  555. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  556. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  557. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  558. break;
  559. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  560. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  561. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  562. break;
  563. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  564. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  565. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  566. break;
  567. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  568. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  569. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  570. break;
  571. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  572. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  573. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  574. break;
  575. case HAL_REO_DESC_THRES_STATUS_TLV:
  576. val1 =
  577. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  578. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  579. break;
  580. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  581. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  582. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  583. break;
  584. default:
  585. qdf_nofl_err("ERROR: Unknown tlv\n");
  586. break;
  587. }
  588. h->cmd_num =
  589. HAL_GET_FIELD(
  590. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  591. val1);
  592. h->exec_time =
  593. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  594. CMD_EXECUTION_TIME, val1);
  595. h->status =
  596. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  597. REO_CMD_EXECUTION_STATUS, val1);
  598. switch (b) {
  599. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  600. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  601. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  602. break;
  603. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  604. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  605. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  606. break;
  607. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  608. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  609. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  610. break;
  611. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  612. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  613. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  614. break;
  615. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  616. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  617. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  618. break;
  619. case HAL_REO_DESC_THRES_STATUS_TLV:
  620. val1 =
  621. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  622. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  623. break;
  624. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  625. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  626. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  627. break;
  628. default:
  629. qdf_nofl_err("ERROR: Unknown tlv\n");
  630. break;
  631. }
  632. h->tstamp =
  633. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  634. }
  635. /**
  636. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2():
  637. * Retrieve qos control valid bit from the tlv.
  638. * @buf: pointer to rx pkt TLV.
  639. *
  640. * Return: qos control value.
  641. */
  642. static inline uint32_t
  643. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2(uint8_t *buf)
  644. {
  645. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  646. struct rx_mpdu_start *mpdu_start =
  647. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  648. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  649. &mpdu_start->rx_mpdu_info_details);
  650. }
  651. /**
  652. * hal_rx_msdu_end_sa_sw_peer_id_get_8074v2(): API to get the
  653. * sa_sw_peer_id from rx_msdu_end TLV
  654. * @buf: pointer to the start of RX PKT TLV headers
  655. *
  656. * Return: sa_sw_peer_id index
  657. */
  658. static inline uint32_t
  659. hal_rx_msdu_end_sa_sw_peer_id_get_8074v2(uint8_t *buf)
  660. {
  661. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  662. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  663. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  664. }
  665. /**
  666. * hal_tx_desc_set_mesh_en_8074v2 - Set mesh_enable flag in Tx descriptor
  667. * @desc: Handle to Tx Descriptor
  668. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  669. * enabling the interpretation of the 'Mesh Control Present' bit
  670. * (bit 8) of QoS Control (otherwise this bit is ignored),
  671. * For native WiFi frames, this indicates that a 'Mesh Control' field
  672. * is present between the header and the LLC.
  673. *
  674. * Return: void
  675. */
  676. static inline
  677. void hal_tx_desc_set_mesh_en_8074v2(void *desc, uint8_t en)
  678. {
  679. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  680. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  681. }
  682. static
  683. void *hal_rx_msdu0_buffer_addr_lsb_8074v2(void *link_desc_va)
  684. {
  685. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  686. }
  687. static
  688. void *hal_rx_msdu_desc_info_ptr_get_8074v2(void *msdu0)
  689. {
  690. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  691. }
  692. static
  693. void *hal_ent_mpdu_desc_info_8074v2(void *ent_ring_desc)
  694. {
  695. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  696. }
  697. static
  698. void *hal_dst_mpdu_desc_info_8074v2(void *dst_ring_desc)
  699. {
  700. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  701. }
  702. static
  703. uint8_t hal_rx_get_fc_valid_8074v2(uint8_t *buf)
  704. {
  705. return HAL_RX_GET_FC_VALID(buf);
  706. }
  707. static uint8_t hal_rx_get_to_ds_flag_8074v2(uint8_t *buf)
  708. {
  709. return HAL_RX_GET_TO_DS_FLAG(buf);
  710. }
  711. static uint8_t hal_rx_get_mac_addr2_valid_8074v2(uint8_t *buf)
  712. {
  713. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  714. }
  715. static uint8_t hal_rx_get_filter_category_8074v2(uint8_t *buf)
  716. {
  717. return HAL_RX_GET_FILTER_CATEGORY(buf);
  718. }
  719. static uint32_t
  720. hal_rx_get_ppdu_id_8074v2(uint8_t *buf)
  721. {
  722. struct rx_mpdu_info *rx_mpdu_info;
  723. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  724. rx_mpdu_info =
  725. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  726. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  727. }
  728. /**
  729. * hal_reo_config_8074v2(): Set reo config parameters
  730. * @soc: hal soc handle
  731. * @reg_val: value to be set
  732. * @reo_params: reo parameters
  733. *
  734. * Return: void
  735. */
  736. static void
  737. hal_reo_config_8074v2(struct hal_soc *soc,
  738. uint32_t reg_val,
  739. struct hal_reo_params *reo_params)
  740. {
  741. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  742. }
  743. /**
  744. * hal_rx_msdu_desc_info_get_ptr_8074v2() - Get msdu desc info ptr
  745. * @msdu_details_ptr - Pointer to msdu_details_ptr
  746. *
  747. * Return - Pointer to rx_msdu_desc_info structure.
  748. *
  749. */
  750. static void *hal_rx_msdu_desc_info_get_ptr_8074v2(void *msdu_details_ptr)
  751. {
  752. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  753. }
  754. /**
  755. * hal_rx_link_desc_msdu0_ptr_8074v2 - Get pointer to rx_msdu details
  756. * @link_desc - Pointer to link desc
  757. *
  758. * Return - Pointer to rx_msdu_details structure
  759. *
  760. */
  761. static void *hal_rx_link_desc_msdu0_ptr_8074v2(void *link_desc)
  762. {
  763. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  764. }
  765. /**
  766. * hal_rx_msdu_flow_idx_get_8074v2: API to get flow index
  767. * from rx_msdu_end TLV
  768. * @buf: pointer to the start of RX PKT TLV headers
  769. *
  770. * Return: flow index value from MSDU END TLV
  771. */
  772. static inline uint32_t hal_rx_msdu_flow_idx_get_8074v2(uint8_t *buf)
  773. {
  774. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  775. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  776. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  777. }
  778. /**
  779. * hal_rx_msdu_flow_idx_invalid_8074v2: API to get flow index invalid
  780. * from rx_msdu_end TLV
  781. * @buf: pointer to the start of RX PKT TLV headers
  782. *
  783. * Return: flow index invalid value from MSDU END TLV
  784. */
  785. static bool hal_rx_msdu_flow_idx_invalid_8074v2(uint8_t *buf)
  786. {
  787. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  788. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  789. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  790. }
  791. /**
  792. * hal_rx_msdu_flow_idx_timeout_8074v2: API to get flow index timeout
  793. * from rx_msdu_end TLV
  794. * @buf: pointer to the start of RX PKT TLV headers
  795. *
  796. * Return: flow index timeout value from MSDU END TLV
  797. */
  798. static bool hal_rx_msdu_flow_idx_timeout_8074v2(uint8_t *buf)
  799. {
  800. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  801. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  802. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  803. }
  804. /**
  805. * hal_rx_msdu_fse_metadata_get_8074v2: API to get FSE metadata
  806. * from rx_msdu_end TLV
  807. * @buf: pointer to the start of RX PKT TLV headers
  808. *
  809. * Return: fse metadata value from MSDU END TLV
  810. */
  811. static uint32_t hal_rx_msdu_fse_metadata_get_8074v2(uint8_t *buf)
  812. {
  813. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  814. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  815. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  816. }
  817. /**
  818. * hal_rx_msdu_cce_metadata_get_8074v2: API to get CCE metadata
  819. * from rx_msdu_end TLV
  820. * @buf: pointer to the start of RX PKT TLV headers
  821. *
  822. * Return: cce_metadata
  823. */
  824. static uint16_t
  825. hal_rx_msdu_cce_metadata_get_8074v2(uint8_t *buf)
  826. {
  827. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  828. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  829. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  830. }
  831. /**
  832. * hal_rx_msdu_get_flow_params_8074v2: API to get flow index, flow index invalid
  833. * and flow index timeout from rx_msdu_end TLV
  834. * @buf: pointer to the start of RX PKT TLV headers
  835. * @flow_invalid: pointer to return value of flow_idx_valid
  836. * @flow_timeout: pointer to return value of flow_idx_timeout
  837. * @flow_index: pointer to return value of flow_idx
  838. *
  839. * Return: none
  840. */
  841. static inline void
  842. hal_rx_msdu_get_flow_params_8074v2(uint8_t *buf,
  843. bool *flow_invalid,
  844. bool *flow_timeout,
  845. uint32_t *flow_index)
  846. {
  847. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  848. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  849. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  850. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  851. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  852. }
  853. /**
  854. * hal_rx_tlv_get_tcp_chksum_8074v2() - API to get tcp checksum
  855. * @buf: rx_tlv_hdr
  856. *
  857. * Return: tcp checksum
  858. */
  859. static uint16_t
  860. hal_rx_tlv_get_tcp_chksum_8074v2(uint8_t *buf)
  861. {
  862. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  863. }
  864. /**
  865. * hal_rx_get_rx_sequence_8074v2(): Function to retrieve rx sequence number
  866. *
  867. * @nbuf: Network buffer
  868. * Returns: rx sequence number
  869. */
  870. static
  871. uint16_t hal_rx_get_rx_sequence_8074v2(uint8_t *buf)
  872. {
  873. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  874. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  875. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  876. }
  877. /**
  878. * hal_get_window_address_8074v2(): Function to get hp/tp address
  879. * @hal_soc: Pointer to hal_soc
  880. * @addr: address offset of register
  881. *
  882. * Return: modified address offset of register
  883. */
  884. static inline qdf_iomem_t hal_get_window_address_8074v2(struct hal_soc *hal_soc,
  885. qdf_iomem_t addr)
  886. {
  887. return addr;
  888. }
  889. /**
  890. * hal_rx_mpdu_start_tlv_tag_valid_8074v2 () - API to check if RX_MPDU_START
  891. * tlv tag is valid
  892. *
  893. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  894. *
  895. * Return: true if RX_MPDU_START is valied, else false.
  896. */
  897. uint8_t hal_rx_mpdu_start_tlv_tag_valid_8074v2(void *rx_tlv_hdr)
  898. {
  899. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  900. uint32_t tlv_tag;
  901. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  902. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  903. }
  904. /**
  905. * hal_rx_flow_setup_fse_8074v2() - Setup a flow search entry in HW FST
  906. * @fst: Pointer to the Rx Flow Search Table
  907. * @table_offset: offset into the table where the flow is to be setup
  908. * @flow: Flow Parameters
  909. *
  910. * Return: Success/Failure
  911. */
  912. static void *
  913. hal_rx_flow_setup_fse_8074v2(uint8_t *rx_fst, uint32_t table_offset,
  914. uint8_t *rx_flow)
  915. {
  916. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  917. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  918. uint8_t *fse;
  919. bool fse_valid;
  920. if (table_offset >= fst->max_entries) {
  921. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  922. "HAL FSE table offset %u exceeds max entries %u",
  923. table_offset, fst->max_entries);
  924. return NULL;
  925. }
  926. fse = (uint8_t *)fst->base_vaddr +
  927. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  928. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  929. if (fse_valid) {
  930. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  931. "HAL FSE %pK already valid", fse);
  932. return NULL;
  933. }
  934. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  935. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  936. qdf_htonl(flow->tuple_info.src_ip_127_96));
  937. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  938. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  939. qdf_htonl(flow->tuple_info.src_ip_95_64));
  940. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  941. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  942. qdf_htonl(flow->tuple_info.src_ip_63_32));
  943. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  944. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  945. qdf_htonl(flow->tuple_info.src_ip_31_0));
  946. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  947. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  948. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  949. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  950. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  951. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  952. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  953. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  954. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  955. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  956. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  957. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  958. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  959. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  960. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  961. (flow->tuple_info.dest_port));
  962. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  963. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  964. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  965. (flow->tuple_info.src_port));
  966. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  967. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  968. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  969. flow->tuple_info.l4_protocol);
  970. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  971. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  972. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  973. flow->reo_destination_handler);
  974. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  975. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  976. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  977. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  978. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  979. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  980. flow->fse_metadata);
  981. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION);
  982. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION) |=
  983. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_11,
  984. REO_DESTINATION_INDICATION,
  985. flow->reo_destination_indication);
  986. /* Reset all the other fields in FSE */
  987. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  988. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_DROP);
  989. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, RESERVED_11);
  990. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  991. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  992. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  993. return fse;
  994. }
  995. static
  996. void hal_compute_reo_remap_ix2_ix3_8074v2(uint32_t *ring, uint32_t num_rings,
  997. uint32_t *remap1, uint32_t *remap2)
  998. {
  999. switch (num_rings) {
  1000. case 1:
  1001. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1002. HAL_REO_REMAP_IX2(ring[0], 17) |
  1003. HAL_REO_REMAP_IX2(ring[0], 18) |
  1004. HAL_REO_REMAP_IX2(ring[0], 19) |
  1005. HAL_REO_REMAP_IX2(ring[0], 20) |
  1006. HAL_REO_REMAP_IX2(ring[0], 21) |
  1007. HAL_REO_REMAP_IX2(ring[0], 22) |
  1008. HAL_REO_REMAP_IX2(ring[0], 23);
  1009. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1010. HAL_REO_REMAP_IX3(ring[0], 25) |
  1011. HAL_REO_REMAP_IX3(ring[0], 26) |
  1012. HAL_REO_REMAP_IX3(ring[0], 27) |
  1013. HAL_REO_REMAP_IX3(ring[0], 28) |
  1014. HAL_REO_REMAP_IX3(ring[0], 29) |
  1015. HAL_REO_REMAP_IX3(ring[0], 30) |
  1016. HAL_REO_REMAP_IX3(ring[0], 31);
  1017. break;
  1018. case 2:
  1019. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1020. HAL_REO_REMAP_IX2(ring[0], 17) |
  1021. HAL_REO_REMAP_IX2(ring[1], 18) |
  1022. HAL_REO_REMAP_IX2(ring[1], 19) |
  1023. HAL_REO_REMAP_IX2(ring[0], 20) |
  1024. HAL_REO_REMAP_IX2(ring[0], 21) |
  1025. HAL_REO_REMAP_IX2(ring[1], 22) |
  1026. HAL_REO_REMAP_IX2(ring[1], 23);
  1027. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1028. HAL_REO_REMAP_IX3(ring[0], 25) |
  1029. HAL_REO_REMAP_IX3(ring[1], 26) |
  1030. HAL_REO_REMAP_IX3(ring[1], 27) |
  1031. HAL_REO_REMAP_IX3(ring[0], 28) |
  1032. HAL_REO_REMAP_IX3(ring[0], 29) |
  1033. HAL_REO_REMAP_IX3(ring[1], 30) |
  1034. HAL_REO_REMAP_IX3(ring[1], 31);
  1035. break;
  1036. case 3:
  1037. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1038. HAL_REO_REMAP_IX2(ring[1], 17) |
  1039. HAL_REO_REMAP_IX2(ring[2], 18) |
  1040. HAL_REO_REMAP_IX2(ring[0], 19) |
  1041. HAL_REO_REMAP_IX2(ring[1], 20) |
  1042. HAL_REO_REMAP_IX2(ring[2], 21) |
  1043. HAL_REO_REMAP_IX2(ring[0], 22) |
  1044. HAL_REO_REMAP_IX2(ring[1], 23);
  1045. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1046. HAL_REO_REMAP_IX3(ring[0], 25) |
  1047. HAL_REO_REMAP_IX3(ring[1], 26) |
  1048. HAL_REO_REMAP_IX3(ring[2], 27) |
  1049. HAL_REO_REMAP_IX3(ring[0], 28) |
  1050. HAL_REO_REMAP_IX3(ring[1], 29) |
  1051. HAL_REO_REMAP_IX3(ring[2], 30) |
  1052. HAL_REO_REMAP_IX3(ring[0], 31);
  1053. break;
  1054. case 4:
  1055. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1056. HAL_REO_REMAP_IX2(ring[1], 17) |
  1057. HAL_REO_REMAP_IX2(ring[2], 18) |
  1058. HAL_REO_REMAP_IX2(ring[3], 19) |
  1059. HAL_REO_REMAP_IX2(ring[0], 20) |
  1060. HAL_REO_REMAP_IX2(ring[1], 21) |
  1061. HAL_REO_REMAP_IX2(ring[2], 22) |
  1062. HAL_REO_REMAP_IX2(ring[3], 23);
  1063. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1064. HAL_REO_REMAP_IX3(ring[1], 25) |
  1065. HAL_REO_REMAP_IX3(ring[2], 26) |
  1066. HAL_REO_REMAP_IX3(ring[3], 27) |
  1067. HAL_REO_REMAP_IX3(ring[0], 28) |
  1068. HAL_REO_REMAP_IX3(ring[1], 29) |
  1069. HAL_REO_REMAP_IX3(ring[2], 30) |
  1070. HAL_REO_REMAP_IX3(ring[3], 31);
  1071. break;
  1072. }
  1073. }
  1074. static void hal_hw_txrx_ops_attach_qca8074v2(struct hal_soc *hal_soc)
  1075. {
  1076. /* init and setup */
  1077. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1078. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1079. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1080. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1081. hal_soc->ops->hal_get_window_address = hal_get_window_address_8074v2;
  1082. /* tx */
  1083. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1084. hal_tx_desc_set_dscp_tid_table_id_8074v2;
  1085. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_8074v2;
  1086. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_8074v2;
  1087. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_8074v2;
  1088. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1089. hal_tx_desc_set_buf_addr_generic_li;
  1090. hal_soc->ops->hal_tx_desc_set_search_type =
  1091. hal_tx_desc_set_search_type_generic_li;
  1092. hal_soc->ops->hal_tx_desc_set_search_index =
  1093. hal_tx_desc_set_search_index_generic_li;
  1094. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1095. hal_tx_desc_set_cache_set_num_generic_li;
  1096. hal_soc->ops->hal_tx_comp_get_status =
  1097. hal_tx_comp_get_status_generic_li;
  1098. hal_soc->ops->hal_tx_comp_get_release_reason =
  1099. hal_tx_comp_get_release_reason_generic_li;
  1100. hal_soc->ops->hal_get_wbm_internal_error =
  1101. hal_get_wbm_internal_error_generic_li;
  1102. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_8074v2;
  1103. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1104. hal_tx_init_cmd_credit_ring_8074v2;
  1105. /* rx */
  1106. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1107. hal_rx_msdu_start_nss_get_8074v2;
  1108. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1109. hal_rx_mon_hw_desc_get_mpdu_status_8074v2;
  1110. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_8074v2;
  1111. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1112. hal_rx_proc_phyrx_other_receive_info_tlv_8074v2;
  1113. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1114. hal_rx_dump_msdu_start_tlv_8074v2;
  1115. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_8074v2;
  1116. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_8074v2;
  1117. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1118. hal_rx_mpdu_start_tid_get_8074v2;
  1119. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1120. hal_rx_msdu_start_reception_type_get_8074v2;
  1121. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1122. hal_rx_msdu_end_da_idx_get_8074v2;
  1123. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1124. hal_rx_msdu_desc_info_get_ptr_8074v2;
  1125. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1126. hal_rx_link_desc_msdu0_ptr_8074v2;
  1127. hal_soc->ops->hal_reo_status_get_header =
  1128. hal_reo_status_get_header_8074v2;
  1129. hal_soc->ops->hal_rx_status_get_tlv_info =
  1130. hal_rx_status_get_tlv_info_generic_li;
  1131. hal_soc->ops->hal_rx_wbm_err_info_get =
  1132. hal_rx_wbm_err_info_get_generic_li;
  1133. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1134. hal_rx_dump_mpdu_start_tlv_generic_li;
  1135. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1136. hal_tx_set_pcp_tid_map_generic_li;
  1137. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1138. hal_tx_update_pcp_tid_generic_li;
  1139. hal_soc->ops->hal_tx_set_tidmap_prty =
  1140. hal_tx_update_tidmap_prty_generic_li;
  1141. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1142. hal_rx_get_rx_fragment_number_8074v2;
  1143. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1144. hal_rx_msdu_end_da_is_mcbc_get_8074v2;
  1145. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1146. hal_rx_msdu_end_sa_is_valid_get_8074v2;
  1147. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1148. hal_rx_msdu_end_sa_idx_get_8074v2;
  1149. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1150. hal_rx_desc_is_first_msdu_8074v2;
  1151. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1152. hal_rx_msdu_end_l3_hdr_padding_get_8074v2;
  1153. hal_soc->ops->hal_rx_encryption_info_valid =
  1154. hal_rx_encryption_info_valid_8074v2;
  1155. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_8074v2;
  1156. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1157. hal_rx_msdu_end_first_msdu_get_8074v2;
  1158. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1159. hal_rx_msdu_end_da_is_valid_get_8074v2;
  1160. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1161. hal_rx_msdu_end_last_msdu_get_8074v2;
  1162. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1163. hal_rx_get_mpdu_mac_ad4_valid_8074v2;
  1164. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1165. hal_rx_mpdu_start_sw_peer_id_get_8074v2;
  1166. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_8074v2;
  1167. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_8074v2;
  1168. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1169. hal_rx_get_mpdu_frame_control_valid_8074v2;
  1170. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_8074v2;
  1171. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_8074v2;
  1172. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_8074v2;
  1173. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_8074v2;
  1174. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1175. hal_rx_get_mpdu_sequence_control_valid_8074v2;
  1176. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_8074v2;
  1177. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_8074v2;
  1178. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1179. hal_rx_hw_desc_get_ppduid_get_8074v2;
  1180. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1181. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v2;
  1182. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1183. hal_rx_msdu_end_sa_sw_peer_id_get_8074v2;
  1184. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1185. hal_rx_msdu0_buffer_addr_lsb_8074v2;
  1186. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1187. hal_rx_msdu_desc_info_ptr_get_8074v2;
  1188. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_8074v2;
  1189. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_8074v2;
  1190. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_8074v2;
  1191. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_8074v2;
  1192. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1193. hal_rx_get_mac_addr2_valid_8074v2;
  1194. hal_soc->ops->hal_rx_get_filter_category =
  1195. hal_rx_get_filter_category_8074v2;
  1196. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_8074v2;
  1197. hal_soc->ops->hal_reo_config = hal_reo_config_8074v2;
  1198. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_8074v2;
  1199. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1200. hal_rx_msdu_flow_idx_invalid_8074v2;
  1201. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1202. hal_rx_msdu_flow_idx_timeout_8074v2;
  1203. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1204. hal_rx_msdu_fse_metadata_get_8074v2;
  1205. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1206. hal_rx_msdu_cce_metadata_get_8074v2;
  1207. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1208. hal_rx_msdu_get_flow_params_8074v2;
  1209. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1210. hal_rx_tlv_get_tcp_chksum_8074v2;
  1211. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_8074v2;
  1212. #if defined(QCA_WIFI_QCA6018) && defined(WLAN_CFR_ENABLE) && \
  1213. defined(WLAN_ENH_CFR_ENABLE)
  1214. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_8074v2;
  1215. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_8074v2;
  1216. #endif
  1217. /* rx - msdu fast path info fields */
  1218. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1219. hal_rx_msdu_packet_metadata_get_generic_li;
  1220. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1221. hal_rx_mpdu_start_tlv_tag_valid_8074v2;
  1222. /* rx - TLV struct offsets */
  1223. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1224. hal_rx_msdu_end_offset_get_generic;
  1225. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1226. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1227. hal_rx_msdu_start_offset_get_generic;
  1228. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1229. hal_rx_mpdu_start_offset_get_generic;
  1230. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1231. hal_rx_mpdu_end_offset_get_generic;
  1232. #ifndef NO_RX_PKT_HDR_TLV
  1233. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1234. hal_rx_pkt_tlv_offset_get_generic;
  1235. #endif
  1236. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_8074v2;
  1237. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1238. hal_compute_reo_remap_ix2_ix3_8074v2;
  1239. hal_soc->ops->hal_setup_link_idle_list =
  1240. hal_setup_link_idle_list_generic_li;
  1241. };
  1242. struct hal_hw_srng_config hw_srng_table_8074v2[] = {
  1243. /* TODO: max_rings can populated by querying HW capabilities */
  1244. { /* REO_DST */
  1245. .start_ring_id = HAL_SRNG_REO2SW1,
  1246. .max_rings = 4,
  1247. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1248. .lmac_ring = FALSE,
  1249. .ring_dir = HAL_SRNG_DST_RING,
  1250. .reg_start = {
  1251. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1252. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1253. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1254. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1255. },
  1256. .reg_size = {
  1257. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1258. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1259. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1260. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1261. },
  1262. .max_size =
  1263. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1264. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1265. },
  1266. { /* REO_EXCEPTION */
  1267. /* Designating REO2TCL ring as exception ring. This ring is
  1268. * similar to other REO2SW rings though it is named as REO2TCL.
  1269. * Any of theREO2SW rings can be used as exception ring.
  1270. */
  1271. .start_ring_id = HAL_SRNG_REO2TCL,
  1272. .max_rings = 1,
  1273. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1274. .lmac_ring = FALSE,
  1275. .ring_dir = HAL_SRNG_DST_RING,
  1276. .reg_start = {
  1277. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1278. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1279. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1280. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1281. },
  1282. /* Single ring - provide ring size if multiple rings of this
  1283. * type are supported
  1284. */
  1285. .reg_size = {},
  1286. .max_size =
  1287. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1288. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1289. },
  1290. { /* REO_REINJECT */
  1291. .start_ring_id = HAL_SRNG_SW2REO,
  1292. .max_rings = 1,
  1293. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1294. .lmac_ring = FALSE,
  1295. .ring_dir = HAL_SRNG_SRC_RING,
  1296. .reg_start = {
  1297. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1298. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1299. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1300. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1301. },
  1302. /* Single ring - provide ring size if multiple rings of this
  1303. * type are supported
  1304. */
  1305. .reg_size = {},
  1306. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1307. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1308. },
  1309. { /* REO_CMD */
  1310. .start_ring_id = HAL_SRNG_REO_CMD,
  1311. .max_rings = 1,
  1312. .entry_size = (sizeof(struct tlv_32_hdr) +
  1313. sizeof(struct reo_get_queue_stats)) >> 2,
  1314. .lmac_ring = FALSE,
  1315. .ring_dir = HAL_SRNG_SRC_RING,
  1316. .reg_start = {
  1317. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1318. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1319. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1320. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1321. },
  1322. /* Single ring - provide ring size if multiple rings of this
  1323. * type are supported
  1324. */
  1325. .reg_size = {},
  1326. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1327. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1328. },
  1329. { /* REO_STATUS */
  1330. .start_ring_id = HAL_SRNG_REO_STATUS,
  1331. .max_rings = 1,
  1332. .entry_size = (sizeof(struct tlv_32_hdr) +
  1333. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1334. .lmac_ring = FALSE,
  1335. .ring_dir = HAL_SRNG_DST_RING,
  1336. .reg_start = {
  1337. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1338. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1339. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1340. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1341. },
  1342. /* Single ring - provide ring size if multiple rings of this
  1343. * type are supported
  1344. */
  1345. .reg_size = {},
  1346. .max_size =
  1347. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1348. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1349. },
  1350. { /* TCL_DATA */
  1351. .start_ring_id = HAL_SRNG_SW2TCL1,
  1352. .max_rings = 3,
  1353. .entry_size = (sizeof(struct tlv_32_hdr) +
  1354. sizeof(struct tcl_data_cmd)) >> 2,
  1355. .lmac_ring = FALSE,
  1356. .ring_dir = HAL_SRNG_SRC_RING,
  1357. .reg_start = {
  1358. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1359. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1360. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1361. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1362. },
  1363. .reg_size = {
  1364. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1365. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1366. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1367. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1368. },
  1369. .max_size =
  1370. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1371. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1372. },
  1373. { /* TCL_CMD */
  1374. /* qca8074v2 and qcn9000 uses this ring for data commands */
  1375. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1376. .max_rings = 1,
  1377. .entry_size = (sizeof(struct tlv_32_hdr) +
  1378. sizeof(struct tcl_data_cmd)) >> 2,
  1379. .lmac_ring = FALSE,
  1380. .ring_dir = HAL_SRNG_SRC_RING,
  1381. .reg_start = {
  1382. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1383. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1384. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1385. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1386. },
  1387. /* Single ring - provide ring size if multiple rings of this
  1388. * type are supported
  1389. */
  1390. .reg_size = {},
  1391. .max_size =
  1392. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1393. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1394. },
  1395. { /* TCL_STATUS */
  1396. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1397. .max_rings = 1,
  1398. .entry_size = (sizeof(struct tlv_32_hdr) +
  1399. sizeof(struct tcl_status_ring)) >> 2,
  1400. .lmac_ring = FALSE,
  1401. .ring_dir = HAL_SRNG_DST_RING,
  1402. .reg_start = {
  1403. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1404. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1405. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1406. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1407. },
  1408. /* Single ring - provide ring size if multiple rings of this
  1409. * type are supported
  1410. */
  1411. .reg_size = {},
  1412. .max_size =
  1413. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1414. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1415. },
  1416. { /* CE_SRC */
  1417. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1418. .max_rings = 12,
  1419. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1420. .lmac_ring = FALSE,
  1421. .ring_dir = HAL_SRNG_SRC_RING,
  1422. .reg_start = {
  1423. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1424. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1425. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1426. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1427. },
  1428. .reg_size = {
  1429. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1430. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1431. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1432. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1433. },
  1434. .max_size =
  1435. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1436. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1437. },
  1438. { /* CE_DST */
  1439. .start_ring_id = HAL_SRNG_CE_0_DST,
  1440. .max_rings = 12,
  1441. .entry_size = 8 >> 2,
  1442. /*TODO: entry_size above should actually be
  1443. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1444. * of struct ce_dst_desc in HW header files
  1445. */
  1446. .lmac_ring = FALSE,
  1447. .ring_dir = HAL_SRNG_SRC_RING,
  1448. .reg_start = {
  1449. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1450. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1451. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1452. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1453. },
  1454. .reg_size = {
  1455. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1456. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1457. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1458. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1459. },
  1460. .max_size =
  1461. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1462. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1463. },
  1464. { /* CE_DST_STATUS */
  1465. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1466. .max_rings = 12,
  1467. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1468. .lmac_ring = FALSE,
  1469. .ring_dir = HAL_SRNG_DST_RING,
  1470. .reg_start = {
  1471. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1472. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1473. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1474. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1475. },
  1476. /* TODO: check destination status ring registers */
  1477. .reg_size = {
  1478. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1479. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1480. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1481. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1482. },
  1483. .max_size =
  1484. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1485. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1486. },
  1487. { /* WBM_IDLE_LINK */
  1488. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1489. .max_rings = 1,
  1490. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1491. .lmac_ring = FALSE,
  1492. .ring_dir = HAL_SRNG_SRC_RING,
  1493. .reg_start = {
  1494. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1495. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1496. },
  1497. /* Single ring - provide ring size if multiple rings of this
  1498. * type are supported
  1499. */
  1500. .reg_size = {},
  1501. .max_size =
  1502. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1503. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1504. },
  1505. { /* SW2WBM_RELEASE */
  1506. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1507. .max_rings = 1,
  1508. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1509. .lmac_ring = FALSE,
  1510. .ring_dir = HAL_SRNG_SRC_RING,
  1511. .reg_start = {
  1512. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1513. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1514. },
  1515. /* Single ring - provide ring size if multiple rings of this
  1516. * type are supported
  1517. */
  1518. .reg_size = {},
  1519. .max_size =
  1520. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1521. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1522. },
  1523. { /* WBM2SW_RELEASE */
  1524. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1525. .max_rings = 4,
  1526. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1527. .lmac_ring = FALSE,
  1528. .ring_dir = HAL_SRNG_DST_RING,
  1529. .reg_start = {
  1530. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1531. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1532. },
  1533. .reg_size = {
  1534. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1535. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1536. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1537. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1538. },
  1539. .max_size =
  1540. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1541. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1542. },
  1543. { /* RXDMA_BUF */
  1544. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1545. #ifdef IPA_OFFLOAD
  1546. .max_rings = 3,
  1547. #else
  1548. .max_rings = 2,
  1549. #endif
  1550. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1551. .lmac_ring = TRUE,
  1552. .ring_dir = HAL_SRNG_SRC_RING,
  1553. /* reg_start is not set because LMAC rings are not accessed
  1554. * from host
  1555. */
  1556. .reg_start = {},
  1557. .reg_size = {},
  1558. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1559. },
  1560. { /* RXDMA_DST */
  1561. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1562. .max_rings = 1,
  1563. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1564. .lmac_ring = TRUE,
  1565. .ring_dir = HAL_SRNG_DST_RING,
  1566. /* reg_start is not set because LMAC rings are not accessed
  1567. * from host
  1568. */
  1569. .reg_start = {},
  1570. .reg_size = {},
  1571. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1572. },
  1573. { /* RXDMA_MONITOR_BUF */
  1574. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1575. .max_rings = 1,
  1576. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1577. .lmac_ring = TRUE,
  1578. .ring_dir = HAL_SRNG_SRC_RING,
  1579. /* reg_start is not set because LMAC rings are not accessed
  1580. * from host
  1581. */
  1582. .reg_start = {},
  1583. .reg_size = {},
  1584. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1585. },
  1586. { /* RXDMA_MONITOR_STATUS */
  1587. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1588. .max_rings = 1,
  1589. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1590. .lmac_ring = TRUE,
  1591. .ring_dir = HAL_SRNG_SRC_RING,
  1592. /* reg_start is not set because LMAC rings are not accessed
  1593. * from host
  1594. */
  1595. .reg_start = {},
  1596. .reg_size = {},
  1597. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1598. },
  1599. { /* RXDMA_MONITOR_DST */
  1600. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1601. .max_rings = 1,
  1602. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1603. .lmac_ring = TRUE,
  1604. .ring_dir = HAL_SRNG_DST_RING,
  1605. /* reg_start is not set because LMAC rings are not accessed
  1606. * from host
  1607. */
  1608. .reg_start = {},
  1609. .reg_size = {},
  1610. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1611. },
  1612. { /* RXDMA_MONITOR_DESC */
  1613. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1614. .max_rings = 1,
  1615. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1616. .lmac_ring = TRUE,
  1617. .ring_dir = HAL_SRNG_SRC_RING,
  1618. /* reg_start is not set because LMAC rings are not accessed
  1619. * from host
  1620. */
  1621. .reg_start = {},
  1622. .reg_size = {},
  1623. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1624. },
  1625. { /* DIR_BUF_RX_DMA_SRC */
  1626. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1627. /* one ring for spectral and one ring for cfr */
  1628. .max_rings = 2,
  1629. .entry_size = 2,
  1630. .lmac_ring = TRUE,
  1631. .ring_dir = HAL_SRNG_SRC_RING,
  1632. /* reg_start is not set because LMAC rings are not accessed
  1633. * from host
  1634. */
  1635. .reg_start = {},
  1636. .reg_size = {},
  1637. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1638. },
  1639. #ifdef WLAN_FEATURE_CIF_CFR
  1640. { /* WIFI_POS_SRC */
  1641. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1642. .max_rings = 1,
  1643. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1644. .lmac_ring = TRUE,
  1645. .ring_dir = HAL_SRNG_SRC_RING,
  1646. /* reg_start is not set because LMAC rings are not accessed
  1647. * from host
  1648. */
  1649. .reg_start = {},
  1650. .reg_size = {},
  1651. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1652. },
  1653. #endif
  1654. { /* REO2PPE */ 0},
  1655. { /* PPE2TCL */ 0},
  1656. { /* PPE_RELEASE */ 0},
  1657. { /* TX_MONITOR_BUF */ 0},
  1658. { /* TX_MONITOR_DST */ 0},
  1659. { /* SW2RXDMA_NEW */ 0},
  1660. };
  1661. /**
  1662. * hal_qca8074v2_attach() - Attach 8074v2 target specific hal_soc ops,
  1663. * offset and srng table
  1664. */
  1665. void hal_qca8074v2_attach(struct hal_soc *hal_soc)
  1666. {
  1667. hal_soc->hw_srng_table = hw_srng_table_8074v2;
  1668. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1669. hal_hw_txrx_default_ops_attach_li(hal_soc);
  1670. hal_hw_txrx_ops_attach_qca8074v2(hal_soc);
  1671. }