hal_8074v1.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_li_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_flow.h"
  25. #include "rx_flow_search_entry.h"
  26. #include "hal_rx_flow_info.h"
  27. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  28. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  30. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  32. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  33. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  34. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  35. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  36. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  39. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  41. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  42. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  51. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  52. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET
  55. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  56. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  57. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  58. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  61. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  63. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  65. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  66. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  67. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSE \
  68. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  70. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  71. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  72. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  73. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  74. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  76. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  77. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  78. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  81. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  82. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  84. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  86. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  88. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  90. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  92. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  93. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  94. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  95. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  96. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  97. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  98. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  99. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  100. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  103. #include "hal_8074v1_tx.h"
  104. #include "hal_8074v1_rx.h"
  105. #include <hal_generic_api.h>
  106. #include "hal_li_rx.h"
  107. #include "hal_li_tx.h"
  108. #include "hal_li_api.h"
  109. #include "hal_li_generic_api.h"
  110. /**
  111. * hal_get_window_address_8074(): Function to get hp/tp address
  112. * @hal_soc: Pointer to hal_soc
  113. * @addr: address offset of register
  114. *
  115. * Return: modified address offset of register
  116. */
  117. static inline qdf_iomem_t hal_get_window_address_8074(struct hal_soc *hal_soc,
  118. qdf_iomem_t addr)
  119. {
  120. return addr;
  121. }
  122. /**
  123. * hal_rx_get_rx_fragment_number_8074v1(): Function to retrieve
  124. * rx fragment number
  125. *
  126. * @nbuf: Network buffer
  127. * Returns: rx fragment number
  128. */
  129. static
  130. uint8_t hal_rx_get_rx_fragment_number_8074v1(uint8_t *buf)
  131. {
  132. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  133. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  134. /* Return first 4 bits as fragment number */
  135. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  136. DOT11_SEQ_FRAG_MASK);
  137. }
  138. /**
  139. * hal_rx_msdu_end_da_is_mcbc_get_8074v1(): API to check if
  140. * pkt is MCBC from rx_msdu_end TLV
  141. *
  142. * @ buf: pointer to the start of RX PKT TLV headers
  143. * Return: da_is_mcbc
  144. */
  145. static uint8_t
  146. hal_rx_msdu_end_da_is_mcbc_get_8074v1(uint8_t *buf)
  147. {
  148. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  149. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  150. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  151. }
  152. /**
  153. * hal_rx_msdu_end_sa_is_valid_get_8074v1(): API to get_8074v1 the
  154. * sa_is_valid bit from rx_msdu_end TLV
  155. *
  156. * @ buf: pointer to the start of RX PKT TLV headers
  157. * Return: sa_is_valid bit
  158. */
  159. static uint8_t
  160. hal_rx_msdu_end_sa_is_valid_get_8074v1(uint8_t *buf)
  161. {
  162. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  163. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  164. uint8_t sa_is_valid;
  165. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  166. return sa_is_valid;
  167. }
  168. /**
  169. * hal_rx_msdu_end_sa_idx_get_8074v1(): API to get_8074v1 the
  170. * sa_idx from rx_msdu_end TLV
  171. *
  172. * @ buf: pointer to the start of RX PKT TLV headers
  173. * Return: sa_idx (SA AST index)
  174. */
  175. static uint16_t hal_rx_msdu_end_sa_idx_get_8074v1(uint8_t *buf)
  176. {
  177. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  178. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  179. uint16_t sa_idx;
  180. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  181. return sa_idx;
  182. }
  183. /**
  184. * hal_rx_desc_is_first_msdu_8074v1() - Check if first msdu
  185. *
  186. * @hal_soc_hdl: hal_soc handle
  187. * @hw_desc_addr: hardware descriptor address
  188. *
  189. * Return: 0 - success/ non-zero failure
  190. */
  191. static uint32_t hal_rx_desc_is_first_msdu_8074v1(void *hw_desc_addr)
  192. {
  193. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  194. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  195. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  196. }
  197. /**
  198. * hal_rx_msdu_end_l3_hdr_padding_get_8074v1(): API to get_8074v1 the
  199. * l3_header padding from rx_msdu_end TLV
  200. *
  201. * @ buf: pointer to the start of RX PKT TLV headers
  202. * Return: number of l3 header padding bytes
  203. */
  204. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_8074v1(uint8_t *buf)
  205. {
  206. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  207. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  208. uint32_t l3_header_padding;
  209. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  210. return l3_header_padding;
  211. }
  212. /*
  213. * @ hal_rx_encryption_info_valid_8074v1: Returns encryption type.
  214. *
  215. * @ buf: rx_tlv_hdr of the received packet
  216. * @ Return: encryption type
  217. */
  218. static uint32_t hal_rx_encryption_info_valid_8074v1(uint8_t *buf)
  219. {
  220. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  221. struct rx_mpdu_start *mpdu_start =
  222. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  223. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  224. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  225. return encryption_info;
  226. }
  227. /*
  228. * @ hal_rx_print_pn_8074v1: Prints the PN of rx packet.
  229. *
  230. * @ buf: rx_tlv_hdr of the received packet
  231. * @ Return: void
  232. */
  233. static void hal_rx_print_pn_8074v1(uint8_t *buf)
  234. {
  235. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  236. struct rx_mpdu_start *mpdu_start =
  237. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  238. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  239. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  240. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  241. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  242. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  243. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  244. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  245. }
  246. /**
  247. * hal_rx_msdu_end_first_msdu_get_8074v1: API to get first msdu status
  248. * from rx_msdu_end TLV
  249. *
  250. * @ buf: pointer to the start of RX PKT TLV headers
  251. * Return: first_msdu
  252. */
  253. static uint8_t
  254. hal_rx_msdu_end_first_msdu_get_8074v1(uint8_t *buf)
  255. {
  256. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  257. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  258. uint8_t first_msdu;
  259. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  260. return first_msdu;
  261. }
  262. /**
  263. * hal_rx_msdu_end_da_is_valid_get_8074v1: API to check if da is valid
  264. * from rx_msdu_end TLV
  265. *
  266. * @ buf: pointer to the start of RX PKT TLV headers
  267. * Return: da_is_valid
  268. */
  269. static uint8_t hal_rx_msdu_end_da_is_valid_get_8074v1(uint8_t *buf)
  270. {
  271. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  272. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  273. uint8_t da_is_valid;
  274. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  275. return da_is_valid;
  276. }
  277. /**
  278. * hal_rx_msdu_end_last_msdu_get_8074v1: API to get last msdu status
  279. * from rx_msdu_end TLV
  280. *
  281. * @ buf: pointer to the start of RX PKT TLV headers
  282. * Return: last_msdu
  283. */
  284. static uint8_t hal_rx_msdu_end_last_msdu_get_8074v1(uint8_t *buf)
  285. {
  286. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  287. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  288. uint8_t last_msdu;
  289. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  290. return last_msdu;
  291. }
  292. /*
  293. * hal_rx_get_mpdu_mac_ad4_valid_8074v1(): Retrieves if mpdu 4th addr is valid
  294. *
  295. * @nbuf: Network buffer
  296. * Returns: value of mpdu 4th address valid field
  297. */
  298. static bool hal_rx_get_mpdu_mac_ad4_valid_8074v1(uint8_t *buf)
  299. {
  300. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  301. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  302. bool ad4_valid = 0;
  303. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  304. return ad4_valid;
  305. }
  306. /**
  307. * hal_rx_mpdu_start_sw_peer_id_get_8074v1: Retrieve sw peer_id
  308. * @buf: network buffer
  309. *
  310. * Return: sw peer_id
  311. */
  312. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_8074v1(uint8_t *buf)
  313. {
  314. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  315. struct rx_mpdu_start *mpdu_start =
  316. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  317. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  318. &mpdu_start->rx_mpdu_info_details);
  319. }
  320. /*
  321. * hal_rx_mpdu_get_to_ds_8074v1(): API to get the tods info
  322. * from rx_mpdu_start
  323. *
  324. * @buf: pointer to the start of RX PKT TLV header
  325. * Return: uint32_t(to_ds)
  326. */
  327. static uint32_t hal_rx_mpdu_get_to_ds_8074v1(uint8_t *buf)
  328. {
  329. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  330. struct rx_mpdu_start *mpdu_start =
  331. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  332. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  333. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  334. }
  335. /*
  336. * hal_rx_mpdu_get_fr_ds_8074v1(): API to get the from ds info
  337. * from rx_mpdu_start
  338. *
  339. * @buf: pointer to the start of RX PKT TLV header
  340. * Return: uint32_t(fr_ds)
  341. */
  342. static uint32_t hal_rx_mpdu_get_fr_ds_8074v1(uint8_t *buf)
  343. {
  344. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  345. struct rx_mpdu_start *mpdu_start =
  346. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  347. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  348. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  349. }
  350. /*
  351. * hal_rx_get_mpdu_frame_control_valid_8074v1(): Retrieves mpdu
  352. * frame control valid
  353. *
  354. * @nbuf: Network buffer
  355. * Returns: value of frame control valid field
  356. */
  357. static uint8_t hal_rx_get_mpdu_frame_control_valid_8074v1(uint8_t *buf)
  358. {
  359. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  360. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  361. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  362. }
  363. /*
  364. * hal_rx_mpdu_get_addr1_8074v1(): API to check get address1 of the mpdu
  365. *
  366. * @buf: pointer to the start of RX PKT TLV headera
  367. * @mac_addr: pointer to mac address
  368. * Return: success/failure
  369. */
  370. static QDF_STATUS hal_rx_mpdu_get_addr1_8074v1(uint8_t *buf,
  371. uint8_t *mac_addr)
  372. {
  373. struct __attribute__((__packed__)) hal_addr1 {
  374. uint32_t ad1_31_0;
  375. uint16_t ad1_47_32;
  376. };
  377. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  378. struct rx_mpdu_start *mpdu_start =
  379. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  380. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  381. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  382. uint32_t mac_addr_ad1_valid;
  383. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  384. if (mac_addr_ad1_valid) {
  385. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  386. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  387. return QDF_STATUS_SUCCESS;
  388. }
  389. return QDF_STATUS_E_FAILURE;
  390. }
  391. /*
  392. * hal_rx_mpdu_get_addr2_8074v1(): API to check get address2 of the mpdu
  393. * in the packet
  394. *
  395. * @buf: pointer to the start of RX PKT TLV header
  396. * @mac_addr: pointer to mac address
  397. * Return: success/failure
  398. */
  399. static QDF_STATUS hal_rx_mpdu_get_addr2_8074v1(uint8_t *buf, uint8_t *mac_addr)
  400. {
  401. struct __attribute__((__packed__)) hal_addr2 {
  402. uint16_t ad2_15_0;
  403. uint32_t ad2_47_16;
  404. };
  405. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  406. struct rx_mpdu_start *mpdu_start =
  407. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  408. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  409. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  410. uint32_t mac_addr_ad2_valid;
  411. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  412. if (mac_addr_ad2_valid) {
  413. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  414. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  415. return QDF_STATUS_SUCCESS;
  416. }
  417. return QDF_STATUS_E_FAILURE;
  418. }
  419. /*
  420. * hal_rx_mpdu_get_addr3_8074v1(): API to get address3 of the mpdu
  421. * in the packet
  422. *
  423. * @buf: pointer to the start of RX PKT TLV header
  424. * @mac_addr: pointer to mac address
  425. * Return: success/failure
  426. */
  427. static QDF_STATUS hal_rx_mpdu_get_addr3_8074v1(uint8_t *buf, uint8_t *mac_addr)
  428. {
  429. struct __attribute__((__packed__)) hal_addr3 {
  430. uint32_t ad3_31_0;
  431. uint16_t ad3_47_32;
  432. };
  433. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  434. struct rx_mpdu_start *mpdu_start =
  435. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  436. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  437. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  438. uint32_t mac_addr_ad3_valid;
  439. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  440. if (mac_addr_ad3_valid) {
  441. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  442. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  443. return QDF_STATUS_SUCCESS;
  444. }
  445. return QDF_STATUS_E_FAILURE;
  446. }
  447. /*
  448. * hal_rx_mpdu_get_addr4_8074v1(): API to get address4 of the mpdu
  449. * in the packet
  450. *
  451. * @buf: pointer to the start of RX PKT TLV header
  452. * @mac_addr: pointer to mac address
  453. * Return: success/failure
  454. */
  455. static QDF_STATUS hal_rx_mpdu_get_addr4_8074v1(uint8_t *buf, uint8_t *mac_addr)
  456. {
  457. struct __attribute__((__packed__)) hal_addr4 {
  458. uint32_t ad4_31_0;
  459. uint16_t ad4_47_32;
  460. };
  461. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  462. struct rx_mpdu_start *mpdu_start =
  463. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  464. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  465. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  466. uint32_t mac_addr_ad4_valid;
  467. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  468. if (mac_addr_ad4_valid) {
  469. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  470. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  471. return QDF_STATUS_SUCCESS;
  472. }
  473. return QDF_STATUS_E_FAILURE;
  474. }
  475. /*
  476. * hal_rx_get_mpdu_sequence_control_valid_8074v1(): Get mpdu
  477. * sequence control valid
  478. *
  479. * @nbuf: Network buffer
  480. * Returns: value of sequence control valid field
  481. */
  482. static uint8_t hal_rx_get_mpdu_sequence_control_valid_8074v1(uint8_t *buf)
  483. {
  484. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  485. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  486. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  487. }
  488. /**
  489. * hal_rx_is_unicast_8074v1: check packet is unicast frame or not.
  490. *
  491. * @ buf: pointer to rx pkt TLV.
  492. *
  493. * Return: true on unicast.
  494. */
  495. static bool hal_rx_is_unicast_8074v1(uint8_t *buf)
  496. {
  497. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  498. struct rx_mpdu_start *mpdu_start =
  499. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  500. uint32_t grp_id;
  501. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  502. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  503. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  504. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  505. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  506. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  507. }
  508. /**
  509. * hal_rx_tid_get_8074v1: get tid based on qos control valid.
  510. *
  511. * @ buf: pointer to rx pkt TLV.
  512. *
  513. * Return: tid
  514. */
  515. static uint32_t hal_rx_tid_get_8074v1(hal_soc_handle_t hal_soc_hdl,
  516. uint8_t *buf)
  517. {
  518. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  519. struct rx_mpdu_start *mpdu_start =
  520. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  521. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  522. uint8_t qos_control_valid =
  523. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  524. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  525. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  526. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  527. if (qos_control_valid)
  528. return hal_rx_mpdu_start_tid_get_8074(buf);
  529. return HAL_RX_NON_QOS_TID;
  530. }
  531. /**
  532. * hal_rx_hw_desc_get_ppduid_get_8074v1(): retrieve ppdu id
  533. * @rx_tlv_hdr: Rx tlv header
  534. * @rxdma_dst_ring_desc: Rx HW descriptor
  535. *
  536. * Return: ppdu id
  537. */
  538. static uint32_t hal_rx_hw_desc_get_ppduid_get_8074v1(void *rx_tlv_hdr,
  539. void *rxdma_dst_ring_desc)
  540. {
  541. struct rx_mpdu_info *rx_mpdu_info;
  542. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  543. rx_mpdu_info =
  544. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  545. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  546. }
  547. /**
  548. * hal_reo_status_get_header_8074v1 - Process reo desc info
  549. * @ring_desc: REO status ring descriptor
  550. * @b - tlv type info
  551. * @h1 - Pointer to hal_reo_status_header where info to be stored
  552. *
  553. * Return - none.
  554. *
  555. */
  556. static void hal_reo_status_get_header_8074v1(hal_ring_desc_t ring_desc, int b,
  557. void *h1)
  558. {
  559. uint32_t *d = (uint32_t *)ring_desc;
  560. uint32_t val1 = 0;
  561. struct hal_reo_status_header *h =
  562. (struct hal_reo_status_header *)h1;
  563. /* Offsets of descriptor fields defined in HW headers start
  564. * from the field after TLV header
  565. */
  566. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  567. switch (b) {
  568. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  569. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  570. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  571. break;
  572. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  573. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  574. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  575. break;
  576. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  577. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  578. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  579. break;
  580. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  581. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  582. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  583. break;
  584. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  585. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  586. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  587. break;
  588. case HAL_REO_DESC_THRES_STATUS_TLV:
  589. val1 =
  590. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  591. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  592. break;
  593. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  594. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  595. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  596. break;
  597. default:
  598. qdf_nofl_err("ERROR: Unknown tlv\n");
  599. break;
  600. }
  601. h->cmd_num =
  602. HAL_GET_FIELD(
  603. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  604. val1);
  605. h->exec_time =
  606. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  607. CMD_EXECUTION_TIME, val1);
  608. h->status =
  609. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  610. REO_CMD_EXECUTION_STATUS, val1);
  611. switch (b) {
  612. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  613. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  614. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  615. break;
  616. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  617. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  618. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  619. break;
  620. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  621. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  622. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  623. break;
  624. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  625. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  626. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  627. break;
  628. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  629. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  630. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  631. break;
  632. case HAL_REO_DESC_THRES_STATUS_TLV:
  633. val1 =
  634. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  635. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  636. break;
  637. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  638. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  639. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  640. break;
  641. default:
  642. qdf_nofl_err("ERROR: Unknown tlv\n");
  643. break;
  644. }
  645. h->tstamp =
  646. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  647. }
  648. /**
  649. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v1():
  650. * Retrieve qos control valid bit from the tlv.
  651. * @buf: pointer to rx pkt TLV.
  652. *
  653. * Return: qos control value.
  654. */
  655. static inline uint32_t
  656. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v1(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  659. struct rx_mpdu_start *mpdu_start =
  660. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  661. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  662. &mpdu_start->rx_mpdu_info_details);
  663. }
  664. /**
  665. * hal_rx_msdu_end_sa_sw_peer_id_get_8074v1(): API to get the
  666. * sa_sw_peer_id from rx_msdu_end TLV
  667. * @buf: pointer to the start of RX PKT TLV headers
  668. *
  669. * Return: sa_sw_peer_id index
  670. */
  671. static inline uint32_t
  672. hal_rx_msdu_end_sa_sw_peer_id_get_8074v1(uint8_t *buf)
  673. {
  674. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  675. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  676. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  677. }
  678. /**
  679. * hal_tx_desc_set_mesh_en_8074v1 - Set mesh_enable flag in Tx descriptor
  680. * @desc: Handle to Tx Descriptor
  681. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  682. * enabling the interpretation of the 'Mesh Control Present' bit
  683. * (bit 8) of QoS Control (otherwise this bit is ignored),
  684. * For native WiFi frames, this indicates that a 'Mesh Control' field
  685. * is present between the header and the LLC.
  686. *
  687. * Return: void
  688. */
  689. static inline
  690. void hal_tx_desc_set_mesh_en_8074v1(void *desc, uint8_t en)
  691. {
  692. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  693. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  694. }
  695. static
  696. void *hal_rx_msdu0_buffer_addr_lsb_8074v1(void *link_desc_va)
  697. {
  698. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  699. }
  700. static
  701. void *hal_rx_msdu_desc_info_ptr_get_8074v1(void *msdu0)
  702. {
  703. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  704. }
  705. static
  706. void *hal_ent_mpdu_desc_info_8074v1(void *ent_ring_desc)
  707. {
  708. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  709. }
  710. static
  711. void *hal_dst_mpdu_desc_info_8074v1(void *dst_ring_desc)
  712. {
  713. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  714. }
  715. static
  716. uint8_t hal_rx_get_fc_valid_8074v1(uint8_t *buf)
  717. {
  718. return HAL_RX_GET_FC_VALID(buf);
  719. }
  720. static uint8_t hal_rx_get_to_ds_flag_8074v1(uint8_t *buf)
  721. {
  722. return HAL_RX_GET_TO_DS_FLAG(buf);
  723. }
  724. static uint8_t hal_rx_get_mac_addr2_valid_8074v1(uint8_t *buf)
  725. {
  726. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  727. }
  728. static uint8_t hal_rx_get_filter_category_8074v1(uint8_t *buf)
  729. {
  730. return HAL_RX_GET_FILTER_CATEGORY(buf);
  731. }
  732. static uint32_t
  733. hal_rx_get_ppdu_id_8074v1(uint8_t *buf)
  734. {
  735. struct rx_mpdu_info *rx_mpdu_info;
  736. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  737. rx_mpdu_info =
  738. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  739. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  740. }
  741. /**
  742. * hal_reo_config_8074v1(): Set reo config parameters
  743. * @soc: hal soc handle
  744. * @reg_val: value to be set
  745. * @reo_params: reo parameters
  746. *
  747. * Return: void
  748. */
  749. static void
  750. hal_reo_config_8074v1(struct hal_soc *soc,
  751. uint32_t reg_val,
  752. struct hal_reo_params *reo_params)
  753. {
  754. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  755. }
  756. /**
  757. * hal_rx_msdu_desc_info_get_ptr_8074v1() - Get msdu desc info ptr
  758. * @msdu_details_ptr - Pointer to msdu_details_ptr
  759. *
  760. * Return - Pointer to rx_msdu_desc_info structure.
  761. *
  762. */
  763. static void *hal_rx_msdu_desc_info_get_ptr_8074v1(void *msdu_details_ptr)
  764. {
  765. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  766. }
  767. /**
  768. * hal_rx_link_desc_msdu0_ptr_8074v1 - Get pointer to rx_msdu details
  769. * @link_desc - Pointer to link desc
  770. *
  771. * Return - Pointer to rx_msdu_details structure
  772. *
  773. */
  774. static void *hal_rx_link_desc_msdu0_ptr_8074v1(void *link_desc)
  775. {
  776. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  777. }
  778. /**
  779. * hal_rx_msdu_flow_idx_get_8074v1: API to get flow index
  780. * from rx_msdu_end TLV
  781. * @buf: pointer to the start of RX PKT TLV headers
  782. *
  783. * Return: flow index value from MSDU END TLV
  784. */
  785. static inline uint32_t hal_rx_msdu_flow_idx_get_8074v1(uint8_t *buf)
  786. {
  787. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  788. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  789. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  790. }
  791. /**
  792. * hal_rx_msdu_flow_idx_invalid_8074v1: API to get flow index invalid
  793. * from rx_msdu_end TLV
  794. * @buf: pointer to the start of RX PKT TLV headers
  795. *
  796. * Return: flow index invalid value from MSDU END TLV
  797. */
  798. static bool hal_rx_msdu_flow_idx_invalid_8074v1(uint8_t *buf)
  799. {
  800. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  801. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  802. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  803. }
  804. /**
  805. * hal_rx_msdu_flow_idx_timeout_8074v1: API to get flow index timeout
  806. * from rx_msdu_end TLV
  807. * @buf: pointer to the start of RX PKT TLV headers
  808. *
  809. * Return: flow index timeout value from MSDU END TLV
  810. */
  811. static bool hal_rx_msdu_flow_idx_timeout_8074v1(uint8_t *buf)
  812. {
  813. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  814. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  815. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  816. }
  817. /**
  818. * hal_rx_msdu_fse_metadata_get_8074v1: API to get FSE metadata
  819. * from rx_msdu_end TLV
  820. * @buf: pointer to the start of RX PKT TLV headers
  821. *
  822. * Return: fse metadata value from MSDU END TLV
  823. */
  824. static uint32_t hal_rx_msdu_fse_metadata_get_8074v1(uint8_t *buf)
  825. {
  826. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  827. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  828. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  829. }
  830. /**
  831. * hal_rx_msdu_cce_metadata_get_8074v1: API to get CCE metadata
  832. * from rx_msdu_end TLV
  833. * @buf: pointer to the start of RX PKT TLV headers
  834. *
  835. * Return: cce_metadata
  836. */
  837. static uint16_t
  838. hal_rx_msdu_cce_metadata_get_8074v1(uint8_t *buf)
  839. {
  840. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  841. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  842. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  843. }
  844. /**
  845. * hal_rx_msdu_get_flow_params_8074v1: API to get flow index, flow index invalid
  846. * and flow index timeout from rx_msdu_end TLV
  847. * @buf: pointer to the start of RX PKT TLV headers
  848. * @flow_invalid: pointer to return value of flow_idx_valid
  849. * @flow_timeout: pointer to return value of flow_idx_timeout
  850. * @flow_index: pointer to return value of flow_idx
  851. *
  852. * Return: none
  853. */
  854. static inline void
  855. hal_rx_msdu_get_flow_params_8074v1(uint8_t *buf,
  856. bool *flow_invalid,
  857. bool *flow_timeout,
  858. uint32_t *flow_index)
  859. {
  860. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  861. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  862. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  863. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  864. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  865. }
  866. /**
  867. * hal_rx_tlv_get_tcp_chksum_8074v1() - API to get tcp checksum
  868. * @buf: rx_tlv_hdr
  869. *
  870. * Return: tcp checksum
  871. */
  872. static uint16_t
  873. hal_rx_tlv_get_tcp_chksum_8074v1(uint8_t *buf)
  874. {
  875. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  876. }
  877. /**
  878. * hal_rx_get_rx_sequence_8074v1(): Function to retrieve rx sequence number
  879. *
  880. * @nbuf: Network buffer
  881. * Returns: rx sequence number
  882. */
  883. static
  884. uint16_t hal_rx_get_rx_sequence_8074v1(uint8_t *buf)
  885. {
  886. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  887. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  888. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  889. }
  890. /**
  891. * hal_rx_mpdu_start_tlv_tag_valid_8074v1 () - API to check if RX_MPDU_START
  892. * tlv tag is valid
  893. *
  894. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  895. *
  896. * Return: true if RX_MPDU_START is valied, else false.
  897. */
  898. uint8_t hal_rx_mpdu_start_tlv_tag_valid_8074v1(void *rx_tlv_hdr)
  899. {
  900. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  901. uint32_t tlv_tag;
  902. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(
  903. &rx_desc->mpdu_start_tlv);
  904. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  905. }
  906. /**
  907. * hal_rx_flow_setup_fse_8074v1() - Setup a flow search entry in HW FST
  908. * @fst: Pointer to the Rx Flow Search Table
  909. * @table_offset: offset into the table where the flow is to be setup
  910. * @flow: Flow Parameters
  911. *
  912. * Return: Success/Failure
  913. */
  914. static void *
  915. hal_rx_flow_setup_fse_8074v1(uint8_t *rx_fst, uint32_t table_offset,
  916. uint8_t *rx_flow)
  917. {
  918. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  919. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  920. uint8_t *fse;
  921. bool fse_valid;
  922. if (table_offset >= fst->max_entries) {
  923. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  924. "HAL FSE table offset %u exceeds max entries %u",
  925. table_offset, fst->max_entries);
  926. return NULL;
  927. }
  928. fse = (uint8_t *)fst->base_vaddr +
  929. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  930. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  931. if (fse_valid) {
  932. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  933. "HAL FSE %pK already valid", fse);
  934. return NULL;
  935. }
  936. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  937. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  938. qdf_htonl(flow->tuple_info.src_ip_127_96));
  939. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  940. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  941. qdf_htonl(flow->tuple_info.src_ip_95_64));
  942. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  943. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  944. qdf_htonl(flow->tuple_info.src_ip_63_32));
  945. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  946. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  947. qdf_htonl(flow->tuple_info.src_ip_31_0));
  948. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  949. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  950. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  951. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  952. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  953. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  954. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  955. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  956. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  957. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  958. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  959. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  960. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  961. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  962. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  963. (flow->tuple_info.dest_port));
  964. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  965. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  966. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  967. (flow->tuple_info.src_port));
  968. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  969. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  970. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  971. flow->tuple_info.l4_protocol);
  972. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  973. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  974. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  975. flow->reo_destination_handler);
  976. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  977. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  978. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  979. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  980. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  981. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  982. flow->fse_metadata);
  983. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION);
  984. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION) |=
  985. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_11,
  986. REO_DESTINATION_INDICATION,
  987. flow->reo_destination_indication);
  988. /* Reset all the other fields in FSE */
  989. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  990. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_DROP);
  991. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, RESERVED_11);
  992. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  993. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  994. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  995. return fse;
  996. }
  997. static
  998. void hal_compute_reo_remap_ix2_ix3_8074v1(uint32_t *ring, uint32_t num_rings,
  999. uint32_t *remap1, uint32_t *remap2)
  1000. {
  1001. switch (num_rings) {
  1002. case 1:
  1003. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1004. HAL_REO_REMAP_IX2(ring[0], 17) |
  1005. HAL_REO_REMAP_IX2(ring[0], 18) |
  1006. HAL_REO_REMAP_IX2(ring[0], 19) |
  1007. HAL_REO_REMAP_IX2(ring[0], 20) |
  1008. HAL_REO_REMAP_IX2(ring[0], 21) |
  1009. HAL_REO_REMAP_IX2(ring[0], 22) |
  1010. HAL_REO_REMAP_IX2(ring[0], 23);
  1011. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1012. HAL_REO_REMAP_IX3(ring[0], 25) |
  1013. HAL_REO_REMAP_IX3(ring[0], 26) |
  1014. HAL_REO_REMAP_IX3(ring[0], 27) |
  1015. HAL_REO_REMAP_IX3(ring[0], 28) |
  1016. HAL_REO_REMAP_IX3(ring[0], 29) |
  1017. HAL_REO_REMAP_IX3(ring[0], 30) |
  1018. HAL_REO_REMAP_IX3(ring[0], 31);
  1019. break;
  1020. case 2:
  1021. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1022. HAL_REO_REMAP_IX2(ring[0], 17) |
  1023. HAL_REO_REMAP_IX2(ring[1], 18) |
  1024. HAL_REO_REMAP_IX2(ring[1], 19) |
  1025. HAL_REO_REMAP_IX2(ring[0], 20) |
  1026. HAL_REO_REMAP_IX2(ring[0], 21) |
  1027. HAL_REO_REMAP_IX2(ring[1], 22) |
  1028. HAL_REO_REMAP_IX2(ring[1], 23);
  1029. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1030. HAL_REO_REMAP_IX3(ring[0], 25) |
  1031. HAL_REO_REMAP_IX3(ring[1], 26) |
  1032. HAL_REO_REMAP_IX3(ring[1], 27) |
  1033. HAL_REO_REMAP_IX3(ring[0], 28) |
  1034. HAL_REO_REMAP_IX3(ring[0], 29) |
  1035. HAL_REO_REMAP_IX3(ring[1], 30) |
  1036. HAL_REO_REMAP_IX3(ring[1], 31);
  1037. break;
  1038. case 3:
  1039. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1040. HAL_REO_REMAP_IX2(ring[1], 17) |
  1041. HAL_REO_REMAP_IX2(ring[2], 18) |
  1042. HAL_REO_REMAP_IX2(ring[0], 19) |
  1043. HAL_REO_REMAP_IX2(ring[1], 20) |
  1044. HAL_REO_REMAP_IX2(ring[2], 21) |
  1045. HAL_REO_REMAP_IX2(ring[0], 22) |
  1046. HAL_REO_REMAP_IX2(ring[1], 23);
  1047. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1048. HAL_REO_REMAP_IX3(ring[0], 25) |
  1049. HAL_REO_REMAP_IX3(ring[1], 26) |
  1050. HAL_REO_REMAP_IX3(ring[2], 27) |
  1051. HAL_REO_REMAP_IX3(ring[0], 28) |
  1052. HAL_REO_REMAP_IX3(ring[1], 29) |
  1053. HAL_REO_REMAP_IX3(ring[2], 30) |
  1054. HAL_REO_REMAP_IX3(ring[0], 31);
  1055. break;
  1056. case 4:
  1057. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1058. HAL_REO_REMAP_IX2(ring[1], 17) |
  1059. HAL_REO_REMAP_IX2(ring[2], 18) |
  1060. HAL_REO_REMAP_IX2(ring[3], 19) |
  1061. HAL_REO_REMAP_IX2(ring[0], 20) |
  1062. HAL_REO_REMAP_IX2(ring[1], 21) |
  1063. HAL_REO_REMAP_IX2(ring[2], 22) |
  1064. HAL_REO_REMAP_IX2(ring[3], 23);
  1065. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1066. HAL_REO_REMAP_IX3(ring[1], 25) |
  1067. HAL_REO_REMAP_IX3(ring[2], 26) |
  1068. HAL_REO_REMAP_IX3(ring[3], 27) |
  1069. HAL_REO_REMAP_IX3(ring[0], 28) |
  1070. HAL_REO_REMAP_IX3(ring[1], 29) |
  1071. HAL_REO_REMAP_IX3(ring[2], 30) |
  1072. HAL_REO_REMAP_IX3(ring[3], 31);
  1073. break;
  1074. }
  1075. }
  1076. static void hal_hw_txrx_ops_attach_qca8074(struct hal_soc *hal_soc)
  1077. {
  1078. /* init and setup */
  1079. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1080. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1081. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1082. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1083. hal_soc->ops->hal_get_window_address = hal_get_window_address_8074;
  1084. /* tx */
  1085. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1086. hal_tx_desc_set_dscp_tid_table_id_8074;
  1087. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_8074;
  1088. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_8074;
  1089. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_8074;
  1090. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1091. hal_tx_desc_set_buf_addr_generic_li;
  1092. hal_soc->ops->hal_tx_desc_set_search_type =
  1093. hal_tx_desc_set_search_type_generic_li;
  1094. hal_soc->ops->hal_tx_desc_set_search_index =
  1095. hal_tx_desc_set_search_index_generic_li;
  1096. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1097. hal_tx_desc_set_cache_set_num_generic_li;
  1098. hal_soc->ops->hal_tx_comp_get_status =
  1099. hal_tx_comp_get_status_generic_li;
  1100. hal_soc->ops->hal_tx_comp_get_release_reason =
  1101. hal_tx_comp_get_release_reason_generic_li;
  1102. hal_soc->ops->hal_get_wbm_internal_error =
  1103. hal_get_wbm_internal_error_generic_li;
  1104. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_8074v1;
  1105. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1106. hal_tx_init_cmd_credit_ring_8074v1;
  1107. /* rx */
  1108. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1109. hal_rx_msdu_start_nss_get_8074;
  1110. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1111. hal_rx_mon_hw_desc_get_mpdu_status_8074;
  1112. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_8074;
  1113. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1114. hal_rx_proc_phyrx_other_receive_info_tlv_8074;
  1115. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1116. hal_rx_dump_msdu_start_tlv_8074;
  1117. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_8074;
  1118. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_8074;
  1119. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1120. hal_rx_mpdu_start_tid_get_8074;
  1121. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1122. hal_rx_msdu_start_reception_type_get_8074;
  1123. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1124. hal_rx_msdu_end_da_idx_get_8074;
  1125. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1126. hal_rx_msdu_desc_info_get_ptr_8074v1;
  1127. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1128. hal_rx_link_desc_msdu0_ptr_8074v1;
  1129. hal_soc->ops->hal_reo_status_get_header =
  1130. hal_reo_status_get_header_8074v1;
  1131. hal_soc->ops->hal_rx_status_get_tlv_info =
  1132. hal_rx_status_get_tlv_info_generic_li;
  1133. hal_soc->ops->hal_rx_wbm_err_info_get =
  1134. hal_rx_wbm_err_info_get_generic_li;
  1135. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1136. hal_rx_dump_mpdu_start_tlv_generic_li;
  1137. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1138. hal_tx_set_pcp_tid_map_generic_li;
  1139. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1140. hal_tx_update_pcp_tid_generic_li;
  1141. hal_soc->ops->hal_tx_set_tidmap_prty =
  1142. hal_tx_update_tidmap_prty_generic_li;
  1143. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1144. hal_rx_get_rx_fragment_number_8074v1;
  1145. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1146. hal_rx_msdu_end_da_is_mcbc_get_8074v1;
  1147. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1148. hal_rx_msdu_end_sa_is_valid_get_8074v1;
  1149. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1150. hal_rx_msdu_end_sa_idx_get_8074v1;
  1151. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1152. hal_rx_desc_is_first_msdu_8074v1;
  1153. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1154. hal_rx_msdu_end_l3_hdr_padding_get_8074v1;
  1155. hal_soc->ops->hal_rx_encryption_info_valid =
  1156. hal_rx_encryption_info_valid_8074v1;
  1157. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_8074v1;
  1158. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1159. hal_rx_msdu_end_first_msdu_get_8074v1;
  1160. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1161. hal_rx_msdu_end_da_is_valid_get_8074v1;
  1162. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1163. hal_rx_msdu_end_last_msdu_get_8074v1;
  1164. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1165. hal_rx_get_mpdu_mac_ad4_valid_8074v1;
  1166. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1167. hal_rx_mpdu_start_sw_peer_id_get_8074v1;
  1168. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_8074v1;
  1169. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_8074v1;
  1170. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1171. hal_rx_get_mpdu_frame_control_valid_8074v1;
  1172. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_8074v1;
  1173. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_8074v1;
  1174. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_8074v1;
  1175. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_8074v1;
  1176. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1177. hal_rx_get_mpdu_sequence_control_valid_8074v1;
  1178. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_8074v1;
  1179. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_8074v1;
  1180. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1181. hal_rx_hw_desc_get_ppduid_get_8074v1;
  1182. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1183. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v1;
  1184. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1185. hal_rx_msdu_end_sa_sw_peer_id_get_8074v1;
  1186. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1187. hal_rx_msdu0_buffer_addr_lsb_8074v1;
  1188. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1189. hal_rx_msdu_desc_info_ptr_get_8074v1;
  1190. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_8074v1;
  1191. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_8074v1;
  1192. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_8074v1;
  1193. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_8074v1;
  1194. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1195. hal_rx_get_mac_addr2_valid_8074v1;
  1196. hal_soc->ops->hal_rx_get_filter_category =
  1197. hal_rx_get_filter_category_8074v1;
  1198. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_8074v1;
  1199. hal_soc->ops->hal_reo_config = hal_reo_config_8074v1;
  1200. hal_soc->ops->hal_rx_msdu_flow_idx_get =
  1201. hal_rx_msdu_flow_idx_get_8074v1;
  1202. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1203. hal_rx_msdu_flow_idx_invalid_8074v1;
  1204. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1205. hal_rx_msdu_flow_idx_timeout_8074v1;
  1206. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1207. hal_rx_msdu_fse_metadata_get_8074v1;
  1208. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1209. hal_rx_msdu_cce_metadata_get_8074v1;
  1210. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1211. hal_rx_msdu_get_flow_params_8074v1;
  1212. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1213. hal_rx_tlv_get_tcp_chksum_8074v1;
  1214. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_8074v1;
  1215. /* rx - msdu fast path info fields */
  1216. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1217. hal_rx_msdu_packet_metadata_get_generic_li;
  1218. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1219. hal_rx_mpdu_start_tlv_tag_valid_8074v1;
  1220. /* rx - TLV struct offsets */
  1221. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1222. hal_rx_msdu_end_offset_get_generic;
  1223. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1224. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1225. hal_rx_msdu_start_offset_get_generic;
  1226. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1227. hal_rx_mpdu_start_offset_get_generic;
  1228. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1229. hal_rx_mpdu_end_offset_get_generic;
  1230. #ifndef NO_RX_PKT_HDR_TLV
  1231. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1232. hal_rx_pkt_tlv_offset_get_generic;
  1233. #endif
  1234. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_8074v1;
  1235. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1236. hal_compute_reo_remap_ix2_ix3_8074v1;
  1237. hal_soc->ops->hal_setup_link_idle_list =
  1238. hal_setup_link_idle_list_generic_li;
  1239. };
  1240. struct hal_hw_srng_config hw_srng_table_8074[] = {
  1241. /* TODO: max_rings can populated by querying HW capabilities */
  1242. { /* REO_DST */
  1243. .start_ring_id = HAL_SRNG_REO2SW1,
  1244. .max_rings = 4,
  1245. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1246. .lmac_ring = FALSE,
  1247. .ring_dir = HAL_SRNG_DST_RING,
  1248. .reg_start = {
  1249. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1250. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1251. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1252. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1253. },
  1254. .reg_size = {
  1255. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1256. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1257. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1258. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1259. },
  1260. .max_size =
  1261. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1262. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1263. },
  1264. { /* REO_EXCEPTION */
  1265. /* Designating REO2TCL ring as exception ring. This ring is
  1266. * similar to other REO2SW rings though it is named as REO2TCL.
  1267. * Any of theREO2SW rings can be used as exception ring.
  1268. */
  1269. .start_ring_id = HAL_SRNG_REO2TCL,
  1270. .max_rings = 1,
  1271. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1272. .lmac_ring = FALSE,
  1273. .ring_dir = HAL_SRNG_DST_RING,
  1274. .reg_start = {
  1275. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1276. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1277. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1278. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1279. },
  1280. /* Single ring - provide ring size if multiple rings of this
  1281. * type are supported
  1282. */
  1283. .reg_size = {},
  1284. .max_size =
  1285. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1286. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1287. },
  1288. { /* REO_REINJECT */
  1289. .start_ring_id = HAL_SRNG_SW2REO,
  1290. .max_rings = 1,
  1291. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1292. .lmac_ring = FALSE,
  1293. .ring_dir = HAL_SRNG_SRC_RING,
  1294. .reg_start = {
  1295. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1296. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1297. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1298. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1299. },
  1300. /* Single ring - provide ring size if multiple rings of this
  1301. * type are supported
  1302. */
  1303. .reg_size = {},
  1304. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1305. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1306. },
  1307. { /* REO_CMD */
  1308. .start_ring_id = HAL_SRNG_REO_CMD,
  1309. .max_rings = 1,
  1310. .entry_size = (sizeof(struct tlv_32_hdr) +
  1311. sizeof(struct reo_get_queue_stats)) >> 2,
  1312. .lmac_ring = FALSE,
  1313. .ring_dir = HAL_SRNG_SRC_RING,
  1314. .reg_start = {
  1315. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1316. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1317. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1318. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1319. },
  1320. /* Single ring - provide ring size if multiple rings of this
  1321. * type are supported
  1322. */
  1323. .reg_size = {},
  1324. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1325. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1326. },
  1327. { /* REO_STATUS */
  1328. .start_ring_id = HAL_SRNG_REO_STATUS,
  1329. .max_rings = 1,
  1330. .entry_size = (sizeof(struct tlv_32_hdr) +
  1331. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1332. .lmac_ring = FALSE,
  1333. .ring_dir = HAL_SRNG_DST_RING,
  1334. .reg_start = {
  1335. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1336. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1337. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1338. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1339. },
  1340. /* Single ring - provide ring size if multiple rings of this
  1341. * type are supported
  1342. */
  1343. .reg_size = {},
  1344. .max_size =
  1345. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1346. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1347. },
  1348. { /* TCL_DATA */
  1349. .start_ring_id = HAL_SRNG_SW2TCL1,
  1350. .max_rings = 3,
  1351. .entry_size = (sizeof(struct tlv_32_hdr) +
  1352. sizeof(struct tcl_data_cmd)) >> 2,
  1353. .lmac_ring = FALSE,
  1354. .ring_dir = HAL_SRNG_SRC_RING,
  1355. .reg_start = {
  1356. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1357. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1358. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1359. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1360. },
  1361. .reg_size = {
  1362. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1363. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1364. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1365. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1366. },
  1367. .max_size =
  1368. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1369. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1370. },
  1371. { /* TCL_CMD */
  1372. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1373. .max_rings = 1,
  1374. .entry_size = (sizeof(struct tlv_32_hdr) +
  1375. sizeof(struct tcl_data_cmd)) >> 2,
  1376. .lmac_ring = FALSE,
  1377. .ring_dir = HAL_SRNG_SRC_RING,
  1378. .reg_start = {
  1379. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1380. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1381. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1382. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1383. },
  1384. /* Single ring - provide ring size if multiple rings of this
  1385. * type are supported
  1386. */
  1387. .reg_size = {},
  1388. .max_size =
  1389. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1390. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1391. },
  1392. { /* TCL_STATUS */
  1393. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1394. .max_rings = 1,
  1395. .entry_size = (sizeof(struct tlv_32_hdr) +
  1396. sizeof(struct tcl_status_ring)) >> 2,
  1397. .lmac_ring = FALSE,
  1398. .ring_dir = HAL_SRNG_DST_RING,
  1399. .reg_start = {
  1400. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1401. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1402. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1403. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1404. },
  1405. /* Single ring - provide ring size if multiple rings of this
  1406. * type are supported
  1407. */
  1408. .reg_size = {},
  1409. .max_size =
  1410. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1411. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1412. },
  1413. { /* CE_SRC */
  1414. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1415. .max_rings = 12,
  1416. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1417. .lmac_ring = FALSE,
  1418. .ring_dir = HAL_SRNG_SRC_RING,
  1419. .reg_start = {
  1420. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1421. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1422. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1423. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1424. },
  1425. .reg_size = {
  1426. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1427. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1428. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1429. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1430. },
  1431. .max_size =
  1432. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1433. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1434. },
  1435. { /* CE_DST */
  1436. .start_ring_id = HAL_SRNG_CE_0_DST,
  1437. .max_rings = 12,
  1438. .entry_size = 8 >> 2,
  1439. /*TODO: entry_size above should actually be
  1440. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1441. * of struct ce_dst_desc in HW header files
  1442. */
  1443. .lmac_ring = FALSE,
  1444. .ring_dir = HAL_SRNG_SRC_RING,
  1445. .reg_start = {
  1446. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1447. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1448. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1449. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1450. },
  1451. .reg_size = {
  1452. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1453. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1454. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1455. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1456. },
  1457. .max_size =
  1458. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1459. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1460. },
  1461. { /* CE_DST_STATUS */
  1462. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1463. .max_rings = 12,
  1464. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1465. .lmac_ring = FALSE,
  1466. .ring_dir = HAL_SRNG_DST_RING,
  1467. .reg_start = {
  1468. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1469. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1470. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1471. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1472. },
  1473. /* TODO: check destination status ring registers */
  1474. .reg_size = {
  1475. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1476. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1477. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1478. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1479. },
  1480. .max_size =
  1481. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1482. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1483. },
  1484. { /* WBM_IDLE_LINK */
  1485. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1486. .max_rings = 1,
  1487. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1488. .lmac_ring = FALSE,
  1489. .ring_dir = HAL_SRNG_SRC_RING,
  1490. .reg_start = {
  1491. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1492. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1493. },
  1494. /* Single ring - provide ring size if multiple rings of this
  1495. * type are supported
  1496. */
  1497. .reg_size = {},
  1498. .max_size =
  1499. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1500. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1501. },
  1502. { /* SW2WBM_RELEASE */
  1503. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1504. .max_rings = 1,
  1505. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1506. .lmac_ring = FALSE,
  1507. .ring_dir = HAL_SRNG_SRC_RING,
  1508. .reg_start = {
  1509. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1510. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1511. },
  1512. /* Single ring - provide ring size if multiple rings of this
  1513. * type are supported
  1514. */
  1515. .reg_size = {},
  1516. .max_size =
  1517. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1518. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1519. },
  1520. { /* WBM2SW_RELEASE */
  1521. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1522. .max_rings = 4,
  1523. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1524. .lmac_ring = FALSE,
  1525. .ring_dir = HAL_SRNG_DST_RING,
  1526. .reg_start = {
  1527. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1528. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1529. },
  1530. .reg_size = {
  1531. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1532. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1533. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1534. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1535. },
  1536. .max_size =
  1537. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1538. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1539. },
  1540. { /* RXDMA_BUF */
  1541. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1542. #ifdef IPA_OFFLOAD
  1543. .max_rings = 3,
  1544. #else
  1545. .max_rings = 2,
  1546. #endif
  1547. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1548. .lmac_ring = TRUE,
  1549. .ring_dir = HAL_SRNG_SRC_RING,
  1550. /* reg_start is not set because LMAC rings are not accessed
  1551. * from host
  1552. */
  1553. .reg_start = {},
  1554. .reg_size = {},
  1555. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1556. },
  1557. { /* RXDMA_DST */
  1558. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1559. .max_rings = 1,
  1560. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1561. .lmac_ring = TRUE,
  1562. .ring_dir = HAL_SRNG_DST_RING,
  1563. /* reg_start is not set because LMAC rings are not accessed
  1564. * from host
  1565. */
  1566. .reg_start = {},
  1567. .reg_size = {},
  1568. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1569. },
  1570. { /* RXDMA_MONITOR_BUF */
  1571. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1572. .max_rings = 1,
  1573. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1574. .lmac_ring = TRUE,
  1575. .ring_dir = HAL_SRNG_SRC_RING,
  1576. /* reg_start is not set because LMAC rings are not accessed
  1577. * from host
  1578. */
  1579. .reg_start = {},
  1580. .reg_size = {},
  1581. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1582. },
  1583. { /* RXDMA_MONITOR_STATUS */
  1584. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1585. .max_rings = 1,
  1586. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1587. .lmac_ring = TRUE,
  1588. .ring_dir = HAL_SRNG_SRC_RING,
  1589. /* reg_start is not set because LMAC rings are not accessed
  1590. * from host
  1591. */
  1592. .reg_start = {},
  1593. .reg_size = {},
  1594. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1595. },
  1596. { /* RXDMA_MONITOR_DST */
  1597. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1598. .max_rings = 1,
  1599. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1600. .lmac_ring = TRUE,
  1601. .ring_dir = HAL_SRNG_DST_RING,
  1602. /* reg_start is not set because LMAC rings are not accessed
  1603. * from host
  1604. */
  1605. .reg_start = {},
  1606. .reg_size = {},
  1607. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1608. },
  1609. { /* RXDMA_MONITOR_DESC */
  1610. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1611. .max_rings = 1,
  1612. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1613. .lmac_ring = TRUE,
  1614. .ring_dir = HAL_SRNG_SRC_RING,
  1615. /* reg_start is not set because LMAC rings are not accessed
  1616. * from host
  1617. */
  1618. .reg_start = {},
  1619. .reg_size = {},
  1620. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1621. },
  1622. { /* DIR_BUF_RX_DMA_SRC */
  1623. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1624. .max_rings = 1,
  1625. .entry_size = 2,
  1626. .lmac_ring = TRUE,
  1627. .ring_dir = HAL_SRNG_SRC_RING,
  1628. /* reg_start is not set because LMAC rings are not accessed
  1629. * from host
  1630. */
  1631. .reg_start = {},
  1632. .reg_size = {},
  1633. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1634. },
  1635. #ifdef WLAN_FEATURE_CIF_CFR
  1636. { /* WIFI_POS_SRC */
  1637. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1638. .max_rings = 1,
  1639. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1640. .lmac_ring = TRUE,
  1641. .ring_dir = HAL_SRNG_SRC_RING,
  1642. /* reg_start is not set because LMAC rings are not accessed
  1643. * from host
  1644. */
  1645. .reg_start = {},
  1646. .reg_size = {},
  1647. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1648. },
  1649. #endif
  1650. { /* REO2PPE */ 0},
  1651. { /* PPE2TCL */ 0},
  1652. { /* PPE_RELEASE */ 0},
  1653. { /* TX_MONITOR_BUF */ 0},
  1654. { /* TX_MONITOR_DST */ 0},
  1655. { /* SW2RXDMA_NEW */ 0},
  1656. };
  1657. /**
  1658. * hal_qca8074_attach() - Attach 8074 target specific hal_soc ops,
  1659. * offset and srng table
  1660. */
  1661. void hal_qca8074_attach(struct hal_soc *hal_soc)
  1662. {
  1663. hal_soc->hw_srng_table = hw_srng_table_8074;
  1664. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1665. hal_hw_txrx_default_ops_attach_li(hal_soc);
  1666. hal_hw_txrx_ops_attach_qca8074(hal_soc);
  1667. }