hal_6390.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_li_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  31. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  33. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  35. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  36. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  37. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  40. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  42. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  43. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  56. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  57. PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET
  58. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  59. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  60. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  61. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  62. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  64. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  66. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  67. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  69. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  79. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  106. #include "hal_6390_tx.h"
  107. #include "hal_6390_rx.h"
  108. #include <hal_generic_api.h>
  109. #include "hal_li_rx.h"
  110. #include "hal_li_api.h"
  111. #include "hal_li_generic_api.h"
  112. /**
  113. * hal_rx_get_rx_fragment_number_6390(): Function to retrieve rx fragment number
  114. *
  115. * @nbuf: Network buffer
  116. * Returns: rx fragment number
  117. */
  118. static
  119. uint8_t hal_rx_get_rx_fragment_number_6390(uint8_t *buf)
  120. {
  121. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  122. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  123. /* Return first 4 bits as fragment number */
  124. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  125. DOT11_SEQ_FRAG_MASK);
  126. }
  127. /**
  128. * hal_rx_msdu_end_da_is_mcbc_get_6390(): API to check if pkt is MCBC
  129. * from rx_msdu_end TLV
  130. *
  131. * @ buf: pointer to the start of RX PKT TLV headers
  132. * Return: da_is_mcbc
  133. */
  134. static uint8_t
  135. hal_rx_msdu_end_da_is_mcbc_get_6390(uint8_t *buf)
  136. {
  137. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  138. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  139. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  140. }
  141. /**
  142. * hal_rx_msdu_end_sa_is_valid_get_6390(): API to get_6390 the
  143. * sa_is_valid bit from rx_msdu_end TLV
  144. *
  145. * @ buf: pointer to the start of RX PKT TLV headers
  146. * Return: sa_is_valid bit
  147. */
  148. static uint8_t
  149. hal_rx_msdu_end_sa_is_valid_get_6390(uint8_t *buf)
  150. {
  151. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  152. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  153. uint8_t sa_is_valid;
  154. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  155. return sa_is_valid;
  156. }
  157. /**
  158. * hal_rx_msdu_end_sa_idx_get_6390(): API to get_6390 the
  159. * sa_idx from rx_msdu_end TLV
  160. *
  161. * @ buf: pointer to the start of RX PKT TLV headers
  162. * Return: sa_idx (SA AST index)
  163. */
  164. static
  165. uint16_t hal_rx_msdu_end_sa_idx_get_6390(uint8_t *buf)
  166. {
  167. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  168. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  169. uint16_t sa_idx;
  170. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  171. return sa_idx;
  172. }
  173. /**
  174. * hal_rx_desc_is_first_msdu_6390() - Check if first msdu
  175. *
  176. * @hal_soc_hdl: hal_soc handle
  177. * @hw_desc_addr: hardware descriptor address
  178. *
  179. * Return: 0 - success/ non-zero failure
  180. */
  181. static uint32_t hal_rx_desc_is_first_msdu_6390(void *hw_desc_addr)
  182. {
  183. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  184. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  185. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  186. }
  187. /**
  188. * hal_rx_msdu_end_l3_hdr_padding_get_6390(): API to get_6390 the
  189. * l3_header padding from rx_msdu_end TLV
  190. *
  191. * @ buf: pointer to the start of RX PKT TLV headers
  192. * Return: number of l3 header padding bytes
  193. */
  194. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6390(uint8_t *buf)
  195. {
  196. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  197. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  198. uint32_t l3_header_padding;
  199. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  200. return l3_header_padding;
  201. }
  202. /*
  203. * @ hal_rx_encryption_info_valid_6390: Returns encryption type.
  204. *
  205. * @ buf: rx_tlv_hdr of the received packet
  206. * @ Return: encryption type
  207. */
  208. static uint32_t hal_rx_encryption_info_valid_6390(uint8_t *buf)
  209. {
  210. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  211. struct rx_mpdu_start *mpdu_start =
  212. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  213. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  214. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  215. return encryption_info;
  216. }
  217. /*
  218. * @ hal_rx_print_pn_6390: Prints the PN of rx packet.
  219. *
  220. * @ buf: rx_tlv_hdr of the received packet
  221. * @ Return: void
  222. */
  223. static void hal_rx_print_pn_6390(uint8_t *buf)
  224. {
  225. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  226. struct rx_mpdu_start *mpdu_start =
  227. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  228. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  229. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  230. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  231. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  232. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  233. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  234. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  235. }
  236. /**
  237. * hal_rx_msdu_end_first_msduget_6390: API to get first msdu status
  238. * from rx_msdu_end TLV
  239. *
  240. * @ buf: pointer to the start of RX PKT TLV headers
  241. * Return: first_msdu
  242. */
  243. static uint8_t hal_rx_msdu_end_first_msdu_get_6390(uint8_t *buf)
  244. {
  245. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  246. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  247. uint8_t first_msdu;
  248. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  249. return first_msdu;
  250. }
  251. /**
  252. * hal_rx_msdu_end_da_is_valid_get_6390: API to check if da is valid
  253. * from rx_msdu_end TLV
  254. *
  255. * @ buf: pointer to the start of RX PKT TLV headers
  256. * Return: da_is_valid
  257. */
  258. static uint8_t hal_rx_msdu_end_da_is_valid_get_6390(uint8_t *buf)
  259. {
  260. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  261. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  262. uint8_t da_is_valid;
  263. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  264. return da_is_valid;
  265. }
  266. /**
  267. * hal_rx_msdu_end_last_msdu_get_6390: API to get last msdu status
  268. * from rx_msdu_end TLV
  269. *
  270. * @ buf: pointer to the start of RX PKT TLV headers
  271. * Return: last_msdu
  272. */
  273. static uint8_t hal_rx_msdu_end_last_msdu_get_6390(uint8_t *buf)
  274. {
  275. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  276. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  277. uint8_t last_msdu;
  278. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  279. return last_msdu;
  280. }
  281. /*
  282. * hal_rx_get_mpdu_mac_ad4_valid_6390(): Retrieves if mpdu 4th addr is valid
  283. *
  284. * @nbuf: Network buffer
  285. * Returns: value of mpdu 4th address valid field
  286. */
  287. static bool hal_rx_get_mpdu_mac_ad4_valid_6390(uint8_t *buf)
  288. {
  289. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  290. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  291. bool ad4_valid = 0;
  292. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  293. return ad4_valid;
  294. }
  295. /**
  296. * hal_rx_mpdu_start_sw_peer_id_get_6390: Retrieve sw peer_id
  297. * @buf: network buffer
  298. *
  299. * Return: sw peer_id
  300. */
  301. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6390(uint8_t *buf)
  302. {
  303. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  304. struct rx_mpdu_start *mpdu_start =
  305. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  306. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  307. &mpdu_start->rx_mpdu_info_details);
  308. }
  309. /*
  310. * hal_rx_mpdu_get_to_ds_6390(): API to get the tods info
  311. * from rx_mpdu_start
  312. *
  313. * @buf: pointer to the start of RX PKT TLV header
  314. * Return: uint32_t(to_ds)
  315. */
  316. static uint32_t hal_rx_mpdu_get_to_ds_6390(uint8_t *buf)
  317. {
  318. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  319. struct rx_mpdu_start *mpdu_start =
  320. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  321. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  322. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  323. }
  324. /*
  325. * hal_rx_mpdu_get_fr_ds_6390(): API to get the from ds info
  326. * from rx_mpdu_start
  327. *
  328. * @buf: pointer to the start of RX PKT TLV header
  329. * Return: uint32_t(fr_ds)
  330. */
  331. static uint32_t hal_rx_mpdu_get_fr_ds_6390(uint8_t *buf)
  332. {
  333. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  334. struct rx_mpdu_start *mpdu_start =
  335. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  336. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  337. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  338. }
  339. /*
  340. * hal_rx_get_mpdu_frame_control_valid_6390(): Retrieves mpdu
  341. * frame control valid
  342. *
  343. * @nbuf: Network buffer
  344. * Returns: value of frame control valid field
  345. */
  346. static uint8_t hal_rx_get_mpdu_frame_control_valid_6390(uint8_t *buf)
  347. {
  348. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  349. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  350. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  351. }
  352. /*
  353. * hal_rx_mpdu_get_addr1_6390(): API to check get address1 of the mpdu
  354. *
  355. * @buf: pointer to the start of RX PKT TLV headera
  356. * @mac_addr: pointer to mac address
  357. * Return: success/failure
  358. */
  359. static QDF_STATUS hal_rx_mpdu_get_addr1_6390(uint8_t *buf, uint8_t *mac_addr)
  360. {
  361. struct __attribute__((__packed__)) hal_addr1 {
  362. uint32_t ad1_31_0;
  363. uint16_t ad1_47_32;
  364. };
  365. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  366. struct rx_mpdu_start *mpdu_start =
  367. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  368. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  369. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  370. uint32_t mac_addr_ad1_valid;
  371. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  372. if (mac_addr_ad1_valid) {
  373. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  374. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  375. return QDF_STATUS_SUCCESS;
  376. }
  377. return QDF_STATUS_E_FAILURE;
  378. }
  379. /*
  380. * hal_rx_mpdu_get_addr2_6390(): API to check get address2 of the mpdu
  381. * in the packet
  382. *
  383. * @buf: pointer to the start of RX PKT TLV header
  384. * @mac_addr: pointer to mac address
  385. * Return: success/failure
  386. */
  387. static QDF_STATUS hal_rx_mpdu_get_addr2_6390(uint8_t *buf,
  388. uint8_t *mac_addr)
  389. {
  390. struct __attribute__((__packed__)) hal_addr2 {
  391. uint16_t ad2_15_0;
  392. uint32_t ad2_47_16;
  393. };
  394. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  395. struct rx_mpdu_start *mpdu_start =
  396. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  397. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  398. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  399. uint32_t mac_addr_ad2_valid;
  400. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  401. if (mac_addr_ad2_valid) {
  402. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  403. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  404. return QDF_STATUS_SUCCESS;
  405. }
  406. return QDF_STATUS_E_FAILURE;
  407. }
  408. /*
  409. * hal_rx_mpdu_get_addr3_6390(): API to get address3 of the mpdu
  410. * in the packet
  411. *
  412. * @buf: pointer to the start of RX PKT TLV header
  413. * @mac_addr: pointer to mac address
  414. * Return: success/failure
  415. */
  416. static QDF_STATUS hal_rx_mpdu_get_addr3_6390(uint8_t *buf, uint8_t *mac_addr)
  417. {
  418. struct __attribute__((__packed__)) hal_addr3 {
  419. uint32_t ad3_31_0;
  420. uint16_t ad3_47_32;
  421. };
  422. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  423. struct rx_mpdu_start *mpdu_start =
  424. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  425. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  426. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  427. uint32_t mac_addr_ad3_valid;
  428. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  429. if (mac_addr_ad3_valid) {
  430. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  431. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  432. return QDF_STATUS_SUCCESS;
  433. }
  434. return QDF_STATUS_E_FAILURE;
  435. }
  436. /*
  437. * hal_rx_mpdu_get_addr4_6390(): API to get address4 of the mpdu
  438. * in the packet
  439. *
  440. * @buf: pointer to the start of RX PKT TLV header
  441. * @mac_addr: pointer to mac address
  442. * Return: success/failure
  443. */
  444. static QDF_STATUS hal_rx_mpdu_get_addr4_6390(uint8_t *buf, uint8_t *mac_addr)
  445. {
  446. struct __attribute__((__packed__)) hal_addr4 {
  447. uint32_t ad4_31_0;
  448. uint16_t ad4_47_32;
  449. };
  450. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  451. struct rx_mpdu_start *mpdu_start =
  452. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  453. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  454. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  455. uint32_t mac_addr_ad4_valid;
  456. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  457. if (mac_addr_ad4_valid) {
  458. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  459. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  460. return QDF_STATUS_SUCCESS;
  461. }
  462. return QDF_STATUS_E_FAILURE;
  463. }
  464. /*
  465. * hal_rx_get_mpdu_sequence_control_valid_6390(): Get mpdu
  466. * sequence control valid
  467. *
  468. * @nbuf: Network buffer
  469. * Returns: value of sequence control valid field
  470. */
  471. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6390(uint8_t *buf)
  472. {
  473. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  474. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  475. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  476. }
  477. /**
  478. * hal_rx_is_unicast_6390: check packet is unicast frame or not.
  479. *
  480. * @ buf: pointer to rx pkt TLV.
  481. *
  482. * Return: true on unicast.
  483. */
  484. static bool hal_rx_is_unicast_6390(uint8_t *buf)
  485. {
  486. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  487. struct rx_mpdu_start *mpdu_start =
  488. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  489. uint32_t grp_id;
  490. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  491. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  492. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  493. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  494. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  495. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  496. }
  497. /**
  498. * hal_rx_tid_get_6390: get tid based on qos control valid.
  499. * @hal_soc_hdl: hal soc handle
  500. * @buf: pointer to rx pkt TLV.
  501. *
  502. * Return: tid
  503. */
  504. static uint32_t hal_rx_tid_get_6390(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  505. {
  506. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  507. struct rx_mpdu_start *mpdu_start =
  508. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  509. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  510. uint8_t qos_control_valid =
  511. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  512. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  513. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  514. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  515. if (qos_control_valid)
  516. return hal_rx_mpdu_start_tid_get_6390(buf);
  517. return HAL_RX_NON_QOS_TID;
  518. }
  519. /**
  520. * hal_rx_hw_desc_get_ppduid_get_6390(): retrieve ppdu id
  521. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  522. * @rxdma_dst_ring_desc: Rx HW descriptor
  523. *
  524. * Return: ppdu id
  525. */
  526. static uint32_t hal_rx_hw_desc_get_ppduid_get_6390(void *rx_tlv_hdr,
  527. void *rxdma_dst_ring_desc)
  528. {
  529. struct rx_mpdu_info *rx_mpdu_info;
  530. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  531. rx_mpdu_info =
  532. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  533. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  534. }
  535. /**
  536. * hal_reo_status_get_header_6390 - Process reo desc info
  537. * @ring_desc: REO status ring descriptor
  538. * @b - tlv type info
  539. * @h1 - Pointer to hal_reo_status_header where info to be stored
  540. *
  541. * Return - none.
  542. *
  543. */
  544. static void hal_reo_status_get_header_6390(hal_ring_desc_t ring_desc, int b,
  545. void *h1)
  546. {
  547. uint32_t *d = (uint32_t *)ring_desc;
  548. uint32_t val1 = 0;
  549. struct hal_reo_status_header *h =
  550. (struct hal_reo_status_header *)h1;
  551. /* Offsets of descriptor fields defined in HW headers start
  552. * from the field after TLV header
  553. */
  554. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  555. switch (b) {
  556. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  557. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  558. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  559. break;
  560. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  561. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  562. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  563. break;
  564. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  565. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  566. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  567. break;
  568. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  569. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  570. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  571. break;
  572. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  573. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  574. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  575. break;
  576. case HAL_REO_DESC_THRES_STATUS_TLV:
  577. val1 =
  578. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  579. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  580. break;
  581. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  582. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  583. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  584. break;
  585. default:
  586. qdf_nofl_err("ERROR: Unknown tlv\n");
  587. break;
  588. }
  589. h->cmd_num =
  590. HAL_GET_FIELD(
  591. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  592. val1);
  593. h->exec_time =
  594. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  595. CMD_EXECUTION_TIME, val1);
  596. h->status =
  597. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  598. REO_CMD_EXECUTION_STATUS, val1);
  599. switch (b) {
  600. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  601. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  602. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  603. break;
  604. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  605. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  606. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  607. break;
  608. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  609. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  610. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  611. break;
  612. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  613. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  614. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  615. break;
  616. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  617. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  618. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  619. break;
  620. case HAL_REO_DESC_THRES_STATUS_TLV:
  621. val1 =
  622. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  623. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  624. break;
  625. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  626. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  627. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  628. break;
  629. default:
  630. qdf_nofl_err("ERROR: Unknown tlv\n");
  631. break;
  632. }
  633. h->tstamp =
  634. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  635. }
  636. /**
  637. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6390():
  638. * Retrieve qos control valid bit from the tlv.
  639. * @buf: pointer to rx pkt TLV.
  640. *
  641. * Return: qos control value.
  642. */
  643. static inline uint32_t
  644. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6390(uint8_t *buf)
  645. {
  646. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  647. struct rx_mpdu_start *mpdu_start =
  648. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  649. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  650. &mpdu_start->rx_mpdu_info_details);
  651. }
  652. /**
  653. * hal_rx_msdu_end_sa_sw_peer_id_get_6390(): API to get the
  654. * sa_sw_peer_id from rx_msdu_end TLV
  655. * @buf: pointer to the start of RX PKT TLV headers
  656. *
  657. * Return: sa_sw_peer_id index
  658. */
  659. static inline uint32_t
  660. hal_rx_msdu_end_sa_sw_peer_id_get_6390(uint8_t *buf)
  661. {
  662. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  663. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  664. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  665. }
  666. /**
  667. * hal_tx_desc_set_mesh_en_6390 - Set mesh_enable flag in Tx descriptor
  668. * @desc: Handle to Tx Descriptor
  669. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  670. * enabling the interpretation of the 'Mesh Control Present' bit
  671. * (bit 8) of QoS Control (otherwise this bit is ignored),
  672. * For native WiFi frames, this indicates that a 'Mesh Control' field
  673. * is present between the header and the LLC.
  674. *
  675. * Return: void
  676. */
  677. static inline
  678. void hal_tx_desc_set_mesh_en_6390(void *desc, uint8_t en)
  679. {
  680. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  681. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  682. }
  683. static
  684. void *hal_rx_msdu0_buffer_addr_lsb_6390(void *link_desc_va)
  685. {
  686. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  687. }
  688. static
  689. void *hal_rx_msdu_desc_info_ptr_get_6390(void *msdu0)
  690. {
  691. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  692. }
  693. static
  694. void *hal_ent_mpdu_desc_info_6390(void *ent_ring_desc)
  695. {
  696. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  697. }
  698. static
  699. void *hal_dst_mpdu_desc_info_6390(void *dst_ring_desc)
  700. {
  701. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  702. }
  703. static
  704. uint8_t hal_rx_get_fc_valid_6390(uint8_t *buf)
  705. {
  706. return HAL_RX_GET_FC_VALID(buf);
  707. }
  708. static uint8_t hal_rx_get_to_ds_flag_6390(uint8_t *buf)
  709. {
  710. return HAL_RX_GET_TO_DS_FLAG(buf);
  711. }
  712. static uint8_t hal_rx_get_mac_addr2_valid_6390(uint8_t *buf)
  713. {
  714. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  715. }
  716. static uint8_t hal_rx_get_filter_category_6390(uint8_t *buf)
  717. {
  718. return HAL_RX_GET_FILTER_CATEGORY(buf);
  719. }
  720. static uint32_t
  721. hal_rx_get_ppdu_id_6390(uint8_t *buf)
  722. {
  723. return HAL_RX_GET_PPDU_ID(buf);
  724. }
  725. /**
  726. * hal_reo_config_6390(): Set reo config parameters
  727. * @soc: hal soc handle
  728. * @reg_val: value to be set
  729. * @reo_params: reo parameters
  730. *
  731. * Return: void
  732. */
  733. static
  734. void hal_reo_config_6390(struct hal_soc *soc,
  735. uint32_t reg_val,
  736. struct hal_reo_params *reo_params)
  737. {
  738. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  739. }
  740. /**
  741. * hal_rx_msdu_desc_info_get_ptr_6390() - Get msdu desc info ptr
  742. * @msdu_details_ptr - Pointer to msdu_details_ptr
  743. * Return - Pointer to rx_msdu_desc_info structure.
  744. *
  745. */
  746. static void *hal_rx_msdu_desc_info_get_ptr_6390(void *msdu_details_ptr)
  747. {
  748. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  749. }
  750. /**
  751. * hal_rx_link_desc_msdu0_ptr_6390 - Get pointer to rx_msdu details
  752. * @link_desc - Pointer to link desc
  753. * Return - Pointer to rx_msdu_details structure
  754. *
  755. */
  756. static void *hal_rx_link_desc_msdu0_ptr_6390(void *link_desc)
  757. {
  758. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  759. }
  760. /**
  761. * hal_rx_msdu_flow_idx_get_6390: API to get flow index
  762. * from rx_msdu_end TLV
  763. * @buf: pointer to the start of RX PKT TLV headers
  764. *
  765. * Return: flow index value from MSDU END TLV
  766. */
  767. static inline uint32_t hal_rx_msdu_flow_idx_get_6390(uint8_t *buf)
  768. {
  769. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  770. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  771. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  772. }
  773. /**
  774. * hal_rx_msdu_flow_idx_invalid_6390: API to get flow index invalid
  775. * from rx_msdu_end TLV
  776. * @buf: pointer to the start of RX PKT TLV headers
  777. *
  778. * Return: flow index invalid value from MSDU END TLV
  779. */
  780. static bool hal_rx_msdu_flow_idx_invalid_6390(uint8_t *buf)
  781. {
  782. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  783. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  784. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  785. }
  786. /**
  787. * hal_rx_msdu_flow_idx_timeout_6390: API to get flow index timeout
  788. * from rx_msdu_end TLV
  789. * @buf: pointer to the start of RX PKT TLV headers
  790. *
  791. * Return: flow index timeout value from MSDU END TLV
  792. */
  793. static bool hal_rx_msdu_flow_idx_timeout_6390(uint8_t *buf)
  794. {
  795. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  796. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  797. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  798. }
  799. /**
  800. * hal_rx_msdu_fse_metadata_get_6390: API to get FSE metadata
  801. * from rx_msdu_end TLV
  802. * @buf: pointer to the start of RX PKT TLV headers
  803. *
  804. * Return: fse metadata value from MSDU END TLV
  805. */
  806. static uint32_t hal_rx_msdu_fse_metadata_get_6390(uint8_t *buf)
  807. {
  808. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  809. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  810. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  811. }
  812. /**
  813. * hal_rx_msdu_cce_metadata_get_6390: API to get CCE metadata
  814. * from rx_msdu_end TLV
  815. * @buf: pointer to the start of RX PKT TLV headers
  816. *
  817. * Return: cce metadata
  818. */
  819. static uint16_t
  820. hal_rx_msdu_cce_metadata_get_6390(uint8_t *buf)
  821. {
  822. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  823. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  824. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  825. }
  826. /**
  827. * hal_rx_msdu_get_flow_params_6390: API to get flow index, flow index invalid
  828. * and flow index timeout from rx_msdu_end TLV
  829. * @buf: pointer to the start of RX PKT TLV headers
  830. * @flow_invalid: pointer to return value of flow_idx_valid
  831. * @flow_timeout: pointer to return value of flow_idx_timeout
  832. * @flow_index: pointer to return value of flow_idx
  833. *
  834. * Return: none
  835. */
  836. static inline void
  837. hal_rx_msdu_get_flow_params_6390(uint8_t *buf,
  838. bool *flow_invalid,
  839. bool *flow_timeout,
  840. uint32_t *flow_index)
  841. {
  842. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  843. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  844. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  845. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  846. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  847. }
  848. /**
  849. * hal_rx_tlv_get_tcp_chksum_6390() - API to get tcp checksum
  850. * @buf: rx_tlv_hdr
  851. *
  852. * Return: tcp checksum
  853. */
  854. static uint16_t
  855. hal_rx_tlv_get_tcp_chksum_6390(uint8_t *buf)
  856. {
  857. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  858. }
  859. /**
  860. * hal_rx_get_rx_sequence_6390(): Function to retrieve rx sequence number
  861. *
  862. * @nbuf: Network buffer
  863. * Returns: rx sequence number
  864. */
  865. static
  866. uint16_t hal_rx_get_rx_sequence_6390(uint8_t *buf)
  867. {
  868. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  869. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  870. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  871. }
  872. /**
  873. * hal_rx_mpdu_start_tlv_tag_valid_6390 () - API to check if RX_MPDU_START
  874. * tlv tag is valid
  875. *
  876. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  877. *
  878. * Return: true if RX_MPDU_START is valied, else false.
  879. */
  880. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6390(void *rx_tlv_hdr)
  881. {
  882. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  883. uint32_t tlv_tag;
  884. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  885. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  886. }
  887. /**
  888. * hal_get_window_address_6390(): Function to get hp/tp address
  889. * @hal_soc: Pointer to hal_soc
  890. * @addr: address offset of register
  891. *
  892. * Return: modified address offset of register
  893. */
  894. static inline qdf_iomem_t hal_get_window_address_6390(struct hal_soc *hal_soc,
  895. qdf_iomem_t addr)
  896. {
  897. return addr;
  898. }
  899. /**
  900. * hal_reo_set_err_dst_remap_6390(): Function to set REO error destination
  901. * ring remap register
  902. * @hal_soc: Pointer to hal_soc
  903. *
  904. * Return: none.
  905. */
  906. static void
  907. hal_reo_set_err_dst_remap_6390(void *hal_soc)
  908. {
  909. /*
  910. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  911. * frame routed to REO2TCL ring.
  912. */
  913. uint32_t dst_remap_ix0 =
  914. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  915. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  916. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  917. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  918. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  919. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  920. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  921. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7) |
  922. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 8) |
  923. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 9);
  924. HAL_REG_WRITE(hal_soc,
  925. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  926. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  927. dst_remap_ix0);
  928. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  929. HAL_REG_READ(
  930. hal_soc,
  931. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  932. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  933. }
  934. static
  935. void hal_compute_reo_remap_ix2_ix3_6390(uint32_t *ring, uint32_t num_rings,
  936. uint32_t *remap1, uint32_t *remap2)
  937. {
  938. switch (num_rings) {
  939. case 3:
  940. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  941. HAL_REO_REMAP_IX2(ring[1], 17) |
  942. HAL_REO_REMAP_IX2(ring[2], 18) |
  943. HAL_REO_REMAP_IX2(ring[0], 19) |
  944. HAL_REO_REMAP_IX2(ring[1], 20) |
  945. HAL_REO_REMAP_IX2(ring[2], 21) |
  946. HAL_REO_REMAP_IX2(ring[0], 22) |
  947. HAL_REO_REMAP_IX2(ring[1], 23);
  948. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  949. HAL_REO_REMAP_IX3(ring[0], 25) |
  950. HAL_REO_REMAP_IX3(ring[1], 26) |
  951. HAL_REO_REMAP_IX3(ring[2], 27) |
  952. HAL_REO_REMAP_IX3(ring[0], 28) |
  953. HAL_REO_REMAP_IX3(ring[1], 29) |
  954. HAL_REO_REMAP_IX3(ring[2], 30) |
  955. HAL_REO_REMAP_IX3(ring[0], 31);
  956. break;
  957. case 4:
  958. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  959. HAL_REO_REMAP_IX2(ring[1], 17) |
  960. HAL_REO_REMAP_IX2(ring[2], 18) |
  961. HAL_REO_REMAP_IX2(ring[3], 19) |
  962. HAL_REO_REMAP_IX2(ring[0], 20) |
  963. HAL_REO_REMAP_IX2(ring[1], 21) |
  964. HAL_REO_REMAP_IX2(ring[2], 22) |
  965. HAL_REO_REMAP_IX2(ring[3], 23);
  966. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  967. HAL_REO_REMAP_IX3(ring[1], 25) |
  968. HAL_REO_REMAP_IX3(ring[2], 26) |
  969. HAL_REO_REMAP_IX3(ring[3], 27) |
  970. HAL_REO_REMAP_IX3(ring[0], 28) |
  971. HAL_REO_REMAP_IX3(ring[1], 29) |
  972. HAL_REO_REMAP_IX3(ring[2], 30) |
  973. HAL_REO_REMAP_IX3(ring[3], 31);
  974. break;
  975. }
  976. }
  977. static void hal_hw_txrx_ops_attach_qca6390(struct hal_soc *hal_soc)
  978. {
  979. /* init and setup */
  980. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  981. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  982. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  983. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  984. hal_soc->ops->hal_get_window_address = hal_get_window_address_6390;
  985. hal_soc->ops->hal_reo_set_err_dst_remap =
  986. hal_reo_set_err_dst_remap_6390;
  987. /* tx */
  988. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  989. hal_tx_desc_set_dscp_tid_table_id_6390;
  990. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6390;
  991. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6390;
  992. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6390;
  993. hal_soc->ops->hal_tx_desc_set_buf_addr =
  994. hal_tx_desc_set_buf_addr_generic_li;
  995. hal_soc->ops->hal_tx_desc_set_search_type =
  996. hal_tx_desc_set_search_type_generic_li;
  997. hal_soc->ops->hal_tx_desc_set_search_index =
  998. hal_tx_desc_set_search_index_generic_li;
  999. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1000. hal_tx_desc_set_cache_set_num_generic_li;
  1001. hal_soc->ops->hal_tx_comp_get_status =
  1002. hal_tx_comp_get_status_generic_li;
  1003. hal_soc->ops->hal_tx_comp_get_release_reason =
  1004. hal_tx_comp_get_release_reason_generic_li;
  1005. hal_soc->ops->hal_get_wbm_internal_error =
  1006. hal_get_wbm_internal_error_generic_li;
  1007. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6390;
  1008. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1009. hal_tx_init_cmd_credit_ring_6390;
  1010. /* rx */
  1011. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1012. hal_rx_msdu_start_nss_get_6390;
  1013. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1014. hal_rx_mon_hw_desc_get_mpdu_status_6390;
  1015. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6390;
  1016. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1017. hal_rx_proc_phyrx_other_receive_info_tlv_6390;
  1018. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1019. hal_rx_dump_msdu_start_tlv_6390;
  1020. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6390;
  1021. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6390;
  1022. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1023. hal_rx_mpdu_start_tid_get_6390;
  1024. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1025. hal_rx_msdu_start_reception_type_get_6390;
  1026. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1027. hal_rx_msdu_end_da_idx_get_6390;
  1028. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1029. hal_rx_msdu_desc_info_get_ptr_6390;
  1030. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1031. hal_rx_link_desc_msdu0_ptr_6390;
  1032. hal_soc->ops->hal_reo_status_get_header =
  1033. hal_reo_status_get_header_6390;
  1034. hal_soc->ops->hal_rx_status_get_tlv_info =
  1035. hal_rx_status_get_tlv_info_generic_li;
  1036. hal_soc->ops->hal_rx_wbm_err_info_get =
  1037. hal_rx_wbm_err_info_get_generic_li;
  1038. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1039. hal_rx_dump_mpdu_start_tlv_generic_li;
  1040. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1041. hal_tx_set_pcp_tid_map_generic_li;
  1042. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1043. hal_tx_update_pcp_tid_generic_li;
  1044. hal_soc->ops->hal_tx_set_tidmap_prty =
  1045. hal_tx_update_tidmap_prty_generic_li;
  1046. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1047. hal_rx_get_rx_fragment_number_6390;
  1048. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1049. hal_rx_msdu_end_da_is_mcbc_get_6390;
  1050. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1051. hal_rx_msdu_end_sa_is_valid_get_6390;
  1052. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1053. hal_rx_msdu_end_sa_idx_get_6390;
  1054. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1055. hal_rx_desc_is_first_msdu_6390;
  1056. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1057. hal_rx_msdu_end_l3_hdr_padding_get_6390;
  1058. hal_soc->ops->hal_rx_encryption_info_valid =
  1059. hal_rx_encryption_info_valid_6390;
  1060. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6390;
  1061. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1062. hal_rx_msdu_end_first_msdu_get_6390;
  1063. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1064. hal_rx_msdu_end_da_is_valid_get_6390;
  1065. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1066. hal_rx_msdu_end_last_msdu_get_6390;
  1067. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1068. hal_rx_get_mpdu_mac_ad4_valid_6390;
  1069. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1070. hal_rx_mpdu_start_sw_peer_id_get_6390;
  1071. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6390;
  1072. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6390;
  1073. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1074. hal_rx_get_mpdu_frame_control_valid_6390;
  1075. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6390;
  1076. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6390;
  1077. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6390;
  1078. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6390;
  1079. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1080. hal_rx_get_mpdu_sequence_control_valid_6390;
  1081. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6390;
  1082. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6390;
  1083. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1084. hal_rx_hw_desc_get_ppduid_get_6390;
  1085. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1086. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6390;
  1087. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1088. hal_rx_msdu_end_sa_sw_peer_id_get_6390;
  1089. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1090. hal_rx_msdu0_buffer_addr_lsb_6390;
  1091. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1092. hal_rx_msdu_desc_info_ptr_get_6390;
  1093. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6390;
  1094. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6390;
  1095. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6390;
  1096. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6390;
  1097. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1098. hal_rx_get_mac_addr2_valid_6390;
  1099. hal_soc->ops->hal_rx_get_filter_category =
  1100. hal_rx_get_filter_category_6390;
  1101. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6390;
  1102. hal_soc->ops->hal_reo_config = hal_reo_config_6390;
  1103. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6390;
  1104. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1105. hal_rx_msdu_flow_idx_invalid_6390;
  1106. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1107. hal_rx_msdu_flow_idx_timeout_6390;
  1108. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1109. hal_rx_msdu_fse_metadata_get_6390;
  1110. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1111. hal_rx_msdu_cce_metadata_get_6390;
  1112. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1113. hal_rx_msdu_get_flow_params_6390;
  1114. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1115. hal_rx_tlv_get_tcp_chksum_6390;
  1116. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6390;
  1117. /* rx - msdu end fast path info fields */
  1118. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1119. hal_rx_msdu_packet_metadata_get_generic_li;
  1120. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1121. hal_rx_mpdu_start_tlv_tag_valid_6390;
  1122. /* rx - TLV struct offsets */
  1123. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1124. hal_rx_msdu_end_offset_get_generic;
  1125. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1126. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1127. hal_rx_msdu_start_offset_get_generic;
  1128. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1129. hal_rx_mpdu_start_offset_get_generic;
  1130. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1131. hal_rx_mpdu_end_offset_get_generic;
  1132. #ifndef NO_RX_PKT_HDR_TLV
  1133. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1134. hal_rx_pkt_tlv_offset_get_generic;
  1135. #endif
  1136. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1137. hal_compute_reo_remap_ix2_ix3_6390;
  1138. hal_soc->ops->hal_setup_link_idle_list =
  1139. hal_setup_link_idle_list_generic_li;
  1140. };
  1141. struct hal_hw_srng_config hw_srng_table_6390[] = {
  1142. /* TODO: max_rings can populated by querying HW capabilities */
  1143. { /* REO_DST */
  1144. .start_ring_id = HAL_SRNG_REO2SW1,
  1145. .max_rings = 4,
  1146. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1147. .lmac_ring = FALSE,
  1148. .ring_dir = HAL_SRNG_DST_RING,
  1149. .reg_start = {
  1150. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1151. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1152. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1153. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1154. },
  1155. .reg_size = {
  1156. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1157. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1158. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1159. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1160. },
  1161. .max_size =
  1162. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1163. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1164. },
  1165. { /* REO_EXCEPTION */
  1166. /* Designating REO2TCL ring as exception ring. This ring is
  1167. * similar to other REO2SW rings though it is named as REO2TCL.
  1168. * Any of theREO2SW rings can be used as exception ring.
  1169. */
  1170. .start_ring_id = HAL_SRNG_REO2TCL,
  1171. .max_rings = 1,
  1172. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1173. .lmac_ring = FALSE,
  1174. .ring_dir = HAL_SRNG_DST_RING,
  1175. .reg_start = {
  1176. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1177. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1178. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1179. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1180. },
  1181. /* Single ring - provide ring size if multiple rings of this
  1182. * type are supported
  1183. */
  1184. .reg_size = {},
  1185. .max_size =
  1186. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1187. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1188. },
  1189. { /* REO_REINJECT */
  1190. .start_ring_id = HAL_SRNG_SW2REO,
  1191. .max_rings = 1,
  1192. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1193. .lmac_ring = FALSE,
  1194. .ring_dir = HAL_SRNG_SRC_RING,
  1195. .reg_start = {
  1196. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1197. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1198. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1199. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1200. },
  1201. /* Single ring - provide ring size if multiple rings of this
  1202. * type are supported
  1203. */
  1204. .reg_size = {},
  1205. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1206. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1207. },
  1208. { /* REO_CMD */
  1209. .start_ring_id = HAL_SRNG_REO_CMD,
  1210. .max_rings = 1,
  1211. .entry_size = (sizeof(struct tlv_32_hdr) +
  1212. sizeof(struct reo_get_queue_stats)) >> 2,
  1213. .lmac_ring = FALSE,
  1214. .ring_dir = HAL_SRNG_SRC_RING,
  1215. .reg_start = {
  1216. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1217. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1218. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1219. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1220. },
  1221. /* Single ring - provide ring size if multiple rings of this
  1222. * type are supported
  1223. */
  1224. .reg_size = {},
  1225. .max_size =
  1226. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1227. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1228. },
  1229. { /* REO_STATUS */
  1230. .start_ring_id = HAL_SRNG_REO_STATUS,
  1231. .max_rings = 1,
  1232. .entry_size = (sizeof(struct tlv_32_hdr) +
  1233. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1234. .lmac_ring = FALSE,
  1235. .ring_dir = HAL_SRNG_DST_RING,
  1236. .reg_start = {
  1237. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1238. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1239. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1240. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1241. },
  1242. /* Single ring - provide ring size if multiple rings of this
  1243. * type are supported
  1244. */
  1245. .reg_size = {},
  1246. .max_size =
  1247. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1248. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1249. },
  1250. { /* TCL_DATA */
  1251. .start_ring_id = HAL_SRNG_SW2TCL1,
  1252. .max_rings = 3,
  1253. .entry_size = (sizeof(struct tlv_32_hdr) +
  1254. sizeof(struct tcl_data_cmd)) >> 2,
  1255. .lmac_ring = FALSE,
  1256. .ring_dir = HAL_SRNG_SRC_RING,
  1257. .reg_start = {
  1258. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1259. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1260. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1261. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1262. },
  1263. .reg_size = {
  1264. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1265. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1266. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1267. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1268. },
  1269. .max_size =
  1270. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1271. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1272. },
  1273. { /* TCL_CMD */
  1274. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1275. .max_rings = 1,
  1276. .entry_size = (sizeof(struct tlv_32_hdr) +
  1277. sizeof(struct tcl_gse_cmd)) >> 2,
  1278. .lmac_ring = FALSE,
  1279. .ring_dir = HAL_SRNG_SRC_RING,
  1280. .reg_start = {
  1281. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1282. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1283. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1284. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1285. },
  1286. /* Single ring - provide ring size if multiple rings of this
  1287. * type are supported
  1288. */
  1289. .reg_size = {},
  1290. .max_size =
  1291. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1292. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1293. },
  1294. { /* TCL_STATUS */
  1295. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1296. .max_rings = 1,
  1297. .entry_size = (sizeof(struct tlv_32_hdr) +
  1298. sizeof(struct tcl_status_ring)) >> 2,
  1299. .lmac_ring = FALSE,
  1300. .ring_dir = HAL_SRNG_DST_RING,
  1301. .reg_start = {
  1302. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1303. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1304. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1305. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1306. },
  1307. /* Single ring - provide ring size if multiple rings of this
  1308. * type are supported
  1309. */
  1310. .reg_size = {},
  1311. .max_size =
  1312. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1313. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1314. },
  1315. { /* CE_SRC */
  1316. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1317. .max_rings = 12,
  1318. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1319. .lmac_ring = FALSE,
  1320. .ring_dir = HAL_SRNG_SRC_RING,
  1321. .reg_start = {
  1322. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1323. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1324. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1325. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1326. },
  1327. .reg_size = {
  1328. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1329. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1330. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1331. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1332. },
  1333. .max_size =
  1334. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1335. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1336. },
  1337. { /* CE_DST */
  1338. .start_ring_id = HAL_SRNG_CE_0_DST,
  1339. .max_rings = 12,
  1340. .entry_size = 8 >> 2,
  1341. /*TODO: entry_size above should actually be
  1342. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1343. * of struct ce_dst_desc in HW header files
  1344. */
  1345. .lmac_ring = FALSE,
  1346. .ring_dir = HAL_SRNG_SRC_RING,
  1347. .reg_start = {
  1348. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1349. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1350. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1351. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1352. },
  1353. .reg_size = {
  1354. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1355. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1356. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1357. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1358. },
  1359. .max_size =
  1360. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1361. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1362. },
  1363. { /* CE_DST_STATUS */
  1364. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1365. .max_rings = 12,
  1366. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1367. .lmac_ring = FALSE,
  1368. .ring_dir = HAL_SRNG_DST_RING,
  1369. .reg_start = {
  1370. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1371. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1372. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1373. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1374. },
  1375. /* TODO: check destination status ring registers */
  1376. .reg_size = {
  1377. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1378. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1379. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1380. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1381. },
  1382. .max_size =
  1383. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1384. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1385. },
  1386. { /* WBM_IDLE_LINK */
  1387. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1388. .max_rings = 1,
  1389. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1390. .lmac_ring = FALSE,
  1391. .ring_dir = HAL_SRNG_SRC_RING,
  1392. .reg_start = {
  1393. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1394. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1395. },
  1396. /* Single ring - provide ring size if multiple rings of this
  1397. * type are supported
  1398. */
  1399. .reg_size = {},
  1400. .max_size =
  1401. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1402. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1403. },
  1404. { /* SW2WBM_RELEASE */
  1405. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1406. .max_rings = 1,
  1407. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1408. .lmac_ring = FALSE,
  1409. .ring_dir = HAL_SRNG_SRC_RING,
  1410. .reg_start = {
  1411. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1412. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1413. },
  1414. /* Single ring - provide ring size if multiple rings of this
  1415. * type are supported
  1416. */
  1417. .reg_size = {},
  1418. .max_size =
  1419. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1420. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1421. },
  1422. { /* WBM2SW_RELEASE */
  1423. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1424. #ifdef IPA_WDI3_TX_TWO_PIPES
  1425. .max_rings = 5,
  1426. #else
  1427. .max_rings = 4,
  1428. #endif
  1429. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1430. .lmac_ring = FALSE,
  1431. .ring_dir = HAL_SRNG_DST_RING,
  1432. .reg_start = {
  1433. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1434. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1435. },
  1436. .reg_size = {
  1437. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1438. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1439. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1440. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1441. },
  1442. .max_size =
  1443. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1444. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1445. },
  1446. { /* RXDMA_BUF */
  1447. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1448. #ifdef IPA_OFFLOAD
  1449. .max_rings = 3,
  1450. #else
  1451. .max_rings = 2,
  1452. #endif
  1453. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1454. .lmac_ring = TRUE,
  1455. .ring_dir = HAL_SRNG_SRC_RING,
  1456. /* reg_start is not set because LMAC rings are not accessed
  1457. * from host
  1458. */
  1459. .reg_start = {},
  1460. .reg_size = {},
  1461. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1462. },
  1463. { /* RXDMA_DST */
  1464. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1465. .max_rings = 1,
  1466. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1467. .lmac_ring = TRUE,
  1468. .ring_dir = HAL_SRNG_DST_RING,
  1469. /* reg_start is not set because LMAC rings are not accessed
  1470. * from host
  1471. */
  1472. .reg_start = {},
  1473. .reg_size = {},
  1474. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1475. },
  1476. { /* RXDMA_MONITOR_BUF */
  1477. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1478. .max_rings = 1,
  1479. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1480. .lmac_ring = TRUE,
  1481. .ring_dir = HAL_SRNG_SRC_RING,
  1482. /* reg_start is not set because LMAC rings are not accessed
  1483. * from host
  1484. */
  1485. .reg_start = {},
  1486. .reg_size = {},
  1487. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1488. },
  1489. { /* RXDMA_MONITOR_STATUS */
  1490. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1491. .max_rings = 1,
  1492. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1493. .lmac_ring = TRUE,
  1494. .ring_dir = HAL_SRNG_SRC_RING,
  1495. /* reg_start is not set because LMAC rings are not accessed
  1496. * from host
  1497. */
  1498. .reg_start = {},
  1499. .reg_size = {},
  1500. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1501. },
  1502. { /* RXDMA_MONITOR_DST */
  1503. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1504. .max_rings = 1,
  1505. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1506. .lmac_ring = TRUE,
  1507. .ring_dir = HAL_SRNG_DST_RING,
  1508. /* reg_start is not set because LMAC rings are not accessed
  1509. * from host
  1510. */
  1511. .reg_start = {},
  1512. .reg_size = {},
  1513. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1514. },
  1515. { /* RXDMA_MONITOR_DESC */
  1516. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1517. .max_rings = 1,
  1518. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1519. .lmac_ring = TRUE,
  1520. .ring_dir = HAL_SRNG_SRC_RING,
  1521. /* reg_start is not set because LMAC rings are not accessed
  1522. * from host
  1523. */
  1524. .reg_start = {},
  1525. .reg_size = {},
  1526. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1527. },
  1528. { /* DIR_BUF_RX_DMA_SRC */
  1529. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1530. /*
  1531. * one ring is for spectral scan
  1532. * the other one is for cfr
  1533. */
  1534. .max_rings = 2,
  1535. .entry_size = 2,
  1536. .lmac_ring = TRUE,
  1537. .ring_dir = HAL_SRNG_SRC_RING,
  1538. /* reg_start is not set because LMAC rings are not accessed
  1539. * from host
  1540. */
  1541. .reg_start = {},
  1542. .reg_size = {},
  1543. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1544. },
  1545. #ifdef WLAN_FEATURE_CIF_CFR
  1546. { /* WIFI_POS_SRC */
  1547. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1548. .max_rings = 1,
  1549. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1550. .lmac_ring = TRUE,
  1551. .ring_dir = HAL_SRNG_SRC_RING,
  1552. /* reg_start is not set because LMAC rings are not accessed
  1553. * from host
  1554. */
  1555. .reg_start = {},
  1556. .reg_size = {},
  1557. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1558. },
  1559. #endif
  1560. { /* REO2PPE */ 0},
  1561. { /* PPE2TCL */ 0},
  1562. { /* PPE_RELEASE */ 0},
  1563. { /* TX_MONITOR_BUF */ 0},
  1564. { /* TX_MONITOR_DST */ 0},
  1565. { /* SW2RXDMA_NEW */ 0},
  1566. };
  1567. /**
  1568. * hal_qca6390_attach() - Attach 6390 target specific hal_soc ops,
  1569. * offset and srng table
  1570. */
  1571. void hal_qca6390_attach(struct hal_soc *hal_soc)
  1572. {
  1573. hal_soc->hw_srng_table = hw_srng_table_6390;
  1574. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1575. hal_hw_txrx_default_ops_attach_li(hal_soc);
  1576. hal_hw_txrx_ops_attach_qca6390(hal_soc);
  1577. }