hal_rx_hw_defines.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_HW_DEFINES_H_
  19. #define _HAL_RX_HW_DEFINES_H_
  20. /* Unified desc fields */
  21. #define HAL_RX_USER_TLV32_TYPE_OFFSET 0x00000000
  22. #define HAL_RX_USER_TLV32_TYPE_LSB 1
  23. #define HAL_RX_USER_TLV32_TYPE_MASK 0x000003FE
  24. #define HAL_RX_USER_TLV32_LEN_OFFSET 0x00000000
  25. #define HAL_RX_USER_TLV32_LEN_LSB 10
  26. #define HAL_RX_USER_TLV32_LEN_MASK 0x003FFC00
  27. #define HAL_RX_USER_TLV32_USERID_OFFSET 0x00000000
  28. #define HAL_RX_USER_TLV32_USERID_LSB 26
  29. #define HAL_RX_USER_TLV32_USERID_MASK 0xFC000000
  30. /* rx mpdu desc info */
  31. #define HAL_RX_MPDU_DESC_INFO_MSDU_COUNT_OFFSET 0x0
  32. #define HAL_RX_MPDU_DESC_INFO_MSDU_COUNT_LSB 0
  33. #define HAL_RX_MPDU_DESC_INFO_MSDU_COUNT_MASK 0x000000ff
  34. /* reo entrance ring */
  35. #define HAL_REO_ENTRANCE_RING_LOOPING_COUNT_OFFSET 0x1c
  36. #define HAL_REO_ENTRANCE_RING_LOOPING_COUNT_LSB 28
  37. #define HAL_REO_ENTRANCE_RING_LOOPING_COUNT_MASK 0xf0000000
  38. #define HAL_REO_ENTRANCE_RING_RXDMA_PUSH_REASON_OFFSET 0x18
  39. #define HAL_REO_ENTRANCE_RING_RXDMA_PUSH_REASON_LSB 0
  40. #define HAL_REO_ENTRANCE_RING_RXDMA_PUSH_REASON_MASK 0x00000003
  41. #define HAL_REO_ENTRANCE_RING_RXDMA_ERROR_CODE_OFFSET 0x18
  42. #define HAL_REO_ENTRANCE_RING_RXDMA_ERROR_CODE_LSB 2
  43. #define HAL_REO_ENTRANCE_RING_RXDMA_ERROR_CODE_MASK 0x0000007c
  44. #define HAL_SW2WBM_RELEASE_RING_RELEASE_SOURCE_MODULE_OFFSET 0x8
  45. #define HAL_SW2WBM_RELEASE_RING_RELEASE_SOURCE_MODULE_LSB 0
  46. #define HAL_SW2WBM_RELEASE_RING_RELEASE_SOURCE_MODULE_MASK 0x00000007
  47. #define HAL_SW2WBM_RELEASE_RING_BM_ACTION_OFFSET 0x8
  48. #define HAL_SW2WBM_RELEASE_RING_BM_ACTION_LSB 3
  49. #define HAL_SW2WBM_RELEASE_RING_BM_ACTION_MASK 0x00000038
  50. #define HAL_SW2WBM_RELEASE_RING_BUFFER_OR_DESC_TYPE_OFFSET 0x8
  51. #define HAL_SW2WBM_RELEASE_RING_BUFFER_OR_DESC_TYPE_LSB 6
  52. #define HAL_SW2WBM_RELEASE_RING_BUFFER_OR_DESC_TYPE_MASK 0x000001c0
  53. /* REO CMD entry offsets */
  54. #define HAL_UNIFORM_REO_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x0
  55. #define HAL_UNIFORM_REO_CMD_HEADER_REO_CMD_NUMBER_LSB 0
  56. #define HAL_UNIFORM_REO_CMD_HEADER_REO_CMD_NUMBER_MASK 0x0000ffff
  57. #define HAL_UNIFORM_DESCRIPTOR_HEADER_OWNER_OFFSET 0x00000000
  58. #define HAL_UNIFORM_DESCRIPTOR_HEADER_OWNER_LSB 0
  59. #define HAL_UNIFORM_DESCRIPTOR_HEADER_OWNER_MASK 0x0000000f
  60. #define HAL_UNIFORM_DESCRIPTOR_HEADER_BUFFER_TYPE_OFFSET 0x00000000
  61. #define HAL_UNIFORM_DESCRIPTOR_HEADER_BUFFER_TYPE_LSB 4
  62. #define HAL_UNIFORM_DESCRIPTOR_HEADER_BUFFER_TYPE_MASK 0x000000f0
  63. #define HAL_WBM_INTERNAL_ERROR_OFFSET 0x8
  64. #define HAL_WBM_INTERNAL_ERROR_LSB 31
  65. #define HAL_WBM_INTERNAL_ERROR_MASK 0x80000000
  66. #define WBM_ERR_RING_BUFFER_OR_DESC_TYPE_OFFSET 0x8
  67. #define WBM_ERR_RING_BUFFER_OR_DESC_TYPE_LSB 6
  68. #define WBM_ERR_RING_BUFFER_OR_DESC_TYPE_MASK 0x000001c0
  69. /* RX Flow search entry MACROS */
  70. #define HAL_RX_FLOW_SEARCH_ENTRY_VALID_OFFSET 0x00000024
  71. #define HAL_RX_FLOW_SEARCH_ENTRY_VALID_LSB 8
  72. #define HAL_RX_FLOW_SEARCH_ENTRY_VALID_MASK 0x00000100
  73. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_127_96_OFFSET 0x00000000
  74. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_127_96_LSB 0
  75. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_127_96_MASK 0xffffffff
  76. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_95_64_OFFSET 0x00000004
  77. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_95_64_LSB 0
  78. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_95_64_MASK 0xffffffff
  79. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_63_32_OFFSET 0x00000008
  80. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_63_32_LSB 0
  81. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_63_32_MASK 0xffffffff
  82. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_31_0_OFFSET 0x0000000c
  83. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_31_0_LSB 0
  84. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_IP_31_0_MASK 0xffffffff
  85. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_127_96_OFFSET 0x00000010
  86. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_127_96_LSB 0
  87. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_127_96_MASK 0xffffffff
  88. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_95_64_OFFSET 0x00000014
  89. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_95_64_LSB 0
  90. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_95_64_MASK 0xffffffff
  91. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_63_32_OFFSET 0x00000018
  92. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_63_32_LSB 0
  93. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_63_32_MASK 0xffffffff
  94. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_31_0_OFFSET 0x0000001c
  95. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_31_0_LSB 0
  96. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_IP_31_0_MASK 0xffffffff
  97. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_PORT_OFFSET 0x00000020
  98. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_PORT_LSB 16
  99. #define HAL_RX_FLOW_SEARCH_ENTRY_DEST_PORT_MASK 0xffff0000
  100. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_PORT_OFFSET 0x00000020
  101. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_PORT_LSB 0
  102. #define HAL_RX_FLOW_SEARCH_ENTRY_SRC_PORT_MASK 0x0000ffff
  103. #define HAL_RX_FLOW_SEARCH_ENTRY_L4_PROTOCOL_OFFSET 0x00000024
  104. #define HAL_RX_FLOW_SEARCH_ENTRY_L4_PROTOCOL_LSB 0
  105. #define HAL_RX_FLOW_SEARCH_ENTRY_L4_PROTOCOL_MASK 0x000000ff
  106. #endif /* _HAL_RX_HW_DEFINES_H_ */