dp_ipa.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950
  1. /*
  2. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hal_reo.h>
  23. #include <hif.h>
  24. #include <htt.h>
  25. #include <wdi_event.h>
  26. #include <queue.h>
  27. #include "dp_types.h"
  28. #include "dp_htt.h"
  29. #include "dp_tx.h"
  30. #include "dp_rx.h"
  31. #include "dp_ipa.h"
  32. #include "dp_internal.h"
  33. #ifdef WIFI_MONITOR_SUPPORT
  34. #include "dp_mon.h"
  35. #endif
  36. /* Ring index for WBM2SW2 release ring */
  37. #define IPA_TX_COMP_RING_IDX HAL_IPA_TX_COMP_RING_IDX
  38. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  39. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  40. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  41. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  42. * This causes back pressure, resulting in a FW crash.
  43. * By leaving some entries with no buffer attached, WBM will be able to write
  44. * to the ring, and from dumps we can figure out the buffer which is causing
  45. * this issue.
  46. */
  47. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  48. /**
  49. *struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  50. * @ix0_reg: reo destination ring IX0 value
  51. * @ix2_reg: reo destination ring IX2 value
  52. * @ix3_reg: reo destination ring IX3 value
  53. */
  54. struct dp_ipa_reo_remap_record {
  55. uint64_t timestamp;
  56. uint32_t ix0_reg;
  57. uint32_t ix2_reg;
  58. uint32_t ix3_reg;
  59. };
  60. #define REO_REMAP_HISTORY_SIZE 32
  61. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  62. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  63. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  64. {
  65. int next = qdf_atomic_inc_return(index);
  66. if (next == REO_REMAP_HISTORY_SIZE)
  67. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  68. return next % REO_REMAP_HISTORY_SIZE;
  69. }
  70. /**
  71. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  72. * @ix0_val: reo destination ring IX0 value
  73. * @ix2_val: reo destination ring IX2 value
  74. * @ix3_val: reo destination ring IX3 value
  75. *
  76. * Return: None
  77. */
  78. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  79. uint32_t ix3_val)
  80. {
  81. int idx = dp_ipa_reo_remap_record_index_next(
  82. &dp_ipa_reo_remap_history_index);
  83. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  84. record->timestamp = qdf_get_log_timestamp();
  85. record->ix0_reg = ix0_val;
  86. record->ix2_reg = ix2_val;
  87. record->ix3_reg = ix3_val;
  88. }
  89. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  90. qdf_nbuf_t nbuf,
  91. uint32_t size,
  92. bool create)
  93. {
  94. qdf_mem_info_t mem_map_table = {0};
  95. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  96. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  97. qdf_nbuf_get_frag_paddr(nbuf, 0),
  98. size);
  99. if (create) {
  100. /* Assert if PA is zero */
  101. qdf_assert_always(mem_map_table.pa);
  102. ret = qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  103. } else {
  104. ret = qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  105. }
  106. qdf_assert_always(!ret);
  107. /* Return status of mapping/unmapping is stored in
  108. * mem_map_table.result field, assert if the result
  109. * is failure
  110. */
  111. if (create)
  112. qdf_assert_always(!mem_map_table.result);
  113. else
  114. qdf_assert_always(mem_map_table.result >= mem_map_table.size);
  115. return ret;
  116. }
  117. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  118. qdf_nbuf_t nbuf,
  119. uint32_t size,
  120. bool create)
  121. {
  122. struct dp_pdev *pdev;
  123. int i;
  124. for (i = 0; i < soc->pdev_count; i++) {
  125. pdev = soc->pdev_list[i];
  126. if (pdev && dp_monitor_is_configured(pdev))
  127. return QDF_STATUS_SUCCESS;
  128. }
  129. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  130. !qdf_mem_smmu_s1_enabled(soc->osdev))
  131. return QDF_STATUS_SUCCESS;
  132. /**
  133. * Even if ipa pipes is disabled, but if it's unmap
  134. * operation and nbuf has done ipa smmu map before,
  135. * do ipa smmu unmap as well.
  136. */
  137. if (!qdf_atomic_read(&soc->ipa_pipes_enabled)) {
  138. if (!create && qdf_nbuf_is_rx_ipa_smmu_map(nbuf)) {
  139. DP_STATS_INC(soc, rx.err.ipa_unmap_no_pipe, 1);
  140. } else {
  141. return QDF_STATUS_SUCCESS;
  142. }
  143. }
  144. if (qdf_unlikely(create == qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  145. if (create) {
  146. DP_STATS_INC(soc, rx.err.ipa_smmu_map_dup, 1);
  147. } else {
  148. DP_STATS_INC(soc, rx.err.ipa_smmu_unmap_dup, 1);
  149. }
  150. return QDF_STATUS_E_INVAL;
  151. }
  152. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  153. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create);
  154. }
  155. static QDF_STATUS __dp_ipa_tx_buf_smmu_mapping(
  156. struct dp_soc *soc,
  157. struct dp_pdev *pdev,
  158. bool create)
  159. {
  160. uint32_t index;
  161. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  162. uint32_t tx_buffer_cnt = soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  163. qdf_nbuf_t nbuf;
  164. uint32_t buf_len;
  165. if (!ipa_is_ready()) {
  166. dp_info("IPA is not READY");
  167. return 0;
  168. }
  169. for (index = 0; index < tx_buffer_cnt; index++) {
  170. nbuf = (qdf_nbuf_t)
  171. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[index];
  172. if (!nbuf)
  173. continue;
  174. buf_len = qdf_nbuf_get_data_len(nbuf);
  175. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, buf_len,
  176. create);
  177. }
  178. return ret;
  179. }
  180. #ifndef QCA_OL_DP_SRNG_LOCK_LESS_ACCESS
  181. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  182. bool lock_required)
  183. {
  184. hal_ring_handle_t hal_ring_hdl;
  185. int ring;
  186. for (ring = 0; ring < MAX_REO_DEST_RINGS; ring++) {
  187. hal_ring_hdl = soc->reo_dest_ring[ring].hal_srng;
  188. hal_srng_lock(hal_ring_hdl);
  189. soc->ipa_reo_ctx_lock_required[ring] = lock_required;
  190. hal_srng_unlock(hal_ring_hdl);
  191. }
  192. }
  193. #else
  194. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  195. bool lock_required)
  196. {
  197. }
  198. #endif
  199. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  200. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  201. struct dp_pdev *pdev,
  202. bool create)
  203. {
  204. struct rx_desc_pool *rx_pool;
  205. uint8_t pdev_id;
  206. uint32_t num_desc, page_id, offset, i;
  207. uint16_t num_desc_per_page;
  208. union dp_rx_desc_list_elem_t *rx_desc_elem;
  209. struct dp_rx_desc *rx_desc;
  210. qdf_nbuf_t nbuf;
  211. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  212. if (!qdf_ipa_is_ready())
  213. return ret;
  214. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  215. return ret;
  216. pdev_id = pdev->pdev_id;
  217. rx_pool = &soc->rx_desc_buf[pdev_id];
  218. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  219. qdf_spin_lock_bh(&rx_pool->lock);
  220. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  221. num_desc = rx_pool->pool_size;
  222. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  223. for (i = 0; i < num_desc; i++) {
  224. page_id = i / num_desc_per_page;
  225. offset = i % num_desc_per_page;
  226. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  227. break;
  228. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  229. rx_desc = &rx_desc_elem->rx_desc;
  230. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  231. continue;
  232. nbuf = rx_desc->nbuf;
  233. if (qdf_unlikely(create ==
  234. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  235. if (create) {
  236. DP_STATS_INC(soc,
  237. rx.err.ipa_smmu_map_dup, 1);
  238. } else {
  239. DP_STATS_INC(soc,
  240. rx.err.ipa_smmu_unmap_dup, 1);
  241. }
  242. continue;
  243. }
  244. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  245. ret = __dp_ipa_handle_buf_smmu_mapping(
  246. soc, nbuf, rx_pool->buf_size, create);
  247. }
  248. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  249. qdf_spin_unlock_bh(&rx_pool->lock);
  250. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  251. return ret;
  252. }
  253. #else
  254. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  255. struct dp_pdev *pdev,
  256. bool create)
  257. {
  258. struct rx_desc_pool *rx_pool;
  259. uint8_t pdev_id;
  260. qdf_nbuf_t nbuf;
  261. int i;
  262. if (!qdf_ipa_is_ready())
  263. return QDF_STATUS_SUCCESS;
  264. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  265. return QDF_STATUS_SUCCESS;
  266. pdev_id = pdev->pdev_id;
  267. rx_pool = &soc->rx_desc_buf[pdev_id];
  268. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  269. qdf_spin_lock_bh(&rx_pool->lock);
  270. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  271. for (i = 0; i < rx_pool->pool_size; i++) {
  272. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  273. rx_pool->array[i].rx_desc.unmapped)
  274. continue;
  275. nbuf = rx_pool->array[i].rx_desc.nbuf;
  276. if (qdf_unlikely(create ==
  277. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  278. if (create) {
  279. DP_STATS_INC(soc,
  280. rx.err.ipa_smmu_map_dup, 1);
  281. } else {
  282. DP_STATS_INC(soc,
  283. rx.err.ipa_smmu_unmap_dup, 1);
  284. }
  285. continue;
  286. }
  287. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  288. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  289. rx_pool->buf_size, create);
  290. }
  291. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  292. qdf_spin_unlock_bh(&rx_pool->lock);
  293. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  294. return QDF_STATUS_SUCCESS;
  295. }
  296. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  297. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  298. qdf_shared_mem_t *shared_mem,
  299. void *cpu_addr,
  300. qdf_dma_addr_t dma_addr,
  301. uint32_t size)
  302. {
  303. qdf_dma_addr_t paddr;
  304. int ret;
  305. shared_mem->vaddr = cpu_addr;
  306. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  307. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  308. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  309. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  310. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  311. shared_mem->vaddr, dma_addr, size);
  312. if (ret) {
  313. dp_err("Unable to get DMA sgtable");
  314. return QDF_STATUS_E_NOMEM;
  315. }
  316. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  317. return QDF_STATUS_SUCCESS;
  318. }
  319. #ifdef IPA_WDI3_TX_TWO_PIPES
  320. static void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  321. {
  322. struct dp_ipa_resources *ipa_res;
  323. qdf_nbuf_t nbuf;
  324. int idx;
  325. for (idx = 0; idx < soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt; idx++) {
  326. nbuf = (qdf_nbuf_t)
  327. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx];
  328. if (!nbuf)
  329. continue;
  330. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  331. qdf_mem_dp_tx_skb_cnt_dec();
  332. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  333. qdf_nbuf_free(nbuf);
  334. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx] =
  335. (void *)NULL;
  336. }
  337. qdf_mem_free(soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  338. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  339. ipa_res = &pdev->ipa_resource;
  340. if (!ipa_res->is_db_ddr_mapped)
  341. iounmap(ipa_res->tx_alt_comp_doorbell_vaddr);
  342. qdf_mem_free_sgtable(&ipa_res->tx_alt_ring.sgtable);
  343. qdf_mem_free_sgtable(&ipa_res->tx_alt_comp_ring.sgtable);
  344. }
  345. static int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  346. {
  347. uint32_t tx_buffer_count;
  348. uint32_t ring_base_align = 8;
  349. qdf_dma_addr_t buffer_paddr;
  350. struct hal_srng *wbm_srng = (struct hal_srng *)
  351. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  352. struct hal_srng_params srng_params;
  353. uint32_t wbm_sw0_bm_id = soc->wbm_sw0_bm_id;
  354. void *ring_entry;
  355. int num_entries;
  356. qdf_nbuf_t nbuf;
  357. int retval = QDF_STATUS_SUCCESS;
  358. int max_alloc_count = 0;
  359. /*
  360. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  361. * unsigned int uc_tx_buf_sz =
  362. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  363. */
  364. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  365. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  366. hal_get_srng_params(soc->hal_soc,
  367. hal_srng_to_hal_ring_handle(wbm_srng),
  368. &srng_params);
  369. num_entries = srng_params.num_entries;
  370. max_alloc_count =
  371. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  372. if (max_alloc_count <= 0) {
  373. dp_err("incorrect value for buffer count %u", max_alloc_count);
  374. return -EINVAL;
  375. }
  376. dp_info("requested %d buffers to be posted to wbm ring",
  377. max_alloc_count);
  378. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned =
  379. qdf_mem_malloc(num_entries *
  380. sizeof(*soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned));
  381. if (!soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned) {
  382. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  383. return -ENOMEM;
  384. }
  385. hal_srng_access_start_unlocked(soc->hal_soc,
  386. hal_srng_to_hal_ring_handle(wbm_srng));
  387. /*
  388. * Allocate Tx buffers as many as possible.
  389. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  390. * Populate Tx buffers into WBM2IPA ring
  391. * This initial buffer population will simulate H/W as source ring,
  392. * and update HP
  393. */
  394. for (tx_buffer_count = 0;
  395. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  396. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  397. if (!nbuf)
  398. break;
  399. ring_entry = hal_srng_dst_get_next_hp(
  400. soc->hal_soc,
  401. hal_srng_to_hal_ring_handle(wbm_srng));
  402. if (!ring_entry) {
  403. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  404. "%s: Failed to get WBM ring entry",
  405. __func__);
  406. qdf_nbuf_free(nbuf);
  407. break;
  408. }
  409. qdf_nbuf_map_single(soc->osdev, nbuf,
  410. QDF_DMA_BIDIRECTIONAL);
  411. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  412. qdf_mem_dp_tx_skb_cnt_inc();
  413. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  414. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  415. buffer_paddr, 0,
  416. HAL_WBM_SW4_BM_ID(wbm_sw0_bm_id));
  417. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[
  418. tx_buffer_count] = (void *)nbuf;
  419. }
  420. hal_srng_access_end_unlocked(soc->hal_soc,
  421. hal_srng_to_hal_ring_handle(wbm_srng));
  422. soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt = tx_buffer_count;
  423. if (tx_buffer_count) {
  424. dp_info("IPA TX buffer pool2: %d allocated", tx_buffer_count);
  425. } else {
  426. dp_err("Failed to allocate IPA TX buffer pool2");
  427. qdf_mem_free(
  428. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  429. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  430. retval = -ENOMEM;
  431. }
  432. return retval;
  433. }
  434. static QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  435. {
  436. struct dp_soc *soc = pdev->soc;
  437. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  438. ipa_res->tx_alt_ring_num_alloc_buffer =
  439. (uint32_t)soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt;
  440. dp_ipa_get_shared_mem_info(
  441. soc->osdev, &ipa_res->tx_alt_ring,
  442. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  443. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  444. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  445. dp_ipa_get_shared_mem_info(
  446. soc->osdev, &ipa_res->tx_alt_comp_ring,
  447. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  448. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  449. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  450. if (!qdf_mem_get_dma_addr(soc->osdev,
  451. &ipa_res->tx_alt_comp_ring.mem_info))
  452. return QDF_STATUS_E_FAILURE;
  453. return QDF_STATUS_SUCCESS;
  454. }
  455. static void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  456. {
  457. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  458. struct hal_srng *hal_srng;
  459. struct hal_srng_params srng_params;
  460. unsigned long addr_offset, dev_base_paddr;
  461. /* IPA TCL_DATA Alternative Ring - HAL_SRNG_SW2TCL2 */
  462. hal_srng = (struct hal_srng *)
  463. soc->tcl_data_ring[IPA_TX_ALT_RING_IDX].hal_srng;
  464. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  465. hal_srng_to_hal_ring_handle(hal_srng),
  466. &srng_params);
  467. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr =
  468. srng_params.ring_base_paddr;
  469. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr =
  470. srng_params.ring_base_vaddr;
  471. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size =
  472. (srng_params.num_entries * srng_params.entry_size) << 2;
  473. /*
  474. * For the register backed memory addresses, use the scn->mem_pa to
  475. * calculate the physical address of the shadow registers
  476. */
  477. dev_base_paddr =
  478. (unsigned long)
  479. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  480. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  481. (unsigned long)(hal_soc->dev_base_addr);
  482. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr =
  483. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  484. dp_info("IPA TCL_DATA Alt Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  485. (unsigned int)addr_offset,
  486. (unsigned int)dev_base_paddr,
  487. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr),
  488. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  489. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  490. srng_params.num_entries,
  491. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  492. /* IPA TX Alternative COMP Ring - HAL_SRNG_WBM2SW4_RELEASE */
  493. hal_srng = (struct hal_srng *)
  494. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  495. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  496. hal_srng_to_hal_ring_handle(hal_srng),
  497. &srng_params);
  498. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr =
  499. srng_params.ring_base_paddr;
  500. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr =
  501. srng_params.ring_base_vaddr;
  502. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size =
  503. (srng_params.num_entries * srng_params.entry_size) << 2;
  504. soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr =
  505. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  506. hal_srng_to_hal_ring_handle(hal_srng));
  507. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  508. (unsigned long)(hal_soc->dev_base_addr);
  509. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr =
  510. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  511. dp_info("IPA TX Alt COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  512. (unsigned int)addr_offset,
  513. (unsigned int)dev_base_paddr,
  514. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr),
  515. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  516. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  517. srng_params.num_entries,
  518. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  519. }
  520. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  521. {
  522. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  523. uint32_t rx_ready_doorbell_dmaaddr;
  524. uint32_t tx_comp_doorbell_dmaaddr;
  525. struct dp_soc *soc = pdev->soc;
  526. int ret = 0;
  527. if (ipa_res->is_db_ddr_mapped)
  528. ipa_res->tx_comp_doorbell_vaddr =
  529. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  530. else
  531. ipa_res->tx_comp_doorbell_vaddr =
  532. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  533. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  534. ret = pld_smmu_map(soc->osdev->dev,
  535. ipa_res->tx_comp_doorbell_paddr,
  536. &tx_comp_doorbell_dmaaddr,
  537. sizeof(uint32_t));
  538. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  539. qdf_assert_always(!ret);
  540. ret = pld_smmu_map(soc->osdev->dev,
  541. ipa_res->rx_ready_doorbell_paddr,
  542. &rx_ready_doorbell_dmaaddr,
  543. sizeof(uint32_t));
  544. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  545. qdf_assert_always(!ret);
  546. }
  547. /* Setup for alternative TX pipe */
  548. if (!ipa_res->tx_alt_comp_doorbell_paddr)
  549. return;
  550. if (ipa_res->is_db_ddr_mapped)
  551. ipa_res->tx_alt_comp_doorbell_vaddr =
  552. phys_to_virt(ipa_res->tx_alt_comp_doorbell_paddr);
  553. else
  554. ipa_res->tx_alt_comp_doorbell_vaddr =
  555. ioremap(ipa_res->tx_alt_comp_doorbell_paddr, 4);
  556. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  557. ret = pld_smmu_map(soc->osdev->dev,
  558. ipa_res->tx_alt_comp_doorbell_paddr,
  559. &tx_comp_doorbell_dmaaddr,
  560. sizeof(uint32_t));
  561. ipa_res->tx_alt_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  562. qdf_assert_always(!ret);
  563. }
  564. }
  565. static void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  566. {
  567. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  568. struct dp_soc *soc = pdev->soc;
  569. int ret = 0;
  570. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  571. return;
  572. /* Unmap must be in reverse order of map */
  573. if (ipa_res->tx_alt_comp_doorbell_paddr) {
  574. ret = pld_smmu_unmap(soc->osdev->dev,
  575. ipa_res->tx_alt_comp_doorbell_paddr,
  576. sizeof(uint32_t));
  577. qdf_assert_always(!ret);
  578. }
  579. ret = pld_smmu_unmap(soc->osdev->dev,
  580. ipa_res->rx_ready_doorbell_paddr,
  581. sizeof(uint32_t));
  582. qdf_assert_always(!ret);
  583. ret = pld_smmu_unmap(soc->osdev->dev,
  584. ipa_res->tx_comp_doorbell_paddr,
  585. sizeof(uint32_t));
  586. qdf_assert_always(!ret);
  587. }
  588. static QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  589. struct dp_pdev *pdev,
  590. bool create)
  591. {
  592. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  593. struct ipa_dp_tx_rsc *rsc;
  594. uint32_t tx_buffer_cnt;
  595. uint32_t buf_len;
  596. qdf_nbuf_t nbuf;
  597. uint32_t index;
  598. if (!ipa_is_ready()) {
  599. dp_info("IPA is not READY");
  600. return QDF_STATUS_SUCCESS;
  601. }
  602. rsc = &soc->ipa_uc_tx_rsc_alt;
  603. tx_buffer_cnt = rsc->alloc_tx_buf_cnt;
  604. for (index = 0; index < tx_buffer_cnt; index++) {
  605. nbuf = (qdf_nbuf_t)rsc->tx_buf_pool_vaddr_unaligned[index];
  606. if (!nbuf)
  607. continue;
  608. buf_len = qdf_nbuf_get_data_len(nbuf);
  609. ret = __dp_ipa_handle_buf_smmu_mapping(
  610. soc, nbuf, buf_len, create);
  611. }
  612. return ret;
  613. }
  614. static void dp_ipa_wdi_tx_alt_pipe_params(struct dp_soc *soc,
  615. struct dp_ipa_resources *ipa_res,
  616. qdf_ipa_wdi_pipe_setup_info_t *tx)
  617. {
  618. struct tcl_data_cmd *tcl_desc_ptr;
  619. uint8_t *desc_addr;
  620. uint32_t desc_size;
  621. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS1;
  622. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  623. qdf_mem_get_dma_addr(soc->osdev,
  624. &ipa_res->tx_alt_comp_ring.mem_info);
  625. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  626. qdf_mem_get_dma_size(soc->osdev,
  627. &ipa_res->tx_alt_comp_ring.mem_info);
  628. /* WBM Tail Pointer Address */
  629. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  630. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  631. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  632. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  633. qdf_mem_get_dma_addr(soc->osdev,
  634. &ipa_res->tx_alt_ring.mem_info);
  635. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  636. qdf_mem_get_dma_size(soc->osdev,
  637. &ipa_res->tx_alt_ring.mem_info);
  638. /* TCL Head Pointer Address */
  639. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  640. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  641. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  642. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  643. ipa_res->tx_alt_ring_num_alloc_buffer;
  644. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  645. /* Preprogram TCL descriptor */
  646. desc_addr =
  647. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  648. desc_size = sizeof(struct tcl_data_cmd);
  649. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  650. tcl_desc_ptr = (struct tcl_data_cmd *)
  651. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  652. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  653. HAL_WBM_SW4_BM_ID(soc->wbm_sw0_bm_id);
  654. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  655. tcl_desc_ptr->addry_en = 1; /* Address X search enable in ASE */
  656. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  657. tcl_desc_ptr->packet_offset = 0; /* padding for alignment */
  658. }
  659. static void
  660. dp_ipa_wdi_tx_alt_pipe_smmu_params(struct dp_soc *soc,
  661. struct dp_ipa_resources *ipa_res,
  662. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  663. {
  664. struct tcl_data_cmd *tcl_desc_ptr;
  665. uint8_t *desc_addr;
  666. uint32_t desc_size;
  667. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) = IPA_CLIENT_WLAN2_CONS1;
  668. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  669. &ipa_res->tx_alt_comp_ring.sgtable,
  670. sizeof(sgtable_t));
  671. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  672. qdf_mem_get_dma_size(soc->osdev,
  673. &ipa_res->tx_alt_comp_ring.mem_info);
  674. /* WBM Tail Pointer Address */
  675. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  676. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  677. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  678. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  679. &ipa_res->tx_alt_ring.sgtable,
  680. sizeof(sgtable_t));
  681. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  682. qdf_mem_get_dma_size(soc->osdev,
  683. &ipa_res->tx_alt_ring.mem_info);
  684. /* TCL Head Pointer Address */
  685. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  686. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  687. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  688. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  689. ipa_res->tx_alt_ring_num_alloc_buffer;
  690. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  691. /* Preprogram TCL descriptor */
  692. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  693. tx_smmu);
  694. desc_size = sizeof(struct tcl_data_cmd);
  695. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  696. tcl_desc_ptr = (struct tcl_data_cmd *)
  697. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  698. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  699. HAL_WBM_SW4_BM_ID(soc->wbm_sw0_bm_id);
  700. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  701. tcl_desc_ptr->addry_en = 1; /* Address Y search enable in ASE */
  702. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  703. tcl_desc_ptr->packet_offset = 0; /* padding for alignment */
  704. }
  705. static void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc,
  706. struct dp_ipa_resources *res,
  707. qdf_ipa_wdi_conn_in_params_t *in)
  708. {
  709. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu = NULL;
  710. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  711. qdf_ipa_ep_cfg_t *tx_cfg;
  712. QDF_IPA_WDI_CONN_IN_PARAMS_IS_TX1_USED(in) = true;
  713. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  714. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE_SMMU(in);
  715. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  716. dp_ipa_wdi_tx_alt_pipe_smmu_params(soc, res, tx_smmu);
  717. } else {
  718. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE(in);
  719. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx);
  720. dp_ipa_wdi_tx_alt_pipe_params(soc, res, tx);
  721. }
  722. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  723. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  724. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  725. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  726. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  727. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  728. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  729. }
  730. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  731. qdf_ipa_wdi_conn_out_params_t *out)
  732. {
  733. res->tx_comp_doorbell_paddr =
  734. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  735. res->rx_ready_doorbell_paddr =
  736. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  737. res->tx_alt_comp_doorbell_paddr =
  738. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_ALT_DB_PA(out);
  739. }
  740. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  741. uint8_t session_id)
  742. {
  743. bool is_2g_iface = session_id & IPA_SESSION_ID_SHIFT;
  744. session_id = session_id >> IPA_SESSION_ID_SHIFT;
  745. dp_debug("session_id %u is_2g_iface %d", session_id, is_2g_iface);
  746. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  747. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_TX1_USED(in) = is_2g_iface;
  748. }
  749. static void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  750. struct dp_ipa_resources *res)
  751. {
  752. struct hal_srng *wbm_srng;
  753. /* Init first TX comp ring */
  754. wbm_srng = (struct hal_srng *)
  755. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  756. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  757. res->tx_comp_doorbell_vaddr);
  758. /* Init the alternate TX comp ring */
  759. wbm_srng = (struct hal_srng *)
  760. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  761. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  762. res->tx_alt_comp_doorbell_vaddr);
  763. }
  764. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  765. struct dp_ipa_resources *ipa_res)
  766. {
  767. struct hal_srng *wbm_srng;
  768. wbm_srng = (struct hal_srng *)
  769. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  770. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  771. ipa_res->tx_comp_doorbell_paddr);
  772. dp_info("paddr %pK vaddr %pK",
  773. (void *)ipa_res->tx_comp_doorbell_paddr,
  774. (void *)ipa_res->tx_comp_doorbell_vaddr);
  775. /* Setup for alternative TX comp ring */
  776. wbm_srng = (struct hal_srng *)
  777. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  778. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  779. ipa_res->tx_alt_comp_doorbell_paddr);
  780. dp_info("paddr %pK vaddr %pK",
  781. (void *)ipa_res->tx_alt_comp_doorbell_paddr,
  782. (void *)ipa_res->tx_alt_comp_doorbell_vaddr);
  783. }
  784. #ifdef IPA_SET_RESET_TX_DB_PA
  785. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  786. struct dp_ipa_resources *ipa_res)
  787. {
  788. hal_ring_handle_t wbm_srng;
  789. qdf_dma_addr_t hp_addr;
  790. wbm_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  791. if (!wbm_srng)
  792. return QDF_STATUS_E_FAILURE;
  793. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  794. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  795. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  796. /* Reset alternative TX comp ring */
  797. wbm_srng = soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  798. if (!wbm_srng)
  799. return QDF_STATUS_E_FAILURE;
  800. hp_addr = soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr;
  801. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  802. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  803. return QDF_STATUS_SUCCESS;
  804. }
  805. #endif /* IPA_SET_RESET_TX_DB_PA */
  806. #else /* !IPA_WDI3_TX_TWO_PIPES */
  807. static inline
  808. void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  809. {
  810. }
  811. static inline void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  812. {
  813. }
  814. static inline int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  815. {
  816. return 0;
  817. }
  818. static inline QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  819. {
  820. return QDF_STATUS_SUCCESS;
  821. }
  822. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  823. {
  824. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  825. uint32_t rx_ready_doorbell_dmaaddr;
  826. uint32_t tx_comp_doorbell_dmaaddr;
  827. struct dp_soc *soc = pdev->soc;
  828. int ret = 0;
  829. if (ipa_res->is_db_ddr_mapped)
  830. ipa_res->tx_comp_doorbell_vaddr =
  831. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  832. else
  833. ipa_res->tx_comp_doorbell_vaddr =
  834. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  835. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  836. ret = pld_smmu_map(soc->osdev->dev,
  837. ipa_res->tx_comp_doorbell_paddr,
  838. &tx_comp_doorbell_dmaaddr,
  839. sizeof(uint32_t));
  840. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  841. qdf_assert_always(!ret);
  842. ret = pld_smmu_map(soc->osdev->dev,
  843. ipa_res->rx_ready_doorbell_paddr,
  844. &rx_ready_doorbell_dmaaddr,
  845. sizeof(uint32_t));
  846. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  847. qdf_assert_always(!ret);
  848. }
  849. }
  850. static inline void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  851. {
  852. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  853. struct dp_soc *soc = pdev->soc;
  854. int ret = 0;
  855. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  856. return;
  857. ret = pld_smmu_unmap(soc->osdev->dev,
  858. ipa_res->rx_ready_doorbell_paddr,
  859. sizeof(uint32_t));
  860. qdf_assert_always(!ret);
  861. ret = pld_smmu_unmap(soc->osdev->dev,
  862. ipa_res->tx_comp_doorbell_paddr,
  863. sizeof(uint32_t));
  864. qdf_assert_always(!ret);
  865. }
  866. static inline QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  867. struct dp_pdev *pdev,
  868. bool create)
  869. {
  870. return QDF_STATUS_SUCCESS;
  871. }
  872. static inline
  873. void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc, struct dp_ipa_resources *res,
  874. qdf_ipa_wdi_conn_in_params_t *in)
  875. {
  876. }
  877. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  878. qdf_ipa_wdi_conn_out_params_t *out)
  879. {
  880. res->tx_comp_doorbell_paddr =
  881. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  882. res->rx_ready_doorbell_paddr =
  883. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  884. }
  885. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  886. uint8_t session_id)
  887. {
  888. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  889. }
  890. static inline void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  891. struct dp_ipa_resources *res)
  892. {
  893. struct hal_srng *wbm_srng = (struct hal_srng *)
  894. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  895. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  896. res->tx_comp_doorbell_vaddr);
  897. }
  898. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  899. struct dp_ipa_resources *ipa_res)
  900. {
  901. struct hal_srng *wbm_srng = (struct hal_srng *)
  902. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  903. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  904. ipa_res->tx_comp_doorbell_paddr);
  905. dp_info("paddr %pK vaddr %pK",
  906. (void *)ipa_res->tx_comp_doorbell_paddr,
  907. (void *)ipa_res->tx_comp_doorbell_vaddr);
  908. }
  909. #ifdef IPA_SET_RESET_TX_DB_PA
  910. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  911. struct dp_ipa_resources *ipa_res)
  912. {
  913. hal_ring_handle_t wbm_srng =
  914. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  915. qdf_dma_addr_t hp_addr;
  916. if (!wbm_srng)
  917. return QDF_STATUS_E_FAILURE;
  918. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  919. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  920. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  921. return QDF_STATUS_SUCCESS;
  922. }
  923. #endif /* IPA_SET_RESET_TX_DB_PA */
  924. #endif /* IPA_WDI3_TX_TWO_PIPES */
  925. /**
  926. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  927. * @soc: data path instance
  928. * @pdev: core txrx pdev context
  929. *
  930. * Free allocated TX buffers with WBM SRNG
  931. *
  932. * Return: none
  933. */
  934. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  935. {
  936. int idx;
  937. qdf_nbuf_t nbuf;
  938. struct dp_ipa_resources *ipa_res;
  939. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  940. nbuf = (qdf_nbuf_t)
  941. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  942. if (!nbuf)
  943. continue;
  944. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  945. qdf_mem_dp_tx_skb_cnt_dec();
  946. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  947. qdf_nbuf_free(nbuf);
  948. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  949. (void *)NULL;
  950. }
  951. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  952. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  953. ipa_res = &pdev->ipa_resource;
  954. if (!ipa_res->is_db_ddr_mapped)
  955. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  956. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  957. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  958. }
  959. /**
  960. * dp_rx_ipa_uc_detach - free autonomy RX resources
  961. * @soc: data path instance
  962. * @pdev: core txrx pdev context
  963. *
  964. * This function will detach DP RX into main device context
  965. * will free DP Rx resources.
  966. *
  967. * Return: none
  968. */
  969. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  970. {
  971. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  972. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  973. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  974. }
  975. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  976. {
  977. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  978. return QDF_STATUS_SUCCESS;
  979. /* TX resource detach */
  980. dp_tx_ipa_uc_detach(soc, pdev);
  981. /* Cleanup 2nd TX pipe resources */
  982. dp_ipa_tx_alt_pool_detach(soc, pdev);
  983. /* RX resource detach */
  984. dp_rx_ipa_uc_detach(soc, pdev);
  985. return QDF_STATUS_SUCCESS; /* success */
  986. }
  987. /**
  988. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  989. * @soc: data path instance
  990. * @pdev: Physical device handle
  991. *
  992. * Allocate TX buffer from non-cacheable memory
  993. * Attache allocated TX buffers with WBM SRNG
  994. *
  995. * Return: int
  996. */
  997. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  998. {
  999. uint32_t tx_buffer_count;
  1000. uint32_t ring_base_align = 8;
  1001. qdf_dma_addr_t buffer_paddr;
  1002. struct hal_srng *wbm_srng = (struct hal_srng *)
  1003. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1004. struct hal_srng_params srng_params;
  1005. void *ring_entry;
  1006. int num_entries;
  1007. qdf_nbuf_t nbuf;
  1008. int retval = QDF_STATUS_SUCCESS;
  1009. int max_alloc_count = 0;
  1010. /*
  1011. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  1012. * unsigned int uc_tx_buf_sz =
  1013. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  1014. */
  1015. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  1016. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  1017. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  1018. &srng_params);
  1019. num_entries = srng_params.num_entries;
  1020. max_alloc_count =
  1021. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  1022. if (max_alloc_count <= 0) {
  1023. dp_err("incorrect value for buffer count %u", max_alloc_count);
  1024. return -EINVAL;
  1025. }
  1026. dp_info("requested %d buffers to be posted to wbm ring",
  1027. max_alloc_count);
  1028. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  1029. qdf_mem_malloc(num_entries *
  1030. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  1031. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  1032. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  1033. return -ENOMEM;
  1034. }
  1035. hal_srng_access_start_unlocked(soc->hal_soc,
  1036. hal_srng_to_hal_ring_handle(wbm_srng));
  1037. /*
  1038. * Allocate Tx buffers as many as possible.
  1039. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  1040. * Populate Tx buffers into WBM2IPA ring
  1041. * This initial buffer population will simulate H/W as source ring,
  1042. * and update HP
  1043. */
  1044. for (tx_buffer_count = 0;
  1045. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  1046. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  1047. if (!nbuf)
  1048. break;
  1049. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  1050. hal_srng_to_hal_ring_handle(wbm_srng));
  1051. if (!ring_entry) {
  1052. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1053. "%s: Failed to get WBM ring entry",
  1054. __func__);
  1055. qdf_nbuf_free(nbuf);
  1056. break;
  1057. }
  1058. qdf_nbuf_map_single(soc->osdev, nbuf,
  1059. QDF_DMA_BIDIRECTIONAL);
  1060. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1061. qdf_mem_dp_tx_skb_cnt_inc();
  1062. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  1063. /*
  1064. * TODO - WCN7850 code can directly call the be handler
  1065. * instead of hal soc ops.
  1066. */
  1067. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  1068. buffer_paddr, 0,
  1069. (IPA_TCL_DATA_RING_IDX +
  1070. soc->wbm_sw0_bm_id));
  1071. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  1072. = (void *)nbuf;
  1073. }
  1074. hal_srng_access_end_unlocked(soc->hal_soc,
  1075. hal_srng_to_hal_ring_handle(wbm_srng));
  1076. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  1077. if (tx_buffer_count) {
  1078. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  1079. } else {
  1080. dp_err("No IPA WDI TX buffer allocated!");
  1081. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  1082. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  1083. retval = -ENOMEM;
  1084. }
  1085. return retval;
  1086. }
  1087. /**
  1088. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  1089. * @soc: data path instance
  1090. * @pdev: core txrx pdev context
  1091. *
  1092. * This function will attach a DP RX instance into the main
  1093. * device (SOC) context.
  1094. *
  1095. * Return: QDF_STATUS_SUCCESS: success
  1096. * QDF_STATUS_E_RESOURCES: Error return
  1097. */
  1098. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1099. {
  1100. return QDF_STATUS_SUCCESS;
  1101. }
  1102. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1103. {
  1104. int error;
  1105. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1106. return QDF_STATUS_SUCCESS;
  1107. /* TX resource attach */
  1108. error = dp_tx_ipa_uc_attach(soc, pdev);
  1109. if (error) {
  1110. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1111. "%s: DP IPA UC TX attach fail code %d",
  1112. __func__, error);
  1113. return error;
  1114. }
  1115. /* Setup 2nd TX pipe */
  1116. error = dp_ipa_tx_alt_pool_attach(soc);
  1117. if (error) {
  1118. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1119. "%s: DP IPA TX pool2 attach fail code %d",
  1120. __func__, error);
  1121. dp_tx_ipa_uc_detach(soc, pdev);
  1122. return error;
  1123. }
  1124. /* RX resource attach */
  1125. error = dp_rx_ipa_uc_attach(soc, pdev);
  1126. if (error) {
  1127. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1128. "%s: DP IPA UC RX attach fail code %d",
  1129. __func__, error);
  1130. dp_ipa_tx_alt_pool_detach(soc, pdev);
  1131. dp_tx_ipa_uc_detach(soc, pdev);
  1132. return error;
  1133. }
  1134. return QDF_STATUS_SUCCESS; /* success */
  1135. }
  1136. /*
  1137. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  1138. * @soc: data path SoC handle
  1139. *
  1140. * Return: none
  1141. */
  1142. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  1143. struct dp_pdev *pdev)
  1144. {
  1145. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1146. struct hal_srng *hal_srng;
  1147. struct hal_srng_params srng_params;
  1148. qdf_dma_addr_t hp_addr;
  1149. unsigned long addr_offset, dev_base_paddr;
  1150. uint32_t ix0;
  1151. uint8_t ix0_map[8];
  1152. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1153. return QDF_STATUS_SUCCESS;
  1154. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  1155. hal_srng = (struct hal_srng *)
  1156. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  1157. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1158. hal_srng_to_hal_ring_handle(hal_srng),
  1159. &srng_params);
  1160. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  1161. srng_params.ring_base_paddr;
  1162. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  1163. srng_params.ring_base_vaddr;
  1164. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  1165. (srng_params.num_entries * srng_params.entry_size) << 2;
  1166. /*
  1167. * For the register backed memory addresses, use the scn->mem_pa to
  1168. * calculate the physical address of the shadow registers
  1169. */
  1170. dev_base_paddr =
  1171. (unsigned long)
  1172. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  1173. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  1174. (unsigned long)(hal_soc->dev_base_addr);
  1175. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  1176. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1177. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1178. (unsigned int)addr_offset,
  1179. (unsigned int)dev_base_paddr,
  1180. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  1181. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1182. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1183. srng_params.num_entries,
  1184. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1185. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  1186. hal_srng = (struct hal_srng *)
  1187. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1188. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1189. hal_srng_to_hal_ring_handle(hal_srng),
  1190. &srng_params);
  1191. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  1192. srng_params.ring_base_paddr;
  1193. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  1194. srng_params.ring_base_vaddr;
  1195. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  1196. (srng_params.num_entries * srng_params.entry_size) << 2;
  1197. soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr =
  1198. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1199. hal_srng_to_hal_ring_handle(hal_srng));
  1200. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1201. (unsigned long)(hal_soc->dev_base_addr);
  1202. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  1203. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1204. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  1205. (unsigned int)addr_offset,
  1206. (unsigned int)dev_base_paddr,
  1207. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  1208. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1209. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1210. srng_params.num_entries,
  1211. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1212. dp_ipa_tx_alt_ring_resource_setup(soc);
  1213. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  1214. hal_srng = (struct hal_srng *)
  1215. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1216. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1217. hal_srng_to_hal_ring_handle(hal_srng),
  1218. &srng_params);
  1219. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  1220. srng_params.ring_base_paddr;
  1221. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  1222. srng_params.ring_base_vaddr;
  1223. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  1224. (srng_params.num_entries * srng_params.entry_size) << 2;
  1225. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1226. (unsigned long)(hal_soc->dev_base_addr);
  1227. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  1228. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1229. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1230. (unsigned int)addr_offset,
  1231. (unsigned int)dev_base_paddr,
  1232. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  1233. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1234. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1235. srng_params.num_entries,
  1236. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1237. hal_srng = (struct hal_srng *)
  1238. pdev->rx_refill_buf_ring2.hal_srng;
  1239. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1240. hal_srng_to_hal_ring_handle(hal_srng),
  1241. &srng_params);
  1242. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  1243. srng_params.ring_base_paddr;
  1244. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  1245. srng_params.ring_base_vaddr;
  1246. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  1247. (srng_params.num_entries * srng_params.entry_size) << 2;
  1248. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1249. hal_srng_to_hal_ring_handle(hal_srng));
  1250. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  1251. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  1252. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1253. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  1254. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1255. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1256. srng_params.num_entries,
  1257. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1258. /*
  1259. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  1260. * DESTINATION_RING_CTRL_IX_0.
  1261. */
  1262. ix0_map[0] = REO_REMAP_TCL;
  1263. ix0_map[1] = REO_REMAP_SW1;
  1264. ix0_map[2] = REO_REMAP_SW2;
  1265. ix0_map[3] = REO_REMAP_SW3;
  1266. ix0_map[4] = REO_REMAP_SW2;
  1267. ix0_map[5] = REO_REMAP_RELEASE;
  1268. ix0_map[6] = REO_REMAP_FW;
  1269. ix0_map[7] = REO_REMAP_FW;
  1270. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1271. ix0_map);
  1272. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  1273. return 0;
  1274. }
  1275. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1276. {
  1277. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1278. struct dp_pdev *pdev =
  1279. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1280. struct dp_ipa_resources *ipa_res;
  1281. if (!pdev) {
  1282. dp_err("Invalid instance");
  1283. return QDF_STATUS_E_FAILURE;
  1284. }
  1285. ipa_res = &pdev->ipa_resource;
  1286. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1287. return QDF_STATUS_SUCCESS;
  1288. ipa_res->tx_num_alloc_buffer =
  1289. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  1290. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  1291. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1292. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1293. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1294. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  1295. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1296. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1297. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1298. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  1299. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1300. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1301. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1302. dp_ipa_get_shared_mem_info(
  1303. soc->osdev, &ipa_res->rx_refill_ring,
  1304. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1305. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1306. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1307. if (!qdf_mem_get_dma_addr(soc->osdev, &ipa_res->tx_ring.mem_info) ||
  1308. !qdf_mem_get_dma_addr(soc->osdev,
  1309. &ipa_res->tx_comp_ring.mem_info) ||
  1310. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info) ||
  1311. !qdf_mem_get_dma_addr(soc->osdev,
  1312. &ipa_res->rx_refill_ring.mem_info))
  1313. return QDF_STATUS_E_FAILURE;
  1314. if (dp_ipa_tx_alt_ring_get_resource(pdev))
  1315. return QDF_STATUS_E_FAILURE;
  1316. return QDF_STATUS_SUCCESS;
  1317. }
  1318. #ifdef IPA_SET_RESET_TX_DB_PA
  1319. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res)
  1320. #else
  1321. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res) \
  1322. dp_ipa_set_tx_doorbell_paddr(soc, ipa_res)
  1323. #endif
  1324. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1325. {
  1326. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1327. struct dp_pdev *pdev =
  1328. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1329. struct dp_ipa_resources *ipa_res;
  1330. struct hal_srng *reo_srng = (struct hal_srng *)
  1331. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1332. if (!pdev) {
  1333. dp_err("Invalid instance");
  1334. return QDF_STATUS_E_FAILURE;
  1335. }
  1336. ipa_res = &pdev->ipa_resource;
  1337. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1338. return QDF_STATUS_SUCCESS;
  1339. dp_ipa_map_ring_doorbell_paddr(pdev);
  1340. DP_IPA_SET_TX_DB_PADDR(soc, ipa_res);
  1341. /*
  1342. * For RX, REO module on Napier/Hastings does reordering on incoming
  1343. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  1344. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  1345. * to IPA.
  1346. * Set the doorbell addr for the REO ring.
  1347. */
  1348. hal_srng_dst_set_hp_paddr_confirm(reo_srng,
  1349. ipa_res->rx_ready_doorbell_paddr);
  1350. return QDF_STATUS_SUCCESS;
  1351. }
  1352. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1353. uint8_t *op_msg)
  1354. {
  1355. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1356. struct dp_pdev *pdev =
  1357. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1358. if (!pdev) {
  1359. dp_err("Invalid instance");
  1360. return QDF_STATUS_E_FAILURE;
  1361. }
  1362. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1363. return QDF_STATUS_SUCCESS;
  1364. if (pdev->ipa_uc_op_cb) {
  1365. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  1366. } else {
  1367. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1368. "%s: IPA callback function is not registered", __func__);
  1369. qdf_mem_free(op_msg);
  1370. return QDF_STATUS_E_FAILURE;
  1371. }
  1372. return QDF_STATUS_SUCCESS;
  1373. }
  1374. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1375. ipa_uc_op_cb_type op_cb,
  1376. void *usr_ctxt)
  1377. {
  1378. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1379. struct dp_pdev *pdev =
  1380. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1381. if (!pdev) {
  1382. dp_err("Invalid instance");
  1383. return QDF_STATUS_E_FAILURE;
  1384. }
  1385. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1386. return QDF_STATUS_SUCCESS;
  1387. pdev->ipa_uc_op_cb = op_cb;
  1388. pdev->usr_ctxt = usr_ctxt;
  1389. return QDF_STATUS_SUCCESS;
  1390. }
  1391. void dp_ipa_deregister_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1392. {
  1393. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1394. struct dp_pdev *pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1395. if (!pdev) {
  1396. dp_err("Invalid instance");
  1397. return;
  1398. }
  1399. dp_debug("Deregister OP handler callback");
  1400. pdev->ipa_uc_op_cb = NULL;
  1401. pdev->usr_ctxt = NULL;
  1402. }
  1403. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1404. {
  1405. /* TBD */
  1406. return QDF_STATUS_SUCCESS;
  1407. }
  1408. /**
  1409. * dp_tx_send_ipa_data_frame() - send IPA data frame
  1410. * @soc_hdl: datapath soc handle
  1411. * @vdev_id: id of the virtual device
  1412. * @skb: skb to transmit
  1413. *
  1414. * Return: skb/ NULL is for success
  1415. */
  1416. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1417. qdf_nbuf_t skb)
  1418. {
  1419. qdf_nbuf_t ret;
  1420. /* Terminate the (single-element) list of tx frames */
  1421. qdf_nbuf_set_next(skb, NULL);
  1422. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  1423. if (ret) {
  1424. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1425. "%s: Failed to tx", __func__);
  1426. return ret;
  1427. }
  1428. return NULL;
  1429. }
  1430. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1431. {
  1432. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1433. struct dp_pdev *pdev =
  1434. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1435. uint32_t ix0;
  1436. uint32_t ix2;
  1437. uint8_t ix_map[8];
  1438. if (!pdev) {
  1439. dp_err("Invalid instance");
  1440. return QDF_STATUS_E_FAILURE;
  1441. }
  1442. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1443. return QDF_STATUS_SUCCESS;
  1444. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1445. return QDF_STATUS_E_AGAIN;
  1446. /* Call HAL API to remap REO rings to REO2IPA ring */
  1447. ix_map[0] = REO_REMAP_TCL;
  1448. ix_map[1] = REO_REMAP_SW4;
  1449. ix_map[2] = REO_REMAP_SW1;
  1450. ix_map[3] = REO_REMAP_SW4;
  1451. ix_map[4] = REO_REMAP_SW4;
  1452. ix_map[5] = REO_REMAP_RELEASE;
  1453. ix_map[6] = REO_REMAP_FW;
  1454. ix_map[7] = REO_REMAP_FW;
  1455. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1456. ix_map);
  1457. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1458. ix_map[0] = REO_REMAP_SW4;
  1459. ix_map[1] = REO_REMAP_SW4;
  1460. ix_map[2] = REO_REMAP_SW4;
  1461. ix_map[3] = REO_REMAP_SW4;
  1462. ix_map[4] = REO_REMAP_SW4;
  1463. ix_map[5] = REO_REMAP_SW4;
  1464. ix_map[6] = REO_REMAP_SW4;
  1465. ix_map[7] = REO_REMAP_SW4;
  1466. ix2 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX2,
  1467. ix_map);
  1468. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1469. &ix2, &ix2);
  1470. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  1471. } else {
  1472. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1473. NULL, NULL);
  1474. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1475. }
  1476. return QDF_STATUS_SUCCESS;
  1477. }
  1478. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1479. {
  1480. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1481. struct dp_pdev *pdev =
  1482. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1483. uint8_t ix0_map[8];
  1484. uint32_t ix0;
  1485. uint32_t ix2;
  1486. uint32_t ix3;
  1487. if (!pdev) {
  1488. dp_err("Invalid instance");
  1489. return QDF_STATUS_E_FAILURE;
  1490. }
  1491. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1492. return QDF_STATUS_SUCCESS;
  1493. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1494. return QDF_STATUS_E_AGAIN;
  1495. ix0_map[0] = REO_REMAP_TCL;
  1496. ix0_map[1] = REO_REMAP_SW1;
  1497. ix0_map[2] = REO_REMAP_SW2;
  1498. ix0_map[3] = REO_REMAP_SW3;
  1499. ix0_map[4] = REO_REMAP_SW2;
  1500. ix0_map[5] = REO_REMAP_RELEASE;
  1501. ix0_map[6] = REO_REMAP_FW;
  1502. ix0_map[7] = REO_REMAP_FW;
  1503. /* Call HAL API to remap REO rings to REO2IPA ring */
  1504. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1505. ix0_map);
  1506. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1507. dp_reo_remap_config(soc, &ix2, &ix3);
  1508. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1509. &ix2, &ix3);
  1510. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  1511. } else {
  1512. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1513. NULL, NULL);
  1514. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1515. }
  1516. return QDF_STATUS_SUCCESS;
  1517. }
  1518. /* This should be configurable per H/W configuration enable status */
  1519. #define L3_HEADER_PADDING 2
  1520. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0)) || \
  1521. defined(CONFIG_IPA_WDI_UNIFIED_API)
  1522. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  1523. static inline void dp_setup_mcc_sys_pipes(
  1524. qdf_ipa_sys_connect_params_t *sys_in,
  1525. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1526. {
  1527. /* Setup MCC sys pipe */
  1528. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  1529. DP_IPA_MAX_IFACE;
  1530. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  1531. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  1532. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  1533. }
  1534. #else
  1535. static inline void dp_setup_mcc_sys_pipes(
  1536. qdf_ipa_sys_connect_params_t *sys_in,
  1537. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1538. {
  1539. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  1540. }
  1541. #endif
  1542. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  1543. struct dp_ipa_resources *ipa_res,
  1544. qdf_ipa_wdi_pipe_setup_info_t *tx,
  1545. bool over_gsi)
  1546. {
  1547. struct tcl_data_cmd *tcl_desc_ptr;
  1548. uint8_t *desc_addr;
  1549. uint32_t desc_size;
  1550. if (over_gsi)
  1551. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  1552. else
  1553. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1554. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1555. qdf_mem_get_dma_addr(soc->osdev,
  1556. &ipa_res->tx_comp_ring.mem_info);
  1557. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1558. qdf_mem_get_dma_size(soc->osdev,
  1559. &ipa_res->tx_comp_ring.mem_info);
  1560. /* WBM Tail Pointer Address */
  1561. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1562. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1563. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  1564. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1565. qdf_mem_get_dma_addr(soc->osdev,
  1566. &ipa_res->tx_ring.mem_info);
  1567. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  1568. qdf_mem_get_dma_size(soc->osdev,
  1569. &ipa_res->tx_ring.mem_info);
  1570. /* TCL Head Pointer Address */
  1571. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1572. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1573. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  1574. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1575. ipa_res->tx_num_alloc_buffer;
  1576. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1577. /* Preprogram TCL descriptor */
  1578. desc_addr =
  1579. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1580. desc_size = sizeof(struct tcl_data_cmd);
  1581. #ifndef DP_BE_WAR
  1582. /* TODO - WCN7850 does not have these fields */
  1583. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1584. #endif
  1585. tcl_desc_ptr = (struct tcl_data_cmd *)
  1586. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1587. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1588. HAL_RX_BUF_RBM_SW2_BM(soc->wbm_sw0_bm_id);
  1589. #ifndef DP_BE_WAR
  1590. /* TODO - WCN7850 does not have these fields */
  1591. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1592. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1593. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1594. #endif
  1595. }
  1596. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  1597. struct dp_ipa_resources *ipa_res,
  1598. qdf_ipa_wdi_pipe_setup_info_t *rx,
  1599. bool over_gsi)
  1600. {
  1601. if (over_gsi)
  1602. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1603. IPA_CLIENT_WLAN2_PROD;
  1604. else
  1605. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1606. IPA_CLIENT_WLAN1_PROD;
  1607. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1608. qdf_mem_get_dma_addr(soc->osdev,
  1609. &ipa_res->rx_rdy_ring.mem_info);
  1610. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1611. qdf_mem_get_dma_size(soc->osdev,
  1612. &ipa_res->rx_rdy_ring.mem_info);
  1613. /* REO Tail Pointer Address */
  1614. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1615. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1616. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  1617. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1618. qdf_mem_get_dma_addr(soc->osdev,
  1619. &ipa_res->rx_refill_ring.mem_info);
  1620. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1621. qdf_mem_get_dma_size(soc->osdev,
  1622. &ipa_res->rx_refill_ring.mem_info);
  1623. /* FW Head Pointer Address */
  1624. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1625. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1626. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  1627. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  1628. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  1629. }
  1630. static void
  1631. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  1632. struct dp_ipa_resources *ipa_res,
  1633. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  1634. bool over_gsi)
  1635. {
  1636. struct tcl_data_cmd *tcl_desc_ptr;
  1637. uint8_t *desc_addr;
  1638. uint32_t desc_size;
  1639. if (over_gsi)
  1640. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1641. IPA_CLIENT_WLAN2_CONS;
  1642. else
  1643. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1644. IPA_CLIENT_WLAN1_CONS;
  1645. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  1646. &ipa_res->tx_comp_ring.sgtable,
  1647. sizeof(sgtable_t));
  1648. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  1649. qdf_mem_get_dma_size(soc->osdev,
  1650. &ipa_res->tx_comp_ring.mem_info);
  1651. /* WBM Tail Pointer Address */
  1652. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  1653. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1654. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1655. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  1656. &ipa_res->tx_ring.sgtable,
  1657. sizeof(sgtable_t));
  1658. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  1659. qdf_mem_get_dma_size(soc->osdev,
  1660. &ipa_res->tx_ring.mem_info);
  1661. /* TCL Head Pointer Address */
  1662. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  1663. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1664. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1665. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  1666. ipa_res->tx_num_alloc_buffer;
  1667. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  1668. /* Preprogram TCL descriptor */
  1669. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  1670. tx_smmu);
  1671. desc_size = sizeof(struct tcl_data_cmd);
  1672. #ifndef DP_BE_WAR
  1673. /* TODO - WCN7850 does not have these fields */
  1674. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1675. #endif
  1676. tcl_desc_ptr = (struct tcl_data_cmd *)
  1677. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  1678. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1679. HAL_RX_BUF_RBM_SW2_BM(soc->wbm_sw0_bm_id);
  1680. #ifndef DP_BE_WAR
  1681. /* TODO - WCN7850 does not have these fields */
  1682. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1683. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1684. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1685. #endif
  1686. }
  1687. static void
  1688. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  1689. struct dp_ipa_resources *ipa_res,
  1690. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  1691. bool over_gsi)
  1692. {
  1693. if (over_gsi)
  1694. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1695. IPA_CLIENT_WLAN2_PROD;
  1696. else
  1697. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1698. IPA_CLIENT_WLAN1_PROD;
  1699. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  1700. &ipa_res->rx_rdy_ring.sgtable,
  1701. sizeof(sgtable_t));
  1702. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  1703. qdf_mem_get_dma_size(soc->osdev,
  1704. &ipa_res->rx_rdy_ring.mem_info);
  1705. /* REO Tail Pointer Address */
  1706. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  1707. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1708. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  1709. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  1710. &ipa_res->rx_refill_ring.sgtable,
  1711. sizeof(sgtable_t));
  1712. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  1713. qdf_mem_get_dma_size(soc->osdev,
  1714. &ipa_res->rx_refill_ring.mem_info);
  1715. /* FW Head Pointer Address */
  1716. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  1717. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1718. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  1719. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  1720. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  1721. }
  1722. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1723. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1724. void *ipa_wdi_meter_notifier_cb,
  1725. uint32_t ipa_desc_size, void *ipa_priv,
  1726. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1727. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  1728. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  1729. {
  1730. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1731. struct dp_pdev *pdev =
  1732. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1733. struct dp_ipa_resources *ipa_res;
  1734. qdf_ipa_ep_cfg_t *tx_cfg;
  1735. qdf_ipa_ep_cfg_t *rx_cfg;
  1736. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  1737. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  1738. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  1739. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu = NULL;
  1740. qdf_ipa_wdi_conn_in_params_t *pipe_in = NULL;
  1741. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1742. int ret;
  1743. if (!pdev) {
  1744. dp_err("Invalid instance");
  1745. return QDF_STATUS_E_FAILURE;
  1746. }
  1747. ipa_res = &pdev->ipa_resource;
  1748. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1749. return QDF_STATUS_SUCCESS;
  1750. pipe_in = qdf_mem_malloc(sizeof(*pipe_in));
  1751. if (!pipe_in)
  1752. return QDF_STATUS_E_NOMEM;
  1753. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1754. if (is_smmu_enabled)
  1755. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = true;
  1756. else
  1757. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = false;
  1758. dp_setup_mcc_sys_pipes(sys_in, pipe_in);
  1759. /* TX PIPE */
  1760. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1761. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(pipe_in);
  1762. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  1763. } else {
  1764. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(pipe_in);
  1765. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  1766. }
  1767. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  1768. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1769. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  1770. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  1771. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  1772. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  1773. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  1774. /**
  1775. * Transfer Ring: WBM Ring
  1776. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1777. * Event Ring: TCL ring
  1778. * Event Ring Doorbell PA: TCL Head Pointer Address
  1779. */
  1780. if (is_smmu_enabled)
  1781. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  1782. else
  1783. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  1784. dp_ipa_setup_tx_alt_pipe(soc, ipa_res, pipe_in);
  1785. /* RX PIPE */
  1786. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1787. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(pipe_in);
  1788. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  1789. } else {
  1790. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(pipe_in);
  1791. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  1792. }
  1793. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  1794. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1795. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  1796. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  1797. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  1798. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  1799. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  1800. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  1801. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  1802. /**
  1803. * Transfer Ring: REO Ring
  1804. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1805. * Event Ring: FW ring
  1806. * Event Ring Doorbell PA: FW Head Pointer Address
  1807. */
  1808. if (is_smmu_enabled)
  1809. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  1810. else
  1811. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  1812. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(pipe_in) = ipa_w2i_cb;
  1813. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(pipe_in) = ipa_priv;
  1814. /* Connect WDI IPA PIPEs */
  1815. ret = qdf_ipa_wdi_conn_pipes(pipe_in, &pipe_out);
  1816. if (ret) {
  1817. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1818. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1819. __func__, ret);
  1820. qdf_mem_free(pipe_in);
  1821. return QDF_STATUS_E_FAILURE;
  1822. }
  1823. /* IPA uC Doorbell registers */
  1824. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  1825. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1826. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1827. dp_ipa_set_pipe_db(ipa_res, &pipe_out);
  1828. ipa_res->is_db_ddr_mapped =
  1829. QDF_IPA_WDI_CONN_OUT_PARAMS_IS_DB_DDR_MAPPED(&pipe_out);
  1830. soc->ipa_first_tx_db_access = true;
  1831. qdf_mem_free(pipe_in);
  1832. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  1833. soc->ipa_rx_buf_map_lock_initialized = true;
  1834. return QDF_STATUS_SUCCESS;
  1835. }
  1836. /**
  1837. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1838. * @ifname: Interface name
  1839. * @mac_addr: Interface MAC address
  1840. * @prod_client: IPA prod client type
  1841. * @cons_client: IPA cons client type
  1842. * @session_id: Session ID
  1843. * @is_ipv6_enabled: Is IPV6 enabled or not
  1844. *
  1845. * Return: QDF_STATUS
  1846. */
  1847. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1848. qdf_ipa_client_type_t prod_client,
  1849. qdf_ipa_client_type_t cons_client,
  1850. uint8_t session_id, bool is_ipv6_enabled)
  1851. {
  1852. qdf_ipa_wdi_reg_intf_in_params_t in;
  1853. qdf_ipa_wdi_hdr_info_t hdr_info;
  1854. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1855. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1856. int ret = -EINVAL;
  1857. qdf_mem_zero(&in, sizeof(qdf_ipa_wdi_reg_intf_in_params_t));
  1858. dp_debug("Add Partial hdr: %s, "QDF_MAC_ADDR_FMT, ifname,
  1859. QDF_MAC_ADDR_REF(mac_addr));
  1860. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1861. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1862. /* IPV4 header */
  1863. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1864. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1865. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1866. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1867. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1868. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1869. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1870. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1871. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1872. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1873. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1874. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1875. dp_ipa_setup_iface_session_id(&in, session_id);
  1876. /* IPV6 header */
  1877. if (is_ipv6_enabled) {
  1878. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1879. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1880. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1881. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1882. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1883. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1884. }
  1885. dp_debug("registering for session_id: %u", session_id);
  1886. ret = qdf_ipa_wdi_reg_intf(&in);
  1887. if (ret) {
  1888. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1889. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1890. __func__, ret);
  1891. return QDF_STATUS_E_FAILURE;
  1892. }
  1893. return QDF_STATUS_SUCCESS;
  1894. }
  1895. #else /* !CONFIG_IPA_WDI_UNIFIED_API */
  1896. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1897. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1898. void *ipa_wdi_meter_notifier_cb,
  1899. uint32_t ipa_desc_size, void *ipa_priv,
  1900. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1901. uint32_t *rx_pipe_handle)
  1902. {
  1903. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1904. struct dp_pdev *pdev =
  1905. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1906. struct dp_ipa_resources *ipa_res;
  1907. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1908. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1909. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1910. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1911. struct tcl_data_cmd *tcl_desc_ptr;
  1912. uint8_t *desc_addr;
  1913. uint32_t desc_size;
  1914. int ret;
  1915. if (!pdev) {
  1916. dp_err("Invalid instance");
  1917. return QDF_STATUS_E_FAILURE;
  1918. }
  1919. ipa_res = &pdev->ipa_resource;
  1920. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1921. return QDF_STATUS_SUCCESS;
  1922. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1923. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1924. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1925. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1926. /* TX PIPE */
  1927. /**
  1928. * Transfer Ring: WBM Ring
  1929. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1930. * Event Ring: TCL ring
  1931. * Event Ring Doorbell PA: TCL Head Pointer Address
  1932. */
  1933. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1934. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1935. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1936. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1937. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1938. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1939. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1940. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1941. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1942. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1943. ipa_res->tx_comp_ring_base_paddr;
  1944. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1945. ipa_res->tx_comp_ring_size;
  1946. /* WBM Tail Pointer Address */
  1947. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1948. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1949. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1950. ipa_res->tx_ring_base_paddr;
  1951. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1952. /* TCL Head Pointer Address */
  1953. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1954. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1955. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1956. ipa_res->tx_num_alloc_buffer;
  1957. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1958. /* Preprogram TCL descriptor */
  1959. desc_addr =
  1960. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1961. desc_size = sizeof(struct tcl_data_cmd);
  1962. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1963. tcl_desc_ptr = (struct tcl_data_cmd *)
  1964. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1965. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1966. HAL_RX_BUF_RBM_SW2_BM;
  1967. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1968. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1969. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1970. /* RX PIPE */
  1971. /**
  1972. * Transfer Ring: REO Ring
  1973. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1974. * Event Ring: FW ring
  1975. * Event Ring Doorbell PA: FW Head Pointer Address
  1976. */
  1977. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1978. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  1979. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1980. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  1981. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  1982. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  1983. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  1984. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  1985. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  1986. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  1987. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  1988. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1989. ipa_res->rx_rdy_ring_base_paddr;
  1990. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1991. ipa_res->rx_rdy_ring_size;
  1992. /* REO Tail Pointer Address */
  1993. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1994. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1995. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1996. ipa_res->rx_refill_ring_base_paddr;
  1997. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1998. ipa_res->rx_refill_ring_size;
  1999. /* FW Head Pointer Address */
  2000. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  2001. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  2002. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = soc->rx_pkt_tlv_size +
  2003. L3_HEADER_PADDING;
  2004. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  2005. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  2006. /* Connect WDI IPA PIPE */
  2007. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  2008. if (ret) {
  2009. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2010. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  2011. __func__, ret);
  2012. return QDF_STATUS_E_FAILURE;
  2013. }
  2014. /* IPA uC Doorbell registers */
  2015. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2016. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  2017. __func__,
  2018. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  2019. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  2020. ipa_res->tx_comp_doorbell_paddr =
  2021. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  2022. ipa_res->tx_comp_doorbell_vaddr =
  2023. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  2024. ipa_res->rx_ready_doorbell_paddr =
  2025. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  2026. soc->ipa_first_tx_db_access = true;
  2027. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  2028. soc->ipa_rx_buf_map_lock_initialized = true;
  2029. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2030. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2031. __func__,
  2032. "transfer_ring_base_pa",
  2033. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  2034. "transfer_ring_size",
  2035. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  2036. "transfer_ring_doorbell_pa",
  2037. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  2038. "event_ring_base_pa",
  2039. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  2040. "event_ring_size",
  2041. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  2042. "event_ring_doorbell_pa",
  2043. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  2044. "num_pkt_buffers",
  2045. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  2046. "tx_comp_doorbell_paddr",
  2047. (void *)ipa_res->tx_comp_doorbell_paddr);
  2048. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2049. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2050. __func__,
  2051. "transfer_ring_base_pa",
  2052. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  2053. "transfer_ring_size",
  2054. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  2055. "transfer_ring_doorbell_pa",
  2056. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  2057. "event_ring_base_pa",
  2058. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  2059. "event_ring_size",
  2060. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  2061. "event_ring_doorbell_pa",
  2062. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  2063. "num_pkt_buffers",
  2064. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  2065. "tx_comp_doorbell_paddr",
  2066. (void *)ipa_res->rx_ready_doorbell_paddr);
  2067. return QDF_STATUS_SUCCESS;
  2068. }
  2069. /**
  2070. * dp_ipa_setup_iface() - Setup IPA header and register interface
  2071. * @ifname: Interface name
  2072. * @mac_addr: Interface MAC address
  2073. * @prod_client: IPA prod client type
  2074. * @cons_client: IPA cons client type
  2075. * @session_id: Session ID
  2076. * @is_ipv6_enabled: Is IPV6 enabled or not
  2077. *
  2078. * Return: QDF_STATUS
  2079. */
  2080. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  2081. qdf_ipa_client_type_t prod_client,
  2082. qdf_ipa_client_type_t cons_client,
  2083. uint8_t session_id, bool is_ipv6_enabled)
  2084. {
  2085. qdf_ipa_wdi_reg_intf_in_params_t in;
  2086. qdf_ipa_wdi_hdr_info_t hdr_info;
  2087. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  2088. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  2089. int ret = -EINVAL;
  2090. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2091. "%s: Add Partial hdr: %s, "QDF_MAC_ADDR_FMT,
  2092. __func__, ifname, QDF_MAC_ADDR_REF(mac_addr));
  2093. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2094. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  2095. /* IPV4 header */
  2096. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  2097. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  2098. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2099. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  2100. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2101. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2102. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  2103. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  2104. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2105. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  2106. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  2107. htonl(session_id << 16);
  2108. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  2109. /* IPV6 header */
  2110. if (is_ipv6_enabled) {
  2111. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  2112. DP_IPA_UC_WLAN_TX_HDR_LEN);
  2113. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  2114. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  2115. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  2116. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2117. }
  2118. ret = qdf_ipa_wdi_reg_intf(&in);
  2119. if (ret) {
  2120. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  2121. ret);
  2122. return QDF_STATUS_E_FAILURE;
  2123. }
  2124. return QDF_STATUS_SUCCESS;
  2125. }
  2126. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  2127. /**
  2128. * dp_ipa_cleanup() - Disconnect IPA pipes
  2129. * @soc_hdl: dp soc handle
  2130. * @pdev_id: dp pdev id
  2131. * @tx_pipe_handle: Tx pipe handle
  2132. * @rx_pipe_handle: Rx pipe handle
  2133. *
  2134. * Return: QDF_STATUS
  2135. */
  2136. QDF_STATUS dp_ipa_cleanup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2137. uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  2138. {
  2139. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2140. QDF_STATUS status = QDF_STATUS_SUCCESS;
  2141. struct dp_pdev *pdev;
  2142. int ret;
  2143. ret = qdf_ipa_wdi_disconn_pipes();
  2144. if (ret) {
  2145. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  2146. ret);
  2147. status = QDF_STATUS_E_FAILURE;
  2148. }
  2149. if (soc->ipa_rx_buf_map_lock_initialized) {
  2150. qdf_spinlock_destroy(&soc->ipa_rx_buf_map_lock);
  2151. soc->ipa_rx_buf_map_lock_initialized = false;
  2152. }
  2153. pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2154. if (qdf_unlikely(!pdev)) {
  2155. dp_err_rl("Invalid pdev for pdev_id %d", pdev_id);
  2156. status = QDF_STATUS_E_FAILURE;
  2157. goto exit;
  2158. }
  2159. dp_ipa_unmap_ring_doorbell_paddr(pdev);
  2160. exit:
  2161. return status;
  2162. }
  2163. /**
  2164. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  2165. * @ifname: Interface name
  2166. * @is_ipv6_enabled: Is IPV6 enabled or not
  2167. *
  2168. * Return: QDF_STATUS
  2169. */
  2170. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  2171. {
  2172. int ret;
  2173. ret = qdf_ipa_wdi_dereg_intf(ifname);
  2174. if (ret) {
  2175. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2176. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  2177. __func__, ret);
  2178. return QDF_STATUS_E_FAILURE;
  2179. }
  2180. return QDF_STATUS_SUCCESS;
  2181. }
  2182. #ifdef IPA_SET_RESET_TX_DB_PA
  2183. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res) \
  2184. dp_ipa_set_tx_doorbell_paddr((soc), (ipa_res))
  2185. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res) \
  2186. dp_ipa_reset_tx_doorbell_pa((soc), (ipa_res))
  2187. #else
  2188. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res)
  2189. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res)
  2190. #endif
  2191. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2192. {
  2193. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2194. struct dp_pdev *pdev =
  2195. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2196. struct dp_ipa_resources *ipa_res;
  2197. QDF_STATUS result;
  2198. if (!pdev) {
  2199. dp_err("Invalid instance");
  2200. return QDF_STATUS_E_FAILURE;
  2201. }
  2202. ipa_res = &pdev->ipa_resource;
  2203. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  2204. DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res);
  2205. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  2206. result = qdf_ipa_wdi_enable_pipes();
  2207. if (result) {
  2208. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2209. "%s: Enable WDI PIPE fail, code %d",
  2210. __func__, result);
  2211. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2212. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2213. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2214. return QDF_STATUS_E_FAILURE;
  2215. }
  2216. if (soc->ipa_first_tx_db_access) {
  2217. dp_ipa_tx_comp_ring_init_hp(soc, ipa_res);
  2218. soc->ipa_first_tx_db_access = false;
  2219. }
  2220. return QDF_STATUS_SUCCESS;
  2221. }
  2222. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2223. {
  2224. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2225. struct dp_pdev *pdev =
  2226. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2227. QDF_STATUS result;
  2228. struct dp_ipa_resources *ipa_res;
  2229. if (!pdev) {
  2230. dp_err("Invalid instance");
  2231. return QDF_STATUS_E_FAILURE;
  2232. }
  2233. ipa_res = &pdev->ipa_resource;
  2234. qdf_sleep(TX_COMP_DRAIN_WAIT_TIMEOUT_MS);
  2235. /*
  2236. * Reset the tx completion doorbell address before invoking IPA disable
  2237. * pipes API to ensure that there is no access to IPA tx doorbell
  2238. * address post disable pipes.
  2239. */
  2240. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2241. result = qdf_ipa_wdi_disable_pipes();
  2242. if (result) {
  2243. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2244. "%s: Disable WDI PIPE fail, code %d",
  2245. __func__, result);
  2246. qdf_assert_always(0);
  2247. return QDF_STATUS_E_FAILURE;
  2248. }
  2249. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2250. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2251. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  2252. }
  2253. /**
  2254. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  2255. * @client: Client type
  2256. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  2257. *
  2258. * Return: QDF_STATUS
  2259. */
  2260. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  2261. {
  2262. qdf_ipa_wdi_perf_profile_t profile;
  2263. QDF_STATUS result;
  2264. profile.client = client;
  2265. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  2266. result = qdf_ipa_wdi_set_perf_profile(&profile);
  2267. if (result) {
  2268. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2269. "%s: ipa_wdi_set_perf_profile fail, code %d",
  2270. __func__, result);
  2271. return QDF_STATUS_E_FAILURE;
  2272. }
  2273. return QDF_STATUS_SUCCESS;
  2274. }
  2275. /**
  2276. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  2277. * @pdev: pdev
  2278. * @vdev: vdev
  2279. * @nbuf: skb
  2280. *
  2281. * Return: nbuf if TX fails and NULL if TX succeeds
  2282. */
  2283. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  2284. struct dp_vdev *vdev,
  2285. qdf_nbuf_t nbuf)
  2286. {
  2287. struct dp_peer *vdev_peer;
  2288. uint16_t len;
  2289. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev, DP_MOD_ID_IPA);
  2290. if (qdf_unlikely(!vdev_peer))
  2291. return nbuf;
  2292. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  2293. len = qdf_nbuf_len(nbuf);
  2294. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  2295. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  2296. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2297. return nbuf;
  2298. }
  2299. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  2300. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2301. return NULL;
  2302. }
  2303. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2304. qdf_nbuf_t nbuf, bool *fwd_success)
  2305. {
  2306. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2307. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2308. DP_MOD_ID_IPA);
  2309. struct dp_pdev *pdev;
  2310. struct dp_peer *da_peer;
  2311. struct dp_peer *sa_peer;
  2312. qdf_nbuf_t nbuf_copy;
  2313. uint8_t da_is_bcmc;
  2314. struct ethhdr *eh;
  2315. bool status = false;
  2316. *fwd_success = false; /* set default as failure */
  2317. /*
  2318. * WDI 3.0 skb->cb[] info from IPA driver
  2319. * skb->cb[0] = vdev_id
  2320. * skb->cb[1].bit#1 = da_is_bcmc
  2321. */
  2322. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  2323. if (qdf_unlikely(!vdev))
  2324. return false;
  2325. pdev = vdev->pdev;
  2326. if (qdf_unlikely(!pdev))
  2327. goto out;
  2328. /* no fwd for station mode and just pass up to stack */
  2329. if (vdev->opmode == wlan_op_mode_sta)
  2330. goto out;
  2331. if (da_is_bcmc) {
  2332. nbuf_copy = qdf_nbuf_copy(nbuf);
  2333. if (!nbuf_copy)
  2334. goto out;
  2335. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  2336. qdf_nbuf_free(nbuf_copy);
  2337. else
  2338. *fwd_success = true;
  2339. /* return false to pass original pkt up to stack */
  2340. goto out;
  2341. }
  2342. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  2343. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  2344. goto out;
  2345. da_peer = dp_peer_find_hash_find(soc, eh->h_dest, 0, vdev->vdev_id,
  2346. DP_MOD_ID_IPA);
  2347. if (!da_peer)
  2348. goto out;
  2349. dp_peer_unref_delete(da_peer, DP_MOD_ID_IPA);
  2350. sa_peer = dp_peer_find_hash_find(soc, eh->h_source, 0, vdev->vdev_id,
  2351. DP_MOD_ID_IPA);
  2352. if (!sa_peer)
  2353. goto out;
  2354. dp_peer_unref_delete(sa_peer, DP_MOD_ID_IPA);
  2355. /*
  2356. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  2357. * Need to add skb to internal tracking table to avoid nbuf memory
  2358. * leak check for unallocated skb.
  2359. */
  2360. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  2361. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  2362. qdf_nbuf_free(nbuf);
  2363. else
  2364. *fwd_success = true;
  2365. status = true;
  2366. out:
  2367. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  2368. return status;
  2369. }
  2370. #ifdef MDM_PLATFORM
  2371. bool dp_ipa_is_mdm_platform(void)
  2372. {
  2373. return true;
  2374. }
  2375. #else
  2376. bool dp_ipa_is_mdm_platform(void)
  2377. {
  2378. return false;
  2379. }
  2380. #endif
  2381. /**
  2382. * dp_ipa_frag_nbuf_linearize - linearize nbuf for IPA
  2383. * @soc: soc
  2384. * @nbuf: source skb
  2385. *
  2386. * Return: new nbuf if success and otherwise NULL
  2387. */
  2388. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  2389. qdf_nbuf_t nbuf)
  2390. {
  2391. uint8_t *src_nbuf_data;
  2392. uint8_t *dst_nbuf_data;
  2393. qdf_nbuf_t dst_nbuf;
  2394. qdf_nbuf_t temp_nbuf = nbuf;
  2395. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  2396. bool is_nbuf_head = true;
  2397. uint32_t copy_len = 0;
  2398. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  2399. RX_BUFFER_RESERVATION,
  2400. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  2401. if (!dst_nbuf) {
  2402. dp_err_rl("nbuf allocate fail");
  2403. return NULL;
  2404. }
  2405. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  2406. qdf_nbuf_free(dst_nbuf);
  2407. dp_err_rl("nbuf is jumbo data");
  2408. return NULL;
  2409. }
  2410. /* prepeare to copy all data into new skb */
  2411. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  2412. while (temp_nbuf) {
  2413. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  2414. /* first head nbuf */
  2415. if (is_nbuf_head) {
  2416. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  2417. soc->rx_pkt_tlv_size);
  2418. /* leave extra 2 bytes L3_HEADER_PADDING */
  2419. dst_nbuf_data += (soc->rx_pkt_tlv_size +
  2420. L3_HEADER_PADDING);
  2421. src_nbuf_data += soc->rx_pkt_tlv_size;
  2422. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  2423. soc->rx_pkt_tlv_size;
  2424. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  2425. is_nbuf_head = false;
  2426. } else {
  2427. copy_len = qdf_nbuf_len(temp_nbuf);
  2428. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  2429. }
  2430. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  2431. dst_nbuf_data += copy_len;
  2432. }
  2433. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  2434. /* copy is done, free original nbuf */
  2435. qdf_nbuf_free(nbuf);
  2436. return dst_nbuf;
  2437. }
  2438. /**
  2439. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  2440. * @soc: soc
  2441. * @nbuf: skb
  2442. *
  2443. * Return: nbuf if success and otherwise NULL
  2444. */
  2445. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2446. {
  2447. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  2448. return nbuf;
  2449. /* WLAN IPA is run-time disabled */
  2450. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  2451. return nbuf;
  2452. if (!qdf_nbuf_is_frag(nbuf))
  2453. return nbuf;
  2454. /* linearize skb for IPA */
  2455. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  2456. }
  2457. QDF_STATUS dp_ipa_tx_buf_smmu_mapping(
  2458. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2459. {
  2460. QDF_STATUS ret;
  2461. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2462. struct dp_pdev *pdev =
  2463. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2464. if (!pdev) {
  2465. dp_err("%s invalid instance", __func__);
  2466. return QDF_STATUS_E_FAILURE;
  2467. }
  2468. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2469. dp_debug("SMMU S1 disabled");
  2470. return QDF_STATUS_SUCCESS;
  2471. }
  2472. ret = __dp_ipa_tx_buf_smmu_mapping(soc, pdev, true);
  2473. if (ret)
  2474. return ret;
  2475. ret = dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, true);
  2476. if (ret)
  2477. __dp_ipa_tx_buf_smmu_mapping(soc, pdev, false);
  2478. return ret;
  2479. }
  2480. QDF_STATUS dp_ipa_tx_buf_smmu_unmapping(
  2481. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2482. {
  2483. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2484. struct dp_pdev *pdev =
  2485. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2486. if (!pdev) {
  2487. dp_err("%s invalid instance", __func__);
  2488. return QDF_STATUS_E_FAILURE;
  2489. }
  2490. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2491. dp_debug("SMMU S1 disabled");
  2492. return QDF_STATUS_SUCCESS;
  2493. }
  2494. if (__dp_ipa_tx_buf_smmu_mapping(soc, pdev, false) ||
  2495. dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, false))
  2496. return QDF_STATUS_E_FAILURE;
  2497. return QDF_STATUS_SUCCESS;
  2498. }
  2499. #endif