dp_be_tx.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "cdp_txrx_cmn_struct.h"
  19. #include "dp_types.h"
  20. #include "dp_tx.h"
  21. #include "dp_be_tx.h"
  22. #include "dp_tx_desc.h"
  23. #include "hal_tx.h"
  24. #include <hal_be_api.h>
  25. #include <hal_be_tx.h>
  26. extern uint8_t sec_type_map[MAX_CDP_SEC_TYPE];
  27. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  28. #ifdef DP_HW_COOKIE_CONVERT_EXCEPTION
  29. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  30. void *tx_comp_hal_desc,
  31. struct dp_tx_desc_s **r_tx_desc)
  32. {
  33. uint32_t tx_desc_id;
  34. if (qdf_likely(
  35. hal_tx_comp_get_cookie_convert_done(tx_comp_hal_desc))) {
  36. /* HW cookie conversion done */
  37. *r_tx_desc = (struct dp_tx_desc_s *)
  38. hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  39. } else {
  40. /* SW do cookie conversion to VA */
  41. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  42. *r_tx_desc =
  43. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  44. }
  45. }
  46. #else
  47. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  48. void *tx_comp_hal_desc,
  49. struct dp_tx_desc_s **r_tx_desc)
  50. {
  51. *r_tx_desc = (struct dp_tx_desc_s *)
  52. hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  53. }
  54. #endif /* DP_HW_COOKIE_CONVERT_EXCEPTION */
  55. #else
  56. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  57. void *tx_comp_hal_desc,
  58. struct dp_tx_desc_s **r_tx_desc)
  59. {
  60. uint32_t tx_desc_id;
  61. /* SW do cookie conversion to VA */
  62. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  63. *r_tx_desc =
  64. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  65. }
  66. #endif /* DP_FEATURE_HW_COOKIE_CONVERSION */
  67. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  68. /*
  69. * dp_tx_get_rbm_id()- Get the RBM ID for data transmission completion.
  70. * @dp_soc - DP soc structure pointer
  71. * @ring_id - Transmit Queue/ring_id to be used when XPS is enabled
  72. *
  73. * Return - RBM ID corresponding to TCL ring_id
  74. */
  75. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  76. uint8_t ring_id)
  77. {
  78. return (ring_id ? soc->wbm_sw0_bm_id + (ring_id - 1) :
  79. HAL_WBM_SW2_BM_ID(soc->wbm_sw0_bm_id));
  80. }
  81. #else
  82. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  83. uint8_t tcl_index)
  84. {
  85. uint8_t rbm;
  86. rbm = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx, tcl_index);
  87. dp_verbose_debug("tcl_id %u rbm %u", tcl_index, rbm);
  88. return rbm;
  89. }
  90. #endif
  91. QDF_STATUS
  92. dp_tx_hw_enqueue_be(struct dp_soc *soc, struct dp_vdev *vdev,
  93. struct dp_tx_desc_s *tx_desc, uint16_t fw_metadata,
  94. struct cdp_tx_exception_metadata *tx_exc_metadata,
  95. struct dp_tx_msdu_info_s *msdu_info)
  96. {
  97. void *hal_tx_desc;
  98. uint32_t *hal_tx_desc_cached;
  99. int coalesce = 0;
  100. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  101. uint8_t ring_id = tx_q->ring_id;
  102. uint8_t tid = msdu_info->tid;
  103. struct dp_vdev_be *be_vdev;
  104. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  105. uint8_t bm_id = dp_tx_get_rbm_id_be(soc, ring_id);
  106. hal_ring_handle_t hal_ring_hdl = NULL;
  107. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  108. be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  109. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  110. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  111. return QDF_STATUS_E_RESOURCES;
  112. }
  113. if (qdf_unlikely(tx_exc_metadata)) {
  114. qdf_assert_always((tx_exc_metadata->tx_encap_type ==
  115. CDP_INVALID_TX_ENCAP_TYPE) ||
  116. (tx_exc_metadata->tx_encap_type ==
  117. vdev->tx_encap_type));
  118. if (tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)
  119. qdf_assert_always((tx_exc_metadata->sec_type ==
  120. CDP_INVALID_SEC_TYPE) ||
  121. tx_exc_metadata->sec_type ==
  122. vdev->sec_type);
  123. }
  124. hal_tx_desc_cached = (void *)cached_desc;
  125. hal_tx_desc_set_buf_addr_be(soc->hal_soc, hal_tx_desc_cached,
  126. tx_desc->dma_addr, bm_id, tx_desc->id,
  127. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG));
  128. hal_tx_desc_set_lmac_id_be(soc->hal_soc, hal_tx_desc_cached,
  129. vdev->lmac_id);
  130. hal_tx_desc_set_search_index_be(soc->hal_soc, hal_tx_desc_cached,
  131. vdev->bss_ast_idx);
  132. /*
  133. * Bank_ID is used as DSCP_TABLE number in beryllium
  134. * So there is no explicit field used for DSCP_TID_TABLE_NUM.
  135. */
  136. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  137. (vdev->bss_ast_hash & 0xF));
  138. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  139. hal_tx_desc_set_buf_length(hal_tx_desc_cached, tx_desc->length);
  140. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  141. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  142. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  143. /* verify checksum offload configuration*/
  144. if (vdev->csum_enabled &&
  145. ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) ==
  146. QDF_NBUF_TX_CKSUM_TCP_UDP) ||
  147. qdf_nbuf_is_tso(tx_desc->nbuf))) {
  148. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  149. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  150. }
  151. hal_tx_desc_set_bank_id(hal_tx_desc_cached, be_vdev->bank_id);
  152. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, vdev->vdev_id);
  153. if (tid != HTT_TX_EXT_TID_INVALID)
  154. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  155. if (qdf_unlikely(vdev->pdev->delay_stats_flag) ||
  156. qdf_unlikely(wlan_cfg_is_peer_ext_stats_enabled(soc->wlan_cfg_ctx)))
  157. tx_desc->timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  158. dp_verbose_debug("length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  159. tx_desc->length,
  160. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG),
  161. (uint64_t)tx_desc->dma_addr, tx_desc->pkt_offset,
  162. tx_desc->id);
  163. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, ring_id);
  164. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  165. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  166. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  167. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  168. return status;
  169. }
  170. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  171. if (qdf_unlikely(!hal_tx_desc)) {
  172. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  173. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  174. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  175. goto ring_access_fail;
  176. }
  177. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  178. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  179. /* Sync cached descriptor with HW */
  180. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  181. coalesce = dp_tx_attempt_coalescing(soc, vdev, tx_desc, tid);
  182. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  183. dp_tx_update_stats(soc, tx_desc->nbuf);
  184. status = QDF_STATUS_SUCCESS;
  185. dp_tx_hw_desc_update_evt((uint8_t *)hal_tx_desc_cached,
  186. hal_ring_hdl, soc);
  187. ring_access_fail:
  188. dp_tx_ring_access_end_wrapper(soc, hal_ring_hdl, coalesce);
  189. return status;
  190. }
  191. QDF_STATUS dp_tx_init_bank_profiles(struct dp_soc_be *be_soc)
  192. {
  193. int i, num_tcl_banks;
  194. num_tcl_banks = hal_tx_get_num_tcl_banks(be_soc->soc.hal_soc);
  195. qdf_assert_always(num_tcl_banks);
  196. be_soc->num_bank_profiles = num_tcl_banks;
  197. be_soc->bank_profiles = qdf_mem_malloc(num_tcl_banks *
  198. sizeof(*be_soc->bank_profiles));
  199. if (!be_soc->bank_profiles) {
  200. dp_err("unable to allocate memory for DP TX Profiles!");
  201. return QDF_STATUS_E_NOMEM;
  202. }
  203. qdf_mutex_create(&be_soc->tx_bank_lock);
  204. for (i = 0; i < num_tcl_banks; i++) {
  205. be_soc->bank_profiles[i].is_configured = false;
  206. qdf_atomic_init(&be_soc->bank_profiles[i].ref_count);
  207. }
  208. dp_info("initialized %u bank profiles", be_soc->num_bank_profiles);
  209. return QDF_STATUS_SUCCESS;
  210. }
  211. void dp_tx_deinit_bank_profiles(struct dp_soc_be *be_soc)
  212. {
  213. qdf_mem_free(be_soc->bank_profiles);
  214. qdf_mutex_destroy(&be_soc->tx_bank_lock);
  215. }
  216. static
  217. void dp_tx_get_vdev_bank_config(struct dp_vdev_be *be_vdev,
  218. union hal_tx_bank_config *bank_config)
  219. {
  220. struct dp_vdev *vdev = &be_vdev->vdev;
  221. struct dp_soc *soc = vdev->pdev->soc;
  222. bank_config->epd = 0;
  223. bank_config->encap_type = vdev->tx_encap_type;
  224. /* Only valid for raw frames. Needs work for RAW mode */
  225. if (vdev->tx_encap_type == htt_cmn_pkt_type_raw) {
  226. bank_config->encrypt_type = sec_type_map[vdev->sec_type];
  227. } else {
  228. bank_config->encrypt_type = 0;
  229. }
  230. bank_config->src_buffer_swap = 0;
  231. bank_config->link_meta_swap = 0;
  232. if (soc->is_peer_map_unmap_v2 && vdev->opmode == wlan_op_mode_sta) {
  233. bank_config->index_lookup_enable = 1;
  234. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_MEC_NOTIFY;
  235. } else {
  236. bank_config->index_lookup_enable = 0;
  237. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_FW_EXCEPTION;
  238. }
  239. bank_config->addrx_en =
  240. (vdev->hal_desc_addr_search_flags & HAL_TX_DESC_ADDRX_EN) ?
  241. 1 : 0;
  242. bank_config->addry_en =
  243. (vdev->hal_desc_addr_search_flags & HAL_TX_DESC_ADDRY_EN) ?
  244. 1 : 0;
  245. bank_config->mesh_enable = vdev->mesh_vdev ? 1 : 0;
  246. bank_config->dscp_tid_map_id = vdev->dscp_tid_map_id;
  247. /* Disabling vdev id check for now. Needs revist. */
  248. bank_config->vdev_id_check_en = be_vdev->vdev_id_check_en;
  249. bank_config->pmac_id = vdev->lmac_id;
  250. }
  251. int dp_tx_get_bank_profile(struct dp_soc_be *be_soc,
  252. struct dp_vdev_be *be_vdev)
  253. {
  254. char *temp_str = "";
  255. bool found_match = false;
  256. int bank_id = DP_BE_INVALID_BANK_ID;
  257. int i;
  258. int unconfigured_slot = DP_BE_INVALID_BANK_ID;
  259. int zero_ref_count_slot = DP_BE_INVALID_BANK_ID;
  260. union hal_tx_bank_config vdev_config = {0};
  261. /* convert vdev params into hal_tx_bank_config */
  262. dp_tx_get_vdev_bank_config(be_vdev, &vdev_config);
  263. qdf_mutex_acquire(&be_soc->tx_bank_lock);
  264. /* go over all banks and find a matching/unconfigured/unsed bank */
  265. for (i = 0; i < be_soc->num_bank_profiles; i++) {
  266. if (be_soc->bank_profiles[i].is_configured &&
  267. (be_soc->bank_profiles[i].bank_config.val ^
  268. vdev_config.val) == 0) {
  269. found_match = true;
  270. break;
  271. }
  272. if (unconfigured_slot == DP_BE_INVALID_BANK_ID &&
  273. !be_soc->bank_profiles[i].is_configured)
  274. unconfigured_slot = i;
  275. else if (zero_ref_count_slot == DP_BE_INVALID_BANK_ID &&
  276. !qdf_atomic_read(&be_soc->bank_profiles[i].ref_count))
  277. zero_ref_count_slot = i;
  278. }
  279. if (found_match) {
  280. temp_str = "matching";
  281. bank_id = i;
  282. goto inc_ref_and_return;
  283. }
  284. if (unconfigured_slot != DP_BE_INVALID_BANK_ID) {
  285. temp_str = "unconfigured";
  286. bank_id = unconfigured_slot;
  287. goto configure_and_return;
  288. }
  289. if (zero_ref_count_slot != DP_BE_INVALID_BANK_ID) {
  290. temp_str = "zero_ref_count";
  291. bank_id = zero_ref_count_slot;
  292. }
  293. if (bank_id == DP_BE_INVALID_BANK_ID) {
  294. dp_alert("unable to find TX bank!");
  295. QDF_BUG(0);
  296. return bank_id;
  297. }
  298. configure_and_return:
  299. be_soc->bank_profiles[bank_id].is_configured = true;
  300. be_soc->bank_profiles[bank_id].bank_config.val = vdev_config.val;
  301. hal_tx_populate_bank_register(be_soc->soc.hal_soc,
  302. &be_soc->bank_profiles[bank_id].bank_config,
  303. bank_id);
  304. inc_ref_and_return:
  305. qdf_atomic_inc(&be_soc->bank_profiles[bank_id].ref_count);
  306. qdf_mutex_release(&be_soc->tx_bank_lock);
  307. dp_info("found %s slot at index %d, input:0x%x match:0x%x ref_count %u",
  308. temp_str, bank_id, vdev_config.val,
  309. be_soc->bank_profiles[bank_id].bank_config.val,
  310. qdf_atomic_read(&be_soc->bank_profiles[bank_id].ref_count));
  311. dp_info("epd:%x encap:%x encryp:%x src_buf_swap:%x link_meta_swap:%x addrx_en:%x addry_en:%x mesh_en:%x vdev_id_check:%x pmac_id:%x mcast_pkt_ctrl:%x",
  312. be_soc->bank_profiles[bank_id].bank_config.epd,
  313. be_soc->bank_profiles[bank_id].bank_config.encap_type,
  314. be_soc->bank_profiles[bank_id].bank_config.encrypt_type,
  315. be_soc->bank_profiles[bank_id].bank_config.src_buffer_swap,
  316. be_soc->bank_profiles[bank_id].bank_config.link_meta_swap,
  317. be_soc->bank_profiles[bank_id].bank_config.addrx_en,
  318. be_soc->bank_profiles[bank_id].bank_config.addry_en,
  319. be_soc->bank_profiles[bank_id].bank_config.mesh_enable,
  320. be_soc->bank_profiles[bank_id].bank_config.vdev_id_check_en,
  321. be_soc->bank_profiles[bank_id].bank_config.pmac_id,
  322. be_soc->bank_profiles[bank_id].bank_config.mcast_pkt_ctrl);
  323. return bank_id;
  324. }
  325. void dp_tx_put_bank_profile(struct dp_soc_be *be_soc,
  326. struct dp_vdev_be *be_vdev)
  327. {
  328. qdf_mutex_acquire(&be_soc->tx_bank_lock);
  329. qdf_atomic_dec(&be_soc->bank_profiles[be_vdev->bank_id].ref_count);
  330. qdf_mutex_release(&be_soc->tx_bank_lock);
  331. }
  332. void dp_tx_update_bank_profile(struct dp_soc_be *be_soc,
  333. struct dp_vdev_be *be_vdev)
  334. {
  335. dp_tx_put_bank_profile(be_soc, be_vdev);
  336. be_vdev->bank_id = dp_tx_get_bank_profile(be_soc, be_vdev);
  337. }
  338. QDF_STATUS dp_tx_desc_pool_init_be(struct dp_soc *soc,
  339. uint16_t num_elem,
  340. uint8_t pool_id)
  341. {
  342. struct dp_tx_desc_pool_s *tx_desc_pool;
  343. struct dp_soc_be *be_soc;
  344. struct dp_spt_page_desc *page_desc;
  345. struct dp_spt_page_desc_list *page_desc_list;
  346. struct dp_tx_desc_s *tx_desc;
  347. if (!num_elem) {
  348. dp_err("desc_num 0 !!");
  349. return QDF_STATUS_E_FAILURE;
  350. }
  351. be_soc = dp_get_be_soc_from_dp_soc(soc);
  352. tx_desc_pool = &soc->tx_desc[pool_id];
  353. page_desc_list = &be_soc->tx_spt_page_desc[pool_id];
  354. /* allocate SPT pages from page desc pool */
  355. page_desc_list->num_spt_pages =
  356. dp_cc_spt_page_desc_alloc(be_soc,
  357. &page_desc_list->spt_page_list_head,
  358. &page_desc_list->spt_page_list_tail,
  359. num_elem);
  360. if (!page_desc_list->num_spt_pages) {
  361. dp_err("fail to allocate cookie conversion spt pages");
  362. return QDF_STATUS_E_FAILURE;
  363. }
  364. /* put each TX Desc VA to SPT pages and get corresponding ID */
  365. page_desc = page_desc_list->spt_page_list_head;
  366. tx_desc = tx_desc_pool->freelist;
  367. while (tx_desc) {
  368. DP_CC_SPT_PAGE_UPDATE_VA(page_desc->page_v_addr,
  369. page_desc->avail_entry_index,
  370. tx_desc);
  371. tx_desc->id =
  372. dp_cc_desc_id_generate(page_desc->ppt_index,
  373. page_desc->avail_entry_index);
  374. tx_desc->pool_id = pool_id;
  375. tx_desc = tx_desc->next;
  376. page_desc->avail_entry_index++;
  377. if (page_desc->avail_entry_index >=
  378. DP_CC_SPT_PAGE_MAX_ENTRIES)
  379. page_desc = page_desc->next;
  380. }
  381. return QDF_STATUS_SUCCESS;
  382. }
  383. void dp_tx_desc_pool_deinit_be(struct dp_soc *soc,
  384. struct dp_tx_desc_pool_s *tx_desc_pool,
  385. uint8_t pool_id)
  386. {
  387. struct dp_soc_be *be_soc;
  388. struct dp_spt_page_desc *page_desc;
  389. struct dp_spt_page_desc_list *page_desc_list;
  390. be_soc = dp_get_be_soc_from_dp_soc(soc);
  391. page_desc_list = &be_soc->tx_spt_page_desc[pool_id];
  392. if (!page_desc_list->num_spt_pages) {
  393. dp_warn("page_desc_list is empty for pool_id %d", pool_id);
  394. return;
  395. }
  396. /* cleanup for each page */
  397. page_desc = page_desc_list->spt_page_list_head;
  398. while (page_desc) {
  399. page_desc->avail_entry_index = 0;
  400. qdf_mem_zero(page_desc->page_v_addr, qdf_page_size);
  401. page_desc = page_desc->next;
  402. }
  403. /* free pages desc back to pool */
  404. dp_cc_spt_page_desc_free(be_soc,
  405. &page_desc_list->spt_page_list_head,
  406. &page_desc_list->spt_page_list_tail,
  407. page_desc_list->num_spt_pages);
  408. page_desc_list->num_spt_pages = 0;
  409. }
  410. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  411. uint32_t dp_tx_comp_nf_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  412. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  413. uint32_t quota)
  414. {
  415. struct dp_srng *tx_comp_ring = &soc->tx_comp_ring[ring_id];
  416. uint32_t work_done = 0;
  417. if (dp_srng_get_near_full_level(soc, tx_comp_ring) <
  418. DP_SRNG_THRESH_NEAR_FULL)
  419. return 0;
  420. qdf_atomic_set(&tx_comp_ring->near_full, 1);
  421. work_done++;
  422. return work_done;
  423. }
  424. #endif