dp_ipa.c 119 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149
  1. /*
  2. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include <wlan_ipa_ucfg_api.h>
  18. #include <wlan_ipa_core.h>
  19. #include <qdf_ipa_wdi3.h>
  20. #include <qdf_types.h>
  21. #include <qdf_lock.h>
  22. #include <hal_hw_headers.h>
  23. #include <hal_api.h>
  24. #include <hal_reo.h>
  25. #include <hif.h>
  26. #include <htt.h>
  27. #include <wdi_event.h>
  28. #include <queue.h>
  29. #include "dp_types.h"
  30. #include "dp_htt.h"
  31. #include "dp_tx.h"
  32. #include "dp_rx.h"
  33. #include "dp_ipa.h"
  34. #include "dp_internal.h"
  35. #ifdef WIFI_MONITOR_SUPPORT
  36. #include "dp_mon.h"
  37. #endif
  38. #ifdef FEATURE_WDS
  39. #include "dp_txrx_wds.h"
  40. #endif
  41. #ifdef IPA_OFFLOAD
  42. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  43. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  44. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  45. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  46. * This causes back pressure, resulting in a FW crash.
  47. * By leaving some entries with no buffer attached, WBM will be able to write
  48. * to the ring, and from dumps we can figure out the buffer which is causing
  49. * this issue.
  50. */
  51. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  52. /**
  53. * struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  54. * @timestamp: Timestamp when remap occurs
  55. * @ix0_reg: reo destination ring IX0 value
  56. * @ix2_reg: reo destination ring IX2 value
  57. * @ix3_reg: reo destination ring IX3 value
  58. */
  59. struct dp_ipa_reo_remap_record {
  60. uint64_t timestamp;
  61. uint32_t ix0_reg;
  62. uint32_t ix2_reg;
  63. uint32_t ix3_reg;
  64. };
  65. #ifdef IPA_WDS_EASYMESH_FEATURE
  66. #define WLAN_IPA_META_DATA_MASK htonl(0x000000FF)
  67. #else
  68. #define WLAN_IPA_META_DATA_MASK htonl(0x00FF0000)
  69. #endif
  70. #define REO_REMAP_HISTORY_SIZE 32
  71. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  72. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  73. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  74. {
  75. int next = qdf_atomic_inc_return(index);
  76. if (next == REO_REMAP_HISTORY_SIZE)
  77. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  78. return next % REO_REMAP_HISTORY_SIZE;
  79. }
  80. /**
  81. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  82. * @ix0_val: reo destination ring IX0 value
  83. * @ix2_val: reo destination ring IX2 value
  84. * @ix3_val: reo destination ring IX3 value
  85. *
  86. * Return: None
  87. */
  88. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  89. uint32_t ix3_val)
  90. {
  91. int idx = dp_ipa_reo_remap_record_index_next(
  92. &dp_ipa_reo_remap_history_index);
  93. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  94. record->timestamp = qdf_get_log_timestamp();
  95. record->ix0_reg = ix0_val;
  96. record->ix2_reg = ix2_val;
  97. record->ix3_reg = ix3_val;
  98. }
  99. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  100. qdf_nbuf_t nbuf,
  101. uint32_t size,
  102. bool create,
  103. const char *func,
  104. uint32_t line)
  105. {
  106. qdf_mem_info_t mem_map_table = {0};
  107. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  108. qdf_ipa_wdi_hdl_t hdl;
  109. /* Need to handle the case when one soc will
  110. * have multiple pdev(radio's), Currently passing
  111. * pdev_id as 0 assuming 1 soc has only 1 radio.
  112. */
  113. hdl = wlan_ipa_get_hdl(soc->ctrl_psoc, 0);
  114. if (hdl == DP_IPA_HDL_INVALID) {
  115. dp_err("IPA handle is invalid");
  116. return QDF_STATUS_E_INVAL;
  117. }
  118. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  119. qdf_nbuf_get_frag_paddr(nbuf, 0),
  120. size);
  121. if (create) {
  122. /* Assert if PA is zero */
  123. qdf_assert_always(mem_map_table.pa);
  124. ret = qdf_nbuf_smmu_map_debug(nbuf, hdl, 1, &mem_map_table,
  125. func, line);
  126. } else {
  127. ret = qdf_nbuf_smmu_unmap_debug(nbuf, hdl, 1, &mem_map_table,
  128. func, line);
  129. }
  130. qdf_assert_always(!ret);
  131. /* Return status of mapping/unmapping is stored in
  132. * mem_map_table.result field, assert if the result
  133. * is failure
  134. */
  135. if (create)
  136. qdf_assert_always(!mem_map_table.result);
  137. else
  138. qdf_assert_always(mem_map_table.result >= mem_map_table.size);
  139. return ret;
  140. }
  141. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  142. qdf_nbuf_t nbuf,
  143. uint32_t size,
  144. bool create, const char *func,
  145. uint32_t line)
  146. {
  147. struct dp_pdev *pdev;
  148. int i;
  149. for (i = 0; i < soc->pdev_count; i++) {
  150. pdev = soc->pdev_list[i];
  151. if (pdev && dp_monitor_is_configured(pdev))
  152. return QDF_STATUS_SUCCESS;
  153. }
  154. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  155. !qdf_mem_smmu_s1_enabled(soc->osdev))
  156. return QDF_STATUS_SUCCESS;
  157. /*
  158. * Even if ipa pipes is disabled, but if it's unmap
  159. * operation and nbuf has done ipa smmu map before,
  160. * do ipa smmu unmap as well.
  161. */
  162. if (!qdf_atomic_read(&soc->ipa_pipes_enabled)) {
  163. if (!create && qdf_nbuf_is_rx_ipa_smmu_map(nbuf)) {
  164. DP_STATS_INC(soc, rx.err.ipa_unmap_no_pipe, 1);
  165. } else {
  166. return QDF_STATUS_SUCCESS;
  167. }
  168. }
  169. if (qdf_unlikely(create == qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  170. if (create) {
  171. DP_STATS_INC(soc, rx.err.ipa_smmu_map_dup, 1);
  172. } else {
  173. DP_STATS_INC(soc, rx.err.ipa_smmu_unmap_dup, 1);
  174. }
  175. return QDF_STATUS_E_INVAL;
  176. }
  177. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  178. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create,
  179. func, line);
  180. }
  181. static QDF_STATUS __dp_ipa_tx_buf_smmu_mapping(
  182. struct dp_soc *soc,
  183. struct dp_pdev *pdev,
  184. bool create,
  185. const char *func,
  186. uint32_t line)
  187. {
  188. uint32_t index;
  189. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  190. uint32_t tx_buffer_cnt = soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  191. qdf_nbuf_t nbuf;
  192. uint32_t buf_len;
  193. if (!ipa_is_ready()) {
  194. dp_info("IPA is not READY");
  195. return 0;
  196. }
  197. for (index = 0; index < tx_buffer_cnt; index++) {
  198. nbuf = (qdf_nbuf_t)
  199. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[index];
  200. if (!nbuf)
  201. continue;
  202. buf_len = qdf_nbuf_get_data_len(nbuf);
  203. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, buf_len,
  204. create, func, line);
  205. }
  206. return ret;
  207. }
  208. #ifndef QCA_OL_DP_SRNG_LOCK_LESS_ACCESS
  209. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  210. bool lock_required)
  211. {
  212. hal_ring_handle_t hal_ring_hdl;
  213. int ring;
  214. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  215. hal_ring_hdl = soc->reo_dest_ring[ring].hal_srng;
  216. hal_srng_lock(hal_ring_hdl);
  217. soc->ipa_reo_ctx_lock_required[ring] = lock_required;
  218. hal_srng_unlock(hal_ring_hdl);
  219. }
  220. }
  221. #else
  222. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  223. bool lock_required)
  224. {
  225. }
  226. #endif
  227. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  228. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  229. struct dp_pdev *pdev,
  230. bool create,
  231. const char *func,
  232. uint32_t line)
  233. {
  234. struct rx_desc_pool *rx_pool;
  235. uint8_t pdev_id;
  236. uint32_t num_desc, page_id, offset, i;
  237. uint16_t num_desc_per_page;
  238. union dp_rx_desc_list_elem_t *rx_desc_elem;
  239. struct dp_rx_desc *rx_desc;
  240. qdf_nbuf_t nbuf;
  241. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  242. if (!qdf_ipa_is_ready())
  243. return ret;
  244. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  245. return ret;
  246. pdev_id = pdev->pdev_id;
  247. rx_pool = &soc->rx_desc_buf[pdev_id];
  248. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  249. qdf_spin_lock_bh(&rx_pool->lock);
  250. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  251. num_desc = rx_pool->pool_size;
  252. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  253. for (i = 0; i < num_desc; i++) {
  254. page_id = i / num_desc_per_page;
  255. offset = i % num_desc_per_page;
  256. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  257. break;
  258. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  259. rx_desc = &rx_desc_elem->rx_desc;
  260. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  261. continue;
  262. nbuf = rx_desc->nbuf;
  263. if (qdf_unlikely(create ==
  264. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  265. if (create) {
  266. DP_STATS_INC(soc,
  267. rx.err.ipa_smmu_map_dup, 1);
  268. } else {
  269. DP_STATS_INC(soc,
  270. rx.err.ipa_smmu_unmap_dup, 1);
  271. }
  272. continue;
  273. }
  274. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  275. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  276. rx_pool->buf_size,
  277. create, func, line);
  278. }
  279. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  280. qdf_spin_unlock_bh(&rx_pool->lock);
  281. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  282. return ret;
  283. }
  284. #else
  285. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(
  286. struct dp_soc *soc,
  287. struct dp_pdev *pdev,
  288. bool create,
  289. const char *func,
  290. uint32_t line)
  291. {
  292. struct rx_desc_pool *rx_pool;
  293. uint8_t pdev_id;
  294. qdf_nbuf_t nbuf;
  295. int i;
  296. if (!qdf_ipa_is_ready())
  297. return QDF_STATUS_SUCCESS;
  298. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  299. return QDF_STATUS_SUCCESS;
  300. pdev_id = pdev->pdev_id;
  301. rx_pool = &soc->rx_desc_buf[pdev_id];
  302. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  303. qdf_spin_lock_bh(&rx_pool->lock);
  304. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  305. for (i = 0; i < rx_pool->pool_size; i++) {
  306. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  307. rx_pool->array[i].rx_desc.unmapped)
  308. continue;
  309. nbuf = rx_pool->array[i].rx_desc.nbuf;
  310. if (qdf_unlikely(create ==
  311. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  312. if (create) {
  313. DP_STATS_INC(soc,
  314. rx.err.ipa_smmu_map_dup, 1);
  315. } else {
  316. DP_STATS_INC(soc,
  317. rx.err.ipa_smmu_unmap_dup, 1);
  318. }
  319. continue;
  320. }
  321. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  322. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, rx_pool->buf_size,
  323. create, func, line);
  324. }
  325. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  326. qdf_spin_unlock_bh(&rx_pool->lock);
  327. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  328. return QDF_STATUS_SUCCESS;
  329. }
  330. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  331. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  332. qdf_shared_mem_t *shared_mem,
  333. void *cpu_addr,
  334. qdf_dma_addr_t dma_addr,
  335. uint32_t size)
  336. {
  337. qdf_dma_addr_t paddr;
  338. int ret;
  339. shared_mem->vaddr = cpu_addr;
  340. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  341. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  342. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  343. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  344. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  345. shared_mem->vaddr, dma_addr, size);
  346. if (ret) {
  347. dp_err("Unable to get DMA sgtable");
  348. return QDF_STATUS_E_NOMEM;
  349. }
  350. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  351. return QDF_STATUS_SUCCESS;
  352. }
  353. /**
  354. * dp_ipa_get_tx_bank_id() - API to get TCL bank id
  355. * @soc: dp_soc handle
  356. * @bank_id: out parameter for bank id
  357. *
  358. * Return: QDF_STATUS
  359. */
  360. static QDF_STATUS dp_ipa_get_tx_bank_id(struct dp_soc *soc, uint8_t *bank_id)
  361. {
  362. if (soc->arch_ops.ipa_get_bank_id) {
  363. *bank_id = soc->arch_ops.ipa_get_bank_id(soc);
  364. if (*bank_id < 0) {
  365. return QDF_STATUS_E_INVAL;
  366. } else {
  367. dp_info("bank_id %u", *bank_id);
  368. return QDF_STATUS_SUCCESS;
  369. }
  370. } else {
  371. return QDF_STATUS_E_NOSUPPORT;
  372. }
  373. }
  374. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0)) || \
  375. defined(CONFIG_IPA_WDI_UNIFIED_API)
  376. static void dp_ipa_setup_tx_params_bank_id(struct dp_soc *soc,
  377. qdf_ipa_wdi_pipe_setup_info_t *tx)
  378. {
  379. uint8_t bank_id;
  380. if (QDF_IS_STATUS_SUCCESS(dp_ipa_get_tx_bank_id(soc, &bank_id)))
  381. QDF_IPA_WDI_SETUP_INFO_RX_BANK_ID(tx, bank_id);
  382. }
  383. static void
  384. dp_ipa_setup_tx_smmu_params_bank_id(struct dp_soc *soc,
  385. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  386. {
  387. uint8_t bank_id;
  388. if (QDF_IS_STATUS_SUCCESS(dp_ipa_get_tx_bank_id(soc, &bank_id)))
  389. QDF_IPA_WDI_SETUP_INFO_SMMU_RX_BANK_ID(tx_smmu, bank_id);
  390. }
  391. #else
  392. static inline void
  393. dp_ipa_setup_tx_params_bank_id(struct dp_soc *soc,
  394. qdf_ipa_wdi_pipe_setup_info_t *tx)
  395. {
  396. }
  397. static inline void
  398. dp_ipa_setup_tx_smmu_params_bank_id(struct dp_soc *soc,
  399. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  400. {
  401. }
  402. #endif
  403. #ifdef QCA_IPA_LL_TX_FLOW_CONTROL
  404. static void
  405. dp_ipa_setup_tx_alt_params_pmac_id(struct dp_soc *soc,
  406. qdf_ipa_wdi_pipe_setup_info_t *tx)
  407. {
  408. uint8_t pmac_id = 0;
  409. /* Set Pmac ID, extract pmac_id from second radio for TX_ALT ring */
  410. if (soc->pdev_count > 1)
  411. pmac_id = soc->pdev_list[soc->pdev_count - 1]->lmac_id;
  412. QDF_IPA_WDI_SETUP_INFO_RX_PMAC_ID(tx, pmac_id);
  413. }
  414. static void
  415. dp_ipa_setup_tx_alt_smmu_params_pmac_id(struct dp_soc *soc,
  416. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  417. {
  418. uint8_t pmac_id = 0;
  419. /* Set Pmac ID, extract pmac_id from second radio for TX_ALT ring */
  420. if (soc->pdev_count > 1)
  421. pmac_id = soc->pdev_list[soc->pdev_count - 1]->lmac_id;
  422. QDF_IPA_WDI_SETUP_INFO_SMMU_RX_PMAC_ID(tx_smmu, pmac_id);
  423. }
  424. static void
  425. dp_ipa_setup_tx_params_pmac_id(struct dp_soc *soc,
  426. qdf_ipa_wdi_pipe_setup_info_t *tx)
  427. {
  428. uint8_t pmac_id;
  429. pmac_id = soc->pdev_list[0]->lmac_id;
  430. QDF_IPA_WDI_SETUP_INFO_RX_PMAC_ID(tx, pmac_id);
  431. }
  432. static void
  433. dp_ipa_setup_tx_smmu_params_pmac_id(struct dp_soc *soc,
  434. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  435. {
  436. uint8_t pmac_id;
  437. pmac_id = soc->pdev_list[0]->lmac_id;
  438. QDF_IPA_WDI_SETUP_INFO_SMMU_RX_PMAC_ID(tx_smmu, pmac_id);
  439. }
  440. #else
  441. static inline void
  442. dp_ipa_setup_tx_alt_params_pmac_id(struct dp_soc *soc,
  443. qdf_ipa_wdi_pipe_setup_info_t *tx)
  444. {
  445. }
  446. static inline void
  447. dp_ipa_setup_tx_alt_smmu_params_pmac_id(struct dp_soc *soc,
  448. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  449. {
  450. }
  451. static inline void
  452. dp_ipa_setup_tx_params_pmac_id(struct dp_soc *soc,
  453. qdf_ipa_wdi_pipe_setup_info_t *tx)
  454. {
  455. }
  456. static inline void
  457. dp_ipa_setup_tx_smmu_params_pmac_id(struct dp_soc *soc,
  458. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  459. {
  460. }
  461. #endif
  462. #ifdef IPA_WDI3_TX_TWO_PIPES
  463. static void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  464. {
  465. struct dp_ipa_resources *ipa_res;
  466. qdf_nbuf_t nbuf;
  467. int idx;
  468. for (idx = 0; idx < soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt; idx++) {
  469. nbuf = (qdf_nbuf_t)
  470. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx];
  471. if (!nbuf)
  472. continue;
  473. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  474. qdf_mem_dp_tx_skb_cnt_dec();
  475. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  476. qdf_nbuf_free(nbuf);
  477. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx] =
  478. (void *)NULL;
  479. }
  480. qdf_mem_free(soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  481. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  482. ipa_res = &pdev->ipa_resource;
  483. if (!ipa_res->is_db_ddr_mapped && ipa_res->tx_alt_comp_doorbell_vaddr)
  484. iounmap(ipa_res->tx_alt_comp_doorbell_vaddr);
  485. qdf_mem_free_sgtable(&ipa_res->tx_alt_ring.sgtable);
  486. qdf_mem_free_sgtable(&ipa_res->tx_alt_comp_ring.sgtable);
  487. }
  488. static int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  489. {
  490. uint32_t tx_buffer_count;
  491. uint32_t ring_base_align = 8;
  492. qdf_dma_addr_t buffer_paddr;
  493. struct hal_srng *wbm_srng = (struct hal_srng *)
  494. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  495. struct hal_srng_params srng_params;
  496. uint32_t wbm_bm_id;
  497. void *ring_entry;
  498. int num_entries;
  499. qdf_nbuf_t nbuf;
  500. int retval = QDF_STATUS_SUCCESS;
  501. int max_alloc_count = 0;
  502. /*
  503. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  504. * unsigned int uc_tx_buf_sz =
  505. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  506. */
  507. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  508. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  509. wbm_bm_id = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx,
  510. IPA_TX_ALT_RING_IDX);
  511. hal_get_srng_params(soc->hal_soc,
  512. hal_srng_to_hal_ring_handle(wbm_srng),
  513. &srng_params);
  514. num_entries = srng_params.num_entries;
  515. max_alloc_count =
  516. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  517. if (max_alloc_count <= 0) {
  518. dp_err("incorrect value for buffer count %u", max_alloc_count);
  519. return -EINVAL;
  520. }
  521. dp_info("requested %d buffers to be posted to wbm ring",
  522. max_alloc_count);
  523. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned =
  524. qdf_mem_malloc(num_entries *
  525. sizeof(*soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned));
  526. if (!soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned) {
  527. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  528. return -ENOMEM;
  529. }
  530. hal_srng_access_start_unlocked(soc->hal_soc,
  531. hal_srng_to_hal_ring_handle(wbm_srng));
  532. /*
  533. * Allocate Tx buffers as many as possible.
  534. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  535. * Populate Tx buffers into WBM2IPA ring
  536. * This initial buffer population will simulate H/W as source ring,
  537. * and update HP
  538. */
  539. for (tx_buffer_count = 0;
  540. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  541. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  542. if (!nbuf)
  543. break;
  544. ring_entry = hal_srng_dst_get_next_hp(
  545. soc->hal_soc,
  546. hal_srng_to_hal_ring_handle(wbm_srng));
  547. if (!ring_entry) {
  548. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  549. "%s: Failed to get WBM ring entry",
  550. __func__);
  551. qdf_nbuf_free(nbuf);
  552. break;
  553. }
  554. qdf_nbuf_map_single(soc->osdev, nbuf,
  555. QDF_DMA_BIDIRECTIONAL);
  556. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  557. qdf_mem_dp_tx_skb_cnt_inc();
  558. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  559. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  560. buffer_paddr, 0, wbm_bm_id);
  561. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[
  562. tx_buffer_count] = (void *)nbuf;
  563. }
  564. hal_srng_access_end_unlocked(soc->hal_soc,
  565. hal_srng_to_hal_ring_handle(wbm_srng));
  566. soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt = tx_buffer_count;
  567. if (tx_buffer_count) {
  568. dp_info("IPA TX buffer pool2: %d allocated", tx_buffer_count);
  569. } else {
  570. dp_err("Failed to allocate IPA TX buffer pool2");
  571. qdf_mem_free(
  572. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  573. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  574. retval = -ENOMEM;
  575. }
  576. return retval;
  577. }
  578. static QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  579. {
  580. struct dp_soc *soc = pdev->soc;
  581. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  582. ipa_res->tx_alt_ring_num_alloc_buffer =
  583. (uint32_t)soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt;
  584. dp_ipa_get_shared_mem_info(
  585. soc->osdev, &ipa_res->tx_alt_ring,
  586. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  587. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  588. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  589. dp_ipa_get_shared_mem_info(
  590. soc->osdev, &ipa_res->tx_alt_comp_ring,
  591. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  592. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  593. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  594. if (!qdf_mem_get_dma_addr(soc->osdev,
  595. &ipa_res->tx_alt_comp_ring.mem_info))
  596. return QDF_STATUS_E_FAILURE;
  597. return QDF_STATUS_SUCCESS;
  598. }
  599. static void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  600. {
  601. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  602. struct hal_srng *hal_srng;
  603. struct hal_srng_params srng_params;
  604. unsigned long addr_offset, dev_base_paddr;
  605. /* IPA TCL_DATA Alternative Ring - HAL_SRNG_SW2TCL2 */
  606. hal_srng = (struct hal_srng *)
  607. soc->tcl_data_ring[IPA_TX_ALT_RING_IDX].hal_srng;
  608. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  609. hal_srng_to_hal_ring_handle(hal_srng),
  610. &srng_params);
  611. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr =
  612. srng_params.ring_base_paddr;
  613. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr =
  614. srng_params.ring_base_vaddr;
  615. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size =
  616. (srng_params.num_entries * srng_params.entry_size) << 2;
  617. /*
  618. * For the register backed memory addresses, use the scn->mem_pa to
  619. * calculate the physical address of the shadow registers
  620. */
  621. dev_base_paddr =
  622. (unsigned long)
  623. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  624. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  625. (unsigned long)(hal_soc->dev_base_addr);
  626. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr =
  627. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  628. dp_info("IPA TCL_DATA Alt Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  629. (unsigned int)addr_offset,
  630. (unsigned int)dev_base_paddr,
  631. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr),
  632. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  633. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  634. srng_params.num_entries,
  635. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  636. /* IPA TX Alternative COMP Ring - HAL_SRNG_WBM2SW4_RELEASE */
  637. hal_srng = (struct hal_srng *)
  638. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  639. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  640. hal_srng_to_hal_ring_handle(hal_srng),
  641. &srng_params);
  642. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr =
  643. srng_params.ring_base_paddr;
  644. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr =
  645. srng_params.ring_base_vaddr;
  646. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size =
  647. (srng_params.num_entries * srng_params.entry_size) << 2;
  648. soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr =
  649. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  650. hal_srng_to_hal_ring_handle(hal_srng));
  651. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  652. (unsigned long)(hal_soc->dev_base_addr);
  653. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr =
  654. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  655. dp_info("IPA TX Alt COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  656. (unsigned int)addr_offset,
  657. (unsigned int)dev_base_paddr,
  658. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr),
  659. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  660. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  661. srng_params.num_entries,
  662. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  663. }
  664. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  665. {
  666. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  667. uint32_t rx_ready_doorbell_dmaaddr;
  668. uint32_t tx_comp_doorbell_dmaaddr;
  669. struct dp_soc *soc = pdev->soc;
  670. int ret = 0;
  671. if (ipa_res->is_db_ddr_mapped)
  672. ipa_res->tx_comp_doorbell_vaddr =
  673. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  674. else
  675. ipa_res->tx_comp_doorbell_vaddr =
  676. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  677. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  678. ret = pld_smmu_map(soc->osdev->dev,
  679. ipa_res->tx_comp_doorbell_paddr,
  680. &tx_comp_doorbell_dmaaddr,
  681. sizeof(uint32_t));
  682. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  683. qdf_assert_always(!ret);
  684. ret = pld_smmu_map(soc->osdev->dev,
  685. ipa_res->rx_ready_doorbell_paddr,
  686. &rx_ready_doorbell_dmaaddr,
  687. sizeof(uint32_t));
  688. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  689. qdf_assert_always(!ret);
  690. }
  691. /* Setup for alternative TX pipe */
  692. if (!ipa_res->tx_alt_comp_doorbell_paddr)
  693. return;
  694. if (ipa_res->is_db_ddr_mapped)
  695. ipa_res->tx_alt_comp_doorbell_vaddr =
  696. phys_to_virt(ipa_res->tx_alt_comp_doorbell_paddr);
  697. else
  698. ipa_res->tx_alt_comp_doorbell_vaddr =
  699. ioremap(ipa_res->tx_alt_comp_doorbell_paddr, 4);
  700. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  701. ret = pld_smmu_map(soc->osdev->dev,
  702. ipa_res->tx_alt_comp_doorbell_paddr,
  703. &tx_comp_doorbell_dmaaddr,
  704. sizeof(uint32_t));
  705. ipa_res->tx_alt_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  706. qdf_assert_always(!ret);
  707. }
  708. }
  709. static void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  710. {
  711. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  712. struct dp_soc *soc = pdev->soc;
  713. int ret = 0;
  714. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  715. return;
  716. /* Unmap must be in reverse order of map */
  717. if (ipa_res->tx_alt_comp_doorbell_paddr) {
  718. ret = pld_smmu_unmap(soc->osdev->dev,
  719. ipa_res->tx_alt_comp_doorbell_paddr,
  720. sizeof(uint32_t));
  721. qdf_assert_always(!ret);
  722. }
  723. ret = pld_smmu_unmap(soc->osdev->dev,
  724. ipa_res->rx_ready_doorbell_paddr,
  725. sizeof(uint32_t));
  726. qdf_assert_always(!ret);
  727. ret = pld_smmu_unmap(soc->osdev->dev,
  728. ipa_res->tx_comp_doorbell_paddr,
  729. sizeof(uint32_t));
  730. qdf_assert_always(!ret);
  731. }
  732. static QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  733. struct dp_pdev *pdev,
  734. bool create, const char *func,
  735. uint32_t line)
  736. {
  737. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  738. struct ipa_dp_tx_rsc *rsc;
  739. uint32_t tx_buffer_cnt;
  740. uint32_t buf_len;
  741. qdf_nbuf_t nbuf;
  742. uint32_t index;
  743. if (!ipa_is_ready()) {
  744. dp_info("IPA is not READY");
  745. return QDF_STATUS_SUCCESS;
  746. }
  747. rsc = &soc->ipa_uc_tx_rsc_alt;
  748. tx_buffer_cnt = rsc->alloc_tx_buf_cnt;
  749. for (index = 0; index < tx_buffer_cnt; index++) {
  750. nbuf = (qdf_nbuf_t)rsc->tx_buf_pool_vaddr_unaligned[index];
  751. if (!nbuf)
  752. continue;
  753. buf_len = qdf_nbuf_get_data_len(nbuf);
  754. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, buf_len,
  755. create, func, line);
  756. }
  757. return ret;
  758. }
  759. static void dp_ipa_wdi_tx_alt_pipe_params(struct dp_soc *soc,
  760. struct dp_ipa_resources *ipa_res,
  761. qdf_ipa_wdi_pipe_setup_info_t *tx)
  762. {
  763. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS1;
  764. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  765. qdf_mem_get_dma_addr(soc->osdev,
  766. &ipa_res->tx_alt_comp_ring.mem_info);
  767. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  768. qdf_mem_get_dma_size(soc->osdev,
  769. &ipa_res->tx_alt_comp_ring.mem_info);
  770. /* WBM Tail Pointer Address */
  771. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  772. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  773. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  774. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  775. qdf_mem_get_dma_addr(soc->osdev,
  776. &ipa_res->tx_alt_ring.mem_info);
  777. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  778. qdf_mem_get_dma_size(soc->osdev,
  779. &ipa_res->tx_alt_ring.mem_info);
  780. /* TCL Head Pointer Address */
  781. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  782. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  783. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  784. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  785. ipa_res->tx_alt_ring_num_alloc_buffer;
  786. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  787. dp_ipa_setup_tx_params_bank_id(soc, tx);
  788. /* Set Pmac ID, extract pmac_id from second radio for TX_ALT ring */
  789. dp_ipa_setup_tx_alt_params_pmac_id(soc, tx);
  790. }
  791. static void
  792. dp_ipa_wdi_tx_alt_pipe_smmu_params(struct dp_soc *soc,
  793. struct dp_ipa_resources *ipa_res,
  794. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  795. {
  796. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) = IPA_CLIENT_WLAN2_CONS1;
  797. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  798. &ipa_res->tx_alt_comp_ring.sgtable,
  799. sizeof(sgtable_t));
  800. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  801. qdf_mem_get_dma_size(soc->osdev,
  802. &ipa_res->tx_alt_comp_ring.mem_info);
  803. /* WBM Tail Pointer Address */
  804. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  805. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  806. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  807. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  808. &ipa_res->tx_alt_ring.sgtable,
  809. sizeof(sgtable_t));
  810. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  811. qdf_mem_get_dma_size(soc->osdev,
  812. &ipa_res->tx_alt_ring.mem_info);
  813. /* TCL Head Pointer Address */
  814. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  815. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  816. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  817. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  818. ipa_res->tx_alt_ring_num_alloc_buffer;
  819. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  820. dp_ipa_setup_tx_smmu_params_bank_id(soc, tx_smmu);
  821. /* Set Pmac ID, extract pmac_id from second radio for TX_ALT ring */
  822. dp_ipa_setup_tx_alt_smmu_params_pmac_id(soc, tx_smmu);
  823. }
  824. static void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc,
  825. struct dp_ipa_resources *res,
  826. qdf_ipa_wdi_conn_in_params_t *in)
  827. {
  828. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu = NULL;
  829. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  830. qdf_ipa_ep_cfg_t *tx_cfg;
  831. QDF_IPA_WDI_CONN_IN_PARAMS_IS_TX1_USED(in) = true;
  832. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  833. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE_SMMU(in);
  834. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  835. dp_ipa_wdi_tx_alt_pipe_smmu_params(soc, res, tx_smmu);
  836. } else {
  837. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE(in);
  838. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx);
  839. dp_ipa_wdi_tx_alt_pipe_params(soc, res, tx);
  840. }
  841. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  842. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  843. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  844. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  845. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  846. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  847. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  848. }
  849. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  850. qdf_ipa_wdi_conn_out_params_t *out)
  851. {
  852. res->tx_comp_doorbell_paddr =
  853. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  854. res->rx_ready_doorbell_paddr =
  855. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  856. res->tx_alt_comp_doorbell_paddr =
  857. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_ALT_DB_PA(out);
  858. }
  859. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  860. uint8_t session_id)
  861. {
  862. bool is_2g_iface = session_id & IPA_SESSION_ID_SHIFT;
  863. session_id = session_id >> IPA_SESSION_ID_SHIFT;
  864. dp_debug("session_id %u is_2g_iface %d", session_id, is_2g_iface);
  865. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  866. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_TX1_USED(in) = is_2g_iface;
  867. }
  868. static void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  869. struct dp_ipa_resources *res)
  870. {
  871. struct hal_srng *wbm_srng;
  872. /* Init first TX comp ring */
  873. wbm_srng = (struct hal_srng *)
  874. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  875. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  876. res->tx_comp_doorbell_vaddr);
  877. /* Init the alternate TX comp ring */
  878. if (!res->tx_alt_comp_doorbell_paddr)
  879. return;
  880. wbm_srng = (struct hal_srng *)
  881. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  882. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  883. res->tx_alt_comp_doorbell_vaddr);
  884. }
  885. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  886. struct dp_ipa_resources *ipa_res)
  887. {
  888. struct hal_srng *wbm_srng;
  889. wbm_srng = (struct hal_srng *)
  890. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  891. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  892. ipa_res->tx_comp_doorbell_paddr);
  893. dp_info("paddr %pK vaddr %pK",
  894. (void *)ipa_res->tx_comp_doorbell_paddr,
  895. (void *)ipa_res->tx_comp_doorbell_vaddr);
  896. /* Setup for alternative TX comp ring */
  897. if (!ipa_res->tx_alt_comp_doorbell_paddr)
  898. return;
  899. wbm_srng = (struct hal_srng *)
  900. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  901. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  902. ipa_res->tx_alt_comp_doorbell_paddr);
  903. dp_info("paddr %pK vaddr %pK",
  904. (void *)ipa_res->tx_alt_comp_doorbell_paddr,
  905. (void *)ipa_res->tx_alt_comp_doorbell_vaddr);
  906. }
  907. #ifdef IPA_SET_RESET_TX_DB_PA
  908. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  909. struct dp_ipa_resources *ipa_res)
  910. {
  911. hal_ring_handle_t wbm_srng;
  912. qdf_dma_addr_t hp_addr;
  913. wbm_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  914. if (!wbm_srng)
  915. return QDF_STATUS_E_FAILURE;
  916. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  917. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  918. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  919. /* Reset alternative TX comp ring */
  920. wbm_srng = soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  921. if (!wbm_srng)
  922. return QDF_STATUS_E_FAILURE;
  923. hp_addr = soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr;
  924. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  925. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  926. return QDF_STATUS_SUCCESS;
  927. }
  928. #endif /* IPA_SET_RESET_TX_DB_PA */
  929. #else /* !IPA_WDI3_TX_TWO_PIPES */
  930. static inline
  931. void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  932. {
  933. }
  934. static inline void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  935. {
  936. }
  937. static inline int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  938. {
  939. return 0;
  940. }
  941. static inline QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  942. {
  943. return QDF_STATUS_SUCCESS;
  944. }
  945. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  946. {
  947. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  948. uint32_t rx_ready_doorbell_dmaaddr;
  949. uint32_t tx_comp_doorbell_dmaaddr;
  950. struct dp_soc *soc = pdev->soc;
  951. int ret = 0;
  952. if (ipa_res->is_db_ddr_mapped)
  953. ipa_res->tx_comp_doorbell_vaddr =
  954. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  955. else
  956. ipa_res->tx_comp_doorbell_vaddr =
  957. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  958. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  959. ret = pld_smmu_map(soc->osdev->dev,
  960. ipa_res->tx_comp_doorbell_paddr,
  961. &tx_comp_doorbell_dmaaddr,
  962. sizeof(uint32_t));
  963. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  964. qdf_assert_always(!ret);
  965. ret = pld_smmu_map(soc->osdev->dev,
  966. ipa_res->rx_ready_doorbell_paddr,
  967. &rx_ready_doorbell_dmaaddr,
  968. sizeof(uint32_t));
  969. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  970. qdf_assert_always(!ret);
  971. }
  972. }
  973. static inline void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  974. {
  975. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  976. struct dp_soc *soc = pdev->soc;
  977. int ret = 0;
  978. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  979. return;
  980. ret = pld_smmu_unmap(soc->osdev->dev,
  981. ipa_res->rx_ready_doorbell_paddr,
  982. sizeof(uint32_t));
  983. qdf_assert_always(!ret);
  984. ret = pld_smmu_unmap(soc->osdev->dev,
  985. ipa_res->tx_comp_doorbell_paddr,
  986. sizeof(uint32_t));
  987. qdf_assert_always(!ret);
  988. }
  989. static inline QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  990. struct dp_pdev *pdev,
  991. bool create,
  992. const char *func,
  993. uint32_t line)
  994. {
  995. return QDF_STATUS_SUCCESS;
  996. }
  997. static inline
  998. void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc, struct dp_ipa_resources *res,
  999. qdf_ipa_wdi_conn_in_params_t *in)
  1000. {
  1001. }
  1002. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  1003. qdf_ipa_wdi_conn_out_params_t *out)
  1004. {
  1005. res->tx_comp_doorbell_paddr =
  1006. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  1007. res->rx_ready_doorbell_paddr =
  1008. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  1009. }
  1010. #ifdef IPA_WDS_EASYMESH_FEATURE
  1011. /**
  1012. * dp_ipa_setup_iface_session_id() - Pass vdev id to IPA
  1013. * @in: ipa in params
  1014. * @session_id: vdev id
  1015. *
  1016. * Pass Vdev id to IPA, IPA metadata order is changed and vdev id
  1017. * is stored at higher nibble so, no shift is required.
  1018. *
  1019. * Return: none
  1020. */
  1021. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  1022. uint8_t session_id)
  1023. {
  1024. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id);
  1025. }
  1026. #else
  1027. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  1028. uint8_t session_id)
  1029. {
  1030. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  1031. }
  1032. #endif
  1033. static inline void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  1034. struct dp_ipa_resources *res)
  1035. {
  1036. struct hal_srng *wbm_srng = (struct hal_srng *)
  1037. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1038. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  1039. res->tx_comp_doorbell_vaddr);
  1040. }
  1041. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  1042. struct dp_ipa_resources *ipa_res)
  1043. {
  1044. struct hal_srng *wbm_srng = (struct hal_srng *)
  1045. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1046. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  1047. ipa_res->tx_comp_doorbell_paddr);
  1048. dp_info("paddr %pK vaddr %pK",
  1049. (void *)ipa_res->tx_comp_doorbell_paddr,
  1050. (void *)ipa_res->tx_comp_doorbell_vaddr);
  1051. }
  1052. #ifdef IPA_SET_RESET_TX_DB_PA
  1053. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  1054. struct dp_ipa_resources *ipa_res)
  1055. {
  1056. hal_ring_handle_t wbm_srng =
  1057. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1058. qdf_dma_addr_t hp_addr;
  1059. if (!wbm_srng)
  1060. return QDF_STATUS_E_FAILURE;
  1061. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  1062. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  1063. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  1064. return QDF_STATUS_SUCCESS;
  1065. }
  1066. #endif /* IPA_SET_RESET_TX_DB_PA */
  1067. #endif /* IPA_WDI3_TX_TWO_PIPES */
  1068. /**
  1069. * dp_tx_ipa_uc_detach() - Free autonomy TX resources
  1070. * @soc: data path instance
  1071. * @pdev: core txrx pdev context
  1072. *
  1073. * Free allocated TX buffers with WBM SRNG
  1074. *
  1075. * Return: none
  1076. */
  1077. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1078. {
  1079. int idx;
  1080. qdf_nbuf_t nbuf;
  1081. struct dp_ipa_resources *ipa_res;
  1082. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  1083. nbuf = (qdf_nbuf_t)
  1084. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  1085. if (!nbuf)
  1086. continue;
  1087. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  1088. qdf_mem_dp_tx_skb_cnt_dec();
  1089. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  1090. qdf_nbuf_free(nbuf);
  1091. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  1092. (void *)NULL;
  1093. }
  1094. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  1095. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  1096. ipa_res = &pdev->ipa_resource;
  1097. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  1098. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  1099. }
  1100. /**
  1101. * dp_rx_ipa_uc_detach() - free autonomy RX resources
  1102. * @soc: data path instance
  1103. * @pdev: core txrx pdev context
  1104. *
  1105. * This function will detach DP RX into main device context
  1106. * will free DP Rx resources.
  1107. *
  1108. * Return: none
  1109. */
  1110. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1111. {
  1112. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1113. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  1114. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  1115. }
  1116. /**
  1117. * dp_rx_alt_ipa_uc_detach() - free autonomy RX resources
  1118. * @soc: data path instance
  1119. * @pdev: core txrx pdev context
  1120. *
  1121. * This function will detach DP RX into main device context
  1122. * will free DP Rx resources.
  1123. *
  1124. * Return: none
  1125. */
  1126. #ifdef IPA_WDI3_VLAN_SUPPORT
  1127. static void dp_rx_alt_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1128. {
  1129. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1130. if (!wlan_ipa_is_vlan_enabled())
  1131. return;
  1132. qdf_mem_free_sgtable(&ipa_res->rx_alt_rdy_ring.sgtable);
  1133. qdf_mem_free_sgtable(&ipa_res->rx_alt_refill_ring.sgtable);
  1134. }
  1135. #else
  1136. static inline
  1137. void dp_rx_alt_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1138. { }
  1139. #endif
  1140. /**
  1141. * dp_ipa_opt_wifi_dp_cleanup() - Cleanup ipa opt wifi dp filter setup
  1142. * @soc: data path instance
  1143. * @pdev: core txrx pdev context
  1144. *
  1145. * This function will cleanup filter setup for optional wifi dp.
  1146. *
  1147. * Return: none
  1148. */
  1149. #ifdef IPA_OPT_WIFI_DP
  1150. static void dp_ipa_opt_wifi_dp_cleanup(struct dp_soc *soc, struct dp_pdev *pdev)
  1151. {
  1152. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1153. struct hif_softc *hif = (struct hif_softc *)(hal_soc->hif_handle);
  1154. int count = qdf_atomic_read(&hif->opt_wifi_dp_rtpm_cnt);
  1155. int i;
  1156. for (i = count; i > 0; i--) {
  1157. dp_info("opt_dp: cleanup call pcie link down");
  1158. dp_ipa_pcie_link_down((struct cdp_soc_t *)soc);
  1159. }
  1160. }
  1161. #else
  1162. static inline
  1163. void dp_ipa_opt_wifi_dp_cleanup(struct dp_soc *soc, struct dp_pdev *pdev)
  1164. {
  1165. }
  1166. #endif
  1167. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  1168. {
  1169. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1170. return QDF_STATUS_SUCCESS;
  1171. /* TX resource detach */
  1172. dp_tx_ipa_uc_detach(soc, pdev);
  1173. /* Cleanup 2nd TX pipe resources */
  1174. dp_ipa_tx_alt_pool_detach(soc, pdev);
  1175. /* RX resource detach */
  1176. dp_rx_ipa_uc_detach(soc, pdev);
  1177. /* Cleanup 2nd RX pipe resources */
  1178. dp_rx_alt_ipa_uc_detach(soc, pdev);
  1179. dp_ipa_opt_wifi_dp_cleanup(soc, pdev);
  1180. return QDF_STATUS_SUCCESS; /* success */
  1181. }
  1182. /**
  1183. * dp_tx_ipa_uc_attach() - Allocate autonomy TX resources
  1184. * @soc: data path instance
  1185. * @pdev: Physical device handle
  1186. *
  1187. * Allocate TX buffer from non-cacheable memory
  1188. * Attach allocated TX buffers with WBM SRNG
  1189. *
  1190. * Return: int
  1191. */
  1192. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1193. {
  1194. uint32_t tx_buffer_count;
  1195. uint32_t ring_base_align = 8;
  1196. qdf_dma_addr_t buffer_paddr;
  1197. struct hal_srng *wbm_srng = (struct hal_srng *)
  1198. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1199. struct hal_srng_params srng_params;
  1200. void *ring_entry;
  1201. int num_entries;
  1202. qdf_nbuf_t nbuf;
  1203. int retval = QDF_STATUS_SUCCESS;
  1204. int max_alloc_count = 0;
  1205. uint32_t wbm_bm_id;
  1206. /*
  1207. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  1208. * unsigned int uc_tx_buf_sz =
  1209. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  1210. */
  1211. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  1212. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  1213. wbm_bm_id = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx,
  1214. IPA_TCL_DATA_RING_IDX);
  1215. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  1216. &srng_params);
  1217. num_entries = srng_params.num_entries;
  1218. max_alloc_count =
  1219. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  1220. if (max_alloc_count <= 0) {
  1221. dp_err("incorrect value for buffer count %u", max_alloc_count);
  1222. return -EINVAL;
  1223. }
  1224. dp_info("requested %d buffers to be posted to wbm ring",
  1225. max_alloc_count);
  1226. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  1227. qdf_mem_malloc(num_entries *
  1228. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  1229. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  1230. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  1231. return -ENOMEM;
  1232. }
  1233. hal_srng_access_start_unlocked(soc->hal_soc,
  1234. hal_srng_to_hal_ring_handle(wbm_srng));
  1235. /*
  1236. * Allocate Tx buffers as many as possible.
  1237. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  1238. * Populate Tx buffers into WBM2IPA ring
  1239. * This initial buffer population will simulate H/W as source ring,
  1240. * and update HP
  1241. */
  1242. for (tx_buffer_count = 0;
  1243. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  1244. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  1245. if (!nbuf)
  1246. break;
  1247. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  1248. hal_srng_to_hal_ring_handle(wbm_srng));
  1249. if (!ring_entry) {
  1250. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1251. "%s: Failed to get WBM ring entry",
  1252. __func__);
  1253. qdf_nbuf_free(nbuf);
  1254. break;
  1255. }
  1256. qdf_nbuf_map_single(soc->osdev, nbuf,
  1257. QDF_DMA_BIDIRECTIONAL);
  1258. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1259. qdf_mem_dp_tx_skb_cnt_inc();
  1260. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  1261. /*
  1262. * TODO - KIWI code can directly call the be handler
  1263. * instead of hal soc ops.
  1264. */
  1265. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  1266. buffer_paddr, 0, wbm_bm_id);
  1267. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  1268. = (void *)nbuf;
  1269. }
  1270. hal_srng_access_end_unlocked(soc->hal_soc,
  1271. hal_srng_to_hal_ring_handle(wbm_srng));
  1272. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  1273. if (tx_buffer_count) {
  1274. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  1275. } else {
  1276. dp_err("No IPA WDI TX buffer allocated!");
  1277. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  1278. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  1279. retval = -ENOMEM;
  1280. }
  1281. return retval;
  1282. }
  1283. /**
  1284. * dp_rx_ipa_uc_attach() - Allocate autonomy RX resources
  1285. * @soc: data path instance
  1286. * @pdev: core txrx pdev context
  1287. *
  1288. * This function will attach a DP RX instance into the main
  1289. * device (SOC) context.
  1290. *
  1291. * Return: QDF_STATUS_SUCCESS: success
  1292. * QDF_STATUS_E_RESOURCES: Error return
  1293. */
  1294. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1295. {
  1296. return QDF_STATUS_SUCCESS;
  1297. }
  1298. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1299. {
  1300. int error;
  1301. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1302. return QDF_STATUS_SUCCESS;
  1303. /* TX resource attach */
  1304. error = dp_tx_ipa_uc_attach(soc, pdev);
  1305. if (error) {
  1306. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1307. "%s: DP IPA UC TX attach fail code %d",
  1308. __func__, error);
  1309. return error;
  1310. }
  1311. /* Setup 2nd TX pipe */
  1312. error = dp_ipa_tx_alt_pool_attach(soc);
  1313. if (error) {
  1314. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1315. "%s: DP IPA TX pool2 attach fail code %d",
  1316. __func__, error);
  1317. dp_tx_ipa_uc_detach(soc, pdev);
  1318. return error;
  1319. }
  1320. /* RX resource attach */
  1321. error = dp_rx_ipa_uc_attach(soc, pdev);
  1322. if (error) {
  1323. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1324. "%s: DP IPA UC RX attach fail code %d",
  1325. __func__, error);
  1326. dp_ipa_tx_alt_pool_detach(soc, pdev);
  1327. dp_tx_ipa_uc_detach(soc, pdev);
  1328. return error;
  1329. }
  1330. return QDF_STATUS_SUCCESS; /* success */
  1331. }
  1332. #ifdef IPA_WDI3_VLAN_SUPPORT
  1333. /**
  1334. * dp_ipa_rx_alt_ring_resource_setup() - setup IPA 2nd RX ring resources
  1335. * @soc: data path SoC handle
  1336. * @pdev: data path pdev handle
  1337. *
  1338. * Return: none
  1339. */
  1340. static
  1341. void dp_ipa_rx_alt_ring_resource_setup(struct dp_soc *soc, struct dp_pdev *pdev)
  1342. {
  1343. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1344. struct hal_srng *hal_srng;
  1345. struct hal_srng_params srng_params;
  1346. unsigned long addr_offset, dev_base_paddr;
  1347. qdf_dma_addr_t hp_addr;
  1348. if (!wlan_ipa_is_vlan_enabled())
  1349. return;
  1350. dev_base_paddr =
  1351. (unsigned long)
  1352. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  1353. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW3 */
  1354. hal_srng = (struct hal_srng *)
  1355. soc->reo_dest_ring[IPA_ALT_REO_DEST_RING_IDX].hal_srng;
  1356. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1357. hal_srng_to_hal_ring_handle(hal_srng),
  1358. &srng_params);
  1359. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_paddr =
  1360. srng_params.ring_base_paddr;
  1361. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_vaddr =
  1362. srng_params.ring_base_vaddr;
  1363. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_size =
  1364. (srng_params.num_entries * srng_params.entry_size) << 2;
  1365. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1366. (unsigned long)(hal_soc->dev_base_addr);
  1367. soc->ipa_uc_rx_rsc_alt.ipa_reo_tp_paddr =
  1368. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1369. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1370. (unsigned int)addr_offset,
  1371. (unsigned int)dev_base_paddr,
  1372. (unsigned int)(soc->ipa_uc_rx_rsc_alt.ipa_reo_tp_paddr),
  1373. (void *)soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_paddr,
  1374. (void *)soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_vaddr,
  1375. srng_params.num_entries,
  1376. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_size);
  1377. hal_srng = (struct hal_srng *)
  1378. pdev->rx_refill_buf_ring3.hal_srng;
  1379. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1380. hal_srng_to_hal_ring_handle(hal_srng),
  1381. &srng_params);
  1382. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_paddr =
  1383. srng_params.ring_base_paddr;
  1384. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_vaddr =
  1385. srng_params.ring_base_vaddr;
  1386. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_size =
  1387. (srng_params.num_entries * srng_params.entry_size) << 2;
  1388. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1389. hal_srng_to_hal_ring_handle(hal_srng));
  1390. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_hp_paddr =
  1391. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  1392. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1393. (unsigned int)(soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_hp_paddr),
  1394. (void *)soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_paddr,
  1395. (void *)soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_vaddr,
  1396. srng_params.num_entries,
  1397. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_size);
  1398. }
  1399. #else
  1400. static inline
  1401. void dp_ipa_rx_alt_ring_resource_setup(struct dp_soc *soc, struct dp_pdev *pdev)
  1402. { }
  1403. #endif
  1404. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  1405. struct dp_pdev *pdev)
  1406. {
  1407. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1408. struct hal_srng *hal_srng;
  1409. struct hal_srng_params srng_params;
  1410. qdf_dma_addr_t hp_addr;
  1411. unsigned long addr_offset, dev_base_paddr;
  1412. uint32_t ix0;
  1413. uint8_t ix0_map[8];
  1414. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1415. return QDF_STATUS_SUCCESS;
  1416. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  1417. hal_srng = (struct hal_srng *)
  1418. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  1419. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1420. hal_srng_to_hal_ring_handle(hal_srng),
  1421. &srng_params);
  1422. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  1423. srng_params.ring_base_paddr;
  1424. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  1425. srng_params.ring_base_vaddr;
  1426. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  1427. (srng_params.num_entries * srng_params.entry_size) << 2;
  1428. /*
  1429. * For the register backed memory addresses, use the scn->mem_pa to
  1430. * calculate the physical address of the shadow registers
  1431. */
  1432. dev_base_paddr =
  1433. (unsigned long)
  1434. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  1435. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  1436. (unsigned long)(hal_soc->dev_base_addr);
  1437. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  1438. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1439. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1440. (unsigned int)addr_offset,
  1441. (unsigned int)dev_base_paddr,
  1442. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  1443. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1444. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1445. srng_params.num_entries,
  1446. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1447. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  1448. hal_srng = (struct hal_srng *)
  1449. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1450. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1451. hal_srng_to_hal_ring_handle(hal_srng),
  1452. &srng_params);
  1453. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  1454. srng_params.ring_base_paddr;
  1455. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  1456. srng_params.ring_base_vaddr;
  1457. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  1458. (srng_params.num_entries * srng_params.entry_size) << 2;
  1459. soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr =
  1460. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1461. hal_srng_to_hal_ring_handle(hal_srng));
  1462. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1463. (unsigned long)(hal_soc->dev_base_addr);
  1464. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  1465. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1466. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  1467. (unsigned int)addr_offset,
  1468. (unsigned int)dev_base_paddr,
  1469. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  1470. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1471. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1472. srng_params.num_entries,
  1473. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1474. dp_ipa_tx_alt_ring_resource_setup(soc);
  1475. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  1476. hal_srng = (struct hal_srng *)
  1477. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1478. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1479. hal_srng_to_hal_ring_handle(hal_srng),
  1480. &srng_params);
  1481. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  1482. srng_params.ring_base_paddr;
  1483. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  1484. srng_params.ring_base_vaddr;
  1485. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  1486. (srng_params.num_entries * srng_params.entry_size) << 2;
  1487. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1488. (unsigned long)(hal_soc->dev_base_addr);
  1489. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  1490. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1491. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1492. (unsigned int)addr_offset,
  1493. (unsigned int)dev_base_paddr,
  1494. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  1495. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1496. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1497. srng_params.num_entries,
  1498. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1499. hal_srng = (struct hal_srng *)
  1500. pdev->rx_refill_buf_ring2.hal_srng;
  1501. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1502. hal_srng_to_hal_ring_handle(hal_srng),
  1503. &srng_params);
  1504. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  1505. srng_params.ring_base_paddr;
  1506. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  1507. srng_params.ring_base_vaddr;
  1508. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  1509. (srng_params.num_entries * srng_params.entry_size) << 2;
  1510. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1511. hal_srng_to_hal_ring_handle(hal_srng));
  1512. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  1513. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  1514. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1515. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  1516. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1517. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1518. srng_params.num_entries,
  1519. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1520. /*
  1521. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  1522. * DESTINATION_RING_CTRL_IX_0.
  1523. */
  1524. ix0_map[0] = REO_REMAP_SW1;
  1525. ix0_map[1] = REO_REMAP_SW1;
  1526. ix0_map[2] = REO_REMAP_SW2;
  1527. ix0_map[3] = REO_REMAP_SW3;
  1528. ix0_map[4] = REO_REMAP_SW2;
  1529. ix0_map[5] = REO_REMAP_RELEASE;
  1530. ix0_map[6] = REO_REMAP_FW;
  1531. ix0_map[7] = REO_REMAP_FW;
  1532. dp_ipa_opt_dp_ixo_remap(ix0_map);
  1533. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1534. ix0_map);
  1535. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  1536. dp_ipa_rx_alt_ring_resource_setup(soc, pdev);
  1537. return 0;
  1538. }
  1539. #ifdef IPA_WDI3_VLAN_SUPPORT
  1540. /**
  1541. * dp_ipa_rx_alt_ring_get_resource() - get IPA 2nd RX ring resources
  1542. * @pdev: data path pdev handle
  1543. *
  1544. * Return: Success if resourece is found
  1545. */
  1546. static QDF_STATUS dp_ipa_rx_alt_ring_get_resource(struct dp_pdev *pdev)
  1547. {
  1548. struct dp_soc *soc = pdev->soc;
  1549. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1550. if (!wlan_ipa_is_vlan_enabled())
  1551. return QDF_STATUS_SUCCESS;
  1552. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_alt_rdy_ring,
  1553. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_vaddr,
  1554. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_base_paddr,
  1555. soc->ipa_uc_rx_rsc_alt.ipa_reo_ring_size);
  1556. dp_ipa_get_shared_mem_info(
  1557. soc->osdev, &ipa_res->rx_alt_refill_ring,
  1558. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_vaddr,
  1559. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_base_paddr,
  1560. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_ring_size);
  1561. if (!qdf_mem_get_dma_addr(soc->osdev,
  1562. &ipa_res->rx_alt_rdy_ring.mem_info) ||
  1563. !qdf_mem_get_dma_addr(soc->osdev,
  1564. &ipa_res->rx_alt_refill_ring.mem_info))
  1565. return QDF_STATUS_E_FAILURE;
  1566. return QDF_STATUS_SUCCESS;
  1567. }
  1568. #else
  1569. static inline QDF_STATUS dp_ipa_rx_alt_ring_get_resource(struct dp_pdev *pdev)
  1570. {
  1571. return QDF_STATUS_SUCCESS;
  1572. }
  1573. #endif
  1574. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1575. {
  1576. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1577. struct dp_pdev *pdev =
  1578. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1579. struct dp_ipa_resources *ipa_res;
  1580. if (!pdev) {
  1581. dp_err("Invalid instance");
  1582. return QDF_STATUS_E_FAILURE;
  1583. }
  1584. ipa_res = &pdev->ipa_resource;
  1585. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1586. return QDF_STATUS_SUCCESS;
  1587. ipa_res->tx_num_alloc_buffer =
  1588. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  1589. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  1590. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1591. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1592. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1593. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  1594. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1595. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1596. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1597. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  1598. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1599. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1600. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1601. dp_ipa_get_shared_mem_info(
  1602. soc->osdev, &ipa_res->rx_refill_ring,
  1603. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1604. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1605. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1606. if (!qdf_mem_get_dma_addr(soc->osdev, &ipa_res->tx_ring.mem_info) ||
  1607. !qdf_mem_get_dma_addr(soc->osdev,
  1608. &ipa_res->tx_comp_ring.mem_info) ||
  1609. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info) ||
  1610. !qdf_mem_get_dma_addr(soc->osdev,
  1611. &ipa_res->rx_refill_ring.mem_info))
  1612. return QDF_STATUS_E_FAILURE;
  1613. if (dp_ipa_tx_alt_ring_get_resource(pdev))
  1614. return QDF_STATUS_E_FAILURE;
  1615. if (dp_ipa_rx_alt_ring_get_resource(pdev))
  1616. return QDF_STATUS_E_FAILURE;
  1617. return QDF_STATUS_SUCCESS;
  1618. }
  1619. #ifdef IPA_SET_RESET_TX_DB_PA
  1620. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res)
  1621. #else
  1622. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res) \
  1623. dp_ipa_set_tx_doorbell_paddr(soc, ipa_res)
  1624. #endif
  1625. #ifdef IPA_WDI3_VLAN_SUPPORT
  1626. /**
  1627. * dp_ipa_map_rx_alt_ring_doorbell_paddr() - Map 2nd rx ring doorbell paddr
  1628. * @pdev: data path pdev handle
  1629. *
  1630. * Return: none
  1631. */
  1632. static void dp_ipa_map_rx_alt_ring_doorbell_paddr(struct dp_pdev *pdev)
  1633. {
  1634. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1635. uint32_t rx_ready_doorbell_dmaaddr;
  1636. struct dp_soc *soc = pdev->soc;
  1637. struct hal_srng *reo_srng = (struct hal_srng *)
  1638. soc->reo_dest_ring[IPA_ALT_REO_DEST_RING_IDX].hal_srng;
  1639. int ret = 0;
  1640. if (!wlan_ipa_is_vlan_enabled())
  1641. return;
  1642. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  1643. ret = pld_smmu_map(soc->osdev->dev,
  1644. ipa_res->rx_alt_ready_doorbell_paddr,
  1645. &rx_ready_doorbell_dmaaddr,
  1646. sizeof(uint32_t));
  1647. ipa_res->rx_alt_ready_doorbell_paddr =
  1648. rx_ready_doorbell_dmaaddr;
  1649. qdf_assert_always(!ret);
  1650. }
  1651. hal_srng_dst_set_hp_paddr_confirm(reo_srng,
  1652. ipa_res->rx_alt_ready_doorbell_paddr);
  1653. }
  1654. /**
  1655. * dp_ipa_unmap_rx_alt_ring_doorbell_paddr() - Unmap 2nd rx ring doorbell paddr
  1656. * @pdev: data path pdev handle
  1657. *
  1658. * Return: none
  1659. */
  1660. static void dp_ipa_unmap_rx_alt_ring_doorbell_paddr(struct dp_pdev *pdev)
  1661. {
  1662. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  1663. struct dp_soc *soc = pdev->soc;
  1664. int ret = 0;
  1665. if (!wlan_ipa_is_vlan_enabled())
  1666. return;
  1667. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  1668. return;
  1669. ret = pld_smmu_unmap(soc->osdev->dev,
  1670. ipa_res->rx_alt_ready_doorbell_paddr,
  1671. sizeof(uint32_t));
  1672. qdf_assert_always(!ret);
  1673. }
  1674. #else
  1675. static inline void dp_ipa_map_rx_alt_ring_doorbell_paddr(struct dp_pdev *pdev)
  1676. { }
  1677. static inline void dp_ipa_unmap_rx_alt_ring_doorbell_paddr(struct dp_pdev *pdev)
  1678. { }
  1679. #endif
  1680. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1681. {
  1682. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1683. struct dp_pdev *pdev =
  1684. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1685. struct dp_ipa_resources *ipa_res;
  1686. struct hal_srng *reo_srng = (struct hal_srng *)
  1687. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1688. if (!pdev) {
  1689. dp_err("Invalid instance");
  1690. return QDF_STATUS_E_FAILURE;
  1691. }
  1692. ipa_res = &pdev->ipa_resource;
  1693. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1694. return QDF_STATUS_SUCCESS;
  1695. dp_ipa_map_ring_doorbell_paddr(pdev);
  1696. dp_ipa_map_rx_alt_ring_doorbell_paddr(pdev);
  1697. DP_IPA_SET_TX_DB_PADDR(soc, ipa_res);
  1698. /*
  1699. * For RX, REO module on Napier/Hastings does reordering on incoming
  1700. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  1701. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  1702. * to IPA.
  1703. * Set the doorbell addr for the REO ring.
  1704. */
  1705. hal_srng_dst_set_hp_paddr_confirm(reo_srng,
  1706. ipa_res->rx_ready_doorbell_paddr);
  1707. return QDF_STATUS_SUCCESS;
  1708. }
  1709. QDF_STATUS dp_ipa_iounmap_doorbell_vaddr(struct cdp_soc_t *soc_hdl,
  1710. uint8_t pdev_id)
  1711. {
  1712. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1713. struct dp_pdev *pdev =
  1714. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1715. struct dp_ipa_resources *ipa_res;
  1716. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1717. return QDF_STATUS_SUCCESS;
  1718. if (!pdev) {
  1719. dp_err("Invalid instance");
  1720. return QDF_STATUS_E_FAILURE;
  1721. }
  1722. ipa_res = &pdev->ipa_resource;
  1723. if (!ipa_res->is_db_ddr_mapped)
  1724. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  1725. return QDF_STATUS_SUCCESS;
  1726. }
  1727. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1728. uint8_t *op_msg)
  1729. {
  1730. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1731. struct dp_pdev *pdev =
  1732. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1733. if (!pdev) {
  1734. dp_err("Invalid instance");
  1735. return QDF_STATUS_E_FAILURE;
  1736. }
  1737. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1738. return QDF_STATUS_SUCCESS;
  1739. if (pdev->ipa_uc_op_cb) {
  1740. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  1741. } else {
  1742. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1743. "%s: IPA callback function is not registered", __func__);
  1744. qdf_mem_free(op_msg);
  1745. return QDF_STATUS_E_FAILURE;
  1746. }
  1747. return QDF_STATUS_SUCCESS;
  1748. }
  1749. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1750. ipa_uc_op_cb_type op_cb,
  1751. void *usr_ctxt)
  1752. {
  1753. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1754. struct dp_pdev *pdev =
  1755. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1756. if (!pdev) {
  1757. dp_err("Invalid instance");
  1758. return QDF_STATUS_E_FAILURE;
  1759. }
  1760. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1761. return QDF_STATUS_SUCCESS;
  1762. pdev->ipa_uc_op_cb = op_cb;
  1763. pdev->usr_ctxt = usr_ctxt;
  1764. return QDF_STATUS_SUCCESS;
  1765. }
  1766. void dp_ipa_deregister_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1767. {
  1768. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1769. struct dp_pdev *pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1770. if (!pdev) {
  1771. dp_err("Invalid instance");
  1772. return;
  1773. }
  1774. dp_debug("Deregister OP handler callback");
  1775. pdev->ipa_uc_op_cb = NULL;
  1776. pdev->usr_ctxt = NULL;
  1777. }
  1778. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1779. {
  1780. /* TBD */
  1781. return QDF_STATUS_SUCCESS;
  1782. }
  1783. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1784. qdf_nbuf_t skb)
  1785. {
  1786. qdf_nbuf_t ret;
  1787. /* Terminate the (single-element) list of tx frames */
  1788. qdf_nbuf_set_next(skb, NULL);
  1789. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  1790. if (ret) {
  1791. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1792. "%s: Failed to tx", __func__);
  1793. return ret;
  1794. }
  1795. return NULL;
  1796. }
  1797. #ifdef QCA_IPA_LL_TX_FLOW_CONTROL
  1798. /**
  1799. * dp_ipa_is_target_ready() - check if target is ready or not
  1800. * @soc: datapath soc handle
  1801. *
  1802. * Return: true if target is ready
  1803. */
  1804. static inline
  1805. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1806. {
  1807. if (hif_get_target_status(soc->hif_handle) == TARGET_STATUS_RESET)
  1808. return false;
  1809. else
  1810. return true;
  1811. }
  1812. #else
  1813. static inline
  1814. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1815. {
  1816. return true;
  1817. }
  1818. #endif
  1819. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1820. {
  1821. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1822. struct dp_pdev *pdev =
  1823. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1824. uint32_t ix0;
  1825. uint32_t ix2;
  1826. uint8_t ix_map[8];
  1827. if (!pdev) {
  1828. dp_err("Invalid instance");
  1829. return QDF_STATUS_E_FAILURE;
  1830. }
  1831. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1832. return QDF_STATUS_SUCCESS;
  1833. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1834. return QDF_STATUS_E_AGAIN;
  1835. if (!dp_ipa_is_target_ready(soc))
  1836. return QDF_STATUS_E_AGAIN;
  1837. /* Call HAL API to remap REO rings to REO2IPA ring */
  1838. ix_map[0] = REO_REMAP_SW1;
  1839. ix_map[1] = REO_REMAP_SW4;
  1840. ix_map[2] = REO_REMAP_SW1;
  1841. if (wlan_ipa_is_vlan_enabled())
  1842. ix_map[3] = REO_REMAP_SW3;
  1843. else
  1844. ix_map[3] = REO_REMAP_SW4;
  1845. ix_map[4] = REO_REMAP_SW4;
  1846. ix_map[5] = REO_REMAP_RELEASE;
  1847. ix_map[6] = REO_REMAP_FW;
  1848. ix_map[7] = REO_REMAP_FW;
  1849. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1850. ix_map);
  1851. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1852. ix_map[0] = REO_REMAP_SW4;
  1853. ix_map[1] = REO_REMAP_SW4;
  1854. ix_map[2] = REO_REMAP_SW4;
  1855. ix_map[3] = REO_REMAP_SW4;
  1856. ix_map[4] = REO_REMAP_SW4;
  1857. ix_map[5] = REO_REMAP_SW4;
  1858. ix_map[6] = REO_REMAP_SW4;
  1859. ix_map[7] = REO_REMAP_SW4;
  1860. ix2 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX2,
  1861. ix_map);
  1862. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1863. &ix2, &ix2);
  1864. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  1865. } else {
  1866. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1867. NULL, NULL);
  1868. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1869. }
  1870. return QDF_STATUS_SUCCESS;
  1871. }
  1872. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1873. {
  1874. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1875. struct dp_pdev *pdev =
  1876. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1877. uint8_t ix0_map[8];
  1878. uint32_t ix0;
  1879. uint32_t ix1;
  1880. uint32_t ix2;
  1881. uint32_t ix3;
  1882. if (!pdev) {
  1883. dp_err("Invalid instance");
  1884. return QDF_STATUS_E_FAILURE;
  1885. }
  1886. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1887. return QDF_STATUS_SUCCESS;
  1888. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1889. return QDF_STATUS_E_AGAIN;
  1890. if (!dp_ipa_is_target_ready(soc))
  1891. return QDF_STATUS_E_AGAIN;
  1892. ix0_map[0] = REO_REMAP_SW1;
  1893. ix0_map[1] = REO_REMAP_SW1;
  1894. ix0_map[2] = REO_REMAP_SW2;
  1895. ix0_map[3] = REO_REMAP_SW3;
  1896. ix0_map[4] = REO_REMAP_SW2;
  1897. ix0_map[5] = REO_REMAP_RELEASE;
  1898. ix0_map[6] = REO_REMAP_FW;
  1899. ix0_map[7] = REO_REMAP_FW;
  1900. /* Call HAL API to remap REO rings to REO2IPA ring */
  1901. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1902. ix0_map);
  1903. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1904. dp_reo_remap_config(soc, &ix1, &ix2, &ix3);
  1905. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1906. &ix2, &ix3);
  1907. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  1908. } else {
  1909. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1910. NULL, NULL);
  1911. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1912. }
  1913. return QDF_STATUS_SUCCESS;
  1914. }
  1915. /* This should be configurable per H/W configuration enable status */
  1916. #define L3_HEADER_PADDING 2
  1917. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0)) || \
  1918. defined(CONFIG_IPA_WDI_UNIFIED_API)
  1919. #if !defined(QCA_LL_TX_FLOW_CONTROL_V2) && !defined(QCA_IPA_LL_TX_FLOW_CONTROL)
  1920. static inline void dp_setup_mcc_sys_pipes(
  1921. qdf_ipa_sys_connect_params_t *sys_in,
  1922. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1923. {
  1924. int i = 0;
  1925. /* Setup MCC sys pipe */
  1926. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  1927. DP_IPA_MAX_IFACE;
  1928. for (i = 0; i < DP_IPA_MAX_IFACE; i++)
  1929. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  1930. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  1931. }
  1932. #else
  1933. static inline void dp_setup_mcc_sys_pipes(
  1934. qdf_ipa_sys_connect_params_t *sys_in,
  1935. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1936. {
  1937. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  1938. }
  1939. #endif
  1940. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  1941. struct dp_ipa_resources *ipa_res,
  1942. qdf_ipa_wdi_pipe_setup_info_t *tx,
  1943. bool over_gsi)
  1944. {
  1945. if (over_gsi)
  1946. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  1947. else
  1948. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1949. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1950. qdf_mem_get_dma_addr(soc->osdev,
  1951. &ipa_res->tx_comp_ring.mem_info);
  1952. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1953. qdf_mem_get_dma_size(soc->osdev,
  1954. &ipa_res->tx_comp_ring.mem_info);
  1955. /* WBM Tail Pointer Address */
  1956. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1957. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1958. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  1959. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1960. qdf_mem_get_dma_addr(soc->osdev,
  1961. &ipa_res->tx_ring.mem_info);
  1962. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  1963. qdf_mem_get_dma_size(soc->osdev,
  1964. &ipa_res->tx_ring.mem_info);
  1965. /* TCL Head Pointer Address */
  1966. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1967. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1968. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  1969. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1970. ipa_res->tx_num_alloc_buffer;
  1971. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1972. dp_ipa_setup_tx_params_bank_id(soc, tx);
  1973. /* Set Pmac ID, extract pmac_id from pdev_id 0 for TX ring */
  1974. dp_ipa_setup_tx_params_pmac_id(soc, tx);
  1975. }
  1976. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  1977. struct dp_ipa_resources *ipa_res,
  1978. qdf_ipa_wdi_pipe_setup_info_t *rx,
  1979. bool over_gsi)
  1980. {
  1981. if (over_gsi)
  1982. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1983. IPA_CLIENT_WLAN2_PROD;
  1984. else
  1985. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1986. IPA_CLIENT_WLAN1_PROD;
  1987. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1988. qdf_mem_get_dma_addr(soc->osdev,
  1989. &ipa_res->rx_rdy_ring.mem_info);
  1990. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1991. qdf_mem_get_dma_size(soc->osdev,
  1992. &ipa_res->rx_rdy_ring.mem_info);
  1993. /* REO Tail Pointer Address */
  1994. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1995. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1996. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  1997. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1998. qdf_mem_get_dma_addr(soc->osdev,
  1999. &ipa_res->rx_refill_ring.mem_info);
  2000. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  2001. qdf_mem_get_dma_size(soc->osdev,
  2002. &ipa_res->rx_refill_ring.mem_info);
  2003. /* FW Head Pointer Address */
  2004. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  2005. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  2006. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  2007. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  2008. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  2009. }
  2010. static void
  2011. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  2012. struct dp_ipa_resources *ipa_res,
  2013. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  2014. bool over_gsi,
  2015. qdf_ipa_wdi_hdl_t hdl)
  2016. {
  2017. if (over_gsi) {
  2018. if (hdl == DP_IPA_HDL_FIRST)
  2019. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  2020. IPA_CLIENT_WLAN2_CONS;
  2021. else if (hdl == DP_IPA_HDL_SECOND)
  2022. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  2023. IPA_CLIENT_WLAN4_CONS;
  2024. } else {
  2025. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  2026. IPA_CLIENT_WLAN1_CONS;
  2027. }
  2028. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  2029. &ipa_res->tx_comp_ring.sgtable,
  2030. sizeof(sgtable_t));
  2031. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  2032. qdf_mem_get_dma_size(soc->osdev,
  2033. &ipa_res->tx_comp_ring.mem_info);
  2034. /* WBM Tail Pointer Address */
  2035. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  2036. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  2037. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  2038. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  2039. &ipa_res->tx_ring.sgtable,
  2040. sizeof(sgtable_t));
  2041. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  2042. qdf_mem_get_dma_size(soc->osdev,
  2043. &ipa_res->tx_ring.mem_info);
  2044. /* TCL Head Pointer Address */
  2045. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  2046. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  2047. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  2048. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  2049. ipa_res->tx_num_alloc_buffer;
  2050. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  2051. dp_ipa_setup_tx_smmu_params_bank_id(soc, tx_smmu);
  2052. /* Set Pmac ID, extract pmac_id from first pdev for TX ring */
  2053. dp_ipa_setup_tx_smmu_params_pmac_id(soc, tx_smmu);
  2054. }
  2055. static void
  2056. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  2057. struct dp_ipa_resources *ipa_res,
  2058. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  2059. bool over_gsi,
  2060. qdf_ipa_wdi_hdl_t hdl)
  2061. {
  2062. if (over_gsi) {
  2063. if (hdl == DP_IPA_HDL_FIRST)
  2064. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  2065. IPA_CLIENT_WLAN2_PROD;
  2066. else if (hdl == DP_IPA_HDL_SECOND)
  2067. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  2068. IPA_CLIENT_WLAN3_PROD;
  2069. } else {
  2070. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  2071. IPA_CLIENT_WLAN1_PROD;
  2072. }
  2073. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  2074. &ipa_res->rx_rdy_ring.sgtable,
  2075. sizeof(sgtable_t));
  2076. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  2077. qdf_mem_get_dma_size(soc->osdev,
  2078. &ipa_res->rx_rdy_ring.mem_info);
  2079. /* REO Tail Pointer Address */
  2080. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  2081. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  2082. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  2083. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  2084. &ipa_res->rx_refill_ring.sgtable,
  2085. sizeof(sgtable_t));
  2086. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  2087. qdf_mem_get_dma_size(soc->osdev,
  2088. &ipa_res->rx_refill_ring.mem_info);
  2089. /* FW Head Pointer Address */
  2090. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  2091. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  2092. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  2093. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  2094. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  2095. }
  2096. #ifdef IPA_WDI3_VLAN_SUPPORT
  2097. /**
  2098. * dp_ipa_wdi_rx_alt_pipe_smmu_params() - Setup 2nd rx pipe smmu params
  2099. * @soc: data path soc handle
  2100. * @ipa_res: ipa resource pointer
  2101. * @rx_smmu: smmu pipe info handle
  2102. * @over_gsi: flag for IPA offload over gsi
  2103. * @hdl: ipa registered handle
  2104. *
  2105. * Return: none
  2106. */
  2107. static void
  2108. dp_ipa_wdi_rx_alt_pipe_smmu_params(struct dp_soc *soc,
  2109. struct dp_ipa_resources *ipa_res,
  2110. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  2111. bool over_gsi,
  2112. qdf_ipa_wdi_hdl_t hdl)
  2113. {
  2114. if (!wlan_ipa_is_vlan_enabled())
  2115. return;
  2116. if (over_gsi) {
  2117. if (hdl == DP_IPA_HDL_FIRST)
  2118. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  2119. IPA_CLIENT_WLAN2_PROD1;
  2120. else if (hdl == DP_IPA_HDL_SECOND)
  2121. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  2122. IPA_CLIENT_WLAN3_PROD1;
  2123. } else {
  2124. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  2125. IPA_CLIENT_WLAN1_PROD;
  2126. }
  2127. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  2128. &ipa_res->rx_alt_rdy_ring.sgtable,
  2129. sizeof(sgtable_t));
  2130. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  2131. qdf_mem_get_dma_size(soc->osdev,
  2132. &ipa_res->rx_alt_rdy_ring.mem_info);
  2133. /* REO Tail Pointer Address */
  2134. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  2135. soc->ipa_uc_rx_rsc_alt.ipa_reo_tp_paddr;
  2136. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  2137. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  2138. &ipa_res->rx_alt_refill_ring.sgtable,
  2139. sizeof(sgtable_t));
  2140. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  2141. qdf_mem_get_dma_size(soc->osdev,
  2142. &ipa_res->rx_alt_refill_ring.mem_info);
  2143. /* FW Head Pointer Address */
  2144. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  2145. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_hp_paddr;
  2146. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  2147. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  2148. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  2149. }
  2150. /**
  2151. * dp_ipa_wdi_rx_alt_pipe_params() - Setup 2nd rx pipe params
  2152. * @soc: data path soc handle
  2153. * @ipa_res: ipa resource pointer
  2154. * @rx: pipe info handle
  2155. * @over_gsi: flag for IPA offload over gsi
  2156. * @hdl: ipa registered handle
  2157. *
  2158. * Return: none
  2159. */
  2160. static void dp_ipa_wdi_rx_alt_pipe_params(struct dp_soc *soc,
  2161. struct dp_ipa_resources *ipa_res,
  2162. qdf_ipa_wdi_pipe_setup_info_t *rx,
  2163. bool over_gsi,
  2164. qdf_ipa_wdi_hdl_t hdl)
  2165. {
  2166. if (!wlan_ipa_is_vlan_enabled())
  2167. return;
  2168. if (over_gsi) {
  2169. if (hdl == DP_IPA_HDL_FIRST)
  2170. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  2171. IPA_CLIENT_WLAN2_PROD1;
  2172. else if (hdl == DP_IPA_HDL_SECOND)
  2173. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  2174. IPA_CLIENT_WLAN3_PROD1;
  2175. } else {
  2176. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  2177. IPA_CLIENT_WLAN1_PROD;
  2178. }
  2179. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  2180. qdf_mem_get_dma_addr(soc->osdev,
  2181. &ipa_res->rx_alt_rdy_ring.mem_info);
  2182. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  2183. qdf_mem_get_dma_size(soc->osdev,
  2184. &ipa_res->rx_alt_rdy_ring.mem_info);
  2185. /* REO Tail Pointer Address */
  2186. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  2187. soc->ipa_uc_rx_rsc_alt.ipa_reo_tp_paddr;
  2188. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  2189. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  2190. qdf_mem_get_dma_addr(soc->osdev,
  2191. &ipa_res->rx_alt_refill_ring.mem_info);
  2192. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  2193. qdf_mem_get_dma_size(soc->osdev,
  2194. &ipa_res->rx_alt_refill_ring.mem_info);
  2195. /* FW Head Pointer Address */
  2196. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  2197. soc->ipa_uc_rx_rsc_alt.ipa_rx_refill_buf_hp_paddr;
  2198. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  2199. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  2200. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  2201. }
  2202. /**
  2203. * dp_ipa_setup_rx_alt_pipe() - Setup 2nd rx pipe for IPA offload
  2204. * @soc: data path soc handle
  2205. * @res: ipa resource pointer
  2206. * @in: pipe in handle
  2207. * @over_gsi: flag for IPA offload over gsi
  2208. * @hdl: ipa registered handle
  2209. *
  2210. * Return: none
  2211. */
  2212. static void dp_ipa_setup_rx_alt_pipe(struct dp_soc *soc,
  2213. struct dp_ipa_resources *res,
  2214. qdf_ipa_wdi_conn_in_params_t *in,
  2215. bool over_gsi,
  2216. qdf_ipa_wdi_hdl_t hdl)
  2217. {
  2218. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu = NULL;
  2219. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  2220. qdf_ipa_ep_cfg_t *rx_cfg;
  2221. if (!wlan_ipa_is_vlan_enabled())
  2222. return;
  2223. QDF_IPA_WDI_CONN_IN_PARAMS_IS_RX1_USED(in) = true;
  2224. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2225. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_ALT_SMMU(in);
  2226. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  2227. dp_ipa_wdi_rx_alt_pipe_smmu_params(soc, res, rx_smmu,
  2228. over_gsi, hdl);
  2229. } else {
  2230. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_ALT(in);
  2231. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx);
  2232. dp_ipa_wdi_rx_alt_pipe_params(soc, res, rx, over_gsi, hdl);
  2233. }
  2234. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  2235. /* Update with wds len(96) + 4 if wds support is enabled */
  2236. if (ucfg_ipa_is_wds_enabled())
  2237. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN_AST_VLAN;
  2238. else
  2239. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_TX_VLAN_HDR_LEN;
  2240. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  2241. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  2242. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  2243. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  2244. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  2245. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  2246. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  2247. }
  2248. /**
  2249. * dp_ipa_set_rx_alt_pipe_db() - Setup 2nd rx pipe doorbell
  2250. * @res: ipa resource pointer
  2251. * @out: pipe out handle
  2252. *
  2253. * Return: none
  2254. */
  2255. static void dp_ipa_set_rx_alt_pipe_db(struct dp_ipa_resources *res,
  2256. qdf_ipa_wdi_conn_out_params_t *out)
  2257. {
  2258. if (!wlan_ipa_is_vlan_enabled())
  2259. return;
  2260. res->rx_alt_ready_doorbell_paddr =
  2261. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_ALT_UC_DB_PA(out);
  2262. dp_debug("Setting DB 0x%x for RX alt pipe",
  2263. res->rx_alt_ready_doorbell_paddr);
  2264. }
  2265. #else
  2266. static inline
  2267. void dp_ipa_setup_rx_alt_pipe(struct dp_soc *soc,
  2268. struct dp_ipa_resources *res,
  2269. qdf_ipa_wdi_conn_in_params_t *in,
  2270. bool over_gsi,
  2271. qdf_ipa_wdi_hdl_t hdl)
  2272. { }
  2273. static inline
  2274. void dp_ipa_set_rx_alt_pipe_db(struct dp_ipa_resources *res,
  2275. qdf_ipa_wdi_conn_out_params_t *out)
  2276. { }
  2277. #endif
  2278. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2279. void *ipa_i2w_cb, void *ipa_w2i_cb,
  2280. void *ipa_wdi_meter_notifier_cb,
  2281. uint32_t ipa_desc_size, void *ipa_priv,
  2282. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  2283. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  2284. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi,
  2285. qdf_ipa_wdi_hdl_t hdl, qdf_ipa_wdi_hdl_t id,
  2286. void *ipa_ast_notify_cb)
  2287. {
  2288. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2289. struct dp_pdev *pdev =
  2290. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2291. struct dp_ipa_resources *ipa_res;
  2292. qdf_ipa_ep_cfg_t *tx_cfg;
  2293. qdf_ipa_ep_cfg_t *rx_cfg;
  2294. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  2295. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  2296. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  2297. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu = NULL;
  2298. qdf_ipa_wdi_conn_in_params_t *pipe_in = NULL;
  2299. qdf_ipa_wdi_conn_out_params_t pipe_out;
  2300. int ret;
  2301. if (!pdev) {
  2302. dp_err("Invalid instance");
  2303. return QDF_STATUS_E_FAILURE;
  2304. }
  2305. ipa_res = &pdev->ipa_resource;
  2306. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  2307. return QDF_STATUS_SUCCESS;
  2308. pipe_in = qdf_mem_malloc(sizeof(*pipe_in));
  2309. if (!pipe_in)
  2310. return QDF_STATUS_E_NOMEM;
  2311. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  2312. if (is_smmu_enabled)
  2313. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = true;
  2314. else
  2315. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = false;
  2316. dp_setup_mcc_sys_pipes(sys_in, pipe_in);
  2317. /* TX PIPE */
  2318. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  2319. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(pipe_in);
  2320. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  2321. } else {
  2322. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(pipe_in);
  2323. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  2324. }
  2325. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  2326. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2327. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  2328. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  2329. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  2330. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  2331. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  2332. /*
  2333. * Transfer Ring: WBM Ring
  2334. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  2335. * Event Ring: TCL ring
  2336. * Event Ring Doorbell PA: TCL Head Pointer Address
  2337. */
  2338. if (is_smmu_enabled)
  2339. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi, id);
  2340. else
  2341. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  2342. dp_ipa_setup_tx_alt_pipe(soc, ipa_res, pipe_in);
  2343. /* RX PIPE */
  2344. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  2345. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(pipe_in);
  2346. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  2347. } else {
  2348. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(pipe_in);
  2349. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  2350. }
  2351. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  2352. if (ucfg_ipa_is_wds_enabled())
  2353. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN_AST;
  2354. else
  2355. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  2356. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  2357. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  2358. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  2359. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  2360. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  2361. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  2362. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  2363. /*
  2364. * Transfer Ring: REO Ring
  2365. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  2366. * Event Ring: FW ring
  2367. * Event Ring Doorbell PA: FW Head Pointer Address
  2368. */
  2369. if (is_smmu_enabled)
  2370. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi, id);
  2371. else
  2372. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  2373. /* setup 2nd rx pipe */
  2374. dp_ipa_setup_rx_alt_pipe(soc, ipa_res, pipe_in, over_gsi, id);
  2375. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(pipe_in) = ipa_w2i_cb;
  2376. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(pipe_in) = ipa_priv;
  2377. QDF_IPA_WDI_CONN_IN_PARAMS_HANDLE(pipe_in) = hdl;
  2378. dp_ipa_ast_notify_cb(pipe_in, ipa_ast_notify_cb);
  2379. /* Connect WDI IPA PIPEs */
  2380. ret = qdf_ipa_wdi_conn_pipes(pipe_in, &pipe_out);
  2381. if (ret) {
  2382. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2383. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  2384. __func__, ret);
  2385. qdf_mem_free(pipe_in);
  2386. return QDF_STATUS_E_FAILURE;
  2387. }
  2388. /* IPA uC Doorbell registers */
  2389. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  2390. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  2391. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  2392. dp_ipa_set_pipe_db(ipa_res, &pipe_out);
  2393. dp_ipa_set_rx_alt_pipe_db(ipa_res, &pipe_out);
  2394. ipa_res->is_db_ddr_mapped =
  2395. QDF_IPA_WDI_CONN_OUT_PARAMS_IS_DB_DDR_MAPPED(&pipe_out);
  2396. soc->ipa_first_tx_db_access = true;
  2397. qdf_mem_free(pipe_in);
  2398. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  2399. soc->ipa_rx_buf_map_lock_initialized = true;
  2400. return QDF_STATUS_SUCCESS;
  2401. }
  2402. #ifdef IPA_WDI3_VLAN_SUPPORT
  2403. /**
  2404. * dp_ipa_set_rx1_used() - Set rx1 used flag for 2nd rx offload ring
  2405. * @in: pipe in handle
  2406. *
  2407. * Return: none
  2408. */
  2409. static inline
  2410. void dp_ipa_set_rx1_used(qdf_ipa_wdi_reg_intf_in_params_t *in)
  2411. {
  2412. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_RX1_USED(in) = true;
  2413. }
  2414. /**
  2415. * dp_ipa_set_v4_vlan_hdr() - Set v4 vlan hdr
  2416. * @in: pipe in handle
  2417. * @hdr: pointer to hdr
  2418. *
  2419. * Return: none
  2420. */
  2421. static inline
  2422. void dp_ipa_set_v4_vlan_hdr(qdf_ipa_wdi_reg_intf_in_params_t *in,
  2423. qdf_ipa_wdi_hdr_info_t *hdr)
  2424. {
  2425. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(in)[IPA_IP_v4_VLAN]),
  2426. hdr, sizeof(qdf_ipa_wdi_hdr_info_t));
  2427. }
  2428. /**
  2429. * dp_ipa_set_v6_vlan_hdr() - Set v6 vlan hdr
  2430. * @in: pipe in handle
  2431. * @hdr: pointer to hdr
  2432. *
  2433. * Return: none
  2434. */
  2435. static inline
  2436. void dp_ipa_set_v6_vlan_hdr(qdf_ipa_wdi_reg_intf_in_params_t *in,
  2437. qdf_ipa_wdi_hdr_info_t *hdr)
  2438. {
  2439. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(in)[IPA_IP_v6_VLAN]),
  2440. hdr, sizeof(qdf_ipa_wdi_hdr_info_t));
  2441. }
  2442. #else
  2443. static inline
  2444. void dp_ipa_set_rx1_used(qdf_ipa_wdi_reg_intf_in_params_t *in)
  2445. { }
  2446. static inline
  2447. void dp_ipa_set_v4_vlan_hdr(qdf_ipa_wdi_reg_intf_in_params_t *in,
  2448. qdf_ipa_wdi_hdr_info_t *hdr)
  2449. { }
  2450. static inline
  2451. void dp_ipa_set_v6_vlan_hdr(qdf_ipa_wdi_reg_intf_in_params_t *in,
  2452. qdf_ipa_wdi_hdr_info_t *hdr)
  2453. { }
  2454. #endif
  2455. #ifdef IPA_WDS_EASYMESH_FEATURE
  2456. /**
  2457. * dp_ipa_set_wdi_hdr_type() - Set wdi hdr type for IPA
  2458. * @hdr_info: Header info
  2459. *
  2460. * Return: None
  2461. */
  2462. static inline void
  2463. dp_ipa_set_wdi_hdr_type(qdf_ipa_wdi_hdr_info_t *hdr_info)
  2464. {
  2465. if (ucfg_ipa_is_wds_enabled())
  2466. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) =
  2467. IPA_HDR_L2_ETHERNET_II_AST;
  2468. else
  2469. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) =
  2470. IPA_HDR_L2_ETHERNET_II;
  2471. }
  2472. #else
  2473. static inline void
  2474. dp_ipa_set_wdi_hdr_type(qdf_ipa_wdi_hdr_info_t *hdr_info)
  2475. {
  2476. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) = IPA_HDR_L2_ETHERNET_II;
  2477. }
  2478. #endif
  2479. #ifdef IPA_WDI3_VLAN_SUPPORT
  2480. /**
  2481. * dp_ipa_set_wdi_vlan_hdr_type() - Set wdi vlan hdr type for IPA
  2482. * @hdr_info: Header info
  2483. *
  2484. * Return: None
  2485. */
  2486. static inline void
  2487. dp_ipa_set_wdi_vlan_hdr_type(qdf_ipa_wdi_hdr_info_t *hdr_info)
  2488. {
  2489. if (ucfg_ipa_is_wds_enabled())
  2490. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) =
  2491. IPA_HDR_L2_802_1Q_AST;
  2492. else
  2493. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(hdr_info) =
  2494. IPA_HDR_L2_802_1Q;
  2495. }
  2496. #else
  2497. static inline void
  2498. dp_ipa_set_wdi_vlan_hdr_type(qdf_ipa_wdi_hdr_info_t *hdr_info)
  2499. { }
  2500. #endif
  2501. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  2502. qdf_ipa_client_type_t prod_client,
  2503. qdf_ipa_client_type_t cons_client,
  2504. uint8_t session_id, bool is_ipv6_enabled,
  2505. qdf_ipa_wdi_hdl_t hdl)
  2506. {
  2507. qdf_ipa_wdi_reg_intf_in_params_t in;
  2508. qdf_ipa_wdi_hdr_info_t hdr_info;
  2509. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  2510. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  2511. struct dp_ipa_uc_tx_vlan_hdr uc_tx_vlan_hdr;
  2512. struct dp_ipa_uc_tx_vlan_hdr uc_tx_vlan_hdr_v6;
  2513. int ret = -EINVAL;
  2514. qdf_mem_zero(&in, sizeof(qdf_ipa_wdi_reg_intf_in_params_t));
  2515. /* Need to reset the values to 0 as all the fields are not
  2516. * updated in the Header, Unused fields will be set to 0.
  2517. */
  2518. qdf_mem_zero(&uc_tx_vlan_hdr, sizeof(struct dp_ipa_uc_tx_vlan_hdr));
  2519. qdf_mem_zero(&uc_tx_vlan_hdr_v6, sizeof(struct dp_ipa_uc_tx_vlan_hdr));
  2520. dp_debug("Add Partial hdr: %s, "QDF_MAC_ADDR_FMT, ifname,
  2521. QDF_MAC_ADDR_REF(mac_addr));
  2522. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2523. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  2524. /* IPV4 header */
  2525. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  2526. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  2527. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2528. dp_ipa_set_wdi_hdr_type(&hdr_info);
  2529. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2530. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2531. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  2532. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  2533. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2534. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  2535. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  2536. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = WLAN_IPA_META_DATA_MASK;
  2537. QDF_IPA_WDI_REG_INTF_IN_PARAMS_HANDLE(&in) = hdl;
  2538. dp_ipa_setup_iface_session_id(&in, session_id);
  2539. dp_debug("registering for session_id: %u", session_id);
  2540. /* IPV6 header */
  2541. if (is_ipv6_enabled) {
  2542. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  2543. DP_IPA_UC_WLAN_TX_HDR_LEN);
  2544. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  2545. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  2546. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  2547. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2548. }
  2549. if (wlan_ipa_is_vlan_enabled()) {
  2550. /* Add vlan specific headers if vlan supporti is enabled */
  2551. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2552. dp_ipa_set_rx1_used(&in);
  2553. qdf_ether_addr_copy(uc_tx_vlan_hdr.eth.h_source, mac_addr);
  2554. /* IPV4 Vlan header */
  2555. uc_tx_vlan_hdr.eth.h_vlan_proto = qdf_htons(ETH_P_8021Q);
  2556. uc_tx_vlan_hdr.eth.h_vlan_encapsulated_proto = qdf_htons(ETH_P_IP);
  2557. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) =
  2558. (uint8_t *)&uc_tx_vlan_hdr;
  2559. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) =
  2560. DP_IPA_UC_WLAN_TX_VLAN_HDR_LEN;
  2561. dp_ipa_set_wdi_vlan_hdr_type(&hdr_info);
  2562. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2563. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2564. dp_ipa_set_v4_vlan_hdr(&in, &hdr_info);
  2565. /* IPV6 Vlan header */
  2566. if (is_ipv6_enabled) {
  2567. qdf_mem_copy(&uc_tx_vlan_hdr_v6, &uc_tx_vlan_hdr,
  2568. DP_IPA_UC_WLAN_TX_VLAN_HDR_LEN);
  2569. uc_tx_vlan_hdr_v6.eth.h_vlan_proto =
  2570. qdf_htons(ETH_P_8021Q);
  2571. uc_tx_vlan_hdr_v6.eth.h_vlan_encapsulated_proto =
  2572. qdf_htons(ETH_P_IPV6);
  2573. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) =
  2574. (uint8_t *)&uc_tx_vlan_hdr_v6;
  2575. dp_ipa_set_v6_vlan_hdr(&in, &hdr_info);
  2576. }
  2577. }
  2578. ret = qdf_ipa_wdi_reg_intf(&in);
  2579. if (ret) {
  2580. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2581. "%s: ipa_wdi_reg_intf: register IPA interface failed: ret=%d",
  2582. __func__, ret);
  2583. return QDF_STATUS_E_FAILURE;
  2584. }
  2585. return QDF_STATUS_SUCCESS;
  2586. }
  2587. #else /* !CONFIG_IPA_WDI_UNIFIED_API */
  2588. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2589. void *ipa_i2w_cb, void *ipa_w2i_cb,
  2590. void *ipa_wdi_meter_notifier_cb,
  2591. uint32_t ipa_desc_size, void *ipa_priv,
  2592. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  2593. uint32_t *rx_pipe_handle)
  2594. {
  2595. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2596. struct dp_pdev *pdev =
  2597. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2598. struct dp_ipa_resources *ipa_res;
  2599. qdf_ipa_wdi_pipe_setup_info_t *tx;
  2600. qdf_ipa_wdi_pipe_setup_info_t *rx;
  2601. qdf_ipa_wdi_conn_in_params_t pipe_in;
  2602. qdf_ipa_wdi_conn_out_params_t pipe_out;
  2603. struct tcl_data_cmd *tcl_desc_ptr;
  2604. uint8_t *desc_addr;
  2605. uint32_t desc_size;
  2606. int ret;
  2607. if (!pdev) {
  2608. dp_err("Invalid instance");
  2609. return QDF_STATUS_E_FAILURE;
  2610. }
  2611. ipa_res = &pdev->ipa_resource;
  2612. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  2613. return QDF_STATUS_SUCCESS;
  2614. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  2615. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  2616. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  2617. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  2618. /* TX PIPE */
  2619. /*
  2620. * Transfer Ring: WBM Ring
  2621. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  2622. * Event Ring: TCL ring
  2623. * Event Ring Doorbell PA: TCL Head Pointer Address
  2624. */
  2625. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  2626. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  2627. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2628. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  2629. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  2630. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  2631. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  2632. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  2633. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  2634. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  2635. ipa_res->tx_comp_ring_base_paddr;
  2636. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  2637. ipa_res->tx_comp_ring_size;
  2638. /* WBM Tail Pointer Address */
  2639. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  2640. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  2641. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  2642. ipa_res->tx_ring_base_paddr;
  2643. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  2644. /* TCL Head Pointer Address */
  2645. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  2646. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  2647. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  2648. ipa_res->tx_num_alloc_buffer;
  2649. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  2650. /* Preprogram TCL descriptor */
  2651. desc_addr =
  2652. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  2653. desc_size = sizeof(struct tcl_data_cmd);
  2654. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  2655. tcl_desc_ptr = (struct tcl_data_cmd *)
  2656. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  2657. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  2658. HAL_RX_BUF_RBM_SW2_BM;
  2659. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  2660. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  2661. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  2662. /* RX PIPE */
  2663. /*
  2664. * Transfer Ring: REO Ring
  2665. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  2666. * Event Ring: FW ring
  2667. * Event Ring Doorbell PA: FW Head Pointer Address
  2668. */
  2669. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  2670. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  2671. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  2672. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  2673. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  2674. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  2675. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  2676. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  2677. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  2678. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  2679. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  2680. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  2681. ipa_res->rx_rdy_ring_base_paddr;
  2682. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  2683. ipa_res->rx_rdy_ring_size;
  2684. /* REO Tail Pointer Address */
  2685. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  2686. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  2687. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  2688. ipa_res->rx_refill_ring_base_paddr;
  2689. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  2690. ipa_res->rx_refill_ring_size;
  2691. /* FW Head Pointer Address */
  2692. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  2693. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  2694. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = soc->rx_pkt_tlv_size +
  2695. L3_HEADER_PADDING;
  2696. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  2697. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  2698. /* Connect WDI IPA PIPE */
  2699. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  2700. if (ret) {
  2701. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2702. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  2703. __func__, ret);
  2704. return QDF_STATUS_E_FAILURE;
  2705. }
  2706. /* IPA uC Doorbell registers */
  2707. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2708. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  2709. __func__,
  2710. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  2711. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  2712. ipa_res->tx_comp_doorbell_paddr =
  2713. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  2714. ipa_res->tx_comp_doorbell_vaddr =
  2715. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  2716. ipa_res->rx_ready_doorbell_paddr =
  2717. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  2718. soc->ipa_first_tx_db_access = true;
  2719. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  2720. soc->ipa_rx_buf_map_lock_initialized = true;
  2721. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2722. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2723. __func__,
  2724. "transfer_ring_base_pa",
  2725. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  2726. "transfer_ring_size",
  2727. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  2728. "transfer_ring_doorbell_pa",
  2729. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  2730. "event_ring_base_pa",
  2731. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  2732. "event_ring_size",
  2733. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  2734. "event_ring_doorbell_pa",
  2735. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  2736. "num_pkt_buffers",
  2737. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  2738. "tx_comp_doorbell_paddr",
  2739. (void *)ipa_res->tx_comp_doorbell_paddr);
  2740. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2741. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2742. __func__,
  2743. "transfer_ring_base_pa",
  2744. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  2745. "transfer_ring_size",
  2746. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  2747. "transfer_ring_doorbell_pa",
  2748. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  2749. "event_ring_base_pa",
  2750. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  2751. "event_ring_size",
  2752. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  2753. "event_ring_doorbell_pa",
  2754. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  2755. "num_pkt_buffers",
  2756. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  2757. "tx_comp_doorbell_paddr",
  2758. (void *)ipa_res->rx_ready_doorbell_paddr);
  2759. return QDF_STATUS_SUCCESS;
  2760. }
  2761. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  2762. qdf_ipa_client_type_t prod_client,
  2763. qdf_ipa_client_type_t cons_client,
  2764. uint8_t session_id, bool is_ipv6_enabled,
  2765. qdf_ipa_wdi_hdl_t hdl)
  2766. {
  2767. qdf_ipa_wdi_reg_intf_in_params_t in;
  2768. qdf_ipa_wdi_hdr_info_t hdr_info;
  2769. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  2770. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  2771. int ret = -EINVAL;
  2772. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2773. "%s: Add Partial hdr: %s, "QDF_MAC_ADDR_FMT,
  2774. __func__, ifname, QDF_MAC_ADDR_REF(mac_addr));
  2775. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2776. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  2777. /* IPV4 header */
  2778. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  2779. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  2780. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2781. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  2782. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2783. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2784. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  2785. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  2786. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2787. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  2788. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  2789. htonl(session_id << 16);
  2790. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  2791. /* IPV6 header */
  2792. if (is_ipv6_enabled) {
  2793. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  2794. DP_IPA_UC_WLAN_TX_HDR_LEN);
  2795. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  2796. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  2797. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  2798. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2799. }
  2800. ret = qdf_ipa_wdi_reg_intf(&in);
  2801. if (ret) {
  2802. dp_err("ipa_wdi_reg_intf: register IPA interface failed: ret=%d",
  2803. ret);
  2804. return QDF_STATUS_E_FAILURE;
  2805. }
  2806. return QDF_STATUS_SUCCESS;
  2807. }
  2808. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  2809. QDF_STATUS dp_ipa_cleanup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2810. uint32_t tx_pipe_handle, uint32_t rx_pipe_handle,
  2811. qdf_ipa_wdi_hdl_t hdl)
  2812. {
  2813. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2814. QDF_STATUS status = QDF_STATUS_SUCCESS;
  2815. struct dp_pdev *pdev;
  2816. int ret;
  2817. ret = qdf_ipa_wdi_disconn_pipes(hdl);
  2818. if (ret) {
  2819. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  2820. ret);
  2821. status = QDF_STATUS_E_FAILURE;
  2822. }
  2823. if (soc->ipa_rx_buf_map_lock_initialized) {
  2824. qdf_spinlock_destroy(&soc->ipa_rx_buf_map_lock);
  2825. soc->ipa_rx_buf_map_lock_initialized = false;
  2826. }
  2827. pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2828. if (qdf_unlikely(!pdev)) {
  2829. dp_err_rl("Invalid pdev for pdev_id %d", pdev_id);
  2830. status = QDF_STATUS_E_FAILURE;
  2831. goto exit;
  2832. }
  2833. dp_ipa_unmap_ring_doorbell_paddr(pdev);
  2834. dp_ipa_unmap_rx_alt_ring_doorbell_paddr(pdev);
  2835. exit:
  2836. return status;
  2837. }
  2838. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled,
  2839. qdf_ipa_wdi_hdl_t hdl)
  2840. {
  2841. int ret;
  2842. ret = qdf_ipa_wdi_dereg_intf(ifname, hdl);
  2843. if (ret) {
  2844. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2845. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  2846. __func__, ret);
  2847. return QDF_STATUS_E_FAILURE;
  2848. }
  2849. return QDF_STATUS_SUCCESS;
  2850. }
  2851. #ifdef IPA_SET_RESET_TX_DB_PA
  2852. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res) \
  2853. dp_ipa_set_tx_doorbell_paddr((soc), (ipa_res))
  2854. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res) \
  2855. dp_ipa_reset_tx_doorbell_pa((soc), (ipa_res))
  2856. #else
  2857. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res)
  2858. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res)
  2859. #endif
  2860. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2861. qdf_ipa_wdi_hdl_t hdl)
  2862. {
  2863. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2864. struct dp_pdev *pdev =
  2865. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2866. struct dp_ipa_resources *ipa_res;
  2867. QDF_STATUS result;
  2868. if (!pdev) {
  2869. dp_err("Invalid instance");
  2870. return QDF_STATUS_E_FAILURE;
  2871. }
  2872. ipa_res = &pdev->ipa_resource;
  2873. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  2874. DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res);
  2875. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true,
  2876. __func__, __LINE__);
  2877. result = qdf_ipa_wdi_enable_pipes(hdl);
  2878. if (result) {
  2879. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2880. "%s: Enable WDI PIPE fail, code %d",
  2881. __func__, result);
  2882. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2883. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2884. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false,
  2885. __func__, __LINE__);
  2886. return QDF_STATUS_E_FAILURE;
  2887. }
  2888. if (soc->ipa_first_tx_db_access) {
  2889. dp_ipa_tx_comp_ring_init_hp(soc, ipa_res);
  2890. soc->ipa_first_tx_db_access = false;
  2891. }
  2892. return QDF_STATUS_SUCCESS;
  2893. }
  2894. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2895. qdf_ipa_wdi_hdl_t hdl)
  2896. {
  2897. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2898. struct dp_pdev *pdev =
  2899. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2900. QDF_STATUS result;
  2901. struct dp_ipa_resources *ipa_res;
  2902. if (!pdev) {
  2903. dp_err("Invalid instance");
  2904. return QDF_STATUS_E_FAILURE;
  2905. }
  2906. ipa_res = &pdev->ipa_resource;
  2907. qdf_sleep(TX_COMP_DRAIN_WAIT_TIMEOUT_MS);
  2908. /*
  2909. * Reset the tx completion doorbell address before invoking IPA disable
  2910. * pipes API to ensure that there is no access to IPA tx doorbell
  2911. * address post disable pipes.
  2912. */
  2913. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2914. result = qdf_ipa_wdi_disable_pipes(hdl);
  2915. if (result) {
  2916. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2917. "%s: Disable WDI PIPE fail, code %d",
  2918. __func__, result);
  2919. qdf_assert_always(0);
  2920. return QDF_STATUS_E_FAILURE;
  2921. }
  2922. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2923. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false,
  2924. __func__, __LINE__);
  2925. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  2926. }
  2927. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps,
  2928. qdf_ipa_wdi_hdl_t hdl)
  2929. {
  2930. qdf_ipa_wdi_perf_profile_t profile;
  2931. QDF_STATUS result;
  2932. profile.client = client;
  2933. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  2934. result = qdf_ipa_wdi_set_perf_profile(hdl, &profile);
  2935. if (result) {
  2936. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2937. "%s: ipa_wdi_set_perf_profile fail, code %d",
  2938. __func__, result);
  2939. return QDF_STATUS_E_FAILURE;
  2940. }
  2941. return QDF_STATUS_SUCCESS;
  2942. }
  2943. /**
  2944. * dp_ipa_intrabss_send() - send IPA RX intra-bss frames
  2945. * @pdev: pdev
  2946. * @vdev: vdev
  2947. * @nbuf: skb
  2948. *
  2949. * Return: nbuf if TX fails and NULL if TX succeeds
  2950. */
  2951. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  2952. struct dp_vdev *vdev,
  2953. qdf_nbuf_t nbuf)
  2954. {
  2955. struct dp_peer *vdev_peer;
  2956. uint16_t len;
  2957. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev, DP_MOD_ID_IPA);
  2958. if (qdf_unlikely(!vdev_peer))
  2959. return nbuf;
  2960. if (qdf_unlikely(!vdev_peer->txrx_peer)) {
  2961. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2962. return nbuf;
  2963. }
  2964. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  2965. len = qdf_nbuf_len(nbuf);
  2966. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  2967. DP_PEER_PER_PKT_STATS_INC_PKT(vdev_peer->txrx_peer,
  2968. rx.intra_bss.fail, 1, len,
  2969. 0);
  2970. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2971. return nbuf;
  2972. }
  2973. DP_PEER_PER_PKT_STATS_INC_PKT(vdev_peer->txrx_peer,
  2974. rx.intra_bss.pkts, 1, len, 0);
  2975. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2976. return NULL;
  2977. }
  2978. #ifdef IPA_OPT_WIFI_DP
  2979. /**
  2980. * dp_ipa_rx_super_rule_setup()- pass cce super rule params to fw from ipa
  2981. *
  2982. * @soc_hdl: cdp soc
  2983. * @flt_params: filter tuple
  2984. *
  2985. * Return: QDF_STATUS
  2986. */
  2987. QDF_STATUS dp_ipa_rx_super_rule_setup(struct cdp_soc_t *soc_hdl,
  2988. void *flt_params)
  2989. {
  2990. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2991. return htt_h2t_rx_cce_super_rule_setup(soc->htt_handle, flt_params);
  2992. }
  2993. /**
  2994. * dp_ipa_wdi_opt_dpath_notify_flt_add_rem_cb()- send cce super rule filter
  2995. * add/remove result to ipa
  2996. *
  2997. * @flt0_rslt : result for filter0 add/remove
  2998. * @flt1_rslt : result for filter1 add/remove
  2999. *
  3000. * Return: void
  3001. */
  3002. void dp_ipa_wdi_opt_dpath_notify_flt_add_rem_cb(int flt0_rslt, int flt1_rslt)
  3003. {
  3004. wlan_ipa_wdi_opt_dpath_notify_flt_add_rem_cb(flt0_rslt, flt1_rslt);
  3005. }
  3006. int dp_ipa_pcie_link_up(struct cdp_soc_t *soc_hdl)
  3007. {
  3008. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3009. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  3010. int response = 0;
  3011. response = hif_prevent_l1((hal_soc->hif_handle));
  3012. return response;
  3013. }
  3014. void dp_ipa_pcie_link_down(struct cdp_soc_t *soc_hdl)
  3015. {
  3016. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3017. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  3018. hif_allow_l1(hal_soc->hif_handle);
  3019. }
  3020. /**
  3021. * dp_ipa_wdi_opt_dpath_notify_flt_rlsd()- send cce super rule release
  3022. * notification to ipa
  3023. *
  3024. * @flt0_rslt : result for filter0 release
  3025. * @flt1_rslt : result for filter1 release
  3026. *
  3027. *Return: void
  3028. */
  3029. void dp_ipa_wdi_opt_dpath_notify_flt_rlsd(int flt0_rslt, int flt1_rslt)
  3030. {
  3031. wlan_ipa_wdi_opt_dpath_notify_flt_rlsd(flt0_rslt, flt1_rslt);
  3032. }
  3033. /**
  3034. * dp_ipa_wdi_opt_dpath_notify_flt_rsvd()- send cce super rule reserve
  3035. * notification to ipa
  3036. *
  3037. *@is_success : result of filter reservatiom
  3038. *
  3039. *Return: void
  3040. */
  3041. void dp_ipa_wdi_opt_dpath_notify_flt_rsvd(bool is_success)
  3042. {
  3043. wlan_ipa_wdi_opt_dpath_notify_flt_rsvd(is_success);
  3044. }
  3045. #endif
  3046. #ifdef IPA_WDS_EASYMESH_FEATURE
  3047. /**
  3048. * dp_ipa_peer_check() - Check for peer for given mac
  3049. * @soc: dp soc object
  3050. * @peer_mac_addr: peer mac address
  3051. * @vdev_id: vdev id
  3052. *
  3053. * Return: true if peer is found, else false
  3054. */
  3055. static inline bool dp_ipa_peer_check(struct dp_soc *soc,
  3056. uint8_t *peer_mac_addr, uint8_t vdev_id)
  3057. {
  3058. struct dp_ast_entry *ast_entry = NULL;
  3059. struct dp_peer *peer = NULL;
  3060. qdf_spin_lock_bh(&soc->ast_lock);
  3061. ast_entry = dp_peer_ast_hash_find_soc(soc, peer_mac_addr);
  3062. if ((!ast_entry) ||
  3063. (ast_entry->delete_in_progress && !ast_entry->callback)) {
  3064. qdf_spin_unlock_bh(&soc->ast_lock);
  3065. return false;
  3066. }
  3067. peer = dp_peer_get_ref_by_id(soc, ast_entry->peer_id,
  3068. DP_MOD_ID_IPA);
  3069. if (!peer) {
  3070. qdf_spin_unlock_bh(&soc->ast_lock);
  3071. return false;
  3072. } else {
  3073. if (peer->vdev->vdev_id == vdev_id) {
  3074. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  3075. qdf_spin_unlock_bh(&soc->ast_lock);
  3076. return true;
  3077. }
  3078. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  3079. qdf_spin_unlock_bh(&soc->ast_lock);
  3080. return false;
  3081. }
  3082. }
  3083. #else
  3084. static inline bool dp_ipa_peer_check(struct dp_soc *soc,
  3085. uint8_t *peer_mac_addr, uint8_t vdev_id)
  3086. {
  3087. struct cdp_peer_info peer_info = {0};
  3088. struct dp_peer *peer = NULL;
  3089. DP_PEER_INFO_PARAMS_INIT(&peer_info, vdev_id, peer_mac_addr, false,
  3090. CDP_WILD_PEER_TYPE);
  3091. peer = dp_peer_hash_find_wrapper(soc, &peer_info, DP_MOD_ID_IPA);
  3092. if (peer) {
  3093. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  3094. return true;
  3095. } else {
  3096. return false;
  3097. }
  3098. }
  3099. #endif
  3100. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3101. qdf_nbuf_t nbuf, bool *fwd_success)
  3102. {
  3103. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3104. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  3105. DP_MOD_ID_IPA);
  3106. struct dp_pdev *pdev;
  3107. qdf_nbuf_t nbuf_copy;
  3108. uint8_t da_is_bcmc;
  3109. struct ethhdr *eh;
  3110. bool status = false;
  3111. *fwd_success = false; /* set default as failure */
  3112. /*
  3113. * WDI 3.0 skb->cb[] info from IPA driver
  3114. * skb->cb[0] = vdev_id
  3115. * skb->cb[1].bit#1 = da_is_bcmc
  3116. */
  3117. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  3118. if (qdf_unlikely(!vdev))
  3119. return false;
  3120. pdev = vdev->pdev;
  3121. if (qdf_unlikely(!pdev))
  3122. goto out;
  3123. /* no fwd for station mode and just pass up to stack */
  3124. if (vdev->opmode == wlan_op_mode_sta)
  3125. goto out;
  3126. if (da_is_bcmc) {
  3127. nbuf_copy = qdf_nbuf_copy(nbuf);
  3128. if (!nbuf_copy)
  3129. goto out;
  3130. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  3131. qdf_nbuf_free(nbuf_copy);
  3132. else
  3133. *fwd_success = true;
  3134. /* return false to pass original pkt up to stack */
  3135. goto out;
  3136. }
  3137. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  3138. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  3139. goto out;
  3140. if (!dp_ipa_peer_check(soc, eh->h_dest, vdev->vdev_id))
  3141. goto out;
  3142. if (!dp_ipa_peer_check(soc, eh->h_source, vdev->vdev_id))
  3143. goto out;
  3144. /*
  3145. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  3146. * Need to add skb to internal tracking table to avoid nbuf memory
  3147. * leak check for unallocated skb.
  3148. */
  3149. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  3150. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  3151. qdf_nbuf_free(nbuf);
  3152. else
  3153. *fwd_success = true;
  3154. status = true;
  3155. out:
  3156. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  3157. return status;
  3158. }
  3159. #ifdef MDM_PLATFORM
  3160. bool dp_ipa_is_mdm_platform(void)
  3161. {
  3162. return true;
  3163. }
  3164. #else
  3165. bool dp_ipa_is_mdm_platform(void)
  3166. {
  3167. return false;
  3168. }
  3169. #endif
  3170. /**
  3171. * dp_ipa_frag_nbuf_linearize() - linearize nbuf for IPA
  3172. * @soc: soc
  3173. * @nbuf: source skb
  3174. *
  3175. * Return: new nbuf if success and otherwise NULL
  3176. */
  3177. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  3178. qdf_nbuf_t nbuf)
  3179. {
  3180. uint8_t *src_nbuf_data;
  3181. uint8_t *dst_nbuf_data;
  3182. qdf_nbuf_t dst_nbuf;
  3183. qdf_nbuf_t temp_nbuf = nbuf;
  3184. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  3185. bool is_nbuf_head = true;
  3186. uint32_t copy_len = 0;
  3187. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  3188. RX_BUFFER_RESERVATION,
  3189. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  3190. if (!dst_nbuf) {
  3191. dp_err_rl("nbuf allocate fail");
  3192. return NULL;
  3193. }
  3194. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  3195. qdf_nbuf_free(dst_nbuf);
  3196. dp_err_rl("nbuf is jumbo data");
  3197. return NULL;
  3198. }
  3199. /* prepeare to copy all data into new skb */
  3200. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  3201. while (temp_nbuf) {
  3202. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  3203. /* first head nbuf */
  3204. if (is_nbuf_head) {
  3205. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  3206. soc->rx_pkt_tlv_size);
  3207. /* leave extra 2 bytes L3_HEADER_PADDING */
  3208. dst_nbuf_data += (soc->rx_pkt_tlv_size +
  3209. L3_HEADER_PADDING);
  3210. src_nbuf_data += soc->rx_pkt_tlv_size;
  3211. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  3212. soc->rx_pkt_tlv_size;
  3213. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  3214. is_nbuf_head = false;
  3215. } else {
  3216. copy_len = qdf_nbuf_len(temp_nbuf);
  3217. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  3218. }
  3219. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  3220. dst_nbuf_data += copy_len;
  3221. }
  3222. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  3223. /* copy is done, free original nbuf */
  3224. qdf_nbuf_free(nbuf);
  3225. return dst_nbuf;
  3226. }
  3227. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  3228. {
  3229. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  3230. return nbuf;
  3231. /* WLAN IPA is run-time disabled */
  3232. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  3233. return nbuf;
  3234. if (!qdf_nbuf_is_frag(nbuf))
  3235. return nbuf;
  3236. /* linearize skb for IPA */
  3237. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  3238. }
  3239. QDF_STATUS dp_ipa_tx_buf_smmu_mapping(
  3240. struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  3241. const char *func, uint32_t line)
  3242. {
  3243. QDF_STATUS ret;
  3244. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3245. struct dp_pdev *pdev =
  3246. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  3247. if (!pdev) {
  3248. dp_err("%s invalid instance", __func__);
  3249. return QDF_STATUS_E_FAILURE;
  3250. }
  3251. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  3252. dp_debug("SMMU S1 disabled");
  3253. return QDF_STATUS_SUCCESS;
  3254. }
  3255. ret = __dp_ipa_tx_buf_smmu_mapping(soc, pdev, true, func, line);
  3256. if (ret)
  3257. return ret;
  3258. ret = dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, true, func, line);
  3259. if (ret)
  3260. __dp_ipa_tx_buf_smmu_mapping(soc, pdev, false, func, line);
  3261. return ret;
  3262. }
  3263. QDF_STATUS dp_ipa_tx_buf_smmu_unmapping(
  3264. struct cdp_soc_t *soc_hdl, uint8_t pdev_id, const char *func,
  3265. uint32_t line)
  3266. {
  3267. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3268. struct dp_pdev *pdev =
  3269. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  3270. if (!pdev) {
  3271. dp_err("%s invalid instance", __func__);
  3272. return QDF_STATUS_E_FAILURE;
  3273. }
  3274. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  3275. dp_debug("SMMU S1 disabled");
  3276. return QDF_STATUS_SUCCESS;
  3277. }
  3278. if (__dp_ipa_tx_buf_smmu_mapping(soc, pdev, false, func, line) ||
  3279. dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, false, func, line))
  3280. return QDF_STATUS_E_FAILURE;
  3281. return QDF_STATUS_SUCCESS;
  3282. }
  3283. #ifdef IPA_WDS_EASYMESH_FEATURE
  3284. QDF_STATUS dp_ipa_ast_create(struct cdp_soc_t *soc_hdl,
  3285. qdf_ipa_ast_info_type_t *data)
  3286. {
  3287. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3288. uint8_t *rx_tlv_hdr;
  3289. struct dp_peer *peer;
  3290. struct hal_rx_msdu_metadata msdu_metadata;
  3291. qdf_ipa_ast_info_type_t *ast_info;
  3292. if (!data) {
  3293. dp_err("Data is NULL !!!");
  3294. return QDF_STATUS_E_FAILURE;
  3295. }
  3296. ast_info = data;
  3297. rx_tlv_hdr = qdf_nbuf_data(ast_info->skb);
  3298. peer = dp_peer_get_ref_by_id(soc, ast_info->ta_peer_id,
  3299. DP_MOD_ID_IPA);
  3300. if (!peer) {
  3301. dp_err("Peer is NULL !!!!");
  3302. return QDF_STATUS_E_FAILURE;
  3303. }
  3304. hal_rx_msdu_metadata_get(soc->hal_soc, rx_tlv_hdr, &msdu_metadata);
  3305. dp_rx_ipa_wds_srcport_learn(soc, peer, ast_info->skb, msdu_metadata,
  3306. ast_info->mac_addr_ad4_valid,
  3307. ast_info->first_msdu_in_mpdu_flag);
  3308. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  3309. return QDF_STATUS_SUCCESS;
  3310. }
  3311. #endif
  3312. #ifdef QCA_ENHANCED_STATS_SUPPORT
  3313. QDF_STATUS dp_ipa_update_peer_rx_stats(struct cdp_soc_t *soc,
  3314. uint8_t vdev_id, uint8_t *peer_mac,
  3315. qdf_nbuf_t nbuf)
  3316. {
  3317. struct dp_peer *peer = dp_peer_find_hash_find((struct dp_soc *)soc,
  3318. peer_mac, 0, vdev_id,
  3319. DP_MOD_ID_IPA);
  3320. struct dp_txrx_peer *txrx_peer;
  3321. uint8_t da_is_bcmc;
  3322. qdf_ether_header_t *eh;
  3323. if (!peer)
  3324. return QDF_STATUS_E_FAILURE;
  3325. txrx_peer = dp_get_txrx_peer(peer);
  3326. if (!txrx_peer) {
  3327. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  3328. return QDF_STATUS_E_FAILURE;
  3329. }
  3330. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  3331. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  3332. if (da_is_bcmc) {
  3333. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.multicast, 1,
  3334. qdf_nbuf_len(nbuf), 0);
  3335. if (QDF_IS_ADDR_BROADCAST(eh->ether_dhost))
  3336. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer, rx.bcast,
  3337. 1, qdf_nbuf_len(nbuf), 0);
  3338. }
  3339. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  3340. return QDF_STATUS_SUCCESS;
  3341. }
  3342. void
  3343. dp_peer_aggregate_tid_stats(struct dp_peer *peer)
  3344. {
  3345. uint8_t i = 0;
  3346. struct dp_rx_tid *rx_tid = NULL;
  3347. struct cdp_pkt_info rx_total = {0};
  3348. struct dp_txrx_peer *txrx_peer = NULL;
  3349. if (!peer->rx_tid)
  3350. return;
  3351. txrx_peer = dp_get_txrx_peer(peer);
  3352. if (!txrx_peer)
  3353. return;
  3354. for (i = 0; i < DP_MAX_TIDS; i++) {
  3355. rx_tid = &peer->rx_tid[i];
  3356. rx_total.num += rx_tid->rx_msdu_cnt.num;
  3357. rx_total.bytes += rx_tid->rx_msdu_cnt.bytes;
  3358. }
  3359. DP_PEER_PER_PKT_STATS_UPD(txrx_peer, rx.rx_total.num,
  3360. rx_total.num, 0);
  3361. DP_PEER_PER_PKT_STATS_UPD(txrx_peer, rx.rx_total.bytes,
  3362. rx_total.bytes, 0);
  3363. }
  3364. /**
  3365. * dp_ipa_update_vdev_stats(): update vdev stats
  3366. * @soc: soc handle
  3367. * @srcobj: DP_PEER object
  3368. * @arg: point to vdev stats structure
  3369. *
  3370. * Return: void
  3371. */
  3372. static inline
  3373. void dp_ipa_update_vdev_stats(struct dp_soc *soc, struct dp_peer *srcobj,
  3374. void *arg)
  3375. {
  3376. dp_peer_aggregate_tid_stats(srcobj);
  3377. dp_update_vdev_stats(soc, srcobj, arg);
  3378. }
  3379. /**
  3380. * dp_ipa_aggregate_vdev_stats - Aggregate vdev_stats
  3381. * @vdev: Data path vdev
  3382. * @vdev_stats: buffer to hold vdev stats
  3383. *
  3384. * Return: void
  3385. */
  3386. static inline
  3387. void dp_ipa_aggregate_vdev_stats(struct dp_vdev *vdev,
  3388. struct cdp_vdev_stats *vdev_stats)
  3389. {
  3390. struct dp_soc *soc = NULL;
  3391. if (!vdev || !vdev->pdev)
  3392. return;
  3393. soc = vdev->pdev->soc;
  3394. dp_update_vdev_ingress_stats(vdev);
  3395. qdf_mem_copy(vdev_stats, &vdev->stats, sizeof(vdev->stats));
  3396. dp_vdev_iterate_peer(vdev, dp_ipa_update_vdev_stats, vdev_stats,
  3397. DP_MOD_ID_GENERIC_STATS);
  3398. dp_update_vdev_rate_stats(vdev_stats, &vdev->stats);
  3399. vdev_stats->tx.ucast.num = vdev_stats->tx.tx_ucast_total.num;
  3400. vdev_stats->tx.ucast.bytes = vdev_stats->tx.tx_ucast_total.bytes;
  3401. vdev_stats->tx.tx_success.num = vdev_stats->tx.tx_ucast_success.num;
  3402. vdev_stats->tx.tx_success.bytes = vdev_stats->tx.tx_ucast_success.bytes;
  3403. if (vdev_stats->rx.rx_total.num >= vdev_stats->rx.multicast.num)
  3404. vdev_stats->rx.unicast.num = vdev_stats->rx.rx_total.num -
  3405. vdev_stats->rx.multicast.num;
  3406. if (vdev_stats->rx.rx_total.bytes >= vdev_stats->rx.multicast.bytes)
  3407. vdev_stats->rx.unicast.bytes = vdev_stats->rx.rx_total.bytes -
  3408. vdev_stats->rx.multicast.bytes;
  3409. vdev_stats->rx.to_stack.num = vdev_stats->rx.rx_total.num;
  3410. vdev_stats->rx.to_stack.bytes = vdev_stats->rx.rx_total.bytes;
  3411. }
  3412. /**
  3413. * dp_ipa_aggregate_pdev_stats - Aggregate pdev stats
  3414. * @pdev: Data path pdev
  3415. *
  3416. * Return: void
  3417. */
  3418. static inline
  3419. void dp_ipa_aggregate_pdev_stats(struct dp_pdev *pdev)
  3420. {
  3421. struct dp_vdev *vdev = NULL;
  3422. struct dp_soc *soc;
  3423. struct cdp_vdev_stats *vdev_stats =
  3424. qdf_mem_malloc_atomic(sizeof(struct cdp_vdev_stats));
  3425. if (!vdev_stats) {
  3426. dp_err("%pK: DP alloc failure - unable to get alloc vdev stats",
  3427. pdev->soc);
  3428. return;
  3429. }
  3430. soc = pdev->soc;
  3431. qdf_mem_zero(&pdev->stats.tx, sizeof(pdev->stats.tx));
  3432. qdf_mem_zero(&pdev->stats.rx, sizeof(pdev->stats.rx));
  3433. qdf_mem_zero(&pdev->stats.tx_i, sizeof(pdev->stats.tx_i));
  3434. qdf_mem_zero(&pdev->stats.rx_i, sizeof(pdev->stats.rx_i));
  3435. qdf_spin_lock_bh(&pdev->vdev_list_lock);
  3436. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  3437. dp_ipa_aggregate_vdev_stats(vdev, vdev_stats);
  3438. dp_update_pdev_stats(pdev, vdev_stats);
  3439. dp_update_pdev_ingress_stats(pdev, vdev);
  3440. }
  3441. qdf_spin_unlock_bh(&pdev->vdev_list_lock);
  3442. qdf_mem_free(vdev_stats);
  3443. }
  3444. /**
  3445. * dp_ipa_get_peer_stats - Get peer stats
  3446. * @peer: Data path peer
  3447. * @peer_stats: buffer to hold peer stats
  3448. *
  3449. * Return: void
  3450. */
  3451. static
  3452. void dp_ipa_get_peer_stats(struct dp_peer *peer,
  3453. struct cdp_peer_stats *peer_stats)
  3454. {
  3455. dp_peer_aggregate_tid_stats(peer);
  3456. dp_get_peer_stats(peer, peer_stats);
  3457. peer_stats->tx.tx_success.num =
  3458. peer_stats->tx.tx_ucast_success.num;
  3459. peer_stats->tx.tx_success.bytes =
  3460. peer_stats->tx.tx_ucast_success.bytes;
  3461. peer_stats->tx.ucast.num =
  3462. peer_stats->tx.tx_ucast_total.num;
  3463. peer_stats->tx.ucast.bytes =
  3464. peer_stats->tx.tx_ucast_total.bytes;
  3465. if (peer_stats->rx.rx_total.num >= peer_stats->rx.multicast.num)
  3466. peer_stats->rx.unicast.num = peer_stats->rx.rx_total.num -
  3467. peer_stats->rx.multicast.num;
  3468. if (peer_stats->rx.rx_total.bytes >= peer_stats->rx.multicast.bytes)
  3469. peer_stats->rx.unicast.bytes = peer_stats->rx.rx_total.bytes -
  3470. peer_stats->rx.multicast.bytes;
  3471. }
  3472. QDF_STATUS
  3473. dp_ipa_txrx_get_pdev_stats(struct cdp_soc_t *soc, uint8_t pdev_id,
  3474. struct cdp_pdev_stats *pdev_stats)
  3475. {
  3476. struct dp_pdev *pdev =
  3477. dp_get_pdev_from_soc_pdev_id_wifi3((struct dp_soc *)soc,
  3478. pdev_id);
  3479. if (!pdev)
  3480. return QDF_STATUS_E_FAILURE;
  3481. dp_ipa_aggregate_pdev_stats(pdev);
  3482. qdf_mem_copy(pdev_stats, &pdev->stats, sizeof(struct cdp_pdev_stats));
  3483. return QDF_STATUS_SUCCESS;
  3484. }
  3485. int dp_ipa_txrx_get_vdev_stats(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3486. void *buf, bool is_aggregate)
  3487. {
  3488. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3489. struct cdp_vdev_stats *vdev_stats;
  3490. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  3491. DP_MOD_ID_IPA);
  3492. if (!vdev)
  3493. return 1;
  3494. vdev_stats = (struct cdp_vdev_stats *)buf;
  3495. dp_ipa_aggregate_vdev_stats(vdev, buf);
  3496. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  3497. return 0;
  3498. }
  3499. QDF_STATUS dp_ipa_txrx_get_peer_stats(struct cdp_soc_t *soc, uint8_t vdev_id,
  3500. uint8_t *peer_mac,
  3501. struct cdp_peer_stats *peer_stats)
  3502. {
  3503. struct dp_peer *peer = NULL;
  3504. struct cdp_peer_info peer_info = { 0 };
  3505. DP_PEER_INFO_PARAMS_INIT(&peer_info, vdev_id, peer_mac, false,
  3506. CDP_WILD_PEER_TYPE);
  3507. peer = dp_peer_hash_find_wrapper((struct dp_soc *)soc, &peer_info,
  3508. DP_MOD_ID_IPA);
  3509. qdf_mem_zero(peer_stats, sizeof(struct cdp_peer_stats));
  3510. if (!peer)
  3511. return QDF_STATUS_E_FAILURE;
  3512. dp_ipa_get_peer_stats(peer, peer_stats);
  3513. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  3514. return QDF_STATUS_SUCCESS;
  3515. }
  3516. #endif
  3517. /**
  3518. * dp_ipa_get_wdi_version() - Get WDI version
  3519. * @soc_hdl: data path soc handle
  3520. * @wdi_ver: Out parameter for wdi version
  3521. *
  3522. * Get WDI version based on soc arch
  3523. *
  3524. * Return: None
  3525. */
  3526. void dp_ipa_get_wdi_version(struct cdp_soc_t *soc_hdl, uint8_t *wdi_ver)
  3527. {
  3528. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3529. if (soc->arch_ops.ipa_get_wdi_ver)
  3530. soc->arch_ops.ipa_get_wdi_ver(wdi_ver);
  3531. else
  3532. *wdi_ver = IPA_WDI_3;
  3533. }
  3534. #endif