hal_6750.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060
  1. /*
  2. * Copyright (c) 2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  36. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  37. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  40. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  43. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  56. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  57. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  58. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  59. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  60. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  61. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  62. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  64. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  66. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  67. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  69. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  79. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  106. #include "hal_6750_tx.h"
  107. #include "hal_6750_rx.h"
  108. #include <hal_generic_api.h>
  109. #include <hal_wbm.h>
  110. /*
  111. * hal_rx_msdu_start_nss_get_6750(): API to get the NSS
  112. * Interval from rx_msdu_start
  113. *
  114. * @buf: pointer to the start of RX PKT TLV header
  115. * Return: uint32_t(nss)
  116. */
  117. static uint32_t
  118. hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
  119. {
  120. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  121. struct rx_msdu_start *msdu_start =
  122. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  123. uint8_t mimo_ss_bitmap;
  124. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  125. return qdf_get_hweight8(mimo_ss_bitmap);
  126. }
  127. /**
  128. * hal_rx_mon_hw_desc_get_mpdu_status_6750(): Retrieve MPDU status
  129. *
  130. * @ hw_desc_addr: Start address of Rx HW TLVs
  131. * @ rs: Status for monitor mode
  132. *
  133. * Return: void
  134. */
  135. static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
  136. struct mon_rx_status *rs)
  137. {
  138. struct rx_msdu_start *rx_msdu_start;
  139. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  140. uint32_t reg_value;
  141. const uint32_t sgi_hw_to_cdp[] = {
  142. CDP_SGI_0_8_US,
  143. CDP_SGI_0_4_US,
  144. CDP_SGI_1_6_US,
  145. CDP_SGI_3_2_US,
  146. };
  147. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  148. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  149. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  150. RX_MSDU_START_5, USER_RSSI);
  151. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  152. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  153. rs->sgi = sgi_hw_to_cdp[reg_value];
  154. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  155. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  156. /* TODO: rs->beamformed should be set for SU beamforming also */
  157. }
  158. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  159. static uint32_t hal_get_link_desc_size_6750(void)
  160. {
  161. return LINK_DESC_SIZE;
  162. }
  163. /*
  164. * hal_rx_get_tlv_6750(): API to get the tlv
  165. *
  166. * @rx_tlv: TLV data extracted from the rx packet
  167. * Return: uint8_t
  168. */
  169. static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
  170. {
  171. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  172. }
  173. /**
  174. * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
  175. * - process other receive info TLV
  176. * @rx_tlv_hdr: pointer to TLV header
  177. * @ppdu_info: pointer to ppdu_info
  178. *
  179. * Return: None
  180. */
  181. static
  182. void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
  183. void *ppdu_info_handle)
  184. {
  185. uint32_t tlv_tag, tlv_len;
  186. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  187. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  188. void *other_tlv_hdr = NULL;
  189. void *other_tlv = NULL;
  190. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  191. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  192. temp_len = 0;
  193. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  194. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  195. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  196. temp_len += other_tlv_len;
  197. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  198. switch (other_tlv_tag) {
  199. default:
  200. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  201. "%s unhandled TLV type: %d, TLV len:%d",
  202. __func__, other_tlv_tag, other_tlv_len);
  203. break;
  204. }
  205. }
  206. /**
  207. * hal_rx_dump_msdu_start_tlv_6750() : dump RX msdu_start TLV in structured
  208. * human readable format.
  209. * @ msdu_start: pointer the msdu_start TLV in pkt.
  210. * @ dbg_level: log level.
  211. *
  212. * Return: void
  213. */
  214. static void hal_rx_dump_msdu_start_tlv_6750(void *msdustart, uint8_t dbg_level)
  215. {
  216. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  217. hal_verbose_debug(
  218. "rx_msdu_start tlv (1/2) - "
  219. "rxpcu_mpdu_filter_in_category: %x "
  220. "sw_frame_group_id: %x "
  221. "phy_ppdu_id: %x "
  222. "msdu_length: %x "
  223. "ipsec_esp: %x "
  224. "l3_offset: %x "
  225. "ipsec_ah: %x "
  226. "l4_offset: %x "
  227. "msdu_number: %x "
  228. "decap_format: %x "
  229. "ipv4_proto: %x "
  230. "ipv6_proto: %x "
  231. "tcp_proto: %x "
  232. "udp_proto: %x "
  233. "ip_frag: %x "
  234. "tcp_only_ack: %x "
  235. "da_is_bcast_mcast: %x "
  236. "ip4_protocol_ip6_next_header: %x "
  237. "toeplitz_hash_2_or_4: %x "
  238. "flow_id_toeplitz: %x "
  239. "user_rssi: %x "
  240. "pkt_type: %x "
  241. "stbc: %x "
  242. "sgi: %x "
  243. "rate_mcs: %x "
  244. "receive_bandwidth: %x "
  245. "reception_type: %x "
  246. "ppdu_start_timestamp: %u ",
  247. msdu_start->rxpcu_mpdu_filter_in_category,
  248. msdu_start->sw_frame_group_id,
  249. msdu_start->phy_ppdu_id,
  250. msdu_start->msdu_length,
  251. msdu_start->ipsec_esp,
  252. msdu_start->l3_offset,
  253. msdu_start->ipsec_ah,
  254. msdu_start->l4_offset,
  255. msdu_start->msdu_number,
  256. msdu_start->decap_format,
  257. msdu_start->ipv4_proto,
  258. msdu_start->ipv6_proto,
  259. msdu_start->tcp_proto,
  260. msdu_start->udp_proto,
  261. msdu_start->ip_frag,
  262. msdu_start->tcp_only_ack,
  263. msdu_start->da_is_bcast_mcast,
  264. msdu_start->ip4_protocol_ip6_next_header,
  265. msdu_start->toeplitz_hash_2_or_4,
  266. msdu_start->flow_id_toeplitz,
  267. msdu_start->user_rssi,
  268. msdu_start->pkt_type,
  269. msdu_start->stbc,
  270. msdu_start->sgi,
  271. msdu_start->rate_mcs,
  272. msdu_start->receive_bandwidth,
  273. msdu_start->reception_type,
  274. msdu_start->ppdu_start_timestamp);
  275. hal_verbose_debug(
  276. "rx_msdu_start tlv (2/2) - "
  277. "sw_phy_meta_data: %x ",
  278. msdu_start->sw_phy_meta_data);
  279. }
  280. /**
  281. * hal_rx_dump_msdu_end_tlv_6750: dump RX msdu_end TLV in structured
  282. * human readable format.
  283. * @ msdu_end: pointer the msdu_end TLV in pkt.
  284. * @ dbg_level: log level.
  285. *
  286. * Return: void
  287. */
  288. static void hal_rx_dump_msdu_end_tlv_6750(void *msduend,
  289. uint8_t dbg_level)
  290. {
  291. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  292. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  293. "rx_msdu_end tlv (1/3) - "
  294. "rxpcu_mpdu_filter_in_category: %x "
  295. "sw_frame_group_id: %x "
  296. "phy_ppdu_id: %x "
  297. "ip_hdr_chksum: %x "
  298. "tcp_udp_chksum: %x "
  299. "key_id_octet: %x "
  300. "cce_super_rule: %x "
  301. "cce_classify_not_done_truncat: %x "
  302. "cce_classify_not_done_cce_dis: %x "
  303. "reported_mpdu_length: %x "
  304. "first_msdu: %x "
  305. "last_msdu: %x "
  306. "sa_idx_timeout: %x "
  307. "da_idx_timeout: %x "
  308. "msdu_limit_error: %x "
  309. "flow_idx_timeout: %x "
  310. "flow_idx_invalid: %x "
  311. "wifi_parser_error: %x "
  312. "amsdu_parser_error: %x",
  313. msdu_end->rxpcu_mpdu_filter_in_category,
  314. msdu_end->sw_frame_group_id,
  315. msdu_end->phy_ppdu_id,
  316. msdu_end->ip_hdr_chksum,
  317. msdu_end->tcp_udp_chksum,
  318. msdu_end->key_id_octet,
  319. msdu_end->cce_super_rule,
  320. msdu_end->cce_classify_not_done_truncate,
  321. msdu_end->cce_classify_not_done_cce_dis,
  322. msdu_end->reported_mpdu_length,
  323. msdu_end->first_msdu,
  324. msdu_end->last_msdu,
  325. msdu_end->sa_idx_timeout,
  326. msdu_end->da_idx_timeout,
  327. msdu_end->msdu_limit_error,
  328. msdu_end->flow_idx_timeout,
  329. msdu_end->flow_idx_invalid,
  330. msdu_end->wifi_parser_error,
  331. msdu_end->amsdu_parser_error);
  332. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  333. "rx_msdu_end tlv (2/3)- "
  334. "sa_is_valid: %x "
  335. "da_is_valid: %x "
  336. "da_is_mcbc: %x "
  337. "l3_header_padding: %x "
  338. "ipv6_options_crc: %x "
  339. "tcp_seq_number: %x "
  340. "tcp_ack_number: %x "
  341. "tcp_flag: %x "
  342. "lro_eligible: %x "
  343. "window_size: %x "
  344. "da_offset: %x "
  345. "sa_offset: %x "
  346. "da_offset_valid: %x "
  347. "sa_offset_valid: %x "
  348. "rule_indication_31_0: %x "
  349. "rule_indication_63_32: %x "
  350. "sa_idx: %x "
  351. "da_idx: %x "
  352. "msdu_drop: %x "
  353. "reo_destination_indication: %x "
  354. "flow_idx: %x "
  355. "fse_metadata: %x "
  356. "cce_metadata: %x "
  357. "sa_sw_peer_id: %x ",
  358. msdu_end->sa_is_valid,
  359. msdu_end->da_is_valid,
  360. msdu_end->da_is_mcbc,
  361. msdu_end->l3_header_padding,
  362. msdu_end->ipv6_options_crc,
  363. msdu_end->tcp_seq_number,
  364. msdu_end->tcp_ack_number,
  365. msdu_end->tcp_flag,
  366. msdu_end->lro_eligible,
  367. msdu_end->window_size,
  368. msdu_end->da_offset,
  369. msdu_end->sa_offset,
  370. msdu_end->da_offset_valid,
  371. msdu_end->sa_offset_valid,
  372. msdu_end->rule_indication_31_0,
  373. msdu_end->rule_indication_63_32,
  374. msdu_end->sa_idx,
  375. msdu_end->da_idx_or_sw_peer_id,
  376. msdu_end->msdu_drop,
  377. msdu_end->reo_destination_indication,
  378. msdu_end->flow_idx,
  379. msdu_end->fse_metadata,
  380. msdu_end->cce_metadata,
  381. msdu_end->sa_sw_peer_id);
  382. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  383. "rx_msdu_end tlv (3/3)"
  384. "aggregation_count %x "
  385. "flow_aggregation_continuation %x "
  386. "fisa_timeout %x "
  387. "cumulative_l4_checksum %x "
  388. "cumulative_ip_length %x",
  389. msdu_end->aggregation_count,
  390. msdu_end->flow_aggregation_continuation,
  391. msdu_end->fisa_timeout,
  392. msdu_end->cumulative_l4_checksum,
  393. msdu_end->cumulative_ip_length);
  394. }
  395. /*
  396. * Get tid from RX_MPDU_START
  397. */
  398. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  399. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  400. RX_MPDU_INFO_7_TID_OFFSET)), \
  401. RX_MPDU_INFO_7_TID_MASK, \
  402. RX_MPDU_INFO_7_TID_LSB))
  403. static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
  404. {
  405. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  406. struct rx_mpdu_start *mpdu_start =
  407. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  408. uint32_t tid;
  409. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  410. return tid;
  411. }
  412. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  413. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  414. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  415. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  416. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  417. /*
  418. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  419. * Interval from rx_msdu_start
  420. *
  421. * @buf: pointer to the start of RX PKT TLV header
  422. * Return: uint32_t(reception_type)
  423. */
  424. static
  425. uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
  426. {
  427. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  428. struct rx_msdu_start *msdu_start =
  429. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  430. uint32_t reception_type;
  431. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  432. return reception_type;
  433. }
  434. /**
  435. * hal_rx_msdu_end_da_idx_get_6750: API to get da_idx
  436. * from rx_msdu_end TLV
  437. *
  438. * @ buf: pointer to the start of RX PKT TLV headers
  439. * Return: da index
  440. */
  441. static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
  442. {
  443. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  444. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  445. uint16_t da_idx;
  446. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  447. return da_idx;
  448. }
  449. /**
  450. * hal_rx_get_rx_fragment_number_6750(): Function to retrieve rx fragment number
  451. *
  452. * @nbuf: Network buffer
  453. * Returns: rx fragment number
  454. */
  455. static
  456. uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
  457. {
  458. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  459. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  460. /* Return first 4 bits as fragment number */
  461. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  462. DOT11_SEQ_FRAG_MASK);
  463. }
  464. /**
  465. * hal_rx_msdu_end_da_is_mcbc_get_6750(): API to check if pkt is MCBC
  466. * from rx_msdu_end TLV
  467. *
  468. * @ buf: pointer to the start of RX PKT TLV headers
  469. * Return: da_is_mcbc
  470. */
  471. static uint8_t
  472. hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
  473. {
  474. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  475. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  476. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  477. }
  478. /**
  479. * hal_rx_msdu_end_sa_is_valid_get_6750(): API to get_6750 the
  480. * sa_is_valid bit from rx_msdu_end TLV
  481. *
  482. * @ buf: pointer to the start of RX PKT TLV headers
  483. * Return: sa_is_valid bit
  484. */
  485. static uint8_t
  486. hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
  487. {
  488. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  489. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  490. uint8_t sa_is_valid;
  491. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  492. return sa_is_valid;
  493. }
  494. /**
  495. * hal_rx_msdu_end_sa_idx_get_6750(): API to get_6750 the
  496. * sa_idx from rx_msdu_end TLV
  497. *
  498. * @ buf: pointer to the start of RX PKT TLV headers
  499. * Return: sa_idx (SA AST index)
  500. */
  501. static
  502. uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
  503. {
  504. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  505. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  506. uint16_t sa_idx;
  507. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  508. return sa_idx;
  509. }
  510. /**
  511. * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
  512. *
  513. * @hal_soc_hdl: hal_soc handle
  514. * @hw_desc_addr: hardware descriptor address
  515. *
  516. * Return: 0 - success/ non-zero failure
  517. */
  518. static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
  519. {
  520. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  521. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  522. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  523. }
  524. /**
  525. * hal_rx_msdu_end_l3_hdr_padding_get_6750(): API to get_6750 the
  526. * l3_header padding from rx_msdu_end TLV
  527. *
  528. * @ buf: pointer to the start of RX PKT TLV headers
  529. * Return: number of l3 header padding bytes
  530. */
  531. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
  532. {
  533. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  534. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  535. uint32_t l3_header_padding;
  536. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  537. return l3_header_padding;
  538. }
  539. /*
  540. * @ hal_rx_encryption_info_valid_6750: Returns encryption type.
  541. *
  542. * @ buf: rx_tlv_hdr of the received packet
  543. * @ Return: encryption type
  544. */
  545. static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
  546. {
  547. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  548. struct rx_mpdu_start *mpdu_start =
  549. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  550. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  551. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  552. return encryption_info;
  553. }
  554. /*
  555. * @ hal_rx_print_pn_6750: Prints the PN of rx packet.
  556. *
  557. * @ buf: rx_tlv_hdr of the received packet
  558. * @ Return: void
  559. */
  560. static void hal_rx_print_pn_6750(uint8_t *buf)
  561. {
  562. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  563. struct rx_mpdu_start *mpdu_start =
  564. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  565. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  566. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  567. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  568. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  569. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  570. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  571. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  572. }
  573. /**
  574. * hal_rx_msdu_end_first_msdu_get_6750: API to get first msdu status
  575. * from rx_msdu_end TLV
  576. *
  577. * @ buf: pointer to the start of RX PKT TLV headers
  578. * Return: first_msdu
  579. */
  580. static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
  581. {
  582. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  583. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  584. uint8_t first_msdu;
  585. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  586. return first_msdu;
  587. }
  588. /**
  589. * hal_rx_msdu_end_da_is_valid_get_6750: API to check if da is valid
  590. * from rx_msdu_end TLV
  591. *
  592. * @ buf: pointer to the start of RX PKT TLV headers
  593. * Return: da_is_valid
  594. */
  595. static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
  596. {
  597. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  598. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  599. uint8_t da_is_valid;
  600. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  601. return da_is_valid;
  602. }
  603. /**
  604. * hal_rx_msdu_end_last_msdu_get_6750: API to get last msdu status
  605. * from rx_msdu_end TLV
  606. *
  607. * @ buf: pointer to the start of RX PKT TLV headers
  608. * Return: last_msdu
  609. */
  610. static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
  611. {
  612. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  613. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  614. uint8_t last_msdu;
  615. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  616. return last_msdu;
  617. }
  618. /*
  619. * hal_rx_get_mpdu_mac_ad4_valid_6750(): Retrieves if mpdu 4th addr is valid
  620. *
  621. * @nbuf: Network buffer
  622. * Returns: value of mpdu 4th address valid field
  623. */
  624. static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
  625. {
  626. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  627. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  628. bool ad4_valid = 0;
  629. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  630. return ad4_valid;
  631. }
  632. /**
  633. * hal_rx_mpdu_start_sw_peer_id_get_6750: Retrieve sw peer_id
  634. * @buf: network buffer
  635. *
  636. * Return: sw peer_id
  637. */
  638. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
  639. {
  640. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  641. struct rx_mpdu_start *mpdu_start =
  642. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  643. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  644. &mpdu_start->rx_mpdu_info_details);
  645. }
  646. /**
  647. * hal_rx_mpdu_get_to_ds_6750(): API to get the tods info
  648. * from rx_mpdu_start
  649. *
  650. * @buf: pointer to the start of RX PKT TLV header
  651. * Return: uint32_t(to_ds)
  652. */
  653. static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
  654. {
  655. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  656. struct rx_mpdu_start *mpdu_start =
  657. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  658. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  659. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  660. }
  661. /*
  662. * hal_rx_mpdu_get_fr_ds_6750(): API to get the from ds info
  663. * from rx_mpdu_start
  664. *
  665. * @buf: pointer to the start of RX PKT TLV header
  666. * Return: uint32_t(fr_ds)
  667. */
  668. static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
  669. {
  670. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  671. struct rx_mpdu_start *mpdu_start =
  672. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  673. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  674. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  675. }
  676. /*
  677. * hal_rx_get_mpdu_frame_control_valid_6750(): Retrieves mpdu
  678. * frame control valid
  679. *
  680. * @nbuf: Network buffer
  681. * Returns: value of frame control valid field
  682. */
  683. static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
  684. {
  685. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  686. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  687. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  688. }
  689. /*
  690. * hal_rx_mpdu_get_addr1_6750(): API to check get address1 of the mpdu
  691. *
  692. * @buf: pointer to the start of RX PKT TLV headera
  693. * @mac_addr: pointer to mac address
  694. * Return: success/failure
  695. */
  696. static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
  697. {
  698. struct __attribute__((__packed__)) hal_addr1 {
  699. uint32_t ad1_31_0;
  700. uint16_t ad1_47_32;
  701. };
  702. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  703. struct rx_mpdu_start *mpdu_start =
  704. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  705. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  706. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  707. uint32_t mac_addr_ad1_valid;
  708. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  709. if (mac_addr_ad1_valid) {
  710. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  711. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  712. return QDF_STATUS_SUCCESS;
  713. }
  714. return QDF_STATUS_E_FAILURE;
  715. }
  716. /*
  717. * hal_rx_mpdu_get_addr2_6750(): API to check get address2 of the mpdu
  718. * in the packet
  719. *
  720. * @buf: pointer to the start of RX PKT TLV header
  721. * @mac_addr: pointer to mac address
  722. * Return: success/failure
  723. */
  724. static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
  725. uint8_t *mac_addr)
  726. {
  727. struct __attribute__((__packed__)) hal_addr2 {
  728. uint16_t ad2_15_0;
  729. uint32_t ad2_47_16;
  730. };
  731. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  732. struct rx_mpdu_start *mpdu_start =
  733. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  734. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  735. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  736. uint32_t mac_addr_ad2_valid;
  737. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  738. if (mac_addr_ad2_valid) {
  739. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  740. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  741. return QDF_STATUS_SUCCESS;
  742. }
  743. return QDF_STATUS_E_FAILURE;
  744. }
  745. /*
  746. * hal_rx_mpdu_get_addr3_6750(): API to get address3 of the mpdu
  747. * in the packet
  748. *
  749. * @buf: pointer to the start of RX PKT TLV header
  750. * @mac_addr: pointer to mac address
  751. * Return: success/failure
  752. */
  753. static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
  754. {
  755. struct __attribute__((__packed__)) hal_addr3 {
  756. uint32_t ad3_31_0;
  757. uint16_t ad3_47_32;
  758. };
  759. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  760. struct rx_mpdu_start *mpdu_start =
  761. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  762. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  763. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  764. uint32_t mac_addr_ad3_valid;
  765. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  766. if (mac_addr_ad3_valid) {
  767. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  768. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  769. return QDF_STATUS_SUCCESS;
  770. }
  771. return QDF_STATUS_E_FAILURE;
  772. }
  773. /*
  774. * hal_rx_mpdu_get_addr4_6750(): API to get address4 of the mpdu
  775. * in the packet
  776. *
  777. * @buf: pointer to the start of RX PKT TLV header
  778. * @mac_addr: pointer to mac address
  779. * Return: success/failure
  780. */
  781. static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
  782. {
  783. struct __attribute__((__packed__)) hal_addr4 {
  784. uint32_t ad4_31_0;
  785. uint16_t ad4_47_32;
  786. };
  787. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  788. struct rx_mpdu_start *mpdu_start =
  789. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  790. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  791. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  792. uint32_t mac_addr_ad4_valid;
  793. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  794. if (mac_addr_ad4_valid) {
  795. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  796. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  797. return QDF_STATUS_SUCCESS;
  798. }
  799. return QDF_STATUS_E_FAILURE;
  800. }
  801. /*
  802. * hal_rx_get_mpdu_sequence_control_valid_6750(): Get mpdu
  803. * sequence control valid
  804. *
  805. * @nbuf: Network buffer
  806. * Returns: value of sequence control valid field
  807. */
  808. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
  809. {
  810. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  811. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  812. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  813. }
  814. /**
  815. * hal_rx_is_unicast_6750: check packet is unicast frame or not.
  816. *
  817. * @ buf: pointer to rx pkt TLV.
  818. *
  819. * Return: true on unicast.
  820. */
  821. static bool hal_rx_is_unicast_6750(uint8_t *buf)
  822. {
  823. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  824. struct rx_mpdu_start *mpdu_start =
  825. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  826. uint32_t grp_id;
  827. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  828. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  829. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  830. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  831. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  832. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  833. }
  834. /**
  835. * hal_rx_tid_get_6750: get tid based on qos control valid.
  836. * @hal_soc_hdl: hal_soc handle
  837. * @ buf: pointer to rx pkt TLV.
  838. *
  839. * Return: tid
  840. */
  841. static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  842. {
  843. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  844. struct rx_mpdu_start *mpdu_start =
  845. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  846. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  847. uint8_t qos_control_valid =
  848. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  849. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  850. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  851. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  852. if (qos_control_valid)
  853. return hal_rx_mpdu_start_tid_get_6750(buf);
  854. return HAL_RX_NON_QOS_TID;
  855. }
  856. /**
  857. * hal_rx_hw_desc_get_ppduid_get_6750(): retrieve ppdu id
  858. * @rx_tlv_hdr: rx tlv header
  859. * @rxdma_dst_ring_desc: rxdma HW descriptor
  860. *
  861. * Return: ppdu id
  862. */
  863. static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
  864. void *rxdma_dst_ring_desc)
  865. {
  866. struct rx_mpdu_info *rx_mpdu_info;
  867. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  868. rx_mpdu_info =
  869. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  870. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  871. }
  872. /**
  873. * hal_reo_status_get_header_6750 - Process reo desc info
  874. * @d - Pointer to reo descriptior
  875. * @b - tlv type info
  876. * @h1 - Pointer to hal_reo_status_header where info to be stored
  877. *
  878. * Return - none.
  879. *
  880. */
  881. static void hal_reo_status_get_header_6750(uint32_t *d, int b, void *h1)
  882. {
  883. uint32_t val1 = 0;
  884. struct hal_reo_status_header *h =
  885. (struct hal_reo_status_header *)h1;
  886. switch (b) {
  887. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  888. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  889. STATUS_HEADER_REO_STATUS_NUMBER)];
  890. break;
  891. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  892. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  893. STATUS_HEADER_REO_STATUS_NUMBER)];
  894. break;
  895. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  896. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  897. STATUS_HEADER_REO_STATUS_NUMBER)];
  898. break;
  899. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  900. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  901. STATUS_HEADER_REO_STATUS_NUMBER)];
  902. break;
  903. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  904. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  905. STATUS_HEADER_REO_STATUS_NUMBER)];
  906. break;
  907. case HAL_REO_DESC_THRES_STATUS_TLV:
  908. val1 =
  909. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  910. STATUS_HEADER_REO_STATUS_NUMBER)];
  911. break;
  912. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  913. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  914. STATUS_HEADER_REO_STATUS_NUMBER)];
  915. break;
  916. default:
  917. qdf_nofl_err("ERROR: Unknown tlv\n");
  918. break;
  919. }
  920. h->cmd_num =
  921. HAL_GET_FIELD(
  922. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  923. val1);
  924. h->exec_time =
  925. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  926. CMD_EXECUTION_TIME, val1);
  927. h->status =
  928. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  929. REO_CMD_EXECUTION_STATUS, val1);
  930. switch (b) {
  931. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  932. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  933. STATUS_HEADER_TIMESTAMP)];
  934. break;
  935. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  936. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  937. STATUS_HEADER_TIMESTAMP)];
  938. break;
  939. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  940. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  941. STATUS_HEADER_TIMESTAMP)];
  942. break;
  943. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  944. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  945. STATUS_HEADER_TIMESTAMP)];
  946. break;
  947. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  948. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  949. STATUS_HEADER_TIMESTAMP)];
  950. break;
  951. case HAL_REO_DESC_THRES_STATUS_TLV:
  952. val1 =
  953. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  954. STATUS_HEADER_TIMESTAMP)];
  955. break;
  956. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  957. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  958. STATUS_HEADER_TIMESTAMP)];
  959. break;
  960. default:
  961. qdf_nofl_err("ERROR: Unknown tlv\n");
  962. break;
  963. }
  964. h->tstamp =
  965. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  966. }
  967. /**
  968. * hal_tx_desc_set_mesh_en_6750 - Set mesh_enable flag in Tx descriptor
  969. * @desc: Handle to Tx Descriptor
  970. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  971. * enabling the interpretation of the 'Mesh Control Present' bit
  972. * (bit 8) of QoS Control (otherwise this bit is ignored),
  973. * For native WiFi frames, this indicates that a 'Mesh Control' field
  974. * is present between the header and the LLC.
  975. *
  976. * Return: void
  977. */
  978. static inline
  979. void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
  980. {
  981. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  982. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  983. }
  984. static
  985. void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
  986. {
  987. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  988. }
  989. static
  990. void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
  991. {
  992. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  993. }
  994. static
  995. void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
  996. {
  997. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  998. }
  999. static
  1000. void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
  1001. {
  1002. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1003. }
  1004. static
  1005. uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
  1006. {
  1007. return HAL_RX_GET_FC_VALID(buf);
  1008. }
  1009. static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
  1010. {
  1011. return HAL_RX_GET_TO_DS_FLAG(buf);
  1012. }
  1013. static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
  1014. {
  1015. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1016. }
  1017. static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
  1018. {
  1019. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1020. }
  1021. static uint32_t
  1022. hal_rx_get_ppdu_id_6750(uint8_t *buf)
  1023. {
  1024. return HAL_RX_GET_PPDU_ID(buf);
  1025. }
  1026. /**
  1027. * hal_reo_config_6750(): Set reo config parameters
  1028. * @soc: hal soc handle
  1029. * @reg_val: value to be set
  1030. * @reo_params: reo parameters
  1031. *
  1032. * Return: void
  1033. */
  1034. static
  1035. void hal_reo_config_6750(struct hal_soc *soc,
  1036. uint32_t reg_val,
  1037. struct hal_reo_params *reo_params)
  1038. {
  1039. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1040. }
  1041. /**
  1042. * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
  1043. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1044. *
  1045. * Return - Pointer to rx_msdu_desc_info structure.
  1046. *
  1047. */
  1048. static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
  1049. {
  1050. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1051. }
  1052. /**
  1053. * hal_rx_link_desc_msdu0_ptr_6750 - Get pointer to rx_msdu details
  1054. * @link_desc - Pointer to link desc
  1055. *
  1056. * Return - Pointer to rx_msdu_details structure
  1057. *
  1058. */
  1059. static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
  1060. {
  1061. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1062. }
  1063. /**
  1064. * hal_rx_msdu_flow_idx_get_6750: API to get flow index
  1065. * from rx_msdu_end TLV
  1066. * @buf: pointer to the start of RX PKT TLV headers
  1067. *
  1068. * Return: flow index value from MSDU END TLV
  1069. */
  1070. static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
  1071. {
  1072. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1073. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1074. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1075. }
  1076. /**
  1077. * hal_rx_msdu_flow_idx_invalid_6750: API to get flow index invalid
  1078. * from rx_msdu_end TLV
  1079. * @buf: pointer to the start of RX PKT TLV headers
  1080. *
  1081. * Return: flow index invalid value from MSDU END TLV
  1082. */
  1083. static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
  1084. {
  1085. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1086. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1087. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1088. }
  1089. /**
  1090. * hal_rx_msdu_flow_idx_timeout_6750: API to get flow index timeout
  1091. * from rx_msdu_end TLV
  1092. * @buf: pointer to the start of RX PKT TLV headers
  1093. *
  1094. * Return: flow index timeout value from MSDU END TLV
  1095. */
  1096. static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
  1097. {
  1098. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1099. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1100. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1101. }
  1102. /**
  1103. * hal_rx_msdu_fse_metadata_get_6750: API to get FSE metadata
  1104. * from rx_msdu_end TLV
  1105. * @buf: pointer to the start of RX PKT TLV headers
  1106. *
  1107. * Return: fse metadata value from MSDU END TLV
  1108. */
  1109. static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
  1110. {
  1111. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1112. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1113. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1114. }
  1115. /**
  1116. * hal_rx_msdu_cce_metadata_get_6750: API to get CCE metadata
  1117. * from rx_msdu_end TLV
  1118. * @buf: pointer to the start of RX PKT TLV headers
  1119. *
  1120. * Return: cce_metadata
  1121. */
  1122. static uint16_t
  1123. hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
  1124. {
  1125. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1126. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1127. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1128. }
  1129. /**
  1130. * hal_rx_msdu_get_flow_params_6750: API to get flow index, flow index invalid
  1131. * and flow index timeout from rx_msdu_end TLV
  1132. * @buf: pointer to the start of RX PKT TLV headers
  1133. * @flow_invalid: pointer to return value of flow_idx_valid
  1134. * @flow_timeout: pointer to return value of flow_idx_timeout
  1135. * @flow_index: pointer to return value of flow_idx
  1136. *
  1137. * Return: none
  1138. */
  1139. static inline void
  1140. hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
  1141. bool *flow_invalid,
  1142. bool *flow_timeout,
  1143. uint32_t *flow_index)
  1144. {
  1145. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1146. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1147. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1148. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1149. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1150. }
  1151. /**
  1152. * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
  1153. * @buf: rx_tlv_hdr
  1154. *
  1155. * Return: tcp checksum
  1156. */
  1157. static uint16_t
  1158. hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
  1159. {
  1160. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1161. }
  1162. /**
  1163. * hal_rx_get_rx_sequence_6750(): Function to retrieve rx sequence number
  1164. *
  1165. * @nbuf: Network buffer
  1166. * Returns: rx sequence number
  1167. */
  1168. static
  1169. uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
  1170. {
  1171. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1172. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1173. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1174. }
  1175. #define UMAC_WINDOW_REMAP_RANGE 0x14
  1176. #define CE_WINDOW_REMAP_RANGE 0x37
  1177. /**
  1178. * hal_get_window_address_6750(): Function to get hp/tp address
  1179. * @hal_soc: Pointer to hal_soc
  1180. * @addr: address offset of register
  1181. *
  1182. * Return: modified address offset of register
  1183. */
  1184. static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
  1185. qdf_iomem_t addr)
  1186. {
  1187. qdf_iomem_t new_addr;
  1188. uint32_t offset;
  1189. uint32_t window;
  1190. offset = addr - hal_soc->dev_base_addr;
  1191. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1192. /*
  1193. * If offset lies within UMAC register range, use 2nd window
  1194. */
  1195. if (window == UMAC_WINDOW_REMAP_RANGE) {
  1196. new_addr = (hal_soc->dev_base_addr + WINDOW_START +
  1197. (offset & WINDOW_RANGE_MASK));
  1198. /*
  1199. * If offset lies within CE register range, use 3rd window
  1200. */
  1201. } else if (window == CE_WINDOW_REMAP_RANGE) {
  1202. new_addr = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1203. (offset & WINDOW_RANGE_MASK));
  1204. } else {
  1205. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1206. "%s: ERROR: Accessing Wrong register\n", __func__);
  1207. qdf_assert_always(0);
  1208. return 0;
  1209. }
  1210. return new_addr;
  1211. }
  1212. /**
  1213. * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
  1214. * checksum
  1215. * @buf: buffer pointer
  1216. *
  1217. * Return: cumulative checksum
  1218. */
  1219. static inline
  1220. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
  1221. {
  1222. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1223. }
  1224. /**
  1225. * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
  1226. * ip length
  1227. * @buf: buffer pointer
  1228. *
  1229. * Return: cumulative length
  1230. */
  1231. static inline
  1232. uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
  1233. {
  1234. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1235. }
  1236. /**
  1237. * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
  1238. * @buf: buffer
  1239. *
  1240. * Return: udp proto bit
  1241. */
  1242. static inline
  1243. bool hal_rx_get_udp_proto_6750(uint8_t *buf)
  1244. {
  1245. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1246. }
  1247. /**
  1248. * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
  1249. * continuation
  1250. * @buf: buffer
  1251. *
  1252. * Return: flow agg
  1253. */
  1254. static inline
  1255. bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
  1256. {
  1257. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1258. }
  1259. /**
  1260. * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
  1261. * @buf: buffer
  1262. *
  1263. * Return: flow agg count
  1264. */
  1265. static inline
  1266. uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
  1267. {
  1268. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1269. }
  1270. /**
  1271. * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
  1272. * @buf: buffer
  1273. *
  1274. * Return: fisa timeout
  1275. */
  1276. static inline
  1277. bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
  1278. {
  1279. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1280. }
  1281. /**
  1282. * hal_rx_mpdu_start_tlv_tag_valid_6750 () - API to check if RX_MPDU_START
  1283. * tlv tag is valid
  1284. *
  1285. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1286. *
  1287. * Return: true if RX_MPDU_START is valied, else false.
  1288. */
  1289. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
  1290. {
  1291. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1292. uint32_t tlv_tag;
  1293. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1294. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1295. }
  1296. /**
  1297. * hal_reo_set_err_dst_remap_6750(): Function to set REO error destination
  1298. * ring remap register
  1299. * @hal_soc: Pointer to hal_soc
  1300. *
  1301. * Return: none.
  1302. */
  1303. static void
  1304. hal_reo_set_err_dst_remap_6750(void *hal_soc)
  1305. {
  1306. /*
  1307. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1308. * frame routed to REO2TCL ring.
  1309. */
  1310. uint32_t dst_remap_ix0 =
  1311. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1312. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1313. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1314. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1315. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1316. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1317. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 6) |
  1318. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1319. HAL_REG_WRITE(hal_soc,
  1320. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1321. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1322. dst_remap_ix0);
  1323. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1324. HAL_REG_READ(
  1325. hal_soc,
  1326. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1327. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1328. }
  1329. struct hal_hw_txrx_ops qca6750_hal_hw_txrx_ops = {
  1330. /* init and setup */
  1331. hal_srng_dst_hw_init_generic,
  1332. hal_srng_src_hw_init_generic,
  1333. hal_get_hw_hptp_generic,
  1334. hal_reo_setup_generic,
  1335. hal_setup_link_idle_list_generic,
  1336. hal_get_window_address_6750,
  1337. hal_reo_set_err_dst_remap_6750,
  1338. /* tx */
  1339. hal_tx_desc_set_dscp_tid_table_id_6750,
  1340. hal_tx_set_dscp_tid_map_6750,
  1341. hal_tx_update_dscp_tid_6750,
  1342. hal_tx_desc_set_lmac_id_6750,
  1343. hal_tx_desc_set_buf_addr_generic,
  1344. hal_tx_desc_set_search_type_generic,
  1345. hal_tx_desc_set_search_index_generic,
  1346. hal_tx_desc_set_cache_set_num_generic,
  1347. hal_tx_comp_get_status_generic,
  1348. hal_tx_comp_get_release_reason_generic,
  1349. hal_get_wbm_internal_error_generic,
  1350. hal_tx_desc_set_mesh_en_6750,
  1351. hal_tx_init_cmd_credit_ring_6750,
  1352. /* rx */
  1353. hal_rx_msdu_start_nss_get_6750,
  1354. hal_rx_mon_hw_desc_get_mpdu_status_6750,
  1355. hal_rx_get_tlv_6750,
  1356. hal_rx_proc_phyrx_other_receive_info_tlv_6750,
  1357. hal_rx_dump_msdu_start_tlv_6750,
  1358. hal_rx_dump_msdu_end_tlv_6750,
  1359. hal_get_link_desc_size_6750,
  1360. hal_rx_mpdu_start_tid_get_6750,
  1361. hal_rx_msdu_start_reception_type_get_6750,
  1362. hal_rx_msdu_end_da_idx_get_6750,
  1363. hal_rx_msdu_desc_info_get_ptr_6750,
  1364. hal_rx_link_desc_msdu0_ptr_6750,
  1365. hal_reo_status_get_header_6750,
  1366. hal_rx_status_get_tlv_info_generic,
  1367. hal_rx_wbm_err_info_get_generic,
  1368. hal_rx_dump_mpdu_start_tlv_generic,
  1369. hal_tx_set_pcp_tid_map_generic,
  1370. hal_tx_update_pcp_tid_generic,
  1371. hal_tx_update_tidmap_prty_generic,
  1372. hal_rx_get_rx_fragment_number_6750,
  1373. hal_rx_msdu_end_da_is_mcbc_get_6750,
  1374. hal_rx_msdu_end_sa_is_valid_get_6750,
  1375. hal_rx_msdu_end_sa_idx_get_6750,
  1376. hal_rx_desc_is_first_msdu_6750,
  1377. hal_rx_msdu_end_l3_hdr_padding_get_6750,
  1378. hal_rx_encryption_info_valid_6750,
  1379. hal_rx_print_pn_6750,
  1380. hal_rx_msdu_end_first_msdu_get_6750,
  1381. hal_rx_msdu_end_da_is_valid_get_6750,
  1382. hal_rx_msdu_end_last_msdu_get_6750,
  1383. hal_rx_get_mpdu_mac_ad4_valid_6750,
  1384. hal_rx_mpdu_start_sw_peer_id_get_6750,
  1385. hal_rx_mpdu_get_to_ds_6750,
  1386. hal_rx_mpdu_get_fr_ds_6750,
  1387. hal_rx_get_mpdu_frame_control_valid_6750,
  1388. hal_rx_mpdu_get_addr1_6750,
  1389. hal_rx_mpdu_get_addr2_6750,
  1390. hal_rx_mpdu_get_addr3_6750,
  1391. hal_rx_mpdu_get_addr4_6750,
  1392. hal_rx_get_mpdu_sequence_control_valid_6750,
  1393. hal_rx_is_unicast_6750,
  1394. hal_rx_tid_get_6750,
  1395. hal_rx_hw_desc_get_ppduid_get_6750,
  1396. NULL,
  1397. NULL,
  1398. hal_rx_msdu0_buffer_addr_lsb_6750,
  1399. hal_rx_msdu_desc_info_ptr_get_6750,
  1400. hal_ent_mpdu_desc_info_6750,
  1401. hal_dst_mpdu_desc_info_6750,
  1402. hal_rx_get_fc_valid_6750,
  1403. hal_rx_get_to_ds_flag_6750,
  1404. hal_rx_get_mac_addr2_valid_6750,
  1405. hal_rx_get_filter_category_6750,
  1406. hal_rx_get_ppdu_id_6750,
  1407. hal_reo_config_6750,
  1408. hal_rx_msdu_flow_idx_get_6750,
  1409. hal_rx_msdu_flow_idx_invalid_6750,
  1410. hal_rx_msdu_flow_idx_timeout_6750,
  1411. hal_rx_msdu_fse_metadata_get_6750,
  1412. hal_rx_msdu_cce_metadata_get_6750,
  1413. hal_rx_msdu_get_flow_params_6750,
  1414. hal_rx_tlv_get_tcp_chksum_6750,
  1415. hal_rx_get_rx_sequence_6750,
  1416. #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
  1417. defined(WLAN_ENH_CFR_ENABLE)
  1418. hal_rx_get_bb_info_6750,
  1419. hal_rx_get_rtt_info_6750,
  1420. #else
  1421. NULL,
  1422. NULL,
  1423. #endif
  1424. /* rx - msdu end fast path info fields */
  1425. hal_rx_msdu_packet_metadata_get_generic,
  1426. hal_rx_get_fisa_cumulative_l4_checksum_6750,
  1427. hal_rx_get_fisa_cumulative_ip_length_6750,
  1428. hal_rx_get_udp_proto_6750,
  1429. hal_rx_get_flow_agg_continuation_6750,
  1430. hal_rx_get_flow_agg_count_6750,
  1431. hal_rx_get_fisa_timeout_6750,
  1432. hal_rx_mpdu_start_tlv_tag_valid_6750,
  1433. NULL,
  1434. NULL,
  1435. /* rx - TLV struct offsets */
  1436. hal_rx_msdu_end_offset_get_generic,
  1437. hal_rx_attn_offset_get_generic,
  1438. hal_rx_msdu_start_offset_get_generic,
  1439. hal_rx_mpdu_start_offset_get_generic,
  1440. hal_rx_mpdu_end_offset_get_generic
  1441. };
  1442. struct hal_hw_srng_config hw_srng_table_6750[] = {
  1443. /* TODO: max_rings can populated by querying HW capabilities */
  1444. { /* REO_DST */
  1445. .start_ring_id = HAL_SRNG_REO2SW1,
  1446. .max_rings = 4,
  1447. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1448. .lmac_ring = FALSE,
  1449. .ring_dir = HAL_SRNG_DST_RING,
  1450. .reg_start = {
  1451. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1452. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1453. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1454. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1455. },
  1456. .reg_size = {
  1457. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1458. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1459. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1460. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1461. },
  1462. .max_size =
  1463. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1464. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1465. },
  1466. { /* REO_EXCEPTION */
  1467. /* Designating REO2TCL ring as exception ring. This ring is
  1468. * similar to other REO2SW rings though it is named as REO2TCL.
  1469. * Any of theREO2SW rings can be used as exception ring.
  1470. */
  1471. .start_ring_id = HAL_SRNG_REO2TCL,
  1472. .max_rings = 1,
  1473. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1474. .lmac_ring = FALSE,
  1475. .ring_dir = HAL_SRNG_DST_RING,
  1476. .reg_start = {
  1477. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1478. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1479. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1480. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1481. },
  1482. /* Single ring - provide ring size if multiple rings of this
  1483. * type are supported
  1484. */
  1485. .reg_size = {},
  1486. .max_size =
  1487. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1488. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1489. },
  1490. { /* REO_REINJECT */
  1491. .start_ring_id = HAL_SRNG_SW2REO,
  1492. .max_rings = 1,
  1493. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1494. .lmac_ring = FALSE,
  1495. .ring_dir = HAL_SRNG_SRC_RING,
  1496. .reg_start = {
  1497. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1498. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1499. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1500. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1501. },
  1502. /* Single ring - provide ring size if multiple rings of this
  1503. * type are supported
  1504. */
  1505. .reg_size = {},
  1506. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1507. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1508. },
  1509. { /* REO_CMD */
  1510. .start_ring_id = HAL_SRNG_REO_CMD,
  1511. .max_rings = 1,
  1512. .entry_size = (sizeof(struct tlv_32_hdr) +
  1513. sizeof(struct reo_get_queue_stats)) >> 2,
  1514. .lmac_ring = FALSE,
  1515. .ring_dir = HAL_SRNG_SRC_RING,
  1516. .reg_start = {
  1517. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1518. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1519. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1520. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1521. },
  1522. /* Single ring - provide ring size if multiple rings of this
  1523. * type are supported
  1524. */
  1525. .reg_size = {},
  1526. .max_size =
  1527. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1528. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1529. },
  1530. { /* REO_STATUS */
  1531. .start_ring_id = HAL_SRNG_REO_STATUS,
  1532. .max_rings = 1,
  1533. .entry_size = (sizeof(struct tlv_32_hdr) +
  1534. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1535. .lmac_ring = FALSE,
  1536. .ring_dir = HAL_SRNG_DST_RING,
  1537. .reg_start = {
  1538. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1539. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1540. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1541. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1542. },
  1543. /* Single ring - provide ring size if multiple rings of this
  1544. * type are supported
  1545. */
  1546. .reg_size = {},
  1547. .max_size =
  1548. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1549. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1550. },
  1551. { /* TCL_DATA */
  1552. .start_ring_id = HAL_SRNG_SW2TCL1,
  1553. .max_rings = 3,
  1554. .entry_size = (sizeof(struct tlv_32_hdr) +
  1555. sizeof(struct tcl_data_cmd)) >> 2,
  1556. .lmac_ring = FALSE,
  1557. .ring_dir = HAL_SRNG_SRC_RING,
  1558. .reg_start = {
  1559. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1560. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1561. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1562. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1563. },
  1564. .reg_size = {
  1565. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1566. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1567. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1568. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1569. },
  1570. .max_size =
  1571. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1572. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1573. },
  1574. { /* TCL_CMD */
  1575. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1576. .max_rings = 1,
  1577. .entry_size = (sizeof(struct tlv_32_hdr) +
  1578. sizeof(struct tcl_gse_cmd)) >> 2,
  1579. .lmac_ring = FALSE,
  1580. .ring_dir = HAL_SRNG_SRC_RING,
  1581. .reg_start = {
  1582. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1583. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1584. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1585. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1586. },
  1587. /* Single ring - provide ring size if multiple rings of this
  1588. * type are supported
  1589. */
  1590. .reg_size = {},
  1591. .max_size =
  1592. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1593. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1594. },
  1595. { /* TCL_STATUS */
  1596. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1597. .max_rings = 1,
  1598. .entry_size = (sizeof(struct tlv_32_hdr) +
  1599. sizeof(struct tcl_status_ring)) >> 2,
  1600. .lmac_ring = FALSE,
  1601. .ring_dir = HAL_SRNG_DST_RING,
  1602. .reg_start = {
  1603. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1604. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1605. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1606. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1607. },
  1608. /* Single ring - provide ring size if multiple rings of this
  1609. * type are supported
  1610. */
  1611. .reg_size = {},
  1612. .max_size =
  1613. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1614. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1615. },
  1616. { /* CE_SRC */
  1617. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1618. .max_rings = 12,
  1619. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1620. .lmac_ring = FALSE,
  1621. .ring_dir = HAL_SRNG_SRC_RING,
  1622. .reg_start = {
  1623. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1624. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1625. },
  1626. .reg_size = {
  1627. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  1628. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1629. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  1630. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1631. },
  1632. .max_size =
  1633. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1634. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  1635. },
  1636. { /* CE_DST */
  1637. .start_ring_id = HAL_SRNG_CE_0_DST,
  1638. .max_rings = 12,
  1639. .entry_size = 8 >> 2,
  1640. /*TODO: entry_size above should actually be
  1641. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1642. * of struct ce_dst_desc in HW header files
  1643. */
  1644. .lmac_ring = FALSE,
  1645. .ring_dir = HAL_SRNG_SRC_RING,
  1646. .reg_start = {
  1647. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1648. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1649. },
  1650. .reg_size = {
  1651. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1652. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1653. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1654. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  1655. },
  1656. .max_size =
  1657. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1658. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  1659. },
  1660. { /* CE_DST_STATUS */
  1661. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1662. .max_rings = 12,
  1663. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1664. .lmac_ring = FALSE,
  1665. .ring_dir = HAL_SRNG_DST_RING,
  1666. .reg_start = {
  1667. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1668. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1669. },
  1670. /* TODO: check destination status ring registers */
  1671. .reg_size = {
  1672. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1673. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1674. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1675. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  1676. },
  1677. .max_size =
  1678. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1679. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1680. },
  1681. { /* WBM_IDLE_LINK */
  1682. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1683. .max_rings = 1,
  1684. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1685. .lmac_ring = FALSE,
  1686. .ring_dir = HAL_SRNG_SRC_RING,
  1687. .reg_start = {
  1688. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1689. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1690. },
  1691. /* Single ring - provide ring size if multiple rings of this
  1692. * type are supported
  1693. */
  1694. .reg_size = {},
  1695. .max_size =
  1696. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1697. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1698. },
  1699. { /* SW2WBM_RELEASE */
  1700. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1701. .max_rings = 1,
  1702. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1703. .lmac_ring = FALSE,
  1704. .ring_dir = HAL_SRNG_SRC_RING,
  1705. .reg_start = {
  1706. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1707. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1708. },
  1709. /* Single ring - provide ring size if multiple rings of this
  1710. * type are supported
  1711. */
  1712. .reg_size = {},
  1713. .max_size =
  1714. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1715. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1716. },
  1717. { /* WBM2SW_RELEASE */
  1718. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1719. .max_rings = 4,
  1720. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1721. .lmac_ring = FALSE,
  1722. .ring_dir = HAL_SRNG_DST_RING,
  1723. .reg_start = {
  1724. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1725. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1726. },
  1727. .reg_size = {
  1728. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1729. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1730. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1731. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1732. },
  1733. .max_size =
  1734. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1735. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1736. },
  1737. { /* RXDMA_BUF */
  1738. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1739. #ifdef IPA_OFFLOAD
  1740. .max_rings = 3,
  1741. #else
  1742. .max_rings = 2,
  1743. #endif
  1744. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1745. .lmac_ring = TRUE,
  1746. .ring_dir = HAL_SRNG_SRC_RING,
  1747. /* reg_start is not set because LMAC rings are not accessed
  1748. * from host
  1749. */
  1750. .reg_start = {},
  1751. .reg_size = {},
  1752. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1753. },
  1754. { /* RXDMA_DST */
  1755. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1756. .max_rings = 1,
  1757. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1758. .lmac_ring = TRUE,
  1759. .ring_dir = HAL_SRNG_DST_RING,
  1760. /* reg_start is not set because LMAC rings are not accessed
  1761. * from host
  1762. */
  1763. .reg_start = {},
  1764. .reg_size = {},
  1765. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1766. },
  1767. { /* RXDMA_MONITOR_BUF */
  1768. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1769. .max_rings = 1,
  1770. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1771. .lmac_ring = TRUE,
  1772. .ring_dir = HAL_SRNG_SRC_RING,
  1773. /* reg_start is not set because LMAC rings are not accessed
  1774. * from host
  1775. */
  1776. .reg_start = {},
  1777. .reg_size = {},
  1778. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1779. },
  1780. { /* RXDMA_MONITOR_STATUS */
  1781. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1782. .max_rings = 1,
  1783. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1784. .lmac_ring = TRUE,
  1785. .ring_dir = HAL_SRNG_SRC_RING,
  1786. /* reg_start is not set because LMAC rings are not accessed
  1787. * from host
  1788. */
  1789. .reg_start = {},
  1790. .reg_size = {},
  1791. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1792. },
  1793. { /* RXDMA_MONITOR_DST */
  1794. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1795. .max_rings = 1,
  1796. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1797. .lmac_ring = TRUE,
  1798. .ring_dir = HAL_SRNG_DST_RING,
  1799. /* reg_start is not set because LMAC rings are not accessed
  1800. * from host
  1801. */
  1802. .reg_start = {},
  1803. .reg_size = {},
  1804. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1805. },
  1806. { /* RXDMA_MONITOR_DESC */
  1807. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1808. .max_rings = 1,
  1809. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1810. .lmac_ring = TRUE,
  1811. .ring_dir = HAL_SRNG_SRC_RING,
  1812. /* reg_start is not set because LMAC rings are not accessed
  1813. * from host
  1814. */
  1815. .reg_start = {},
  1816. .reg_size = {},
  1817. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1818. },
  1819. { /* DIR_BUF_RX_DMA_SRC */
  1820. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1821. /*
  1822. * one ring is for spectral scan
  1823. * the other is for cfr
  1824. */
  1825. .max_rings = 2,
  1826. .entry_size = 2,
  1827. .lmac_ring = TRUE,
  1828. .ring_dir = HAL_SRNG_SRC_RING,
  1829. /* reg_start is not set because LMAC rings are not accessed
  1830. * from host
  1831. */
  1832. .reg_start = {},
  1833. .reg_size = {},
  1834. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1835. },
  1836. #ifdef WLAN_FEATURE_CIF_CFR
  1837. { /* WIFI_POS_SRC */
  1838. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1839. .max_rings = 1,
  1840. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1841. .lmac_ring = TRUE,
  1842. .ring_dir = HAL_SRNG_SRC_RING,
  1843. /* reg_start is not set because LMAC rings are not accessed
  1844. * from host
  1845. */
  1846. .reg_start = {},
  1847. .reg_size = {},
  1848. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1849. },
  1850. #endif
  1851. };
  1852. int32_t hal_hw_reg_offset_qca6750[] = {
  1853. /* dst */
  1854. REG_OFFSET(DST, HP),
  1855. REG_OFFSET(DST, TP),
  1856. REG_OFFSET(DST, ID),
  1857. REG_OFFSET(DST, MISC),
  1858. REG_OFFSET(DST, HP_ADDR_LSB),
  1859. REG_OFFSET(DST, HP_ADDR_MSB),
  1860. REG_OFFSET(DST, MSI1_BASE_LSB),
  1861. REG_OFFSET(DST, MSI1_BASE_MSB),
  1862. REG_OFFSET(DST, MSI1_DATA),
  1863. REG_OFFSET(DST, BASE_LSB),
  1864. REG_OFFSET(DST, BASE_MSB),
  1865. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1866. /* src */
  1867. REG_OFFSET(SRC, HP),
  1868. REG_OFFSET(SRC, TP),
  1869. REG_OFFSET(SRC, ID),
  1870. REG_OFFSET(SRC, MISC),
  1871. REG_OFFSET(SRC, TP_ADDR_LSB),
  1872. REG_OFFSET(SRC, TP_ADDR_MSB),
  1873. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1874. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1875. REG_OFFSET(SRC, MSI1_DATA),
  1876. REG_OFFSET(SRC, BASE_LSB),
  1877. REG_OFFSET(SRC, BASE_MSB),
  1878. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1879. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1880. };
  1881. /**
  1882. * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
  1883. * offset and srng table
  1884. */
  1885. void hal_qca6750_attach(struct hal_soc *hal_soc)
  1886. {
  1887. hal_soc->hw_srng_table = hw_srng_table_6750;
  1888. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca6750;
  1889. hal_soc->ops = &qca6750_hal_hw_txrx_ops;
  1890. }