sde_encoder.c 166 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #include "sde_fence.h"
  46. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  47. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  48. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  49. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  50. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  51. (p) ? (p)->parent->base.id : -1, \
  52. (p) ? (p)->intf_idx - INTF_0 : -1, \
  53. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  54. ##__VA_ARGS__)
  55. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  56. (p) ? (p)->parent->base.id : -1, \
  57. (p) ? (p)->intf_idx - INTF_0 : -1, \
  58. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  59. ##__VA_ARGS__)
  60. #define SEC_TO_MILLI_SEC 1000
  61. #define MISR_BUFF_SIZE 256
  62. #define IDLE_SHORT_TIMEOUT 1
  63. #define EVT_TIME_OUT_SPLIT 2
  64. /* worst case poll time for delay_kickoff to be cleared */
  65. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  66. /* Maximum number of VSYNC wait attempts for RSC state transition */
  67. #define MAX_RSC_WAIT 5
  68. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  69. a.y1 != b.y1 || a.y2 != b.y2)
  70. /**
  71. * enum sde_enc_rc_events - events for resource control state machine
  72. * @SDE_ENC_RC_EVENT_KICKOFF:
  73. * This event happens at NORMAL priority.
  74. * Event that signals the start of the transfer. When this event is
  75. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  76. * Regardless of the previous state, the resource should be in ON state
  77. * at the end of this event. At the end of this event, a delayed work is
  78. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  79. * ktime.
  80. * @SDE_ENC_RC_EVENT_PRE_STOP:
  81. * This event happens at NORMAL priority.
  82. * This event, when received during the ON state, set RSC to IDLE, and
  83. * and leave the RC STATE in the PRE_OFF state.
  84. * It should be followed by the STOP event as part of encoder disable.
  85. * If received during IDLE or OFF states, it will do nothing.
  86. * @SDE_ENC_RC_EVENT_STOP:
  87. * This event happens at NORMAL priority.
  88. * When this event is received, disable all the MDP/DSI core clocks, and
  89. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  90. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  91. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  92. * Resource state should be in OFF at the end of the event.
  93. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  94. * This event happens at NORMAL priority from a work item.
  95. * Event signals that there is a seamless mode switch is in prgoress. A
  96. * client needs to leave clocks ON to reduce the mode switch latency.
  97. * @SDE_ENC_RC_EVENT_POST_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that seamless mode switch is complete and resources are
  100. * acquired. Clients wants to update the rsc with new vtotal and update
  101. * pm_qos vote.
  102. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that there were no frame updates for
  105. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  106. * and request RSC with IDLE state and change the resource state to IDLE.
  107. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  108. * This event is triggered from the input event thread when touch event is
  109. * received from the input device. On receiving this event,
  110. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  111. clocks and enable RSC.
  112. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  113. * off work since a new commit is imminent.
  114. */
  115. enum sde_enc_rc_events {
  116. SDE_ENC_RC_EVENT_KICKOFF = 1,
  117. SDE_ENC_RC_EVENT_PRE_STOP,
  118. SDE_ENC_RC_EVENT_STOP,
  119. SDE_ENC_RC_EVENT_PRE_MODESET,
  120. SDE_ENC_RC_EVENT_POST_MODESET,
  121. SDE_ENC_RC_EVENT_ENTER_IDLE,
  122. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  123. };
  124. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  125. {
  126. struct sde_encoder_virt *sde_enc;
  127. int i;
  128. sde_enc = to_sde_encoder_virt(drm_enc);
  129. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  130. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  131. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  132. if (enable)
  133. SDE_EVT32(DRMID(drm_enc), enable);
  134. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  135. }
  136. }
  137. }
  138. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  139. {
  140. struct sde_encoder_virt *sde_enc;
  141. struct sde_encoder_phys *cur_master;
  142. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  143. ktime_t tvblank, cur_time;
  144. struct intf_status intf_status = {0};
  145. unsigned long features;
  146. u32 fps;
  147. bool is_cmd, is_vid;
  148. sde_enc = to_sde_encoder_virt(drm_enc);
  149. cur_master = sde_enc->cur_master;
  150. fps = sde_encoder_get_fps(drm_enc);
  151. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  152. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  153. if (!cur_master || !cur_master->hw_intf || !fps
  154. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  155. return 0;
  156. features = cur_master->hw_intf->cap->features;
  157. /*
  158. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  159. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  160. * at panel vsync and not at MDP VSYNC
  161. */
  162. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  163. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  164. if (intf_status.is_prog_fetch_en)
  165. return 0;
  166. }
  167. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  168. qtmr_counter = arch_timer_read_counter();
  169. cur_time = ktime_get_ns();
  170. /* check for counter rollover between the two timestamps [56 bits] */
  171. if (qtmr_counter < vsync_counter) {
  172. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, hw_diff,
  175. fps, SDE_EVTLOG_FUNC_CASE1);
  176. } else {
  177. hw_diff = qtmr_counter - vsync_counter;
  178. }
  179. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  180. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  181. /* avoid setting timestamp, if diff is more than one vsync */
  182. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  183. tvblank = 0;
  184. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  185. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  186. fps, SDE_EVTLOG_ERROR);
  187. } else {
  188. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  189. }
  190. SDE_DEBUG_ENC(sde_enc,
  191. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  192. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  193. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  194. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  195. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  196. return tvblank;
  197. }
  198. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  199. {
  200. bool clone_mode;
  201. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  202. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  203. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  204. return;
  205. /*
  206. * clone mode is the only scenario where we want to enable software override
  207. * of fal10 veto.
  208. */
  209. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  210. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  211. if (clone_mode && veto) {
  212. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  213. sde_enc->fal10_veto_override = true;
  214. } else if (sde_enc->fal10_veto_override && !veto) {
  215. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  216. sde_enc->fal10_veto_override = false;
  217. }
  218. }
  219. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  220. {
  221. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  222. struct msm_drm_private *priv;
  223. struct sde_kms *sde_kms;
  224. struct device *cpu_dev;
  225. struct cpumask *cpu_mask = NULL;
  226. int cpu = 0;
  227. u32 cpu_dma_latency;
  228. priv = drm_enc->dev->dev_private;
  229. sde_kms = to_sde_kms(priv->kms);
  230. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  231. return;
  232. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  233. cpumask_clear(&sde_enc->valid_cpu_mask);
  234. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  235. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  236. if (!cpu_mask &&
  237. sde_encoder_check_curr_mode(drm_enc,
  238. MSM_DISPLAY_CMD_MODE))
  239. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  240. if (!cpu_mask)
  241. return;
  242. for_each_cpu(cpu, cpu_mask) {
  243. cpu_dev = get_cpu_device(cpu);
  244. if (!cpu_dev) {
  245. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  246. cpu);
  247. return;
  248. }
  249. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  250. dev_pm_qos_add_request(cpu_dev,
  251. &sde_enc->pm_qos_cpu_req[cpu],
  252. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  253. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  254. }
  255. }
  256. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  257. {
  258. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  259. struct device *cpu_dev;
  260. int cpu = 0;
  261. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  262. cpu_dev = get_cpu_device(cpu);
  263. if (!cpu_dev) {
  264. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  265. cpu);
  266. continue;
  267. }
  268. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  269. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  270. }
  271. cpumask_clear(&sde_enc->valid_cpu_mask);
  272. }
  273. static bool _sde_encoder_is_autorefresh_enabled(
  274. struct sde_encoder_virt *sde_enc)
  275. {
  276. struct drm_connector *drm_conn;
  277. if (!sde_enc->cur_master ||
  278. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  279. return false;
  280. drm_conn = sde_enc->cur_master->connector;
  281. if (!drm_conn || !drm_conn->state)
  282. return false;
  283. return sde_connector_get_property(drm_conn->state,
  284. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  285. }
  286. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  287. struct sde_hw_qdss *hw_qdss,
  288. struct sde_encoder_phys *phys, bool enable)
  289. {
  290. if (sde_enc->qdss_status == enable)
  291. return;
  292. sde_enc->qdss_status = enable;
  293. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  294. sde_enc->qdss_status);
  295. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  296. }
  297. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  298. s64 timeout_ms, struct sde_encoder_wait_info *info)
  299. {
  300. int rc = 0;
  301. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  302. ktime_t cur_ktime;
  303. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  304. do {
  305. rc = wait_event_timeout(*(info->wq),
  306. atomic_read(info->atomic_cnt) == info->count_check,
  307. wait_time_jiffies);
  308. cur_ktime = ktime_get();
  309. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  310. timeout_ms, atomic_read(info->atomic_cnt),
  311. info->count_check);
  312. /* If we timed out, counter is valid and time is less, wait again */
  313. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  314. (rc == 0) &&
  315. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  316. return rc;
  317. }
  318. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  319. {
  320. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  321. return sde_enc &&
  322. (sde_enc->disp_info.display_type ==
  323. SDE_CONNECTOR_PRIMARY);
  324. }
  325. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  326. {
  327. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  328. return sde_enc &&
  329. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  330. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  331. }
  332. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  333. {
  334. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  335. return sde_enc &&
  336. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  337. }
  338. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  339. {
  340. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  341. return sde_enc && sde_enc->cur_master &&
  342. sde_enc->cur_master->cont_splash_enabled;
  343. }
  344. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  345. enum sde_intr_idx intr_idx)
  346. {
  347. SDE_EVT32(DRMID(phys_enc->parent),
  348. phys_enc->intf_idx - INTF_0,
  349. phys_enc->hw_pp->idx - PINGPONG_0,
  350. intr_idx);
  351. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  352. if (phys_enc->parent_ops.handle_frame_done)
  353. phys_enc->parent_ops.handle_frame_done(
  354. phys_enc->parent, phys_enc,
  355. SDE_ENCODER_FRAME_EVENT_ERROR);
  356. }
  357. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  358. enum sde_intr_idx intr_idx,
  359. struct sde_encoder_wait_info *wait_info)
  360. {
  361. struct sde_encoder_irq *irq;
  362. u32 irq_status;
  363. int ret, i;
  364. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  365. SDE_ERROR("invalid params\n");
  366. return -EINVAL;
  367. }
  368. irq = &phys_enc->irq[intr_idx];
  369. /* note: do master / slave checking outside */
  370. /* return EWOULDBLOCK since we know the wait isn't necessary */
  371. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  372. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  373. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  374. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  375. return -EWOULDBLOCK;
  376. }
  377. if (irq->irq_idx < 0) {
  378. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  379. irq->name, irq->hw_idx);
  380. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  381. irq->irq_idx);
  382. return 0;
  383. }
  384. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  385. atomic_read(wait_info->atomic_cnt));
  386. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  387. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  388. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  389. /*
  390. * Some module X may disable interrupt for longer duration
  391. * and it may trigger all interrupts including timer interrupt
  392. * when module X again enable the interrupt.
  393. * That may cause interrupt wait timeout API in this API.
  394. * It is handled by split the wait timer in two halves.
  395. */
  396. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  397. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  398. irq->hw_idx,
  399. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  400. wait_info);
  401. if (ret)
  402. break;
  403. }
  404. if (ret <= 0) {
  405. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  406. irq->irq_idx, true);
  407. if (irq_status) {
  408. unsigned long flags;
  409. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  410. irq->hw_idx, irq->irq_idx,
  411. phys_enc->hw_pp->idx - PINGPONG_0,
  412. atomic_read(wait_info->atomic_cnt));
  413. SDE_DEBUG_PHYS(phys_enc,
  414. "done but irq %d not triggered\n",
  415. irq->irq_idx);
  416. local_irq_save(flags);
  417. irq->cb.func(phys_enc, irq->irq_idx);
  418. local_irq_restore(flags);
  419. ret = 0;
  420. } else {
  421. ret = -ETIMEDOUT;
  422. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  423. irq->hw_idx, irq->irq_idx,
  424. phys_enc->hw_pp->idx - PINGPONG_0,
  425. atomic_read(wait_info->atomic_cnt), irq_status,
  426. SDE_EVTLOG_ERROR);
  427. }
  428. } else {
  429. ret = 0;
  430. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  431. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  432. atomic_read(wait_info->atomic_cnt));
  433. }
  434. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  435. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  436. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  437. return ret;
  438. }
  439. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  440. enum sde_intr_idx intr_idx)
  441. {
  442. struct sde_encoder_irq *irq;
  443. int ret = 0;
  444. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  445. SDE_ERROR("invalid params\n");
  446. return -EINVAL;
  447. }
  448. irq = &phys_enc->irq[intr_idx];
  449. if (irq->irq_idx >= 0) {
  450. SDE_DEBUG_PHYS(phys_enc,
  451. "skipping already registered irq %s type %d\n",
  452. irq->name, irq->intr_type);
  453. return 0;
  454. }
  455. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  456. irq->intr_type, irq->hw_idx);
  457. if (irq->irq_idx < 0) {
  458. SDE_ERROR_PHYS(phys_enc,
  459. "failed to lookup IRQ index for %s type:%d\n",
  460. irq->name, irq->intr_type);
  461. return -EINVAL;
  462. }
  463. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  464. &irq->cb);
  465. if (ret) {
  466. SDE_ERROR_PHYS(phys_enc,
  467. "failed to register IRQ callback for %s\n",
  468. irq->name);
  469. irq->irq_idx = -EINVAL;
  470. return ret;
  471. }
  472. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  473. if (ret) {
  474. SDE_ERROR_PHYS(phys_enc,
  475. "enable IRQ for intr:%s failed, irq_idx %d\n",
  476. irq->name, irq->irq_idx);
  477. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  478. irq->irq_idx, &irq->cb);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  480. irq->irq_idx, SDE_EVTLOG_ERROR);
  481. irq->irq_idx = -EINVAL;
  482. return ret;
  483. }
  484. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  485. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  486. irq->name, irq->irq_idx);
  487. return ret;
  488. }
  489. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  490. enum sde_intr_idx intr_idx)
  491. {
  492. struct sde_encoder_irq *irq;
  493. int ret;
  494. if (!phys_enc) {
  495. SDE_ERROR("invalid encoder\n");
  496. return -EINVAL;
  497. }
  498. irq = &phys_enc->irq[intr_idx];
  499. /* silently skip irqs that weren't registered */
  500. if (irq->irq_idx < 0) {
  501. SDE_ERROR(
  502. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  503. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  504. irq->irq_idx);
  505. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  506. irq->irq_idx, SDE_EVTLOG_ERROR);
  507. return 0;
  508. }
  509. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  510. if (ret)
  511. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  512. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  513. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  514. &irq->cb);
  515. if (ret)
  516. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  517. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  518. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  519. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  520. irq->irq_idx = -EINVAL;
  521. return 0;
  522. }
  523. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  524. struct sde_encoder_hw_resources *hw_res,
  525. struct drm_connector_state *conn_state)
  526. {
  527. struct sde_encoder_virt *sde_enc = NULL;
  528. int ret, i = 0;
  529. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  530. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  531. -EINVAL, !drm_enc, !hw_res, !conn_state,
  532. hw_res ? !hw_res->comp_info : 0);
  533. return;
  534. }
  535. sde_enc = to_sde_encoder_virt(drm_enc);
  536. SDE_DEBUG_ENC(sde_enc, "\n");
  537. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  538. hw_res->display_type = sde_enc->disp_info.display_type;
  539. /* Query resources used by phys encs, expected to be without overlap */
  540. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  541. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  542. if (phys && phys->ops.get_hw_resources)
  543. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  544. }
  545. /*
  546. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  547. * called from atomic_check phase. Use the below API to get mode
  548. * information of the temporary conn_state passed
  549. */
  550. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  551. if (ret)
  552. SDE_ERROR("failed to get topology ret %d\n", ret);
  553. ret = sde_connector_state_get_compression_info(conn_state,
  554. hw_res->comp_info);
  555. if (ret)
  556. SDE_ERROR("failed to get compression info ret %d\n", ret);
  557. }
  558. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  559. {
  560. struct sde_encoder_virt *sde_enc = NULL;
  561. int i = 0;
  562. unsigned int num_encs;
  563. if (!drm_enc) {
  564. SDE_ERROR("invalid encoder\n");
  565. return;
  566. }
  567. sde_enc = to_sde_encoder_virt(drm_enc);
  568. SDE_DEBUG_ENC(sde_enc, "\n");
  569. num_encs = sde_enc->num_phys_encs;
  570. mutex_lock(&sde_enc->enc_lock);
  571. sde_rsc_client_destroy(sde_enc->rsc_client);
  572. for (i = 0; i < num_encs; i++) {
  573. struct sde_encoder_phys *phys;
  574. phys = sde_enc->phys_vid_encs[i];
  575. if (phys && phys->ops.destroy) {
  576. phys->ops.destroy(phys);
  577. --sde_enc->num_phys_encs;
  578. sde_enc->phys_vid_encs[i] = NULL;
  579. }
  580. phys = sde_enc->phys_cmd_encs[i];
  581. if (phys && phys->ops.destroy) {
  582. phys->ops.destroy(phys);
  583. --sde_enc->num_phys_encs;
  584. sde_enc->phys_cmd_encs[i] = NULL;
  585. }
  586. phys = sde_enc->phys_encs[i];
  587. if (phys && phys->ops.destroy) {
  588. phys->ops.destroy(phys);
  589. --sde_enc->num_phys_encs;
  590. sde_enc->phys_encs[i] = NULL;
  591. }
  592. }
  593. if (sde_enc->num_phys_encs)
  594. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  595. sde_enc->num_phys_encs);
  596. sde_enc->num_phys_encs = 0;
  597. mutex_unlock(&sde_enc->enc_lock);
  598. drm_encoder_cleanup(drm_enc);
  599. mutex_destroy(&sde_enc->enc_lock);
  600. kfree(sde_enc->input_handler);
  601. sde_enc->input_handler = NULL;
  602. kfree(sde_enc);
  603. }
  604. void sde_encoder_helper_update_intf_cfg(
  605. struct sde_encoder_phys *phys_enc)
  606. {
  607. struct sde_encoder_virt *sde_enc;
  608. struct sde_hw_intf_cfg_v1 *intf_cfg;
  609. enum sde_3d_blend_mode mode_3d;
  610. if (!phys_enc || !phys_enc->hw_pp) {
  611. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  612. return;
  613. }
  614. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  615. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  616. SDE_DEBUG_ENC(sde_enc,
  617. "intf_cfg updated for %d at idx %d\n",
  618. phys_enc->intf_idx,
  619. intf_cfg->intf_count);
  620. /* setup interface configuration */
  621. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  622. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  623. return;
  624. }
  625. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  626. if (phys_enc == sde_enc->cur_master) {
  627. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  628. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  629. else
  630. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  631. }
  632. /* configure this interface as master for split display */
  633. if (phys_enc->split_role == ENC_ROLE_MASTER)
  634. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  635. /* setup which pp blk will connect to this intf */
  636. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  637. phys_enc->hw_intf->ops.bind_pingpong_blk(
  638. phys_enc->hw_intf,
  639. true,
  640. phys_enc->hw_pp->idx);
  641. /*setup merge_3d configuration */
  642. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  643. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  644. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  645. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  646. phys_enc->hw_pp->merge_3d->idx;
  647. if (phys_enc->hw_pp->ops.setup_3d_mode)
  648. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  649. mode_3d);
  650. }
  651. void sde_encoder_helper_split_config(
  652. struct sde_encoder_phys *phys_enc,
  653. enum sde_intf interface)
  654. {
  655. struct sde_encoder_virt *sde_enc;
  656. struct split_pipe_cfg *cfg;
  657. struct sde_hw_mdp *hw_mdptop;
  658. enum sde_rm_topology_name topology;
  659. struct msm_display_info *disp_info;
  660. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  661. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  662. return;
  663. }
  664. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  665. hw_mdptop = phys_enc->hw_mdptop;
  666. disp_info = &sde_enc->disp_info;
  667. cfg = &phys_enc->hw_intf->cfg;
  668. memset(cfg, 0, sizeof(*cfg));
  669. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  670. return;
  671. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  672. cfg->split_link_en = true;
  673. /**
  674. * disable split modes since encoder will be operating in as the only
  675. * encoder, either for the entire use case in the case of, for example,
  676. * single DSI, or for this frame in the case of left/right only partial
  677. * update.
  678. */
  679. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  680. if (hw_mdptop->ops.setup_split_pipe)
  681. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  682. if (hw_mdptop->ops.setup_pp_split)
  683. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  684. return;
  685. }
  686. cfg->en = true;
  687. cfg->mode = phys_enc->intf_mode;
  688. cfg->intf = interface;
  689. if (cfg->en && phys_enc->ops.needs_single_flush &&
  690. phys_enc->ops.needs_single_flush(phys_enc))
  691. cfg->split_flush_en = true;
  692. topology = sde_connector_get_topology_name(phys_enc->connector);
  693. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  694. cfg->pp_split_slave = cfg->intf;
  695. else
  696. cfg->pp_split_slave = INTF_MAX;
  697. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  698. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  699. if (hw_mdptop->ops.setup_split_pipe)
  700. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  701. } else if (sde_enc->hw_pp[0]) {
  702. /*
  703. * slave encoder
  704. * - determine split index from master index,
  705. * assume master is first pp
  706. */
  707. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  708. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  709. cfg->pp_split_index);
  710. if (hw_mdptop->ops.setup_pp_split)
  711. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  712. }
  713. }
  714. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  715. {
  716. struct sde_encoder_virt *sde_enc;
  717. int i = 0;
  718. if (!drm_enc)
  719. return false;
  720. sde_enc = to_sde_encoder_virt(drm_enc);
  721. if (!sde_enc)
  722. return false;
  723. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  724. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  725. if (phys && phys->in_clone_mode)
  726. return true;
  727. }
  728. return false;
  729. }
  730. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  731. struct drm_crtc *crtc)
  732. {
  733. struct sde_encoder_virt *sde_enc;
  734. int i;
  735. if (!drm_enc)
  736. return false;
  737. sde_enc = to_sde_encoder_virt(drm_enc);
  738. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  739. return false;
  740. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  741. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  742. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  743. return true;
  744. }
  745. return false;
  746. }
  747. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  748. struct drm_crtc_state *crtc_state)
  749. {
  750. struct sde_encoder_virt *sde_enc;
  751. struct sde_crtc_state *sde_crtc_state;
  752. int i = 0;
  753. if (!drm_enc || !crtc_state) {
  754. SDE_DEBUG("invalid params\n");
  755. return;
  756. }
  757. sde_enc = to_sde_encoder_virt(drm_enc);
  758. sde_crtc_state = to_sde_crtc_state(crtc_state);
  759. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  760. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  761. return;
  762. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  763. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  764. if (phys) {
  765. phys->in_clone_mode = true;
  766. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  767. }
  768. }
  769. sde_crtc_state->cwb_enc_mask = 0;
  770. }
  771. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  772. struct drm_crtc_state *crtc_state,
  773. struct drm_connector_state *conn_state)
  774. {
  775. const struct drm_display_mode *mode;
  776. struct drm_display_mode *adj_mode;
  777. int i = 0;
  778. int ret = 0;
  779. mode = &crtc_state->mode;
  780. adj_mode = &crtc_state->adjusted_mode;
  781. /* perform atomic check on the first physical encoder (master) */
  782. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  783. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  784. if (phys && phys->ops.atomic_check)
  785. ret = phys->ops.atomic_check(phys, crtc_state,
  786. conn_state);
  787. else if (phys && phys->ops.mode_fixup)
  788. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  789. ret = -EINVAL;
  790. if (ret) {
  791. SDE_ERROR_ENC(sde_enc,
  792. "mode unsupported, phys idx %d\n", i);
  793. break;
  794. }
  795. }
  796. return ret;
  797. }
  798. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  799. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  800. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  801. {
  802. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  803. int ret = 0;
  804. if (crtc_state->mode_changed || crtc_state->active_changed) {
  805. struct sde_rect mode_roi, roi;
  806. u32 width, height;
  807. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  808. mode_roi.x = 0;
  809. mode_roi.y = 0;
  810. mode_roi.w = width;
  811. mode_roi.h = height;
  812. if (sde_conn_state->rois.num_rects) {
  813. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  814. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  815. SDE_ERROR_ENC(sde_enc,
  816. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  817. roi.x, roi.y, roi.w, roi.h);
  818. ret = -EINVAL;
  819. }
  820. }
  821. if (sde_crtc_state->user_roi_list.num_rects) {
  822. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  823. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  824. SDE_ERROR_ENC(sde_enc,
  825. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  826. roi.x, roi.y, roi.w, roi.h);
  827. ret = -EINVAL;
  828. }
  829. }
  830. }
  831. return ret;
  832. }
  833. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  834. struct drm_crtc_state *crtc_state,
  835. struct drm_connector_state *conn_state,
  836. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  837. struct sde_connector *sde_conn,
  838. struct sde_connector_state *sde_conn_state)
  839. {
  840. int ret = 0;
  841. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  842. struct msm_sub_mode sub_mode;
  843. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  844. struct msm_display_topology *topology = NULL;
  845. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  846. CONNECTOR_PROP_DSC_MODE);
  847. ret = sde_connector_get_mode_info(&sde_conn->base,
  848. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  849. if (ret) {
  850. SDE_ERROR_ENC(sde_enc,
  851. "failed to get mode info, rc = %d\n", ret);
  852. return ret;
  853. }
  854. if (sde_conn_state->mode_info.comp_info.comp_type &&
  855. sde_conn_state->mode_info.comp_info.comp_ratio >=
  856. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  857. SDE_ERROR_ENC(sde_enc,
  858. "invalid compression ratio: %d\n",
  859. sde_conn_state->mode_info.comp_info.comp_ratio);
  860. ret = -EINVAL;
  861. return ret;
  862. }
  863. /* Reserve dynamic resources, indicating atomic_check phase */
  864. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  865. conn_state, true);
  866. if (ret) {
  867. if (ret != -EAGAIN)
  868. SDE_ERROR_ENC(sde_enc,
  869. "RM failed to reserve resources, rc = %d\n", ret);
  870. return ret;
  871. }
  872. /**
  873. * Update connector state with the topology selected for the
  874. * resource set validated. Reset the topology if we are
  875. * de-activating crtc.
  876. */
  877. if (crtc_state->active) {
  878. topology = &sde_conn_state->mode_info.topology;
  879. ret = sde_rm_update_topology(&sde_kms->rm,
  880. conn_state, topology);
  881. if (ret) {
  882. SDE_ERROR_ENC(sde_enc,
  883. "RM failed to update topology, rc: %d\n", ret);
  884. return ret;
  885. }
  886. }
  887. ret = sde_connector_set_blob_data(conn_state->connector,
  888. conn_state,
  889. CONNECTOR_PROP_SDE_INFO);
  890. if (ret) {
  891. SDE_ERROR_ENC(sde_enc,
  892. "connector failed to update info, rc: %d\n",
  893. ret);
  894. return ret;
  895. }
  896. }
  897. return ret;
  898. }
  899. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  900. {
  901. struct sde_connector *sde_conn = NULL;
  902. struct sde_kms *sde_kms = NULL;
  903. struct drm_connector *conn = NULL;
  904. if (!drm_enc) {
  905. SDE_ERROR("invalid drm encoder\n");
  906. return false;
  907. }
  908. sde_kms = sde_encoder_get_kms(drm_enc);
  909. if (!sde_kms)
  910. return false;
  911. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  912. if (!conn || !conn->state)
  913. return false;
  914. sde_conn = to_sde_connector(conn);
  915. if (!sde_conn)
  916. return false;
  917. return sde_connector_is_line_insertion_supported(sde_conn);
  918. }
  919. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  920. u32 *qsync_fps, struct drm_connector_state *conn_state)
  921. {
  922. struct sde_encoder_virt *sde_enc;
  923. int rc = 0;
  924. struct sde_connector *sde_conn;
  925. if (!qsync_fps)
  926. return;
  927. *qsync_fps = 0;
  928. if (!drm_enc) {
  929. SDE_ERROR("invalid drm encoder\n");
  930. return;
  931. }
  932. sde_enc = to_sde_encoder_virt(drm_enc);
  933. if (!sde_enc->cur_master) {
  934. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  935. return;
  936. }
  937. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  938. if (sde_conn->ops.get_qsync_min_fps)
  939. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  940. if (rc < 0) {
  941. SDE_ERROR("invalid qsync min fps %d\n", rc);
  942. return;
  943. }
  944. *qsync_fps = rc;
  945. }
  946. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  947. struct sde_connector_state *sde_conn_state, u32 step)
  948. {
  949. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  950. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  951. u32 min_fps, req_fps = 0;
  952. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  953. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  954. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  955. CONNECTOR_PROP_QSYNC_MODE);
  956. if (has_panel_req) {
  957. if (!sde_conn->ops.get_avr_step_req) {
  958. SDE_ERROR("unable to retrieve required step rate\n");
  959. return -EINVAL;
  960. }
  961. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  962. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  963. if (qsync_mode && req_fps != step) {
  964. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  965. step, req_fps, nom_fps);
  966. return -EINVAL;
  967. }
  968. }
  969. if (!step)
  970. return 0;
  971. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  972. &sde_conn_state->base);
  973. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  974. (vtotal * nom_fps) % step) {
  975. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  976. min_fps, step, vtotal);
  977. return -EINVAL;
  978. }
  979. return 0;
  980. }
  981. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  982. struct sde_connector_state *sde_conn_state)
  983. {
  984. int rc = 0;
  985. u32 avr_step;
  986. bool qsync_dirty, has_modeset;
  987. struct drm_connector_state *conn_state = &sde_conn_state->base;
  988. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  989. CONNECTOR_PROP_QSYNC_MODE);
  990. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  991. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  992. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  993. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  994. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  995. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  996. sde_conn_state->msm_mode.private_flags);
  997. return -EINVAL;
  998. }
  999. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1000. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1001. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1002. return rc;
  1003. }
  1004. static int sde_encoder_virt_atomic_check(
  1005. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1006. struct drm_connector_state *conn_state)
  1007. {
  1008. struct sde_encoder_virt *sde_enc;
  1009. struct sde_kms *sde_kms;
  1010. const struct drm_display_mode *mode;
  1011. struct drm_display_mode *adj_mode;
  1012. struct sde_connector *sde_conn = NULL;
  1013. struct sde_connector_state *sde_conn_state = NULL;
  1014. struct sde_crtc_state *sde_crtc_state = NULL;
  1015. enum sde_rm_topology_name old_top;
  1016. enum sde_rm_topology_name top_name;
  1017. struct msm_display_info *disp_info;
  1018. int ret = 0;
  1019. if (!drm_enc || !crtc_state || !conn_state) {
  1020. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1021. !drm_enc, !crtc_state, !conn_state);
  1022. return -EINVAL;
  1023. }
  1024. sde_enc = to_sde_encoder_virt(drm_enc);
  1025. disp_info = &sde_enc->disp_info;
  1026. SDE_DEBUG_ENC(sde_enc, "\n");
  1027. sde_kms = sde_encoder_get_kms(drm_enc);
  1028. if (!sde_kms)
  1029. return -EINVAL;
  1030. mode = &crtc_state->mode;
  1031. adj_mode = &crtc_state->adjusted_mode;
  1032. sde_conn = to_sde_connector(conn_state->connector);
  1033. sde_conn_state = to_sde_connector_state(conn_state);
  1034. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1035. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1036. if (ret)
  1037. return ret;
  1038. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1039. crtc_state->active_changed, crtc_state->connectors_changed);
  1040. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1041. conn_state);
  1042. if (ret)
  1043. return ret;
  1044. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1045. conn_state, sde_conn_state, sde_crtc_state);
  1046. if (ret)
  1047. return ret;
  1048. /**
  1049. * record topology in previous atomic state to be able to handle
  1050. * topology transitions correctly.
  1051. */
  1052. old_top = sde_connector_get_property(conn_state,
  1053. CONNECTOR_PROP_TOPOLOGY_NAME);
  1054. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1055. if (ret)
  1056. return ret;
  1057. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1058. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1059. if (ret)
  1060. return ret;
  1061. top_name = sde_connector_get_property(conn_state,
  1062. CONNECTOR_PROP_TOPOLOGY_NAME);
  1063. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1064. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1065. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1066. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1067. top_name);
  1068. return -EINVAL;
  1069. }
  1070. }
  1071. ret = sde_connector_roi_v1_check_roi(conn_state);
  1072. if (ret) {
  1073. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1074. ret);
  1075. return ret;
  1076. }
  1077. drm_mode_set_crtcinfo(adj_mode, 0);
  1078. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1079. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1080. sde_conn_state->msm_mode.private_flags,
  1081. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1082. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1083. return ret;
  1084. }
  1085. static void _sde_encoder_get_connector_roi(
  1086. struct sde_encoder_virt *sde_enc,
  1087. struct sde_rect *merged_conn_roi)
  1088. {
  1089. struct drm_connector *drm_conn;
  1090. struct sde_connector_state *c_state;
  1091. if (!sde_enc || !merged_conn_roi)
  1092. return;
  1093. drm_conn = sde_enc->phys_encs[0]->connector;
  1094. if (!drm_conn || !drm_conn->state)
  1095. return;
  1096. c_state = to_sde_connector_state(drm_conn->state);
  1097. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1098. }
  1099. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1100. {
  1101. struct sde_encoder_virt *sde_enc;
  1102. struct drm_connector *drm_conn;
  1103. struct drm_display_mode *adj_mode;
  1104. struct sde_rect roi;
  1105. if (!drm_enc) {
  1106. SDE_ERROR("invalid encoder parameter\n");
  1107. return -EINVAL;
  1108. }
  1109. sde_enc = to_sde_encoder_virt(drm_enc);
  1110. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1111. SDE_ERROR("invalid crtc parameter\n");
  1112. return -EINVAL;
  1113. }
  1114. if (!sde_enc->cur_master) {
  1115. SDE_ERROR("invalid cur_master parameter\n");
  1116. return -EINVAL;
  1117. }
  1118. adj_mode = &sde_enc->cur_master->cached_mode;
  1119. drm_conn = sde_enc->cur_master->connector;
  1120. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1121. if (sde_kms_rect_is_null(&roi)) {
  1122. roi.w = adj_mode->hdisplay;
  1123. roi.h = adj_mode->vdisplay;
  1124. }
  1125. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1126. sizeof(sde_enc->prv_conn_roi));
  1127. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1128. return 0;
  1129. }
  1130. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1131. {
  1132. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1133. struct sde_kms *sde_kms;
  1134. struct sde_hw_mdp *hw_mdptop;
  1135. struct sde_encoder_virt *sde_enc;
  1136. int i;
  1137. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1138. if (!sde_enc) {
  1139. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1140. return;
  1141. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1142. SDE_ERROR("invalid num phys enc %d/%d\n",
  1143. sde_enc->num_phys_encs,
  1144. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1145. return;
  1146. }
  1147. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1148. if (!sde_kms) {
  1149. SDE_ERROR("invalid sde_kms\n");
  1150. return;
  1151. }
  1152. hw_mdptop = sde_kms->hw_mdp;
  1153. if (!hw_mdptop) {
  1154. SDE_ERROR("invalid mdptop\n");
  1155. return;
  1156. }
  1157. if (hw_mdptop->ops.setup_vsync_source) {
  1158. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1159. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1160. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1161. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1162. vsync_cfg.vsync_source = vsync_source;
  1163. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1164. }
  1165. }
  1166. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1167. struct msm_display_info *disp_info)
  1168. {
  1169. struct sde_encoder_phys *phys;
  1170. struct sde_connector *sde_conn;
  1171. int i;
  1172. u32 vsync_source;
  1173. if (!sde_enc || !disp_info) {
  1174. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1175. sde_enc != NULL, disp_info != NULL);
  1176. return;
  1177. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1178. SDE_ERROR("invalid num phys enc %d/%d\n",
  1179. sde_enc->num_phys_encs,
  1180. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1181. return;
  1182. }
  1183. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1184. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1185. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1186. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1187. else
  1188. vsync_source = sde_enc->te_source;
  1189. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1190. disp_info->is_te_using_watchdog_timer);
  1191. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1192. phys = sde_enc->phys_encs[i];
  1193. if (phys && phys->ops.setup_vsync_source)
  1194. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1195. }
  1196. }
  1197. }
  1198. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1199. bool watchdog_te)
  1200. {
  1201. struct sde_encoder_virt *sde_enc;
  1202. struct msm_display_info disp_info;
  1203. if (!drm_enc) {
  1204. pr_err("invalid drm encoder\n");
  1205. return -EINVAL;
  1206. }
  1207. sde_enc = to_sde_encoder_virt(drm_enc);
  1208. sde_encoder_control_te(drm_enc, false);
  1209. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1210. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1211. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1212. sde_encoder_control_te(drm_enc, true);
  1213. return 0;
  1214. }
  1215. static int _sde_encoder_rsc_client_update_vsync_wait(
  1216. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1217. int wait_vblank_crtc_id)
  1218. {
  1219. int wait_refcount = 0, ret = 0;
  1220. int pipe = -1;
  1221. int wait_count = 0;
  1222. struct drm_crtc *primary_crtc;
  1223. struct drm_crtc *crtc;
  1224. crtc = sde_enc->crtc;
  1225. if (wait_vblank_crtc_id)
  1226. wait_refcount =
  1227. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1228. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1229. SDE_EVTLOG_FUNC_ENTRY);
  1230. if (crtc->base.id != wait_vblank_crtc_id) {
  1231. primary_crtc = drm_crtc_find(drm_enc->dev,
  1232. NULL, wait_vblank_crtc_id);
  1233. if (!primary_crtc) {
  1234. SDE_ERROR_ENC(sde_enc,
  1235. "failed to find primary crtc id %d\n",
  1236. wait_vblank_crtc_id);
  1237. return -EINVAL;
  1238. }
  1239. pipe = drm_crtc_index(primary_crtc);
  1240. }
  1241. /**
  1242. * note: VBLANK is expected to be enabled at this point in
  1243. * resource control state machine if on primary CRTC
  1244. */
  1245. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1246. if (sde_rsc_client_is_state_update_complete(
  1247. sde_enc->rsc_client))
  1248. break;
  1249. if (crtc->base.id == wait_vblank_crtc_id)
  1250. ret = sde_encoder_wait_for_event(drm_enc,
  1251. MSM_ENC_VBLANK);
  1252. else
  1253. drm_wait_one_vblank(drm_enc->dev, pipe);
  1254. if (ret) {
  1255. SDE_ERROR_ENC(sde_enc,
  1256. "wait for vblank failed ret:%d\n", ret);
  1257. /**
  1258. * rsc hardware may hang without vsync. avoid rsc hang
  1259. * by generating the vsync from watchdog timer.
  1260. */
  1261. if (crtc->base.id == wait_vblank_crtc_id)
  1262. sde_encoder_helper_switch_vsync(drm_enc, true);
  1263. }
  1264. }
  1265. if (wait_count >= MAX_RSC_WAIT)
  1266. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1267. SDE_EVTLOG_ERROR);
  1268. if (wait_refcount)
  1269. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1270. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1271. SDE_EVTLOG_FUNC_EXIT);
  1272. return ret;
  1273. }
  1274. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1275. {
  1276. struct sde_encoder_virt *sde_enc;
  1277. struct msm_display_info *disp_info;
  1278. struct sde_rsc_cmd_config *rsc_config;
  1279. struct drm_crtc *crtc;
  1280. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1281. int ret;
  1282. /**
  1283. * Already checked drm_enc, sde_enc is valid in function
  1284. * _sde_encoder_update_rsc_client() which pass the parameters
  1285. * to this function.
  1286. */
  1287. sde_enc = to_sde_encoder_virt(drm_enc);
  1288. crtc = sde_enc->crtc;
  1289. disp_info = &sde_enc->disp_info;
  1290. rsc_config = &sde_enc->rsc_config;
  1291. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1292. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1293. /* update it only once */
  1294. sde_enc->rsc_state_init = true;
  1295. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1296. rsc_state, rsc_config, crtc->base.id,
  1297. &wait_vblank_crtc_id);
  1298. } else {
  1299. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1300. rsc_state, NULL, crtc->base.id,
  1301. &wait_vblank_crtc_id);
  1302. }
  1303. /**
  1304. * if RSC performed a state change that requires a VBLANK wait, it will
  1305. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1306. *
  1307. * if we are the primary display, we will need to enable and wait
  1308. * locally since we hold the commit thread
  1309. *
  1310. * if we are an external display, we must send a signal to the primary
  1311. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1312. * by the primary panel's VBLANK signals
  1313. */
  1314. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1315. if (ret) {
  1316. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1317. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1318. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1319. sde_enc, wait_vblank_crtc_id);
  1320. }
  1321. return ret;
  1322. }
  1323. static int _sde_encoder_update_rsc_client(
  1324. struct drm_encoder *drm_enc, bool enable)
  1325. {
  1326. struct sde_encoder_virt *sde_enc;
  1327. struct drm_crtc *crtc;
  1328. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1329. struct sde_rsc_cmd_config *rsc_config;
  1330. int ret;
  1331. struct msm_display_info *disp_info;
  1332. struct msm_mode_info *mode_info;
  1333. u32 qsync_mode = 0, v_front_porch;
  1334. struct drm_display_mode *mode;
  1335. bool is_vid_mode;
  1336. struct drm_encoder *enc;
  1337. if (!drm_enc || !drm_enc->dev) {
  1338. SDE_ERROR("invalid encoder arguments\n");
  1339. return -EINVAL;
  1340. }
  1341. sde_enc = to_sde_encoder_virt(drm_enc);
  1342. mode_info = &sde_enc->mode_info;
  1343. crtc = sde_enc->crtc;
  1344. if (!sde_enc->crtc) {
  1345. SDE_ERROR("invalid crtc parameter\n");
  1346. return -EINVAL;
  1347. }
  1348. disp_info = &sde_enc->disp_info;
  1349. rsc_config = &sde_enc->rsc_config;
  1350. if (!sde_enc->rsc_client) {
  1351. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1352. return 0;
  1353. }
  1354. /**
  1355. * only primary command mode panel without Qsync can request CMD state.
  1356. * all other panels/displays can request for VID state including
  1357. * secondary command mode panel.
  1358. * Clone mode encoder can request CLK STATE only.
  1359. */
  1360. if (sde_enc->cur_master) {
  1361. qsync_mode = sde_connector_get_qsync_mode(
  1362. sde_enc->cur_master->connector);
  1363. sde_enc->autorefresh_solver_disable =
  1364. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1365. }
  1366. /* left primary encoder keep vote */
  1367. if (sde_encoder_in_clone_mode(drm_enc)) {
  1368. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1369. return 0;
  1370. }
  1371. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1372. (disp_info->display_type && qsync_mode) ||
  1373. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1374. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1375. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1376. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1377. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1378. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1379. drm_for_each_encoder(enc, drm_enc->dev) {
  1380. if (enc->base.id != drm_enc->base.id &&
  1381. sde_encoder_in_cont_splash(enc))
  1382. rsc_state = SDE_RSC_CLK_STATE;
  1383. }
  1384. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1385. MSM_DISPLAY_VIDEO_MODE);
  1386. mode = &sde_enc->crtc->state->mode;
  1387. v_front_porch = mode->vsync_start - mode->vdisplay;
  1388. /* compare specific items and reconfigure the rsc */
  1389. if ((rsc_config->fps != mode_info->frame_rate) ||
  1390. (rsc_config->vtotal != mode_info->vtotal) ||
  1391. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1392. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1393. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1394. rsc_config->fps = mode_info->frame_rate;
  1395. rsc_config->vtotal = mode_info->vtotal;
  1396. rsc_config->prefill_lines = mode_info->prefill_lines;
  1397. rsc_config->jitter_numer = mode_info->jitter_numer;
  1398. rsc_config->jitter_denom = mode_info->jitter_denom;
  1399. sde_enc->rsc_state_init = false;
  1400. }
  1401. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1402. rsc_config->fps, sde_enc->rsc_state_init);
  1403. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1404. return ret;
  1405. }
  1406. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1407. {
  1408. struct sde_encoder_virt *sde_enc;
  1409. int i;
  1410. if (!drm_enc) {
  1411. SDE_ERROR("invalid encoder\n");
  1412. return;
  1413. }
  1414. sde_enc = to_sde_encoder_virt(drm_enc);
  1415. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1416. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1417. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1418. if (phys && phys->ops.irq_control)
  1419. phys->ops.irq_control(phys, enable);
  1420. }
  1421. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1422. }
  1423. /* keep track of the userspace vblank during modeset */
  1424. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1425. u32 sw_event)
  1426. {
  1427. struct sde_encoder_virt *sde_enc;
  1428. bool enable;
  1429. int i;
  1430. if (!drm_enc) {
  1431. SDE_ERROR("invalid encoder\n");
  1432. return;
  1433. }
  1434. sde_enc = to_sde_encoder_virt(drm_enc);
  1435. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1436. sw_event, sde_enc->vblank_enabled);
  1437. /* nothing to do if vblank not enabled by userspace */
  1438. if (!sde_enc->vblank_enabled)
  1439. return;
  1440. /* disable vblank on pre_modeset */
  1441. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1442. enable = false;
  1443. /* enable vblank on post_modeset */
  1444. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1445. enable = true;
  1446. else
  1447. return;
  1448. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1449. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1450. if (phys && phys->ops.control_vblank_irq)
  1451. phys->ops.control_vblank_irq(phys, enable);
  1452. }
  1453. }
  1454. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1455. {
  1456. struct sde_encoder_virt *sde_enc;
  1457. if (!drm_enc)
  1458. return NULL;
  1459. sde_enc = to_sde_encoder_virt(drm_enc);
  1460. return sde_enc->rsc_client;
  1461. }
  1462. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1463. bool enable)
  1464. {
  1465. struct sde_kms *sde_kms;
  1466. struct sde_encoder_virt *sde_enc;
  1467. int rc;
  1468. sde_enc = to_sde_encoder_virt(drm_enc);
  1469. sde_kms = sde_encoder_get_kms(drm_enc);
  1470. if (!sde_kms)
  1471. return -EINVAL;
  1472. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1473. SDE_EVT32(DRMID(drm_enc), enable);
  1474. if (!sde_enc->cur_master) {
  1475. SDE_ERROR("encoder master not set\n");
  1476. return -EINVAL;
  1477. }
  1478. if (enable) {
  1479. /* enable SDE core clks */
  1480. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1481. if (rc < 0) {
  1482. SDE_ERROR("failed to enable power resource %d\n", rc);
  1483. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1484. return rc;
  1485. }
  1486. sde_enc->elevated_ahb_vote = true;
  1487. /* enable DSI clks */
  1488. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1489. true);
  1490. if (rc) {
  1491. SDE_ERROR("failed to enable clk control %d\n", rc);
  1492. pm_runtime_put_sync(drm_enc->dev->dev);
  1493. return rc;
  1494. }
  1495. /* enable all the irq */
  1496. sde_encoder_irq_control(drm_enc, true);
  1497. _sde_encoder_pm_qos_add_request(drm_enc);
  1498. } else {
  1499. _sde_encoder_pm_qos_remove_request(drm_enc);
  1500. /* disable all the irq */
  1501. sde_encoder_irq_control(drm_enc, false);
  1502. /* disable DSI clks */
  1503. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1504. /* disable SDE core clks */
  1505. pm_runtime_put_sync(drm_enc->dev->dev);
  1506. }
  1507. return 0;
  1508. }
  1509. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1510. bool enable, u32 frame_count)
  1511. {
  1512. struct sde_encoder_virt *sde_enc;
  1513. int i;
  1514. if (!drm_enc) {
  1515. SDE_ERROR("invalid encoder\n");
  1516. return;
  1517. }
  1518. sde_enc = to_sde_encoder_virt(drm_enc);
  1519. if (!sde_enc->misr_reconfigure)
  1520. return;
  1521. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1522. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1523. if (!phys || !phys->ops.setup_misr)
  1524. continue;
  1525. phys->ops.setup_misr(phys, enable, frame_count);
  1526. }
  1527. sde_enc->misr_reconfigure = false;
  1528. }
  1529. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1530. unsigned int type, unsigned int code, int value)
  1531. {
  1532. struct drm_encoder *drm_enc = NULL;
  1533. struct sde_encoder_virt *sde_enc = NULL;
  1534. struct msm_drm_thread *disp_thread = NULL;
  1535. struct msm_drm_private *priv = NULL;
  1536. if (!handle || !handle->handler || !handle->handler->private) {
  1537. SDE_ERROR("invalid encoder for the input event\n");
  1538. return;
  1539. }
  1540. drm_enc = (struct drm_encoder *)handle->handler->private;
  1541. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1542. SDE_ERROR("invalid parameters\n");
  1543. return;
  1544. }
  1545. priv = drm_enc->dev->dev_private;
  1546. sde_enc = to_sde_encoder_virt(drm_enc);
  1547. if (!sde_enc->crtc || (sde_enc->crtc->index
  1548. >= ARRAY_SIZE(priv->disp_thread))) {
  1549. SDE_DEBUG_ENC(sde_enc,
  1550. "invalid cached CRTC: %d or crtc index: %d\n",
  1551. sde_enc->crtc == NULL,
  1552. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1553. return;
  1554. }
  1555. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1556. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1557. kthread_queue_work(&disp_thread->worker,
  1558. &sde_enc->input_event_work);
  1559. }
  1560. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1561. {
  1562. struct sde_encoder_virt *sde_enc;
  1563. if (!drm_enc) {
  1564. SDE_ERROR("invalid encoder\n");
  1565. return;
  1566. }
  1567. sde_enc = to_sde_encoder_virt(drm_enc);
  1568. /* return early if there is no state change */
  1569. if (sde_enc->idle_pc_enabled == enable)
  1570. return;
  1571. sde_enc->idle_pc_enabled = enable;
  1572. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1573. SDE_EVT32(sde_enc->idle_pc_enabled);
  1574. }
  1575. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1576. u32 sw_event)
  1577. {
  1578. struct drm_encoder *drm_enc = &sde_enc->base;
  1579. struct msm_drm_private *priv;
  1580. unsigned int lp, idle_pc_duration;
  1581. struct msm_drm_thread *disp_thread;
  1582. /* return early if called from esd thread */
  1583. if (sde_enc->delay_kickoff)
  1584. return;
  1585. /* set idle timeout based on master connector's lp value */
  1586. if (sde_enc->cur_master)
  1587. lp = sde_connector_get_lp(
  1588. sde_enc->cur_master->connector);
  1589. else
  1590. lp = SDE_MODE_DPMS_ON;
  1591. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1592. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1593. else
  1594. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1595. priv = drm_enc->dev->dev_private;
  1596. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1597. kthread_mod_delayed_work(
  1598. &disp_thread->worker,
  1599. &sde_enc->delayed_off_work,
  1600. msecs_to_jiffies(idle_pc_duration));
  1601. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1602. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1603. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1604. sw_event);
  1605. }
  1606. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1607. u32 sw_event)
  1608. {
  1609. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1610. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1611. sw_event);
  1612. }
  1613. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1614. {
  1615. struct sde_encoder_virt *sde_enc;
  1616. if (!encoder)
  1617. return;
  1618. sde_enc = to_sde_encoder_virt(encoder);
  1619. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1620. }
  1621. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1622. u32 sw_event)
  1623. {
  1624. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1625. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1626. else
  1627. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1628. }
  1629. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1630. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1631. {
  1632. int ret = 0;
  1633. mutex_lock(&sde_enc->rc_lock);
  1634. /* return if the resource control is already in ON state */
  1635. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1636. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1637. sw_event);
  1638. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1639. SDE_EVTLOG_FUNC_CASE1);
  1640. goto end;
  1641. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1642. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1643. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1644. sw_event, sde_enc->rc_state);
  1645. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1646. SDE_EVTLOG_ERROR);
  1647. goto end;
  1648. }
  1649. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1650. sde_encoder_irq_control(drm_enc, true);
  1651. _sde_encoder_pm_qos_add_request(drm_enc);
  1652. } else {
  1653. /* enable all the clks and resources */
  1654. ret = _sde_encoder_resource_control_helper(drm_enc,
  1655. true);
  1656. if (ret) {
  1657. SDE_ERROR_ENC(sde_enc,
  1658. "sw_event:%d, rc in state %d\n",
  1659. sw_event, sde_enc->rc_state);
  1660. SDE_EVT32(DRMID(drm_enc), sw_event,
  1661. sde_enc->rc_state,
  1662. SDE_EVTLOG_ERROR);
  1663. goto end;
  1664. }
  1665. _sde_encoder_update_rsc_client(drm_enc, true);
  1666. }
  1667. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1668. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1669. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1670. end:
  1671. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1672. mutex_unlock(&sde_enc->rc_lock);
  1673. return ret;
  1674. }
  1675. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1676. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1677. {
  1678. /* cancel delayed off work, if any */
  1679. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1680. mutex_lock(&sde_enc->rc_lock);
  1681. if (is_vid_mode &&
  1682. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1683. sde_encoder_irq_control(drm_enc, true);
  1684. }
  1685. /* skip if is already OFF or IDLE, resources are off already */
  1686. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1687. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1688. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1689. sw_event, sde_enc->rc_state);
  1690. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1691. SDE_EVTLOG_FUNC_CASE3);
  1692. goto end;
  1693. }
  1694. /**
  1695. * IRQs are still enabled currently, which allows wait for
  1696. * VBLANK which RSC may require to correctly transition to OFF
  1697. */
  1698. _sde_encoder_update_rsc_client(drm_enc, false);
  1699. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1700. SDE_ENC_RC_STATE_PRE_OFF,
  1701. SDE_EVTLOG_FUNC_CASE3);
  1702. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1703. end:
  1704. mutex_unlock(&sde_enc->rc_lock);
  1705. return 0;
  1706. }
  1707. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1708. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1709. {
  1710. int ret = 0;
  1711. mutex_lock(&sde_enc->rc_lock);
  1712. /* return if the resource control is already in OFF state */
  1713. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1714. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1715. sw_event);
  1716. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1717. SDE_EVTLOG_FUNC_CASE4);
  1718. goto end;
  1719. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1720. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1721. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1722. sw_event, sde_enc->rc_state);
  1723. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1724. SDE_EVTLOG_ERROR);
  1725. ret = -EINVAL;
  1726. goto end;
  1727. }
  1728. /**
  1729. * expect to arrive here only if in either idle state or pre-off
  1730. * and in IDLE state the resources are already disabled
  1731. */
  1732. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1733. _sde_encoder_resource_control_helper(drm_enc, false);
  1734. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1735. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1736. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1737. end:
  1738. mutex_unlock(&sde_enc->rc_lock);
  1739. return ret;
  1740. }
  1741. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1742. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1743. {
  1744. int ret = 0;
  1745. mutex_lock(&sde_enc->rc_lock);
  1746. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1747. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1748. sw_event);
  1749. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1750. SDE_EVTLOG_FUNC_CASE5);
  1751. goto end;
  1752. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1753. /* enable all the clks and resources */
  1754. ret = _sde_encoder_resource_control_helper(drm_enc,
  1755. true);
  1756. if (ret) {
  1757. SDE_ERROR_ENC(sde_enc,
  1758. "sw_event:%d, rc in state %d\n",
  1759. sw_event, sde_enc->rc_state);
  1760. SDE_EVT32(DRMID(drm_enc), sw_event,
  1761. sde_enc->rc_state,
  1762. SDE_EVTLOG_ERROR);
  1763. goto end;
  1764. }
  1765. _sde_encoder_update_rsc_client(drm_enc, true);
  1766. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1767. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1768. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1769. }
  1770. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1771. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1772. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1773. _sde_encoder_pm_qos_remove_request(drm_enc);
  1774. end:
  1775. mutex_unlock(&sde_enc->rc_lock);
  1776. return ret;
  1777. }
  1778. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1779. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1780. {
  1781. int ret = 0;
  1782. mutex_lock(&sde_enc->rc_lock);
  1783. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1784. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1785. sw_event);
  1786. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1787. SDE_EVTLOG_FUNC_CASE5);
  1788. goto end;
  1789. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1790. SDE_ERROR_ENC(sde_enc,
  1791. "sw_event:%d, rc:%d !MODESET state\n",
  1792. sw_event, sde_enc->rc_state);
  1793. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1794. SDE_EVTLOG_ERROR);
  1795. ret = -EINVAL;
  1796. goto end;
  1797. }
  1798. /* toggle te bit to update vsync source for sim cmd mode panels */
  1799. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1800. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1801. sde_encoder_control_te(drm_enc, false);
  1802. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1803. sde_encoder_control_te(drm_enc, true);
  1804. }
  1805. _sde_encoder_update_rsc_client(drm_enc, true);
  1806. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1807. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1808. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1809. _sde_encoder_pm_qos_add_request(drm_enc);
  1810. end:
  1811. mutex_unlock(&sde_enc->rc_lock);
  1812. return ret;
  1813. }
  1814. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1815. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1816. {
  1817. struct msm_drm_private *priv;
  1818. struct sde_kms *sde_kms;
  1819. struct drm_crtc *crtc = drm_enc->crtc;
  1820. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1821. struct sde_connector *sde_conn;
  1822. int crtc_id = 0;
  1823. priv = drm_enc->dev->dev_private;
  1824. sde_kms = to_sde_kms(priv->kms);
  1825. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1826. mutex_lock(&sde_enc->rc_lock);
  1827. if (sde_conn->panel_dead) {
  1828. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1829. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1830. goto end;
  1831. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1832. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1833. sw_event, sde_enc->rc_state);
  1834. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1835. goto end;
  1836. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1837. sde_crtc->kickoff_in_progress) {
  1838. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1839. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1840. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1841. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1842. goto end;
  1843. }
  1844. crtc_id = drm_crtc_index(crtc);
  1845. if (is_vid_mode) {
  1846. sde_encoder_irq_control(drm_enc, false);
  1847. _sde_encoder_pm_qos_remove_request(drm_enc);
  1848. } else {
  1849. if (priv->event_thread[crtc_id].thread)
  1850. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1851. /* disable all the clks and resources */
  1852. _sde_encoder_update_rsc_client(drm_enc, false);
  1853. _sde_encoder_resource_control_helper(drm_enc, false);
  1854. if (!sde_kms->perf.bw_vote_mode)
  1855. memset(&sde_crtc->cur_perf, 0,
  1856. sizeof(struct sde_core_perf_params));
  1857. }
  1858. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1859. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1860. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1861. end:
  1862. mutex_unlock(&sde_enc->rc_lock);
  1863. return 0;
  1864. }
  1865. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1866. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1867. struct msm_drm_private *priv, bool is_vid_mode)
  1868. {
  1869. bool autorefresh_enabled = false;
  1870. struct msm_drm_thread *disp_thread;
  1871. int ret = 0;
  1872. if (!sde_enc->crtc ||
  1873. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1874. SDE_DEBUG_ENC(sde_enc,
  1875. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1876. sde_enc->crtc == NULL,
  1877. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1878. sw_event);
  1879. return -EINVAL;
  1880. }
  1881. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1882. mutex_lock(&sde_enc->rc_lock);
  1883. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1884. if (sde_enc->cur_master &&
  1885. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1886. autorefresh_enabled =
  1887. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1888. sde_enc->cur_master);
  1889. if (autorefresh_enabled) {
  1890. SDE_DEBUG_ENC(sde_enc,
  1891. "not handling early wakeup since auto refresh is enabled\n");
  1892. goto end;
  1893. }
  1894. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1895. kthread_mod_delayed_work(&disp_thread->worker,
  1896. &sde_enc->delayed_off_work,
  1897. msecs_to_jiffies(
  1898. IDLE_POWERCOLLAPSE_DURATION));
  1899. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1900. /* enable all the clks and resources */
  1901. ret = _sde_encoder_resource_control_helper(drm_enc,
  1902. true);
  1903. if (ret) {
  1904. SDE_ERROR_ENC(sde_enc,
  1905. "sw_event:%d, rc in state %d\n",
  1906. sw_event, sde_enc->rc_state);
  1907. SDE_EVT32(DRMID(drm_enc), sw_event,
  1908. sde_enc->rc_state,
  1909. SDE_EVTLOG_ERROR);
  1910. goto end;
  1911. }
  1912. _sde_encoder_update_rsc_client(drm_enc, true);
  1913. /*
  1914. * In some cases, commit comes with slight delay
  1915. * (> 80 ms)after early wake up, prevent clock switch
  1916. * off to avoid jank in next update. So, increase the
  1917. * command mode idle timeout sufficiently to prevent
  1918. * such case.
  1919. */
  1920. kthread_mod_delayed_work(&disp_thread->worker,
  1921. &sde_enc->delayed_off_work,
  1922. msecs_to_jiffies(
  1923. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1924. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1925. }
  1926. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1927. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1928. end:
  1929. mutex_unlock(&sde_enc->rc_lock);
  1930. return ret;
  1931. }
  1932. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1933. u32 sw_event)
  1934. {
  1935. struct sde_encoder_virt *sde_enc;
  1936. struct msm_drm_private *priv;
  1937. int ret = 0;
  1938. bool is_vid_mode = false;
  1939. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1940. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1941. sw_event);
  1942. return -EINVAL;
  1943. }
  1944. sde_enc = to_sde_encoder_virt(drm_enc);
  1945. priv = drm_enc->dev->dev_private;
  1946. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1947. is_vid_mode = true;
  1948. /*
  1949. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1950. * events and return early for other events (ie wb display).
  1951. */
  1952. if (!sde_enc->idle_pc_enabled &&
  1953. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1954. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1955. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1956. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1957. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1958. return 0;
  1959. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1960. sw_event, sde_enc->idle_pc_enabled);
  1961. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1962. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1963. switch (sw_event) {
  1964. case SDE_ENC_RC_EVENT_KICKOFF:
  1965. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1966. is_vid_mode);
  1967. break;
  1968. case SDE_ENC_RC_EVENT_PRE_STOP:
  1969. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1970. is_vid_mode);
  1971. break;
  1972. case SDE_ENC_RC_EVENT_STOP:
  1973. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1974. break;
  1975. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1976. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1977. break;
  1978. case SDE_ENC_RC_EVENT_POST_MODESET:
  1979. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1980. break;
  1981. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1982. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1983. is_vid_mode);
  1984. break;
  1985. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1986. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1987. priv, is_vid_mode);
  1988. break;
  1989. default:
  1990. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1991. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1992. break;
  1993. }
  1994. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1995. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1996. return ret;
  1997. }
  1998. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1999. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2000. {
  2001. int i = 0;
  2002. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2003. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2004. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2005. if (poms_to_vid)
  2006. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2007. else if (poms_to_cmd)
  2008. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2009. _sde_encoder_update_rsc_client(drm_enc, true);
  2010. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2011. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2012. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2013. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2014. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2015. SDE_EVTLOG_FUNC_CASE1);
  2016. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2017. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2018. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2019. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2020. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2021. SDE_EVTLOG_FUNC_CASE2);
  2022. }
  2023. }
  2024. struct drm_connector *sde_encoder_get_connector(
  2025. struct drm_device *dev, struct drm_encoder *drm_enc)
  2026. {
  2027. struct drm_connector_list_iter conn_iter;
  2028. struct drm_connector *conn = NULL, *conn_search;
  2029. drm_connector_list_iter_begin(dev, &conn_iter);
  2030. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2031. if (conn_search->encoder == drm_enc) {
  2032. conn = conn_search;
  2033. break;
  2034. }
  2035. }
  2036. drm_connector_list_iter_end(&conn_iter);
  2037. return conn;
  2038. }
  2039. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2040. {
  2041. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2042. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2043. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2044. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2045. struct sde_rm_hw_request request_hw;
  2046. int i, j;
  2047. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2048. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2049. sde_enc->hw_pp[i] = NULL;
  2050. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2051. break;
  2052. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2053. }
  2054. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2055. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2056. if (phys) {
  2057. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2058. SDE_HW_BLK_QDSS);
  2059. for (j = 0; j < QDSS_MAX; j++) {
  2060. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2061. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2062. break;
  2063. }
  2064. }
  2065. }
  2066. }
  2067. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2068. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2069. sde_enc->hw_dsc[i] = NULL;
  2070. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2071. break;
  2072. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2073. }
  2074. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2075. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2076. sde_enc->hw_vdc[i] = NULL;
  2077. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2078. break;
  2079. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2080. }
  2081. /* Get PP for DSC configuration */
  2082. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2083. struct sde_hw_pingpong *pp = NULL;
  2084. unsigned long features = 0;
  2085. if (!sde_enc->hw_dsc[i])
  2086. continue;
  2087. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2088. request_hw.type = SDE_HW_BLK_PINGPONG;
  2089. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2090. break;
  2091. pp = to_sde_hw_pingpong(request_hw.hw);
  2092. features = pp->ops.get_hw_caps(pp);
  2093. if (test_bit(SDE_PINGPONG_DSC, &features))
  2094. sde_enc->hw_dsc_pp[i] = pp;
  2095. else
  2096. sde_enc->hw_dsc_pp[i] = NULL;
  2097. }
  2098. }
  2099. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2100. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2101. {
  2102. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2103. enum sde_intf_mode intf_mode;
  2104. struct drm_display_mode *old_adj_mode = NULL;
  2105. int ret;
  2106. bool is_cmd_mode = false, res_switch = false;
  2107. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2108. is_cmd_mode = true;
  2109. if (pre_modeset) {
  2110. if (sde_enc->cur_master)
  2111. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2112. if (old_adj_mode && is_cmd_mode)
  2113. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2114. DRM_MODE_MATCH_TIMINGS);
  2115. if (res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2116. /*
  2117. * add tx wait for sim panel to avoid wd timer getting
  2118. * updated in middle of frame to avoid early vsync
  2119. */
  2120. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2121. if (ret && ret != -EWOULDBLOCK) {
  2122. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2123. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2124. return ret;
  2125. }
  2126. }
  2127. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2128. if (msm_is_mode_seamless_dms(msm_mode) ||
  2129. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2130. is_cmd_mode)) {
  2131. /* restore resource state before releasing them */
  2132. ret = sde_encoder_resource_control(drm_enc,
  2133. SDE_ENC_RC_EVENT_PRE_MODESET);
  2134. if (ret) {
  2135. SDE_ERROR_ENC(sde_enc,
  2136. "sde resource control failed: %d\n",
  2137. ret);
  2138. return ret;
  2139. }
  2140. /*
  2141. * Disable dce before switching the mode and after pre-
  2142. * modeset to guarantee previous kickoff has finished.
  2143. */
  2144. sde_encoder_dce_disable(sde_enc);
  2145. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2146. _sde_encoder_modeset_helper_locked(drm_enc,
  2147. SDE_ENC_RC_EVENT_PRE_MODESET);
  2148. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2149. msm_mode);
  2150. }
  2151. } else {
  2152. if (msm_is_mode_seamless_dms(msm_mode) ||
  2153. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2154. is_cmd_mode))
  2155. sde_encoder_resource_control(&sde_enc->base,
  2156. SDE_ENC_RC_EVENT_POST_MODESET);
  2157. else if (msm_is_mode_seamless_poms(msm_mode))
  2158. _sde_encoder_modeset_helper_locked(drm_enc,
  2159. SDE_ENC_RC_EVENT_POST_MODESET);
  2160. }
  2161. return 0;
  2162. }
  2163. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2164. struct drm_display_mode *mode,
  2165. struct drm_display_mode *adj_mode)
  2166. {
  2167. struct sde_encoder_virt *sde_enc;
  2168. struct sde_kms *sde_kms;
  2169. struct drm_connector *conn;
  2170. struct sde_connector_state *c_state;
  2171. struct msm_display_mode *msm_mode;
  2172. struct sde_crtc *sde_crtc;
  2173. int i = 0, ret;
  2174. int num_lm, num_intf, num_pp_per_intf;
  2175. if (!drm_enc) {
  2176. SDE_ERROR("invalid encoder\n");
  2177. return;
  2178. }
  2179. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2180. SDE_ERROR("power resource is not enabled\n");
  2181. return;
  2182. }
  2183. sde_kms = sde_encoder_get_kms(drm_enc);
  2184. if (!sde_kms)
  2185. return;
  2186. sde_enc = to_sde_encoder_virt(drm_enc);
  2187. SDE_DEBUG_ENC(sde_enc, "\n");
  2188. SDE_EVT32(DRMID(drm_enc));
  2189. /*
  2190. * cache the crtc in sde_enc on enable for duration of use case
  2191. * for correctly servicing asynchronous irq events and timers
  2192. */
  2193. if (!drm_enc->crtc) {
  2194. SDE_ERROR("invalid crtc\n");
  2195. return;
  2196. }
  2197. sde_enc->crtc = drm_enc->crtc;
  2198. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2199. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2200. /* get and store the mode_info */
  2201. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2202. if (!conn) {
  2203. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2204. return;
  2205. } else if (!conn->state) {
  2206. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2207. return;
  2208. }
  2209. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2210. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2211. c_state = to_sde_connector_state(conn->state);
  2212. if (!c_state) {
  2213. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2214. return;
  2215. }
  2216. /* cancel delayed off work, if any */
  2217. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2218. /* release resources before seamless mode change */
  2219. msm_mode = &c_state->msm_mode;
  2220. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2221. if (ret)
  2222. return;
  2223. /* reserve dynamic resources now, indicating non test-only */
  2224. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2225. if (ret) {
  2226. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2227. return;
  2228. }
  2229. /* assign the reserved HW blocks to this encoder */
  2230. _sde_encoder_virt_populate_hw_res(drm_enc);
  2231. /* determine left HW PP block to map to INTF */
  2232. num_lm = sde_enc->mode_info.topology.num_lm;
  2233. num_intf = sde_enc->mode_info.topology.num_intf;
  2234. num_pp_per_intf = num_lm / num_intf;
  2235. if (!num_pp_per_intf)
  2236. num_pp_per_intf = 1;
  2237. /* perform mode_set on phys_encs */
  2238. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2239. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2240. if (phys) {
  2241. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2242. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2243. i, num_pp_per_intf);
  2244. return;
  2245. }
  2246. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2247. phys->connector = conn;
  2248. if (phys->ops.mode_set)
  2249. phys->ops.mode_set(phys, mode, adj_mode,
  2250. &sde_crtc->reinit_crtc_mixers);
  2251. }
  2252. }
  2253. /* update resources after seamless mode change */
  2254. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2255. }
  2256. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2257. {
  2258. struct sde_encoder_virt *sde_enc;
  2259. struct sde_encoder_phys *phys;
  2260. int i;
  2261. if (!drm_enc) {
  2262. SDE_ERROR("invalid parameters\n");
  2263. return;
  2264. }
  2265. sde_enc = to_sde_encoder_virt(drm_enc);
  2266. if (!sde_enc) {
  2267. SDE_ERROR("invalid sde encoder\n");
  2268. return;
  2269. }
  2270. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2271. phys = sde_enc->phys_encs[i];
  2272. if (phys && phys->ops.control_te)
  2273. phys->ops.control_te(phys, enable);
  2274. }
  2275. }
  2276. static int _sde_encoder_input_connect(struct input_handler *handler,
  2277. struct input_dev *dev, const struct input_device_id *id)
  2278. {
  2279. struct input_handle *handle;
  2280. int rc = 0;
  2281. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2282. if (!handle)
  2283. return -ENOMEM;
  2284. handle->dev = dev;
  2285. handle->handler = handler;
  2286. handle->name = handler->name;
  2287. rc = input_register_handle(handle);
  2288. if (rc) {
  2289. pr_err("failed to register input handle\n");
  2290. goto error;
  2291. }
  2292. rc = input_open_device(handle);
  2293. if (rc) {
  2294. pr_err("failed to open input device\n");
  2295. goto error_unregister;
  2296. }
  2297. return 0;
  2298. error_unregister:
  2299. input_unregister_handle(handle);
  2300. error:
  2301. kfree(handle);
  2302. return rc;
  2303. }
  2304. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2305. {
  2306. input_close_device(handle);
  2307. input_unregister_handle(handle);
  2308. kfree(handle);
  2309. }
  2310. /**
  2311. * Structure for specifying event parameters on which to receive callbacks.
  2312. * This structure will trigger a callback in case of a touch event (specified by
  2313. * EV_ABS) where there is a change in X and Y coordinates,
  2314. */
  2315. static const struct input_device_id sde_input_ids[] = {
  2316. {
  2317. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2318. .evbit = { BIT_MASK(EV_ABS) },
  2319. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2320. BIT_MASK(ABS_MT_POSITION_X) |
  2321. BIT_MASK(ABS_MT_POSITION_Y) },
  2322. },
  2323. { },
  2324. };
  2325. static void _sde_encoder_input_handler_register(
  2326. struct drm_encoder *drm_enc)
  2327. {
  2328. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2329. int rc;
  2330. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2331. !sde_enc->input_event_enabled)
  2332. return;
  2333. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2334. sde_enc->input_handler->private = sde_enc;
  2335. /* register input handler if not already registered */
  2336. rc = input_register_handler(sde_enc->input_handler);
  2337. if (rc) {
  2338. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2339. rc);
  2340. kfree(sde_enc->input_handler);
  2341. }
  2342. }
  2343. }
  2344. static void _sde_encoder_input_handler_unregister(
  2345. struct drm_encoder *drm_enc)
  2346. {
  2347. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2348. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2349. !sde_enc->input_event_enabled)
  2350. return;
  2351. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2352. input_unregister_handler(sde_enc->input_handler);
  2353. sde_enc->input_handler->private = NULL;
  2354. }
  2355. }
  2356. static int _sde_encoder_input_handler(
  2357. struct sde_encoder_virt *sde_enc)
  2358. {
  2359. struct input_handler *input_handler = NULL;
  2360. int rc = 0;
  2361. if (sde_enc->input_handler) {
  2362. SDE_ERROR_ENC(sde_enc,
  2363. "input_handle is active. unexpected\n");
  2364. return -EINVAL;
  2365. }
  2366. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2367. if (!input_handler)
  2368. return -ENOMEM;
  2369. input_handler->event = sde_encoder_input_event_handler;
  2370. input_handler->connect = _sde_encoder_input_connect;
  2371. input_handler->disconnect = _sde_encoder_input_disconnect;
  2372. input_handler->name = "sde";
  2373. input_handler->id_table = sde_input_ids;
  2374. sde_enc->input_handler = input_handler;
  2375. return rc;
  2376. }
  2377. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2378. {
  2379. struct sde_encoder_virt *sde_enc = NULL;
  2380. struct sde_kms *sde_kms;
  2381. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2382. SDE_ERROR("invalid parameters\n");
  2383. return;
  2384. }
  2385. sde_kms = sde_encoder_get_kms(drm_enc);
  2386. if (!sde_kms)
  2387. return;
  2388. sde_enc = to_sde_encoder_virt(drm_enc);
  2389. if (!sde_enc || !sde_enc->cur_master) {
  2390. SDE_DEBUG("invalid sde encoder/master\n");
  2391. return;
  2392. }
  2393. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2394. sde_enc->cur_master->hw_mdptop &&
  2395. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2396. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2397. sde_enc->cur_master->hw_mdptop);
  2398. if (sde_enc->cur_master->hw_mdptop &&
  2399. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2400. !sde_in_trusted_vm(sde_kms))
  2401. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2402. sde_enc->cur_master->hw_mdptop,
  2403. sde_kms->catalog);
  2404. if (sde_enc->cur_master->hw_ctl &&
  2405. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2406. !sde_enc->cur_master->cont_splash_enabled)
  2407. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2408. sde_enc->cur_master->hw_ctl,
  2409. &sde_enc->cur_master->intf_cfg_v1);
  2410. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2411. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2412. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2413. _sde_encoder_control_fal10_veto(drm_enc, true);
  2414. }
  2415. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2416. {
  2417. struct sde_kms *sde_kms;
  2418. void *dither_cfg = NULL;
  2419. int ret = 0, i = 0;
  2420. size_t len = 0;
  2421. enum sde_rm_topology_name topology;
  2422. struct drm_encoder *drm_enc;
  2423. struct msm_display_dsc_info *dsc = NULL;
  2424. struct sde_encoder_virt *sde_enc;
  2425. struct sde_hw_pingpong *hw_pp;
  2426. u32 bpp, bpc;
  2427. int num_lm;
  2428. if (!phys || !phys->connector || !phys->hw_pp ||
  2429. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2430. return;
  2431. sde_kms = sde_encoder_get_kms(phys->parent);
  2432. if (!sde_kms)
  2433. return;
  2434. topology = sde_connector_get_topology_name(phys->connector);
  2435. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2436. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2437. (phys->split_role == ENC_ROLE_SLAVE)))
  2438. return;
  2439. drm_enc = phys->parent;
  2440. sde_enc = to_sde_encoder_virt(drm_enc);
  2441. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2442. bpc = dsc->config.bits_per_component;
  2443. bpp = dsc->config.bits_per_pixel;
  2444. /* disable dither for 10 bpp or 10bpc dsc config */
  2445. if (bpp == 10 || bpc == 10) {
  2446. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2447. return;
  2448. }
  2449. ret = sde_connector_get_dither_cfg(phys->connector,
  2450. phys->connector->state, &dither_cfg,
  2451. &len, sde_enc->idle_pc_restore);
  2452. /* skip reg writes when return values are invalid or no data */
  2453. if (ret && ret == -ENODATA)
  2454. return;
  2455. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2456. for (i = 0; i < num_lm; i++) {
  2457. hw_pp = sde_enc->hw_pp[i];
  2458. phys->hw_pp->ops.setup_dither(hw_pp,
  2459. dither_cfg, len);
  2460. }
  2461. }
  2462. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2463. {
  2464. struct sde_encoder_virt *sde_enc = NULL;
  2465. int i;
  2466. if (!drm_enc) {
  2467. SDE_ERROR("invalid encoder\n");
  2468. return;
  2469. }
  2470. sde_enc = to_sde_encoder_virt(drm_enc);
  2471. if (!sde_enc->cur_master) {
  2472. SDE_DEBUG("virt encoder has no master\n");
  2473. return;
  2474. }
  2475. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2476. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2477. sde_enc->idle_pc_restore = true;
  2478. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2479. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2480. if (!phys)
  2481. continue;
  2482. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2483. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2484. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2485. phys->ops.restore(phys);
  2486. _sde_encoder_setup_dither(phys);
  2487. }
  2488. if (sde_enc->cur_master->ops.restore)
  2489. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2490. _sde_encoder_virt_enable_helper(drm_enc);
  2491. sde_encoder_control_te(drm_enc, true);
  2492. /*
  2493. * During IPC misr ctl register is reset.
  2494. * Need to reconfigure misr after every IPC.
  2495. */
  2496. if (atomic_read(&sde_enc->misr_enable))
  2497. sde_enc->misr_reconfigure = true;
  2498. }
  2499. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2500. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2501. {
  2502. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2503. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2504. int i;
  2505. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2506. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2507. if (!phys)
  2508. continue;
  2509. phys->comp_type = comp_info->comp_type;
  2510. phys->comp_ratio = comp_info->comp_ratio;
  2511. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2512. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2513. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2514. phys->dsc_extra_pclk_cycle_cnt =
  2515. comp_info->dsc_info.pclk_per_line;
  2516. phys->dsc_extra_disp_width =
  2517. comp_info->dsc_info.extra_width;
  2518. phys->dce_bytes_per_line =
  2519. comp_info->dsc_info.bytes_per_pkt *
  2520. comp_info->dsc_info.pkt_per_line;
  2521. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2522. phys->dce_bytes_per_line =
  2523. comp_info->vdc_info.bytes_per_pkt *
  2524. comp_info->vdc_info.pkt_per_line;
  2525. }
  2526. if (phys != sde_enc->cur_master) {
  2527. /**
  2528. * on DMS request, the encoder will be enabled
  2529. * already. Invoke restore to reconfigure the
  2530. * new mode.
  2531. */
  2532. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2533. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2534. phys->ops.restore)
  2535. phys->ops.restore(phys);
  2536. else if (phys->ops.enable)
  2537. phys->ops.enable(phys);
  2538. }
  2539. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2540. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2541. phys->ops.setup_misr(phys, true,
  2542. sde_enc->misr_frame_count);
  2543. }
  2544. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2545. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2546. sde_enc->cur_master->ops.restore)
  2547. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2548. else if (sde_enc->cur_master->ops.enable)
  2549. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2550. }
  2551. static void sde_encoder_off_work(struct kthread_work *work)
  2552. {
  2553. struct sde_encoder_virt *sde_enc = container_of(work,
  2554. struct sde_encoder_virt, delayed_off_work.work);
  2555. struct drm_encoder *drm_enc;
  2556. if (!sde_enc) {
  2557. SDE_ERROR("invalid sde encoder\n");
  2558. return;
  2559. }
  2560. drm_enc = &sde_enc->base;
  2561. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2562. sde_encoder_idle_request(drm_enc);
  2563. SDE_ATRACE_END("sde_encoder_off_work");
  2564. }
  2565. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2566. {
  2567. struct sde_encoder_virt *sde_enc = NULL;
  2568. bool has_master_enc = false;
  2569. int i, ret = 0;
  2570. struct sde_connector_state *c_state;
  2571. struct drm_display_mode *cur_mode = NULL;
  2572. struct msm_display_mode *msm_mode;
  2573. if (!drm_enc || !drm_enc->crtc) {
  2574. SDE_ERROR("invalid encoder\n");
  2575. return;
  2576. }
  2577. sde_enc = to_sde_encoder_virt(drm_enc);
  2578. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2579. SDE_ERROR("power resource is not enabled\n");
  2580. return;
  2581. }
  2582. if (!sde_enc->crtc)
  2583. sde_enc->crtc = drm_enc->crtc;
  2584. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2585. SDE_DEBUG_ENC(sde_enc, "\n");
  2586. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2587. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2588. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2589. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2590. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2591. sde_enc->cur_master = phys;
  2592. has_master_enc = true;
  2593. break;
  2594. }
  2595. }
  2596. if (!has_master_enc) {
  2597. sde_enc->cur_master = NULL;
  2598. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2599. return;
  2600. }
  2601. _sde_encoder_input_handler_register(drm_enc);
  2602. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2603. if (!c_state) {
  2604. SDE_ERROR("invalid connector state\n");
  2605. return;
  2606. }
  2607. msm_mode = &c_state->msm_mode;
  2608. if ((drm_enc->crtc->state->connectors_changed &&
  2609. sde_encoder_in_clone_mode(drm_enc)) ||
  2610. !(msm_is_mode_seamless_vrr(msm_mode)
  2611. || msm_is_mode_seamless_dms(msm_mode)
  2612. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2613. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2614. sde_encoder_off_work);
  2615. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2616. if (ret) {
  2617. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2618. ret);
  2619. return;
  2620. }
  2621. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2622. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2623. /* turn off vsync_in to update tear check configuration */
  2624. sde_encoder_control_te(drm_enc, false);
  2625. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2626. _sde_encoder_virt_enable_helper(drm_enc);
  2627. sde_encoder_control_te(drm_enc, true);
  2628. }
  2629. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2630. {
  2631. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2632. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2633. int i = 0;
  2634. _sde_encoder_control_fal10_veto(drm_enc, false);
  2635. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2636. if (sde_enc->phys_encs[i]) {
  2637. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2638. sde_enc->phys_encs[i]->connector = NULL;
  2639. }
  2640. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2641. }
  2642. sde_enc->cur_master = NULL;
  2643. /*
  2644. * clear the cached crtc in sde_enc on use case finish, after all the
  2645. * outstanding events and timers have been completed
  2646. */
  2647. sde_enc->crtc = NULL;
  2648. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2649. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2650. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2651. }
  2652. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2653. {
  2654. struct sde_encoder_virt *sde_enc = NULL;
  2655. struct sde_connector *sde_conn;
  2656. struct sde_kms *sde_kms;
  2657. enum sde_intf_mode intf_mode;
  2658. int ret, i = 0;
  2659. if (!drm_enc) {
  2660. SDE_ERROR("invalid encoder\n");
  2661. return;
  2662. } else if (!drm_enc->dev) {
  2663. SDE_ERROR("invalid dev\n");
  2664. return;
  2665. } else if (!drm_enc->dev->dev_private) {
  2666. SDE_ERROR("invalid dev_private\n");
  2667. return;
  2668. }
  2669. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2670. SDE_ERROR("power resource is not enabled\n");
  2671. return;
  2672. }
  2673. sde_enc = to_sde_encoder_virt(drm_enc);
  2674. if (!sde_enc->cur_master) {
  2675. SDE_ERROR("Invalid cur_master\n");
  2676. return;
  2677. }
  2678. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2679. SDE_DEBUG_ENC(sde_enc, "\n");
  2680. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2681. if (!sde_kms)
  2682. return;
  2683. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2684. SDE_EVT32(DRMID(drm_enc));
  2685. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2686. /* disable autorefresh */
  2687. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2688. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2689. if (phys && phys->ops.disable_autorefresh)
  2690. phys->ops.disable_autorefresh(phys);
  2691. }
  2692. /* wait for idle */
  2693. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2694. }
  2695. _sde_encoder_input_handler_unregister(drm_enc);
  2696. flush_delayed_work(&sde_conn->status_work);
  2697. /*
  2698. * For primary command mode and video mode encoders, execute the
  2699. * resource control pre-stop operations before the physical encoders
  2700. * are disabled, to allow the rsc to transition its states properly.
  2701. *
  2702. * For other encoder types, rsc should not be enabled until after
  2703. * they have been fully disabled, so delay the pre-stop operations
  2704. * until after the physical disable calls have returned.
  2705. */
  2706. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2707. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2708. sde_encoder_resource_control(drm_enc,
  2709. SDE_ENC_RC_EVENT_PRE_STOP);
  2710. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2711. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2712. if (phys && phys->ops.disable)
  2713. phys->ops.disable(phys);
  2714. }
  2715. } else {
  2716. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2717. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2718. if (phys && phys->ops.disable)
  2719. phys->ops.disable(phys);
  2720. }
  2721. sde_encoder_resource_control(drm_enc,
  2722. SDE_ENC_RC_EVENT_PRE_STOP);
  2723. }
  2724. /*
  2725. * disable dce after the transfer is complete (for command mode)
  2726. * and after physical encoder is disabled, to make sure timing
  2727. * engine is already disabled (for video mode).
  2728. */
  2729. if (!sde_in_trusted_vm(sde_kms))
  2730. sde_encoder_dce_disable(sde_enc);
  2731. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2732. /* reset connector topology name property */
  2733. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2734. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2735. ret = sde_rm_update_topology(&sde_kms->rm,
  2736. sde_enc->cur_master->connector->state, NULL);
  2737. if (ret) {
  2738. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2739. return;
  2740. }
  2741. }
  2742. if (!sde_encoder_in_clone_mode(drm_enc))
  2743. sde_encoder_virt_reset(drm_enc);
  2744. }
  2745. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2746. {
  2747. /* trigger hw-fences override signal */
  2748. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2749. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2750. }
  2751. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2752. struct sde_encoder_phys_wb *wb_enc)
  2753. {
  2754. struct sde_encoder_virt *sde_enc;
  2755. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2756. struct sde_ctl_flush_cfg cfg;
  2757. struct sde_hw_dsc *hw_dsc = NULL;
  2758. int i;
  2759. ctl->ops.reset(ctl);
  2760. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2761. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2762. if (wb_enc) {
  2763. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2764. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2765. false, phys_enc->hw_pp->idx);
  2766. if (ctl->ops.update_bitmask)
  2767. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2768. wb_enc->hw_wb->idx, true);
  2769. }
  2770. } else {
  2771. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2772. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2773. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2774. sde_enc->phys_encs[i]->hw_intf, false,
  2775. sde_enc->phys_encs[i]->hw_pp->idx);
  2776. if (ctl->ops.update_bitmask)
  2777. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2778. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2779. }
  2780. }
  2781. }
  2782. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2783. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2784. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2785. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2786. phys_enc->hw_pp->merge_3d->idx, true);
  2787. }
  2788. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2789. phys_enc->hw_pp) {
  2790. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2791. false, phys_enc->hw_pp->idx);
  2792. if (ctl->ops.update_bitmask)
  2793. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2794. phys_enc->hw_cdm->idx, true);
  2795. }
  2796. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2797. phys_enc->hw_pp) {
  2798. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2799. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2800. if (ctl->ops.update_dnsc_blur_bitmask)
  2801. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2802. }
  2803. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2804. ctl->ops.reset_post_disable)
  2805. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2806. phys_enc->hw_pp->merge_3d ?
  2807. phys_enc->hw_pp->merge_3d->idx : 0);
  2808. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2809. hw_dsc = sde_enc->hw_dsc[i];
  2810. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2811. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2812. if (ctl->ops.update_bitmask)
  2813. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2814. }
  2815. }
  2816. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2817. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2818. ctl->ops.get_pending_flush(ctl, &cfg);
  2819. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2820. ctl->ops.trigger_flush(ctl);
  2821. ctl->ops.trigger_start(ctl);
  2822. ctl->ops.clear_pending_flush(ctl);
  2823. }
  2824. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2825. {
  2826. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2827. struct sde_ctl_flush_cfg cfg;
  2828. ctl->ops.reset(ctl);
  2829. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2830. ctl->ops.get_pending_flush(ctl, &cfg);
  2831. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2832. ctl->ops.trigger_flush(ctl);
  2833. ctl->ops.trigger_start(ctl);
  2834. }
  2835. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2836. enum sde_intf_type type, u32 controller_id)
  2837. {
  2838. int i = 0;
  2839. for (i = 0; i < catalog->intf_count; i++) {
  2840. if (catalog->intf[i].type == type
  2841. && catalog->intf[i].controller_id == controller_id) {
  2842. return catalog->intf[i].id;
  2843. }
  2844. }
  2845. return INTF_MAX;
  2846. }
  2847. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2848. enum sde_intf_type type, u32 controller_id)
  2849. {
  2850. if (controller_id < catalog->wb_count)
  2851. return catalog->wb[controller_id].id;
  2852. return WB_MAX;
  2853. }
  2854. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2855. struct drm_crtc *crtc)
  2856. {
  2857. struct sde_hw_uidle *uidle;
  2858. struct sde_uidle_cntr cntr;
  2859. struct sde_uidle_status status;
  2860. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2861. pr_err("invalid params %d %d\n",
  2862. !sde_kms, !crtc);
  2863. return;
  2864. }
  2865. /* check if perf counters are enabled and setup */
  2866. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2867. return;
  2868. uidle = sde_kms->hw_uidle;
  2869. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2870. && uidle->ops.uidle_get_status) {
  2871. uidle->ops.uidle_get_status(uidle, &status);
  2872. trace_sde_perf_uidle_status(
  2873. crtc->base.id,
  2874. status.uidle_danger_status_0,
  2875. status.uidle_danger_status_1,
  2876. status.uidle_safe_status_0,
  2877. status.uidle_safe_status_1,
  2878. status.uidle_idle_status_0,
  2879. status.uidle_idle_status_1,
  2880. status.uidle_fal_status_0,
  2881. status.uidle_fal_status_1,
  2882. status.uidle_status,
  2883. status.uidle_en_fal10);
  2884. }
  2885. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2886. && uidle->ops.uidle_get_cntr) {
  2887. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2888. trace_sde_perf_uidle_cntr(
  2889. crtc->base.id,
  2890. cntr.fal1_gate_cntr,
  2891. cntr.fal10_gate_cntr,
  2892. cntr.fal_wait_gate_cntr,
  2893. cntr.fal1_num_transitions_cntr,
  2894. cntr.fal10_num_transitions_cntr,
  2895. cntr.min_gate_cntr,
  2896. cntr.max_gate_cntr);
  2897. }
  2898. }
  2899. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2900. struct sde_encoder_phys *phy_enc)
  2901. {
  2902. struct sde_encoder_virt *sde_enc = NULL;
  2903. unsigned long lock_flags;
  2904. ktime_t ts = 0;
  2905. if (!drm_enc || !phy_enc)
  2906. return;
  2907. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2908. sde_enc = to_sde_encoder_virt(drm_enc);
  2909. /*
  2910. * calculate accurate vsync timestamp when available
  2911. * set current time otherwise
  2912. */
  2913. if (phy_enc->sde_kms && test_bit(SDE_FEATURE_HW_VSYNC_TS,
  2914. phy_enc->sde_kms->catalog->features))
  2915. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2916. if (!ts)
  2917. ts = ktime_get();
  2918. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2919. phy_enc->last_vsync_timestamp = ts;
  2920. atomic_inc(&phy_enc->vsync_cnt);
  2921. if (sde_enc->crtc_vblank_cb)
  2922. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2923. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2924. if (phy_enc->sde_kms &&
  2925. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2926. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2927. SDE_ATRACE_END("encoder_vblank_callback");
  2928. }
  2929. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2930. struct sde_encoder_phys *phy_enc)
  2931. {
  2932. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2933. if (!phy_enc)
  2934. return;
  2935. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2936. atomic_inc(&phy_enc->underrun_cnt);
  2937. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2938. if (sde_enc->cur_master &&
  2939. sde_enc->cur_master->ops.get_underrun_line_count)
  2940. sde_enc->cur_master->ops.get_underrun_line_count(
  2941. sde_enc->cur_master);
  2942. trace_sde_encoder_underrun(DRMID(drm_enc),
  2943. atomic_read(&phy_enc->underrun_cnt));
  2944. if (phy_enc->sde_kms &&
  2945. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2946. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2947. SDE_DBG_CTRL("stop_ftrace");
  2948. SDE_DBG_CTRL("panic_underrun");
  2949. SDE_ATRACE_END("encoder_underrun_callback");
  2950. }
  2951. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2952. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2953. {
  2954. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2955. unsigned long lock_flags;
  2956. bool enable;
  2957. int i;
  2958. enable = vbl_cb ? true : false;
  2959. if (!drm_enc) {
  2960. SDE_ERROR("invalid encoder\n");
  2961. return;
  2962. }
  2963. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2964. SDE_EVT32(DRMID(drm_enc), enable);
  2965. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2966. sde_enc->crtc_vblank_cb = vbl_cb;
  2967. sde_enc->crtc_vblank_cb_data = vbl_data;
  2968. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2969. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2970. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2971. if (phys && phys->ops.control_vblank_irq)
  2972. phys->ops.control_vblank_irq(phys, enable);
  2973. }
  2974. sde_enc->vblank_enabled = enable;
  2975. }
  2976. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2977. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2978. struct drm_crtc *crtc)
  2979. {
  2980. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2981. unsigned long lock_flags;
  2982. bool enable;
  2983. enable = frame_event_cb ? true : false;
  2984. if (!drm_enc) {
  2985. SDE_ERROR("invalid encoder\n");
  2986. return;
  2987. }
  2988. SDE_DEBUG_ENC(sde_enc, "\n");
  2989. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2990. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2991. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2992. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2993. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2994. }
  2995. static void sde_encoder_frame_done_callback(
  2996. struct drm_encoder *drm_enc,
  2997. struct sde_encoder_phys *ready_phys, u32 event)
  2998. {
  2999. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3000. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3001. unsigned int i;
  3002. bool trigger = true;
  3003. bool is_cmd_mode = false;
  3004. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3005. ktime_t ts = 0;
  3006. if (!sde_kms || !sde_enc->cur_master) {
  3007. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3008. sde_kms, sde_enc->cur_master);
  3009. return;
  3010. }
  3011. sde_enc->crtc_frame_event_cb_data.connector =
  3012. sde_enc->cur_master->connector;
  3013. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3014. is_cmd_mode = true;
  3015. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3016. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3017. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3018. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3019. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3020. /*
  3021. * get current ktime for other events and when precise timestamp is not
  3022. * available for retire-fence
  3023. */
  3024. if (!ts)
  3025. ts = ktime_get();
  3026. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3027. | SDE_ENCODER_FRAME_EVENT_ERROR
  3028. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3029. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3030. if (ready_phys->connector)
  3031. topology = sde_connector_get_topology_name(
  3032. ready_phys->connector);
  3033. /* One of the physical encoders has become idle */
  3034. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3035. if (sde_enc->phys_encs[i] == ready_phys) {
  3036. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3037. atomic_read(&sde_enc->frame_done_cnt[i]));
  3038. if (!atomic_add_unless(
  3039. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3040. SDE_EVT32(DRMID(drm_enc), event,
  3041. ready_phys->intf_idx,
  3042. SDE_EVTLOG_ERROR);
  3043. SDE_ERROR_ENC(sde_enc,
  3044. "intf idx:%d, event:%d\n",
  3045. ready_phys->intf_idx, event);
  3046. return;
  3047. }
  3048. }
  3049. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3050. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3051. trigger = false;
  3052. }
  3053. if (trigger) {
  3054. if (sde_enc->crtc_frame_event_cb)
  3055. sde_enc->crtc_frame_event_cb(
  3056. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3057. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3058. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3059. -1, 0);
  3060. }
  3061. } else if (sde_enc->crtc_frame_event_cb) {
  3062. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3063. }
  3064. }
  3065. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3066. {
  3067. struct sde_encoder_virt *sde_enc;
  3068. if (!drm_enc) {
  3069. SDE_ERROR("invalid drm encoder\n");
  3070. return -EINVAL;
  3071. }
  3072. sde_enc = to_sde_encoder_virt(drm_enc);
  3073. sde_encoder_resource_control(&sde_enc->base,
  3074. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3075. return 0;
  3076. }
  3077. /**
  3078. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3079. * phys: Pointer to physical encoder structure
  3080. *
  3081. */
  3082. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys)
  3083. {
  3084. struct sde_connector *c_conn;
  3085. int line_count;
  3086. c_conn = to_sde_connector(phys->connector);
  3087. if (!c_conn) {
  3088. SDE_ERROR("invalid connector");
  3089. return;
  3090. }
  3091. line_count = sde_connector_get_property(phys->connector->state,
  3092. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3093. if (c_conn->hwfence_wb_retire_fences_enable)
  3094. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count);
  3095. }
  3096. /**
  3097. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3098. * drm_enc: Pointer to drm encoder structure
  3099. * phys: Pointer to physical encoder structure
  3100. * extra_flush: Additional bit mask to include in flush trigger
  3101. * config_changed: if true new config is applied, avoid increment of retire
  3102. * count if false
  3103. */
  3104. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3105. struct sde_encoder_phys *phys,
  3106. struct sde_ctl_flush_cfg *extra_flush,
  3107. bool config_changed)
  3108. {
  3109. struct sde_hw_ctl *ctl;
  3110. unsigned long lock_flags;
  3111. struct sde_encoder_virt *sde_enc;
  3112. int pend_ret_fence_cnt;
  3113. struct sde_connector *c_conn;
  3114. if (!drm_enc || !phys) {
  3115. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3116. !drm_enc, !phys);
  3117. return;
  3118. }
  3119. sde_enc = to_sde_encoder_virt(drm_enc);
  3120. c_conn = to_sde_connector(phys->connector);
  3121. if (!phys->hw_pp) {
  3122. SDE_ERROR("invalid pingpong hw\n");
  3123. return;
  3124. }
  3125. ctl = phys->hw_ctl;
  3126. if (!ctl || !phys->ops.trigger_flush) {
  3127. SDE_ERROR("missing ctl/trigger cb\n");
  3128. return;
  3129. }
  3130. if (phys->split_role == ENC_ROLE_SKIP) {
  3131. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3132. "skip flush pp%d ctl%d\n",
  3133. phys->hw_pp->idx - PINGPONG_0,
  3134. ctl->idx - CTL_0);
  3135. return;
  3136. }
  3137. /* update pending counts and trigger kickoff ctl flush atomically */
  3138. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3139. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3140. atomic_inc(&phys->pending_retire_fence_cnt);
  3141. atomic_inc(&phys->pending_ctl_start_cnt);
  3142. }
  3143. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3144. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3145. ctl->ops.update_bitmask) {
  3146. /* perform peripheral flush on every frame update for dp dsc */
  3147. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3148. phys->comp_ratio && c_conn->ops.update_pps) {
  3149. c_conn->ops.update_pps(phys->connector, NULL,
  3150. c_conn->display);
  3151. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3152. phys->hw_intf->idx, 1);
  3153. }
  3154. if (sde_enc->dynamic_hdr_updated)
  3155. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3156. phys->hw_intf->idx, 1);
  3157. }
  3158. if ((extra_flush && extra_flush->pending_flush_mask)
  3159. && ctl->ops.update_pending_flush)
  3160. ctl->ops.update_pending_flush(ctl, extra_flush);
  3161. phys->ops.trigger_flush(phys);
  3162. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3163. if (ctl->ops.get_pending_flush) {
  3164. struct sde_ctl_flush_cfg pending_flush = {0,};
  3165. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3166. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3167. ctl->idx - CTL_0,
  3168. pending_flush.pending_flush_mask,
  3169. pend_ret_fence_cnt);
  3170. } else {
  3171. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3172. ctl->idx - CTL_0,
  3173. pend_ret_fence_cnt);
  3174. }
  3175. }
  3176. /**
  3177. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3178. * phys: Pointer to physical encoder structure
  3179. */
  3180. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3181. {
  3182. struct sde_hw_ctl *ctl;
  3183. struct sde_encoder_virt *sde_enc;
  3184. if (!phys) {
  3185. SDE_ERROR("invalid argument(s)\n");
  3186. return;
  3187. }
  3188. if (!phys->hw_pp) {
  3189. SDE_ERROR("invalid pingpong hw\n");
  3190. return;
  3191. }
  3192. if (!phys->parent) {
  3193. SDE_ERROR("invalid parent\n");
  3194. return;
  3195. }
  3196. /* avoid ctrl start for encoder in clone mode */
  3197. if (phys->in_clone_mode)
  3198. return;
  3199. ctl = phys->hw_ctl;
  3200. sde_enc = to_sde_encoder_virt(phys->parent);
  3201. if (phys->split_role == ENC_ROLE_SKIP) {
  3202. SDE_DEBUG_ENC(sde_enc,
  3203. "skip start pp%d ctl%d\n",
  3204. phys->hw_pp->idx - PINGPONG_0,
  3205. ctl->idx - CTL_0);
  3206. return;
  3207. }
  3208. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3209. phys->ops.trigger_start(phys);
  3210. }
  3211. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3212. {
  3213. struct sde_hw_ctl *ctl;
  3214. if (!phys_enc) {
  3215. SDE_ERROR("invalid encoder\n");
  3216. return;
  3217. }
  3218. ctl = phys_enc->hw_ctl;
  3219. if (ctl && ctl->ops.trigger_flush)
  3220. ctl->ops.trigger_flush(ctl);
  3221. }
  3222. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3223. {
  3224. struct sde_hw_ctl *ctl;
  3225. if (!phys_enc) {
  3226. SDE_ERROR("invalid encoder\n");
  3227. return;
  3228. }
  3229. ctl = phys_enc->hw_ctl;
  3230. if (ctl && ctl->ops.trigger_start) {
  3231. ctl->ops.trigger_start(ctl);
  3232. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3233. }
  3234. }
  3235. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3236. {
  3237. struct sde_encoder_virt *sde_enc;
  3238. struct sde_connector *sde_con;
  3239. void *sde_con_disp;
  3240. struct sde_hw_ctl *ctl;
  3241. int rc;
  3242. if (!phys_enc) {
  3243. SDE_ERROR("invalid encoder\n");
  3244. return;
  3245. }
  3246. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3247. ctl = phys_enc->hw_ctl;
  3248. if (!ctl || !ctl->ops.reset)
  3249. return;
  3250. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3251. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3252. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3253. phys_enc->connector) {
  3254. sde_con = to_sde_connector(phys_enc->connector);
  3255. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3256. if (sde_con->ops.soft_reset) {
  3257. rc = sde_con->ops.soft_reset(sde_con_disp);
  3258. if (rc) {
  3259. SDE_ERROR_ENC(sde_enc,
  3260. "connector soft reset failure\n");
  3261. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3262. }
  3263. }
  3264. }
  3265. phys_enc->enable_state = SDE_ENC_ENABLED;
  3266. }
  3267. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3268. {
  3269. struct sde_crtc *sde_crtc;
  3270. if (!sde_enc || !sde_enc->crtc) {
  3271. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3272. return;
  3273. }
  3274. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3275. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3276. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0);
  3277. }
  3278. /**
  3279. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3280. * Iterate through the physical encoders and perform consolidated flush
  3281. * and/or control start triggering as needed. This is done in the virtual
  3282. * encoder rather than the individual physical ones in order to handle
  3283. * use cases that require visibility into multiple physical encoders at
  3284. * a time.
  3285. * sde_enc: Pointer to virtual encoder structure
  3286. * config_changed: if true new config is applied. Avoid regdma_flush and
  3287. * incrementing the retire count if false.
  3288. */
  3289. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3290. bool config_changed)
  3291. {
  3292. struct sde_hw_ctl *ctl;
  3293. uint32_t i;
  3294. struct sde_ctl_flush_cfg pending_flush = {0,};
  3295. u32 pending_kickoff_cnt;
  3296. struct msm_drm_private *priv = NULL;
  3297. struct sde_kms *sde_kms = NULL;
  3298. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3299. bool is_regdma_blocking = false, is_vid_mode = false;
  3300. struct sde_crtc *sde_crtc;
  3301. if (!sde_enc) {
  3302. SDE_ERROR("invalid encoder\n");
  3303. return;
  3304. }
  3305. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3306. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3307. is_vid_mode = true;
  3308. is_regdma_blocking = (is_vid_mode ||
  3309. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3310. /* don't perform flush/start operations for slave encoders */
  3311. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3312. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3313. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3314. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3315. continue;
  3316. ctl = phys->hw_ctl;
  3317. if (!ctl)
  3318. continue;
  3319. if (phys->connector)
  3320. topology = sde_connector_get_topology_name(
  3321. phys->connector);
  3322. if (!phys->ops.needs_single_flush ||
  3323. !phys->ops.needs_single_flush(phys)) {
  3324. if (config_changed && ctl->ops.reg_dma_flush)
  3325. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3326. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3327. config_changed);
  3328. } else if (ctl->ops.get_pending_flush) {
  3329. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3330. }
  3331. }
  3332. /* for split flush, combine pending flush masks and send to master */
  3333. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3334. ctl = sde_enc->cur_master->hw_ctl;
  3335. if (config_changed && ctl->ops.reg_dma_flush)
  3336. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3337. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3338. &pending_flush,
  3339. config_changed);
  3340. }
  3341. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3342. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3343. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3344. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3345. continue;
  3346. if (!phys->ops.needs_single_flush ||
  3347. !phys->ops.needs_single_flush(phys)) {
  3348. pending_kickoff_cnt =
  3349. sde_encoder_phys_inc_pending(phys);
  3350. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3351. } else {
  3352. pending_kickoff_cnt =
  3353. sde_encoder_phys_inc_pending(phys);
  3354. SDE_EVT32(pending_kickoff_cnt,
  3355. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3356. }
  3357. }
  3358. if (atomic_read(&sde_enc->misr_enable))
  3359. sde_encoder_misr_configure(&sde_enc->base, true,
  3360. sde_enc->misr_frame_count);
  3361. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3362. if (crtc_misr_info.misr_enable && sde_crtc &&
  3363. sde_crtc->misr_reconfigure) {
  3364. sde_crtc_misr_setup(sde_enc->crtc, true,
  3365. crtc_misr_info.misr_frame_count);
  3366. sde_crtc->misr_reconfigure = false;
  3367. }
  3368. _sde_encoder_trigger_start(sde_enc->cur_master);
  3369. if (sde_enc->elevated_ahb_vote) {
  3370. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3371. priv = sde_enc->base.dev->dev_private;
  3372. if (sde_kms != NULL) {
  3373. sde_power_scale_reg_bus(&priv->phandle,
  3374. VOTE_INDEX_LOW,
  3375. false);
  3376. }
  3377. sde_enc->elevated_ahb_vote = false;
  3378. }
  3379. }
  3380. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3381. struct drm_encoder *drm_enc,
  3382. unsigned long *affected_displays,
  3383. int num_active_phys)
  3384. {
  3385. struct sde_encoder_virt *sde_enc;
  3386. struct sde_encoder_phys *master;
  3387. enum sde_rm_topology_name topology;
  3388. bool is_right_only;
  3389. if (!drm_enc || !affected_displays)
  3390. return;
  3391. sde_enc = to_sde_encoder_virt(drm_enc);
  3392. master = sde_enc->cur_master;
  3393. if (!master || !master->connector)
  3394. return;
  3395. topology = sde_connector_get_topology_name(master->connector);
  3396. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3397. return;
  3398. /*
  3399. * For pingpong split, the slave pingpong won't generate IRQs. For
  3400. * right-only updates, we can't swap pingpongs, or simply swap the
  3401. * master/slave assignment, we actually have to swap the interfaces
  3402. * so that the master physical encoder will use a pingpong/interface
  3403. * that generates irqs on which to wait.
  3404. */
  3405. is_right_only = !test_bit(0, affected_displays) &&
  3406. test_bit(1, affected_displays);
  3407. if (is_right_only && !sde_enc->intfs_swapped) {
  3408. /* right-only update swap interfaces */
  3409. swap(sde_enc->phys_encs[0]->intf_idx,
  3410. sde_enc->phys_encs[1]->intf_idx);
  3411. sde_enc->intfs_swapped = true;
  3412. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3413. /* left-only or full update, swap back */
  3414. swap(sde_enc->phys_encs[0]->intf_idx,
  3415. sde_enc->phys_encs[1]->intf_idx);
  3416. sde_enc->intfs_swapped = false;
  3417. }
  3418. SDE_DEBUG_ENC(sde_enc,
  3419. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3420. is_right_only, sde_enc->intfs_swapped,
  3421. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3422. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3423. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3424. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3425. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3426. *affected_displays);
  3427. /* ppsplit always uses master since ppslave invalid for irqs*/
  3428. if (num_active_phys == 1)
  3429. *affected_displays = BIT(0);
  3430. }
  3431. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3432. struct sde_encoder_kickoff_params *params)
  3433. {
  3434. struct sde_encoder_virt *sde_enc;
  3435. struct sde_encoder_phys *phys;
  3436. int i, num_active_phys;
  3437. bool master_assigned = false;
  3438. if (!drm_enc || !params)
  3439. return;
  3440. sde_enc = to_sde_encoder_virt(drm_enc);
  3441. if (sde_enc->num_phys_encs <= 1)
  3442. return;
  3443. /* count bits set */
  3444. num_active_phys = hweight_long(params->affected_displays);
  3445. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3446. params->affected_displays, num_active_phys);
  3447. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3448. num_active_phys);
  3449. /* for left/right only update, ppsplit master switches interface */
  3450. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3451. &params->affected_displays, num_active_phys);
  3452. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3453. enum sde_enc_split_role prv_role, new_role;
  3454. bool active = false;
  3455. phys = sde_enc->phys_encs[i];
  3456. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3457. continue;
  3458. active = test_bit(i, &params->affected_displays);
  3459. prv_role = phys->split_role;
  3460. if (active && num_active_phys == 1)
  3461. new_role = ENC_ROLE_SOLO;
  3462. else if (active && !master_assigned)
  3463. new_role = ENC_ROLE_MASTER;
  3464. else if (active)
  3465. new_role = ENC_ROLE_SLAVE;
  3466. else
  3467. new_role = ENC_ROLE_SKIP;
  3468. phys->ops.update_split_role(phys, new_role);
  3469. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3470. sde_enc->cur_master = phys;
  3471. master_assigned = true;
  3472. }
  3473. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3474. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3475. phys->split_role, active);
  3476. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3477. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3478. phys->split_role, active, num_active_phys);
  3479. }
  3480. }
  3481. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3482. {
  3483. struct sde_encoder_virt *sde_enc;
  3484. struct msm_display_info *disp_info;
  3485. if (!drm_enc) {
  3486. SDE_ERROR("invalid encoder\n");
  3487. return false;
  3488. }
  3489. sde_enc = to_sde_encoder_virt(drm_enc);
  3490. disp_info = &sde_enc->disp_info;
  3491. return (disp_info->curr_panel_mode == mode);
  3492. }
  3493. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3494. {
  3495. struct sde_encoder_virt *sde_enc;
  3496. struct sde_encoder_phys *phys;
  3497. unsigned int i;
  3498. struct sde_hw_ctl *ctl;
  3499. if (!drm_enc) {
  3500. SDE_ERROR("invalid encoder\n");
  3501. return;
  3502. }
  3503. sde_enc = to_sde_encoder_virt(drm_enc);
  3504. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3505. phys = sde_enc->phys_encs[i];
  3506. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3507. sde_encoder_check_curr_mode(drm_enc,
  3508. MSM_DISPLAY_CMD_MODE)) {
  3509. ctl = phys->hw_ctl;
  3510. if (ctl->ops.trigger_pending)
  3511. /* update only for command mode primary ctl */
  3512. ctl->ops.trigger_pending(ctl);
  3513. }
  3514. }
  3515. sde_enc->idle_pc_restore = false;
  3516. }
  3517. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3518. {
  3519. struct sde_encoder_virt *sde_enc = container_of(work,
  3520. struct sde_encoder_virt, esd_trigger_work);
  3521. if (!sde_enc) {
  3522. SDE_ERROR("invalid sde encoder\n");
  3523. return;
  3524. }
  3525. sde_encoder_resource_control(&sde_enc->base,
  3526. SDE_ENC_RC_EVENT_KICKOFF);
  3527. }
  3528. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3529. {
  3530. struct sde_encoder_virt *sde_enc = container_of(work,
  3531. struct sde_encoder_virt, input_event_work);
  3532. if (!sde_enc) {
  3533. SDE_ERROR("invalid sde encoder\n");
  3534. return;
  3535. }
  3536. sde_encoder_resource_control(&sde_enc->base,
  3537. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3538. }
  3539. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3540. {
  3541. struct sde_encoder_virt *sde_enc = container_of(work,
  3542. struct sde_encoder_virt, early_wakeup_work);
  3543. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3544. if (!sde_kms)
  3545. return;
  3546. sde_vm_lock(sde_kms);
  3547. if (!sde_vm_owns_hw(sde_kms)) {
  3548. sde_vm_unlock(sde_kms);
  3549. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3550. DRMID(&sde_enc->base));
  3551. return;
  3552. }
  3553. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3554. sde_encoder_resource_control(&sde_enc->base,
  3555. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3556. SDE_ATRACE_END("encoder_early_wakeup");
  3557. sde_vm_unlock(sde_kms);
  3558. }
  3559. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3560. {
  3561. struct sde_encoder_virt *sde_enc = NULL;
  3562. struct msm_drm_thread *disp_thread = NULL;
  3563. struct msm_drm_private *priv = NULL;
  3564. priv = drm_enc->dev->dev_private;
  3565. sde_enc = to_sde_encoder_virt(drm_enc);
  3566. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3567. SDE_DEBUG_ENC(sde_enc,
  3568. "should only early wake up command mode display\n");
  3569. return;
  3570. }
  3571. if (!sde_enc->crtc || (sde_enc->crtc->index
  3572. >= ARRAY_SIZE(priv->event_thread))) {
  3573. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3574. sde_enc->crtc == NULL,
  3575. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3576. return;
  3577. }
  3578. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3579. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3580. kthread_queue_work(&disp_thread->worker,
  3581. &sde_enc->early_wakeup_work);
  3582. SDE_ATRACE_END("queue_early_wakeup_work");
  3583. }
  3584. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3585. {
  3586. static const uint64_t timeout_us = 50000;
  3587. static const uint64_t sleep_us = 20;
  3588. struct sde_encoder_virt *sde_enc;
  3589. ktime_t cur_ktime, exp_ktime;
  3590. uint32_t line_count, tmp, i;
  3591. if (!drm_enc) {
  3592. SDE_ERROR("invalid encoder\n");
  3593. return -EINVAL;
  3594. }
  3595. sde_enc = to_sde_encoder_virt(drm_enc);
  3596. if (!sde_enc->cur_master ||
  3597. !sde_enc->cur_master->ops.get_line_count) {
  3598. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3599. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3600. return -EINVAL;
  3601. }
  3602. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3603. line_count = sde_enc->cur_master->ops.get_line_count(
  3604. sde_enc->cur_master);
  3605. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3606. tmp = line_count;
  3607. line_count = sde_enc->cur_master->ops.get_line_count(
  3608. sde_enc->cur_master);
  3609. if (line_count < tmp) {
  3610. SDE_EVT32(DRMID(drm_enc), line_count);
  3611. return 0;
  3612. }
  3613. cur_ktime = ktime_get();
  3614. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3615. break;
  3616. usleep_range(sleep_us / 2, sleep_us);
  3617. }
  3618. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3619. return -ETIMEDOUT;
  3620. }
  3621. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3622. {
  3623. struct drm_encoder *drm_enc;
  3624. struct sde_rm_hw_iter rm_iter;
  3625. bool lm_valid = false;
  3626. bool intf_valid = false;
  3627. if (!phys_enc || !phys_enc->parent) {
  3628. SDE_ERROR("invalid encoder\n");
  3629. return -EINVAL;
  3630. }
  3631. drm_enc = phys_enc->parent;
  3632. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3633. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3634. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3635. phys_enc->has_intf_te)) {
  3636. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3637. SDE_HW_BLK_INTF);
  3638. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3639. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3640. if (!hw_intf)
  3641. continue;
  3642. if (phys_enc->hw_ctl->ops.update_bitmask)
  3643. phys_enc->hw_ctl->ops.update_bitmask(
  3644. phys_enc->hw_ctl,
  3645. SDE_HW_FLUSH_INTF,
  3646. hw_intf->idx, 1);
  3647. intf_valid = true;
  3648. }
  3649. if (!intf_valid) {
  3650. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3651. "intf not found to flush\n");
  3652. return -EFAULT;
  3653. }
  3654. } else {
  3655. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3656. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3657. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3658. if (!hw_lm)
  3659. continue;
  3660. /* update LM flush for HW without INTF TE */
  3661. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3662. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3663. phys_enc->hw_ctl,
  3664. hw_lm->idx, 1);
  3665. lm_valid = true;
  3666. }
  3667. if (!lm_valid) {
  3668. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3669. "lm not found to flush\n");
  3670. return -EFAULT;
  3671. }
  3672. }
  3673. return 0;
  3674. }
  3675. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3676. struct sde_encoder_virt *sde_enc)
  3677. {
  3678. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3679. struct sde_hw_mdp *mdptop = NULL;
  3680. sde_enc->dynamic_hdr_updated = false;
  3681. if (sde_enc->cur_master) {
  3682. mdptop = sde_enc->cur_master->hw_mdptop;
  3683. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3684. sde_enc->cur_master->connector);
  3685. }
  3686. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3687. return;
  3688. if (mdptop->ops.set_hdr_plus_metadata) {
  3689. sde_enc->dynamic_hdr_updated = true;
  3690. mdptop->ops.set_hdr_plus_metadata(
  3691. mdptop, dhdr_meta->dynamic_hdr_payload,
  3692. dhdr_meta->dynamic_hdr_payload_size,
  3693. sde_enc->cur_master->intf_idx == INTF_0 ?
  3694. 0 : 1);
  3695. }
  3696. }
  3697. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3698. {
  3699. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3700. struct sde_encoder_phys *phys;
  3701. int i;
  3702. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3703. phys = sde_enc->phys_encs[i];
  3704. if (phys && phys->ops.hw_reset)
  3705. phys->ops.hw_reset(phys);
  3706. }
  3707. }
  3708. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3709. struct sde_encoder_kickoff_params *params,
  3710. struct sde_encoder_virt *sde_enc,
  3711. struct sde_kms *sde_kms,
  3712. bool needs_hw_reset, bool is_cmd_mode)
  3713. {
  3714. int rc, ret = 0;
  3715. /* if any phys needs reset, reset all phys, in-order */
  3716. if (needs_hw_reset)
  3717. sde_encoder_needs_hw_reset(drm_enc);
  3718. _sde_encoder_update_master(drm_enc, params);
  3719. _sde_encoder_update_roi(drm_enc);
  3720. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3721. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3722. if (rc) {
  3723. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3724. sde_enc->cur_master->connector->base.id, rc);
  3725. ret = rc;
  3726. }
  3727. }
  3728. if (sde_enc->cur_master &&
  3729. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3730. !sde_enc->cur_master->cont_splash_enabled)) {
  3731. rc = sde_encoder_dce_setup(sde_enc, params);
  3732. if (rc) {
  3733. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3734. ret = rc;
  3735. }
  3736. }
  3737. sde_encoder_dce_flush(sde_enc);
  3738. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3739. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3740. sde_enc->cur_master, sde_kms->qdss_enabled);
  3741. return ret;
  3742. }
  3743. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3744. struct sde_encoder_kickoff_params *params)
  3745. {
  3746. struct sde_encoder_virt *sde_enc;
  3747. struct sde_encoder_phys *phys, *cur_master;
  3748. struct sde_kms *sde_kms = NULL;
  3749. struct sde_crtc *sde_crtc;
  3750. bool needs_hw_reset = false, is_cmd_mode;
  3751. int i, rc, ret = 0;
  3752. struct msm_display_info *disp_info;
  3753. if (!drm_enc || !params || !drm_enc->dev ||
  3754. !drm_enc->dev->dev_private) {
  3755. SDE_ERROR("invalid args\n");
  3756. return -EINVAL;
  3757. }
  3758. sde_enc = to_sde_encoder_virt(drm_enc);
  3759. sde_kms = sde_encoder_get_kms(drm_enc);
  3760. if (!sde_kms)
  3761. return -EINVAL;
  3762. disp_info = &sde_enc->disp_info;
  3763. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3764. SDE_DEBUG_ENC(sde_enc, "\n");
  3765. SDE_EVT32(DRMID(drm_enc));
  3766. cur_master = sde_enc->cur_master;
  3767. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3768. if (cur_master && cur_master->connector)
  3769. sde_enc->frame_trigger_mode =
  3770. sde_connector_get_property(cur_master->connector->state,
  3771. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3772. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3773. /* prepare for next kickoff, may include waiting on previous kickoff */
  3774. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3775. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3776. phys = sde_enc->phys_encs[i];
  3777. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3778. params->recovery_events_enabled =
  3779. sde_enc->recovery_events_enabled;
  3780. if (phys) {
  3781. if (phys->ops.prepare_for_kickoff) {
  3782. rc = phys->ops.prepare_for_kickoff(
  3783. phys, params);
  3784. if (rc)
  3785. ret = rc;
  3786. }
  3787. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3788. needs_hw_reset = true;
  3789. _sde_encoder_setup_dither(phys);
  3790. if (sde_enc->cur_master &&
  3791. sde_connector_is_qsync_updated(
  3792. sde_enc->cur_master->connector))
  3793. _helper_flush_qsync(phys);
  3794. }
  3795. }
  3796. if (is_cmd_mode && sde_enc->cur_master &&
  3797. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3798. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3799. _sde_encoder_update_rsc_client(drm_enc, true);
  3800. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3801. if (rc) {
  3802. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3803. ret = rc;
  3804. goto end;
  3805. }
  3806. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3807. needs_hw_reset, is_cmd_mode);
  3808. end:
  3809. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3810. return ret;
  3811. }
  3812. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3813. {
  3814. struct sde_encoder_virt *sde_enc;
  3815. struct sde_encoder_phys *phys;
  3816. unsigned int i;
  3817. if (!drm_enc) {
  3818. SDE_ERROR("invalid encoder\n");
  3819. return;
  3820. }
  3821. SDE_ATRACE_BEGIN("encoder_kickoff");
  3822. sde_enc = to_sde_encoder_virt(drm_enc);
  3823. SDE_DEBUG_ENC(sde_enc, "\n");
  3824. if (sde_enc->delay_kickoff) {
  3825. u32 loop_count = 20;
  3826. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3827. for (i = 0; i < loop_count; i++) {
  3828. usleep_range(sleep, sleep * 2);
  3829. if (!sde_enc->delay_kickoff)
  3830. break;
  3831. }
  3832. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3833. }
  3834. /* update txq for any output retire hw-fence (wb-path) */
  3835. if (sde_enc->cur_master)
  3836. _sde_encoder_update_retire_txq(sde_enc->cur_master);
  3837. /* All phys encs are ready to go, trigger the kickoff */
  3838. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3839. /* allow phys encs to handle any post-kickoff business */
  3840. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3841. phys = sde_enc->phys_encs[i];
  3842. if (phys && phys->ops.handle_post_kickoff)
  3843. phys->ops.handle_post_kickoff(phys);
  3844. }
  3845. if (sde_enc->autorefresh_solver_disable &&
  3846. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3847. _sde_encoder_update_rsc_client(drm_enc, true);
  3848. SDE_ATRACE_END("encoder_kickoff");
  3849. }
  3850. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3851. struct sde_hw_pp_vsync_info *info)
  3852. {
  3853. struct sde_encoder_virt *sde_enc;
  3854. struct sde_encoder_phys *phys;
  3855. int i, ret;
  3856. if (!drm_enc || !info)
  3857. return;
  3858. sde_enc = to_sde_encoder_virt(drm_enc);
  3859. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3860. phys = sde_enc->phys_encs[i];
  3861. if (phys && phys->hw_intf && phys->hw_pp
  3862. && phys->hw_intf->ops.get_vsync_info) {
  3863. ret = phys->hw_intf->ops.get_vsync_info(
  3864. phys->hw_intf, &info[i]);
  3865. if (!ret) {
  3866. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3867. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3868. }
  3869. }
  3870. }
  3871. }
  3872. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3873. u32 *transfer_time_us)
  3874. {
  3875. struct sde_encoder_virt *sde_enc;
  3876. struct msm_mode_info *info;
  3877. if (!drm_enc || !transfer_time_us) {
  3878. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3879. !transfer_time_us);
  3880. return;
  3881. }
  3882. sde_enc = to_sde_encoder_virt(drm_enc);
  3883. info = &sde_enc->mode_info;
  3884. *transfer_time_us = info->mdp_transfer_time_us;
  3885. }
  3886. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3887. {
  3888. struct drm_encoder *src_enc = drm_enc;
  3889. struct sde_encoder_virt *sde_enc;
  3890. u32 fps;
  3891. if (!drm_enc) {
  3892. SDE_ERROR("invalid encoder\n");
  3893. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3894. }
  3895. if (sde_encoder_in_clone_mode(drm_enc))
  3896. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3897. if (!src_enc)
  3898. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3899. sde_enc = to_sde_encoder_virt(src_enc);
  3900. fps = sde_enc->mode_info.frame_rate;
  3901. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3902. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3903. else
  3904. return (SEC_TO_MILLI_SEC / fps) * 2;
  3905. }
  3906. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3907. {
  3908. struct sde_encoder_virt *sde_enc;
  3909. struct sde_encoder_phys *master;
  3910. bool is_vid_mode;
  3911. if (!drm_enc)
  3912. return -EINVAL;
  3913. sde_enc = to_sde_encoder_virt(drm_enc);
  3914. master = sde_enc->cur_master;
  3915. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3916. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3917. return -ENODATA;
  3918. if (!master->hw_intf->ops.get_avr_status)
  3919. return -EOPNOTSUPP;
  3920. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3921. }
  3922. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3923. struct drm_framebuffer *fb)
  3924. {
  3925. struct drm_encoder *drm_enc;
  3926. struct sde_hw_mixer_cfg mixer;
  3927. struct sde_rm_hw_iter lm_iter;
  3928. bool lm_valid = false;
  3929. if (!phys_enc || !phys_enc->parent) {
  3930. SDE_ERROR("invalid encoder\n");
  3931. return -EINVAL;
  3932. }
  3933. drm_enc = phys_enc->parent;
  3934. memset(&mixer, 0, sizeof(mixer));
  3935. /* reset associated CTL/LMs */
  3936. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3937. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3938. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3939. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3940. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3941. if (!hw_lm)
  3942. continue;
  3943. /* need to flush LM to remove it */
  3944. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3945. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3946. phys_enc->hw_ctl,
  3947. hw_lm->idx, 1);
  3948. if (fb) {
  3949. /* assume a single LM if targeting a frame buffer */
  3950. if (lm_valid)
  3951. continue;
  3952. mixer.out_height = fb->height;
  3953. mixer.out_width = fb->width;
  3954. if (hw_lm->ops.setup_mixer_out)
  3955. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3956. }
  3957. lm_valid = true;
  3958. /* only enable border color on LM */
  3959. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3960. phys_enc->hw_ctl->ops.setup_blendstage(
  3961. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3962. }
  3963. if (!lm_valid) {
  3964. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3965. return -EFAULT;
  3966. }
  3967. return 0;
  3968. }
  3969. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3970. {
  3971. struct sde_encoder_virt *sde_enc;
  3972. struct sde_encoder_phys *phys;
  3973. int i, rc = 0, ret = 0;
  3974. struct sde_hw_ctl *ctl;
  3975. if (!drm_enc) {
  3976. SDE_ERROR("invalid encoder\n");
  3977. return -EINVAL;
  3978. }
  3979. sde_enc = to_sde_encoder_virt(drm_enc);
  3980. /* update the qsync parameters for the current frame */
  3981. if (sde_enc->cur_master)
  3982. sde_connector_set_qsync_params(
  3983. sde_enc->cur_master->connector);
  3984. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3985. phys = sde_enc->phys_encs[i];
  3986. if (phys && phys->ops.prepare_commit)
  3987. phys->ops.prepare_commit(phys);
  3988. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3989. ret = -ETIMEDOUT;
  3990. if (phys && phys->hw_ctl) {
  3991. ctl = phys->hw_ctl;
  3992. /*
  3993. * avoid clearing the pending flush during the first
  3994. * frame update after idle power collpase as the
  3995. * restore path would have updated the pending flush
  3996. */
  3997. if (!sde_enc->idle_pc_restore &&
  3998. ctl->ops.clear_pending_flush)
  3999. ctl->ops.clear_pending_flush(ctl);
  4000. }
  4001. }
  4002. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4003. rc = sde_connector_prepare_commit(
  4004. sde_enc->cur_master->connector);
  4005. if (rc)
  4006. SDE_ERROR_ENC(sde_enc,
  4007. "prepare commit failed conn %d rc %d\n",
  4008. sde_enc->cur_master->connector->base.id,
  4009. rc);
  4010. }
  4011. return ret;
  4012. }
  4013. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4014. bool enable, u32 frame_count)
  4015. {
  4016. if (!phys_enc)
  4017. return;
  4018. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4019. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4020. enable, frame_count);
  4021. }
  4022. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4023. bool nonblock, u32 *misr_value)
  4024. {
  4025. if (!phys_enc)
  4026. return -EINVAL;
  4027. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4028. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4029. nonblock, misr_value) : -ENOTSUPP;
  4030. }
  4031. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4032. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4033. {
  4034. struct sde_encoder_virt *sde_enc;
  4035. int i;
  4036. if (!s || !s->private)
  4037. return -EINVAL;
  4038. sde_enc = s->private;
  4039. mutex_lock(&sde_enc->enc_lock);
  4040. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4041. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4042. if (!phys)
  4043. continue;
  4044. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4045. phys->intf_idx - INTF_0,
  4046. atomic_read(&phys->vsync_cnt),
  4047. atomic_read(&phys->underrun_cnt));
  4048. switch (phys->intf_mode) {
  4049. case INTF_MODE_VIDEO:
  4050. seq_puts(s, "mode: video\n");
  4051. break;
  4052. case INTF_MODE_CMD:
  4053. seq_puts(s, "mode: command\n");
  4054. break;
  4055. case INTF_MODE_WB_BLOCK:
  4056. seq_puts(s, "mode: wb block\n");
  4057. break;
  4058. case INTF_MODE_WB_LINE:
  4059. seq_puts(s, "mode: wb line\n");
  4060. break;
  4061. default:
  4062. seq_puts(s, "mode: ???\n");
  4063. break;
  4064. }
  4065. }
  4066. mutex_unlock(&sde_enc->enc_lock);
  4067. return 0;
  4068. }
  4069. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4070. struct file *file)
  4071. {
  4072. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4073. }
  4074. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4075. const char __user *user_buf, size_t count, loff_t *ppos)
  4076. {
  4077. struct sde_encoder_virt *sde_enc;
  4078. char buf[MISR_BUFF_SIZE + 1];
  4079. size_t buff_copy;
  4080. u32 frame_count, enable;
  4081. struct sde_kms *sde_kms = NULL;
  4082. struct drm_encoder *drm_enc;
  4083. if (!file || !file->private_data)
  4084. return -EINVAL;
  4085. sde_enc = file->private_data;
  4086. if (!sde_enc)
  4087. return -EINVAL;
  4088. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4089. if (!sde_kms)
  4090. return -EINVAL;
  4091. drm_enc = &sde_enc->base;
  4092. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4093. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4094. return -ENOTSUPP;
  4095. }
  4096. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4097. if (copy_from_user(buf, user_buf, buff_copy))
  4098. return -EINVAL;
  4099. buf[buff_copy] = 0; /* end of string */
  4100. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4101. return -EINVAL;
  4102. atomic_set(&sde_enc->misr_enable, enable);
  4103. sde_enc->misr_reconfigure = true;
  4104. sde_enc->misr_frame_count = frame_count;
  4105. return count;
  4106. }
  4107. static ssize_t _sde_encoder_misr_read(struct file *file,
  4108. char __user *user_buff, size_t count, loff_t *ppos)
  4109. {
  4110. struct sde_encoder_virt *sde_enc;
  4111. struct sde_kms *sde_kms = NULL;
  4112. struct drm_encoder *drm_enc;
  4113. int i = 0, len = 0;
  4114. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4115. int rc;
  4116. if (*ppos)
  4117. return 0;
  4118. if (!file || !file->private_data)
  4119. return -EINVAL;
  4120. sde_enc = file->private_data;
  4121. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4122. if (!sde_kms)
  4123. return -EINVAL;
  4124. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4125. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4126. return -ENOTSUPP;
  4127. }
  4128. drm_enc = &sde_enc->base;
  4129. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4130. if (rc < 0) {
  4131. SDE_ERROR("failed to enable power resource %d\n", rc);
  4132. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4133. return rc;
  4134. }
  4135. sde_vm_lock(sde_kms);
  4136. if (!sde_vm_owns_hw(sde_kms)) {
  4137. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4138. rc = -EOPNOTSUPP;
  4139. goto end;
  4140. }
  4141. if (!atomic_read(&sde_enc->misr_enable)) {
  4142. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4143. "disabled\n");
  4144. goto buff_check;
  4145. }
  4146. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4147. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4148. u32 misr_value = 0;
  4149. if (!phys || !phys->ops.collect_misr) {
  4150. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4151. "invalid\n");
  4152. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4153. continue;
  4154. }
  4155. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4156. if (rc) {
  4157. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4158. "invalid\n");
  4159. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4160. rc);
  4161. continue;
  4162. } else {
  4163. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4164. "Intf idx:%d\n",
  4165. phys->intf_idx - INTF_0);
  4166. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4167. "0x%x\n", misr_value);
  4168. }
  4169. }
  4170. buff_check:
  4171. if (count <= len) {
  4172. len = 0;
  4173. goto end;
  4174. }
  4175. if (copy_to_user(user_buff, buf, len)) {
  4176. len = -EFAULT;
  4177. goto end;
  4178. }
  4179. *ppos += len; /* increase offset */
  4180. end:
  4181. sde_vm_unlock(sde_kms);
  4182. pm_runtime_put_sync(drm_enc->dev->dev);
  4183. return len;
  4184. }
  4185. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4186. {
  4187. struct sde_encoder_virt *sde_enc;
  4188. struct sde_kms *sde_kms;
  4189. int i;
  4190. static const struct file_operations debugfs_status_fops = {
  4191. .open = _sde_encoder_debugfs_status_open,
  4192. .read = seq_read,
  4193. .llseek = seq_lseek,
  4194. .release = single_release,
  4195. };
  4196. static const struct file_operations debugfs_misr_fops = {
  4197. .open = simple_open,
  4198. .read = _sde_encoder_misr_read,
  4199. .write = _sde_encoder_misr_setup,
  4200. };
  4201. char name[SDE_NAME_SIZE];
  4202. if (!drm_enc) {
  4203. SDE_ERROR("invalid encoder\n");
  4204. return -EINVAL;
  4205. }
  4206. sde_enc = to_sde_encoder_virt(drm_enc);
  4207. sde_kms = sde_encoder_get_kms(drm_enc);
  4208. if (!sde_kms) {
  4209. SDE_ERROR("invalid sde_kms\n");
  4210. return -EINVAL;
  4211. }
  4212. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4213. /* create overall sub-directory for the encoder */
  4214. sde_enc->debugfs_root = debugfs_create_dir(name,
  4215. drm_enc->dev->primary->debugfs_root);
  4216. if (!sde_enc->debugfs_root)
  4217. return -ENOMEM;
  4218. /* don't error check these */
  4219. debugfs_create_file("status", 0400,
  4220. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4221. debugfs_create_file("misr_data", 0600,
  4222. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4223. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4224. &sde_enc->idle_pc_enabled);
  4225. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4226. &sde_enc->frame_trigger_mode);
  4227. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4228. if (sde_enc->phys_encs[i] &&
  4229. sde_enc->phys_encs[i]->ops.late_register)
  4230. sde_enc->phys_encs[i]->ops.late_register(
  4231. sde_enc->phys_encs[i],
  4232. sde_enc->debugfs_root);
  4233. return 0;
  4234. }
  4235. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4236. {
  4237. struct sde_encoder_virt *sde_enc;
  4238. if (!drm_enc)
  4239. return;
  4240. sde_enc = to_sde_encoder_virt(drm_enc);
  4241. debugfs_remove_recursive(sde_enc->debugfs_root);
  4242. }
  4243. #else
  4244. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4245. {
  4246. return 0;
  4247. }
  4248. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4249. {
  4250. }
  4251. #endif /* CONFIG_DEBUG_FS */
  4252. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4253. {
  4254. return _sde_encoder_init_debugfs(encoder);
  4255. }
  4256. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4257. {
  4258. _sde_encoder_destroy_debugfs(encoder);
  4259. }
  4260. static int sde_encoder_virt_add_phys_encs(
  4261. struct msm_display_info *disp_info,
  4262. struct sde_encoder_virt *sde_enc,
  4263. struct sde_enc_phys_init_params *params)
  4264. {
  4265. struct sde_encoder_phys *enc = NULL;
  4266. u32 display_caps = disp_info->capabilities;
  4267. SDE_DEBUG_ENC(sde_enc, "\n");
  4268. /*
  4269. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4270. * in this function, check up-front.
  4271. */
  4272. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4273. ARRAY_SIZE(sde_enc->phys_encs)) {
  4274. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4275. sde_enc->num_phys_encs);
  4276. return -EINVAL;
  4277. }
  4278. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4279. enc = sde_encoder_phys_vid_init(params);
  4280. if (IS_ERR_OR_NULL(enc)) {
  4281. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4282. PTR_ERR(enc));
  4283. return !enc ? -EINVAL : PTR_ERR(enc);
  4284. }
  4285. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4286. }
  4287. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4288. enc = sde_encoder_phys_cmd_init(params);
  4289. if (IS_ERR_OR_NULL(enc)) {
  4290. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4291. PTR_ERR(enc));
  4292. return !enc ? -EINVAL : PTR_ERR(enc);
  4293. }
  4294. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4295. }
  4296. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4297. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4298. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4299. else
  4300. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4301. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4302. ++sde_enc->num_phys_encs;
  4303. return 0;
  4304. }
  4305. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4306. struct sde_enc_phys_init_params *params)
  4307. {
  4308. struct sde_encoder_phys *enc = NULL;
  4309. if (!sde_enc) {
  4310. SDE_ERROR("invalid encoder\n");
  4311. return -EINVAL;
  4312. }
  4313. SDE_DEBUG_ENC(sde_enc, "\n");
  4314. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4315. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4316. sde_enc->num_phys_encs);
  4317. return -EINVAL;
  4318. }
  4319. enc = sde_encoder_phys_wb_init(params);
  4320. if (IS_ERR_OR_NULL(enc)) {
  4321. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4322. PTR_ERR(enc));
  4323. return !enc ? -EINVAL : PTR_ERR(enc);
  4324. }
  4325. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4326. ++sde_enc->num_phys_encs;
  4327. return 0;
  4328. }
  4329. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4330. struct sde_kms *sde_kms,
  4331. struct msm_display_info *disp_info,
  4332. int *drm_enc_mode)
  4333. {
  4334. int ret = 0;
  4335. int i = 0;
  4336. enum sde_intf_type intf_type;
  4337. struct sde_encoder_virt_ops parent_ops = {
  4338. sde_encoder_vblank_callback,
  4339. sde_encoder_underrun_callback,
  4340. sde_encoder_frame_done_callback,
  4341. _sde_encoder_get_qsync_fps_callback,
  4342. };
  4343. struct sde_enc_phys_init_params phys_params;
  4344. if (!sde_enc || !sde_kms) {
  4345. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4346. !sde_enc, !sde_kms);
  4347. return -EINVAL;
  4348. }
  4349. memset(&phys_params, 0, sizeof(phys_params));
  4350. phys_params.sde_kms = sde_kms;
  4351. phys_params.parent = &sde_enc->base;
  4352. phys_params.parent_ops = parent_ops;
  4353. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4354. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4355. SDE_DEBUG("\n");
  4356. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4357. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4358. intf_type = INTF_DSI;
  4359. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4360. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4361. intf_type = INTF_HDMI;
  4362. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4363. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4364. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4365. else
  4366. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4367. intf_type = INTF_DP;
  4368. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4369. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4370. intf_type = INTF_WB;
  4371. } else {
  4372. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4373. return -EINVAL;
  4374. }
  4375. WARN_ON(disp_info->num_of_h_tiles < 1);
  4376. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4377. sde_enc->te_source = disp_info->te_source;
  4378. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4379. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4380. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4381. sde_kms->catalog->features);
  4382. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4383. sde_kms->catalog->features);
  4384. mutex_lock(&sde_enc->enc_lock);
  4385. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4386. /*
  4387. * Left-most tile is at index 0, content is controller id
  4388. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4389. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4390. */
  4391. u32 controller_id = disp_info->h_tile_instance[i];
  4392. if (disp_info->num_of_h_tiles > 1) {
  4393. if (i == 0)
  4394. phys_params.split_role = ENC_ROLE_MASTER;
  4395. else
  4396. phys_params.split_role = ENC_ROLE_SLAVE;
  4397. } else {
  4398. phys_params.split_role = ENC_ROLE_SOLO;
  4399. }
  4400. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4401. i, controller_id, phys_params.split_role);
  4402. if (intf_type == INTF_WB) {
  4403. phys_params.intf_idx = INTF_MAX;
  4404. phys_params.wb_idx = sde_encoder_get_wb(
  4405. sde_kms->catalog,
  4406. intf_type, controller_id);
  4407. if (phys_params.wb_idx == WB_MAX) {
  4408. SDE_ERROR_ENC(sde_enc,
  4409. "could not get wb: type %d, id %d\n",
  4410. intf_type, controller_id);
  4411. ret = -EINVAL;
  4412. }
  4413. } else {
  4414. phys_params.wb_idx = WB_MAX;
  4415. phys_params.intf_idx = sde_encoder_get_intf(
  4416. sde_kms->catalog, intf_type,
  4417. controller_id);
  4418. if (phys_params.intf_idx == INTF_MAX) {
  4419. SDE_ERROR_ENC(sde_enc,
  4420. "could not get wb: type %d, id %d\n",
  4421. intf_type, controller_id);
  4422. ret = -EINVAL;
  4423. }
  4424. }
  4425. if (!ret) {
  4426. if (intf_type == INTF_WB)
  4427. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4428. &phys_params);
  4429. else
  4430. ret = sde_encoder_virt_add_phys_encs(
  4431. disp_info,
  4432. sde_enc,
  4433. &phys_params);
  4434. if (ret)
  4435. SDE_ERROR_ENC(sde_enc,
  4436. "failed to add phys encs\n");
  4437. }
  4438. }
  4439. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4440. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4441. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4442. if (vid_phys) {
  4443. atomic_set(&vid_phys->vsync_cnt, 0);
  4444. atomic_set(&vid_phys->underrun_cnt, 0);
  4445. }
  4446. if (cmd_phys) {
  4447. atomic_set(&cmd_phys->vsync_cnt, 0);
  4448. atomic_set(&cmd_phys->underrun_cnt, 0);
  4449. }
  4450. }
  4451. mutex_unlock(&sde_enc->enc_lock);
  4452. return ret;
  4453. }
  4454. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4455. .mode_set = sde_encoder_virt_mode_set,
  4456. .disable = sde_encoder_virt_disable,
  4457. .enable = sde_encoder_virt_enable,
  4458. .atomic_check = sde_encoder_virt_atomic_check,
  4459. };
  4460. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4461. .destroy = sde_encoder_destroy,
  4462. .late_register = sde_encoder_late_register,
  4463. .early_unregister = sde_encoder_early_unregister,
  4464. };
  4465. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4466. {
  4467. struct msm_drm_private *priv = dev->dev_private;
  4468. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4469. struct drm_encoder *drm_enc = NULL;
  4470. struct sde_encoder_virt *sde_enc = NULL;
  4471. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4472. char name[SDE_NAME_SIZE];
  4473. int ret = 0, i, intf_index = INTF_MAX;
  4474. struct sde_encoder_phys *phys = NULL;
  4475. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4476. if (!sde_enc) {
  4477. ret = -ENOMEM;
  4478. goto fail;
  4479. }
  4480. mutex_init(&sde_enc->enc_lock);
  4481. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4482. &drm_enc_mode);
  4483. if (ret)
  4484. goto fail;
  4485. sde_enc->cur_master = NULL;
  4486. spin_lock_init(&sde_enc->enc_spinlock);
  4487. mutex_init(&sde_enc->vblank_ctl_lock);
  4488. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4489. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4490. drm_enc = &sde_enc->base;
  4491. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4492. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4493. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4494. phys = sde_enc->phys_encs[i];
  4495. if (!phys)
  4496. continue;
  4497. if (phys->ops.is_master && phys->ops.is_master(phys))
  4498. intf_index = phys->intf_idx - INTF_0;
  4499. }
  4500. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4501. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4502. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4503. SDE_RSC_PRIMARY_DISP_CLIENT :
  4504. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4505. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4506. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4507. PTR_ERR(sde_enc->rsc_client));
  4508. sde_enc->rsc_client = NULL;
  4509. }
  4510. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4511. sde_enc->input_event_enabled) {
  4512. ret = _sde_encoder_input_handler(sde_enc);
  4513. if (ret)
  4514. SDE_ERROR(
  4515. "input handler registration failed, rc = %d\n", ret);
  4516. }
  4517. /* Keep posted start as default configuration in driver
  4518. if SBLUT is supported on target. Do not allow HAL to
  4519. override driver's default frame trigger mode.
  4520. */
  4521. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4522. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4523. mutex_init(&sde_enc->rc_lock);
  4524. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4525. sde_encoder_off_work);
  4526. sde_enc->vblank_enabled = false;
  4527. sde_enc->qdss_status = false;
  4528. kthread_init_work(&sde_enc->input_event_work,
  4529. sde_encoder_input_event_work_handler);
  4530. kthread_init_work(&sde_enc->early_wakeup_work,
  4531. sde_encoder_early_wakeup_work_handler);
  4532. kthread_init_work(&sde_enc->esd_trigger_work,
  4533. sde_encoder_esd_trigger_work_handler);
  4534. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4535. SDE_DEBUG_ENC(sde_enc, "created\n");
  4536. return drm_enc;
  4537. fail:
  4538. SDE_ERROR("failed to create encoder\n");
  4539. if (drm_enc)
  4540. sde_encoder_destroy(drm_enc);
  4541. return ERR_PTR(ret);
  4542. }
  4543. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4544. enum msm_event_wait event)
  4545. {
  4546. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4547. struct sde_encoder_virt *sde_enc = NULL;
  4548. int i, ret = 0;
  4549. char atrace_buf[32];
  4550. if (!drm_enc) {
  4551. SDE_ERROR("invalid encoder\n");
  4552. return -EINVAL;
  4553. }
  4554. sde_enc = to_sde_encoder_virt(drm_enc);
  4555. SDE_DEBUG_ENC(sde_enc, "\n");
  4556. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4557. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4558. switch (event) {
  4559. case MSM_ENC_COMMIT_DONE:
  4560. fn_wait = phys->ops.wait_for_commit_done;
  4561. break;
  4562. case MSM_ENC_TX_COMPLETE:
  4563. fn_wait = phys->ops.wait_for_tx_complete;
  4564. break;
  4565. case MSM_ENC_VBLANK:
  4566. fn_wait = phys->ops.wait_for_vblank;
  4567. break;
  4568. case MSM_ENC_ACTIVE_REGION:
  4569. fn_wait = phys->ops.wait_for_active;
  4570. break;
  4571. default:
  4572. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4573. event);
  4574. return -EINVAL;
  4575. }
  4576. if (phys && fn_wait) {
  4577. snprintf(atrace_buf, sizeof(atrace_buf),
  4578. "wait_completion_event_%d", event);
  4579. SDE_ATRACE_BEGIN(atrace_buf);
  4580. ret = fn_wait(phys);
  4581. SDE_ATRACE_END(atrace_buf);
  4582. if (ret)
  4583. return ret;
  4584. }
  4585. }
  4586. return ret;
  4587. }
  4588. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4589. u64 *l_bound, u64 *u_bound)
  4590. {
  4591. struct sde_encoder_virt *sde_enc;
  4592. u64 jitter_ns, frametime_ns;
  4593. struct msm_mode_info *info;
  4594. if (!drm_enc) {
  4595. SDE_ERROR("invalid encoder\n");
  4596. return;
  4597. }
  4598. sde_enc = to_sde_encoder_virt(drm_enc);
  4599. info = &sde_enc->mode_info;
  4600. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4601. jitter_ns = info->jitter_numer * frametime_ns;
  4602. do_div(jitter_ns, info->jitter_denom * 100);
  4603. *l_bound = frametime_ns - jitter_ns;
  4604. *u_bound = frametime_ns + jitter_ns;
  4605. }
  4606. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4607. {
  4608. struct sde_encoder_virt *sde_enc;
  4609. if (!drm_enc) {
  4610. SDE_ERROR("invalid encoder\n");
  4611. return 0;
  4612. }
  4613. sde_enc = to_sde_encoder_virt(drm_enc);
  4614. return sde_enc->mode_info.frame_rate;
  4615. }
  4616. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4617. {
  4618. struct sde_encoder_virt *sde_enc = NULL;
  4619. int i;
  4620. if (!encoder) {
  4621. SDE_ERROR("invalid encoder\n");
  4622. return INTF_MODE_NONE;
  4623. }
  4624. sde_enc = to_sde_encoder_virt(encoder);
  4625. if (sde_enc->cur_master)
  4626. return sde_enc->cur_master->intf_mode;
  4627. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4628. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4629. if (phys)
  4630. return phys->intf_mode;
  4631. }
  4632. return INTF_MODE_NONE;
  4633. }
  4634. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4635. {
  4636. struct sde_encoder_virt *sde_enc = NULL;
  4637. struct sde_encoder_phys *phys;
  4638. if (!encoder) {
  4639. SDE_ERROR("invalid encoder\n");
  4640. return 0;
  4641. }
  4642. sde_enc = to_sde_encoder_virt(encoder);
  4643. phys = sde_enc->cur_master;
  4644. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4645. }
  4646. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4647. ktime_t *tvblank)
  4648. {
  4649. struct sde_encoder_virt *sde_enc = NULL;
  4650. struct sde_encoder_phys *phys;
  4651. if (!encoder) {
  4652. SDE_ERROR("invalid encoder\n");
  4653. return false;
  4654. }
  4655. sde_enc = to_sde_encoder_virt(encoder);
  4656. phys = sde_enc->cur_master;
  4657. if (!phys)
  4658. return false;
  4659. *tvblank = phys->last_vsync_timestamp;
  4660. return *tvblank ? true : false;
  4661. }
  4662. static void _sde_encoder_cache_hw_res_cont_splash(
  4663. struct drm_encoder *encoder,
  4664. struct sde_kms *sde_kms)
  4665. {
  4666. int i, idx;
  4667. struct sde_encoder_virt *sde_enc;
  4668. struct sde_encoder_phys *phys_enc;
  4669. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4670. sde_enc = to_sde_encoder_virt(encoder);
  4671. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4672. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4673. sde_enc->hw_pp[i] = NULL;
  4674. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4675. break;
  4676. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4677. }
  4678. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4679. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4680. sde_enc->hw_dsc[i] = NULL;
  4681. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4682. break;
  4683. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4684. }
  4685. /*
  4686. * If we have multiple phys encoders with one controller, make
  4687. * sure to populate the controller pointer in both phys encoders.
  4688. */
  4689. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4690. phys_enc = sde_enc->phys_encs[idx];
  4691. phys_enc->hw_ctl = NULL;
  4692. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4693. SDE_HW_BLK_CTL);
  4694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4695. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4696. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4697. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4698. phys_enc->intf_idx, phys_enc->hw_ctl);
  4699. }
  4700. }
  4701. }
  4702. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4703. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4704. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4705. phys->hw_intf = NULL;
  4706. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4707. break;
  4708. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4709. }
  4710. }
  4711. /**
  4712. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4713. * device bootup when cont_splash is enabled
  4714. * @drm_enc: Pointer to drm encoder structure
  4715. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4716. * @enable: boolean indicates enable or displae state of splash
  4717. * @Return: true if successful in updating the encoder structure
  4718. */
  4719. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4720. struct sde_splash_display *splash_display, bool enable)
  4721. {
  4722. struct sde_encoder_virt *sde_enc;
  4723. struct msm_drm_private *priv;
  4724. struct sde_kms *sde_kms;
  4725. struct drm_connector *conn = NULL;
  4726. struct sde_connector *sde_conn = NULL;
  4727. struct sde_connector_state *sde_conn_state = NULL;
  4728. struct drm_display_mode *drm_mode = NULL;
  4729. struct sde_encoder_phys *phys_enc;
  4730. struct drm_bridge *bridge;
  4731. int ret = 0, i;
  4732. struct msm_sub_mode sub_mode;
  4733. if (!encoder) {
  4734. SDE_ERROR("invalid drm enc\n");
  4735. return -EINVAL;
  4736. }
  4737. sde_enc = to_sde_encoder_virt(encoder);
  4738. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4739. if (!sde_kms) {
  4740. SDE_ERROR("invalid sde_kms\n");
  4741. return -EINVAL;
  4742. }
  4743. priv = encoder->dev->dev_private;
  4744. if (!priv->num_connectors) {
  4745. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4746. return -EINVAL;
  4747. }
  4748. SDE_DEBUG_ENC(sde_enc,
  4749. "num of connectors: %d\n", priv->num_connectors);
  4750. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4751. if (!enable) {
  4752. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4753. phys_enc = sde_enc->phys_encs[i];
  4754. if (phys_enc)
  4755. phys_enc->cont_splash_enabled = false;
  4756. }
  4757. return ret;
  4758. }
  4759. if (!splash_display) {
  4760. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4761. return -EINVAL;
  4762. }
  4763. for (i = 0; i < priv->num_connectors; i++) {
  4764. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4765. priv->connectors[i]->base.id);
  4766. sde_conn = to_sde_connector(priv->connectors[i]);
  4767. if (!sde_conn->encoder) {
  4768. SDE_DEBUG_ENC(sde_enc,
  4769. "encoder not attached to connector\n");
  4770. continue;
  4771. }
  4772. if (sde_conn->encoder->base.id
  4773. == encoder->base.id) {
  4774. conn = (priv->connectors[i]);
  4775. break;
  4776. }
  4777. }
  4778. if (!conn || !conn->state) {
  4779. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4780. return -EINVAL;
  4781. }
  4782. sde_conn_state = to_sde_connector_state(conn->state);
  4783. if (!sde_conn->ops.get_mode_info) {
  4784. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4785. return -EINVAL;
  4786. }
  4787. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4788. MSM_DISPLAY_DSC_MODE_DISABLED;
  4789. drm_mode = &encoder->crtc->state->adjusted_mode;
  4790. ret = sde_connector_get_mode_info(&sde_conn->base,
  4791. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4792. if (ret) {
  4793. SDE_ERROR_ENC(sde_enc,
  4794. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4795. return ret;
  4796. }
  4797. if (sde_conn->encoder) {
  4798. conn->state->best_encoder = sde_conn->encoder;
  4799. SDE_DEBUG_ENC(sde_enc,
  4800. "configured cstate->best_encoder to ID = %d\n",
  4801. conn->state->best_encoder->base.id);
  4802. } else {
  4803. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4804. conn->base.id);
  4805. }
  4806. sde_enc->crtc = encoder->crtc;
  4807. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4808. conn->state, false);
  4809. if (ret) {
  4810. SDE_ERROR_ENC(sde_enc,
  4811. "failed to reserve hw resources, %d\n", ret);
  4812. return ret;
  4813. }
  4814. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4815. sde_connector_get_topology_name(conn));
  4816. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4817. drm_mode->hdisplay, drm_mode->vdisplay);
  4818. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4819. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4820. if (bridge) {
  4821. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4822. /*
  4823. * For cont-splash use case, we update the mode
  4824. * configurations manually. This will skip the
  4825. * usually mode set call when actual frame is
  4826. * pushed from framework. The bridge needs to
  4827. * be updated with the current drm mode by
  4828. * calling the bridge mode set ops.
  4829. */
  4830. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4831. } else {
  4832. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4833. }
  4834. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4835. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4836. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4837. if (!phys) {
  4838. SDE_ERROR_ENC(sde_enc,
  4839. "phys encoders not initialized\n");
  4840. return -EINVAL;
  4841. }
  4842. /* update connector for master and slave phys encoders */
  4843. phys->connector = conn;
  4844. phys->cont_splash_enabled = true;
  4845. phys->hw_pp = sde_enc->hw_pp[i];
  4846. if (phys->ops.cont_splash_mode_set)
  4847. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4848. if (phys->ops.is_master && phys->ops.is_master(phys))
  4849. sde_enc->cur_master = phys;
  4850. }
  4851. return ret;
  4852. }
  4853. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4854. bool skip_pre_kickoff)
  4855. {
  4856. struct msm_drm_thread *event_thread = NULL;
  4857. struct msm_drm_private *priv = NULL;
  4858. struct sde_encoder_virt *sde_enc = NULL;
  4859. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4860. SDE_ERROR("invalid parameters\n");
  4861. return -EINVAL;
  4862. }
  4863. priv = enc->dev->dev_private;
  4864. sde_enc = to_sde_encoder_virt(enc);
  4865. if (!sde_enc->crtc || (sde_enc->crtc->index
  4866. >= ARRAY_SIZE(priv->event_thread))) {
  4867. SDE_DEBUG_ENC(sde_enc,
  4868. "invalid cached CRTC: %d or crtc index: %d\n",
  4869. sde_enc->crtc == NULL,
  4870. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4871. return -EINVAL;
  4872. }
  4873. SDE_EVT32_VERBOSE(DRMID(enc));
  4874. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4875. if (!skip_pre_kickoff) {
  4876. sde_enc->delay_kickoff = true;
  4877. kthread_queue_work(&event_thread->worker,
  4878. &sde_enc->esd_trigger_work);
  4879. kthread_flush_work(&sde_enc->esd_trigger_work);
  4880. }
  4881. /*
  4882. * panel may stop generating te signal (vsync) during esd failure. rsc
  4883. * hardware may hang without vsync. Avoid rsc hang by generating the
  4884. * vsync from watchdog timer instead of panel.
  4885. */
  4886. sde_encoder_helper_switch_vsync(enc, true);
  4887. if (!skip_pre_kickoff) {
  4888. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4889. sde_enc->delay_kickoff = false;
  4890. }
  4891. return 0;
  4892. }
  4893. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4894. {
  4895. struct sde_encoder_virt *sde_enc;
  4896. if (!encoder) {
  4897. SDE_ERROR("invalid drm enc\n");
  4898. return false;
  4899. }
  4900. sde_enc = to_sde_encoder_virt(encoder);
  4901. return sde_enc->recovery_events_enabled;
  4902. }
  4903. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4904. {
  4905. struct sde_encoder_virt *sde_enc;
  4906. if (!encoder) {
  4907. SDE_ERROR("invalid drm enc\n");
  4908. return;
  4909. }
  4910. sde_enc = to_sde_encoder_virt(encoder);
  4911. sde_enc->recovery_events_enabled = true;
  4912. }
  4913. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4914. {
  4915. struct sde_kms *sde_kms;
  4916. struct drm_connector *conn;
  4917. struct sde_connector_state *conn_state;
  4918. if (!drm_enc)
  4919. return false;
  4920. sde_kms = sde_encoder_get_kms(drm_enc);
  4921. if (!sde_kms)
  4922. return false;
  4923. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4924. if (!conn || !conn->state)
  4925. return false;
  4926. conn_state = to_sde_connector_state(conn->state);
  4927. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4928. }
  4929. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  4930. {
  4931. struct drm_encoder *drm_enc;
  4932. struct sde_encoder_virt *sde_enc;
  4933. struct sde_encoder_phys *cur_master;
  4934. struct sde_hw_ctl *hw_ctl = NULL;
  4935. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  4936. goto exit;
  4937. /* get encoder to find the hw_ctl for this connector */
  4938. drm_enc = c_conn->encoder;
  4939. if (!drm_enc)
  4940. goto exit;
  4941. sde_enc = to_sde_encoder_virt(drm_enc);
  4942. cur_master = sde_enc->phys_encs[0];
  4943. if (!cur_master || !cur_master->hw_ctl)
  4944. goto exit;
  4945. hw_ctl = cur_master->hw_ctl;
  4946. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  4947. exit:
  4948. return hw_ctl;
  4949. }
  4950. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4951. {
  4952. struct sde_encoder_virt *sde_enc;
  4953. struct sde_encoder_phys *phys_enc;
  4954. u32 i;
  4955. sde_enc = to_sde_encoder_virt(drm_enc);
  4956. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4957. {
  4958. phys_enc = sde_enc->phys_encs[i];
  4959. if(phys_enc && phys_enc->ops.add_to_minidump)
  4960. phys_enc->ops.add_to_minidump(phys_enc);
  4961. phys_enc = sde_enc->phys_cmd_encs[i];
  4962. if(phys_enc && phys_enc->ops.add_to_minidump)
  4963. phys_enc->ops.add_to_minidump(phys_enc);
  4964. phys_enc = sde_enc->phys_vid_encs[i];
  4965. if(phys_enc && phys_enc->ops.add_to_minidump)
  4966. phys_enc->ops.add_to_minidump(phys_enc);
  4967. }
  4968. }
  4969. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  4970. {
  4971. struct drm_event event;
  4972. struct drm_connector *connector;
  4973. struct sde_connector *c_conn = NULL;
  4974. struct sde_connector_state *c_state = NULL;
  4975. struct sde_encoder_virt *sde_enc = NULL;
  4976. struct sde_encoder_phys *phys = NULL;
  4977. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  4978. int rc = 0, i = 0;
  4979. bool misr_updated = false, roi_updated = false;
  4980. struct msm_roi_list *prev_roi, *c_state_roi;
  4981. if (!drm_enc)
  4982. return;
  4983. sde_enc = to_sde_encoder_virt(drm_enc);
  4984. if (!atomic_read(&sde_enc->misr_enable)) {
  4985. SDE_DEBUG("MISR is disabled\n");
  4986. return;
  4987. }
  4988. connector = sde_enc->cur_master->connector;
  4989. if (!connector)
  4990. return;
  4991. c_conn = to_sde_connector(connector);
  4992. c_state = to_sde_connector_state(connector->state);
  4993. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  4994. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4995. phys = sde_enc->phys_encs[i];
  4996. if (!phys || !phys->ops.collect_misr) {
  4997. SDE_DEBUG("invalid misr ops\n", i);
  4998. continue;
  4999. }
  5000. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5001. if (rc) {
  5002. SDE_ERROR("failed to collect misr %d\n", rc);
  5003. return;
  5004. }
  5005. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5006. }
  5007. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5008. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5009. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5010. misr_updated = true;
  5011. }
  5012. }
  5013. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5014. c_state_roi = &c_state->rois;
  5015. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5016. roi_updated = true;
  5017. } else {
  5018. for (i = 0; i < prev_roi->num_rects; i++) {
  5019. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5020. roi_updated = true;
  5021. }
  5022. }
  5023. if (roi_updated)
  5024. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5025. if (misr_updated || roi_updated) {
  5026. event.type = DRM_EVENT_MISR_SIGN;
  5027. event.length = sizeof(c_conn->previous_misr_sign);
  5028. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5029. (u8 *)&c_conn->previous_misr_sign);
  5030. }
  5031. }