hal_reo.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_reo.h"
  19. #include "hal_tx.h"
  20. #define BLOCK_RES_MASK 0xF
  21. static inline uint8_t hal_find_one_bit(uint8_t x)
  22. {
  23. uint8_t y = (x & (~x + 1)) & BLOCK_RES_MASK;
  24. uint8_t pos;
  25. for (pos = 0; y; y >>= 1)
  26. pos++;
  27. return pos-1;
  28. }
  29. static inline uint8_t hal_find_zero_bit(uint8_t x)
  30. {
  31. uint8_t y = (~x & (x+1)) & BLOCK_RES_MASK;
  32. uint8_t pos;
  33. for (pos = 0; y; y >>= 1)
  34. pos++;
  35. return pos-1;
  36. }
  37. inline void hal_reo_cmd_set_descr_addr(uint32_t *reo_desc,
  38. enum hal_reo_cmd_type type,
  39. uint32_t paddr_lo,
  40. uint8_t paddr_hi)
  41. {
  42. switch (type) {
  43. case CMD_GET_QUEUE_STATS:
  44. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_1,
  45. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  46. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2,
  47. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  48. break;
  49. case CMD_FLUSH_QUEUE:
  50. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_1,
  51. FLUSH_DESC_ADDR_31_0, paddr_lo);
  52. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  53. FLUSH_DESC_ADDR_39_32, paddr_hi);
  54. break;
  55. case CMD_FLUSH_CACHE:
  56. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_1,
  57. FLUSH_ADDR_31_0, paddr_lo);
  58. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  59. FLUSH_ADDR_39_32, paddr_hi);
  60. break;
  61. case CMD_UPDATE_RX_REO_QUEUE:
  62. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_1,
  63. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  64. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  65. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  66. break;
  67. default:
  68. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  69. "%s: Invalid REO command type\n", __func__);
  70. break;
  71. }
  72. }
  73. inline int hal_reo_cmd_queue_stats(void *reo_ring, struct hal_soc *soc,
  74. struct hal_reo_cmd_params *cmd)
  75. {
  76. uint32_t *reo_desc, val;
  77. hal_srng_access_start(soc, reo_ring);
  78. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  79. if (!reo_desc) {
  80. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  81. "%s: Out of cmd ring entries\n", __func__);
  82. hal_srng_access_end(soc, reo_ring);
  83. return -EBUSY;
  84. }
  85. HAL_SET_TLV_HDR(reo_desc, WIFIREO_GET_QUEUE_STATS_E,
  86. sizeof(struct reo_get_queue_stats));
  87. /* Offsets of descriptor fields defined in HW headers start from
  88. * the field after TLV header */
  89. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  90. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_get_queue_stats));
  91. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  92. REO_STATUS_REQUIRED, cmd->std.need_status);
  93. hal_reo_cmd_set_descr_addr(reo_desc, CMD_GET_QUEUE_STATS,
  94. cmd->std.addr_lo,
  95. cmd->std.addr_hi);
  96. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2, CLEAR_STATS,
  97. cmd->u.stats_params.clear);
  98. hal_srng_access_end(soc, reo_ring);
  99. val = reo_desc[CMD_HEADER_DW_OFFSET];
  100. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  101. val);
  102. }
  103. inline int hal_reo_cmd_flush_queue(void *reo_ring, struct hal_soc *soc,
  104. struct hal_reo_cmd_params *cmd)
  105. {
  106. uint32_t *reo_desc, val;
  107. hal_srng_access_start(soc, reo_ring);
  108. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  109. if (!reo_desc) {
  110. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  111. "%s: Out of cmd ring entries\n", __func__);
  112. hal_srng_access_end(soc, reo_ring);
  113. return -EBUSY;
  114. }
  115. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_QUEUE_E,
  116. sizeof(struct reo_flush_queue));
  117. /* Offsets of descriptor fields defined in HW headers start from
  118. * the field after TLV header */
  119. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  120. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_flush_queue));
  121. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  122. REO_STATUS_REQUIRED, cmd->std.need_status);
  123. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_QUEUE, cmd->std.addr_lo,
  124. cmd->std.addr_hi);
  125. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  126. BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH,
  127. cmd->u.fl_queue_params.use_after_flush);
  128. if (cmd->u.fl_queue_params.use_after_flush) {
  129. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  130. BLOCK_RESOURCE_INDEX, cmd->u.fl_queue_params.index);
  131. }
  132. hal_srng_access_end(soc, reo_ring);
  133. val = reo_desc[CMD_HEADER_DW_OFFSET];
  134. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  135. val);
  136. }
  137. inline int hal_reo_cmd_flush_cache(void *reo_ring, struct hal_soc *soc,
  138. struct hal_reo_cmd_params *cmd)
  139. {
  140. uint32_t *reo_desc, val;
  141. struct hal_reo_cmd_flush_cache_params *cp;
  142. uint8_t index;
  143. cp = &cmd->u.fl_cache_params;
  144. hal_srng_access_start(soc, reo_ring);
  145. index = hal_find_zero_bit(soc->reo_res_bitmap);
  146. /* We need a cache block resource for this operation, and REO HW has
  147. * only 4 such blocking resources. These resources are managed using
  148. * reo_res_bitmap, and we return failure if none is available.
  149. */
  150. if (index > 3) {
  151. qdf_print("%s, No blocking resource available!\n", __func__);
  152. hal_srng_access_end(soc, reo_ring);
  153. return -EBUSY;
  154. }
  155. soc->index = index;
  156. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  157. if (!reo_desc) {
  158. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  159. "%s: Out of cmd ring entries\n", __func__);
  160. hal_srng_access_end(soc, reo_ring);
  161. return -EBUSY;
  162. }
  163. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_CACHE_E,
  164. sizeof(struct reo_flush_cache));
  165. /* Offsets of descriptor fields defined in HW headers start from
  166. * the field after TLV header */
  167. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  168. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_flush_cache));
  169. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  170. REO_STATUS_REQUIRED, cmd->std.need_status);
  171. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_CACHE, cmd->std.addr_lo,
  172. cmd->std.addr_hi);
  173. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  174. FORWARD_ALL_MPDUS_IN_QUEUE, cp->fwd_mpdus_in_queue);
  175. /* set it to 0 for now */
  176. cp->rel_block_index = 0;
  177. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  178. RELEASE_CACHE_BLOCK_INDEX, cp->rel_block_index);
  179. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  180. CACHE_BLOCK_RESOURCE_INDEX, index);
  181. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  182. FLUSH_WITHOUT_INVALIDATE, cp->flush_no_inval);
  183. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  184. BLOCK_CACHE_USAGE_AFTER_FLUSH, cp->use_after_flush);
  185. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2, FLUSH_ENTIRE_CACHE,
  186. cp->flush_all);
  187. hal_srng_access_end(soc, reo_ring);
  188. val = reo_desc[CMD_HEADER_DW_OFFSET];
  189. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  190. val);
  191. }
  192. inline int hal_reo_cmd_unblock_cache(void *reo_ring, struct hal_soc *soc,
  193. struct hal_reo_cmd_params *cmd)
  194. {
  195. uint32_t *reo_desc, val;
  196. uint8_t index = 0;
  197. hal_srng_access_start(soc, reo_ring);
  198. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  199. index = hal_find_one_bit(soc->reo_res_bitmap);
  200. if (index > 3) {
  201. hal_srng_access_end(soc, reo_ring);
  202. qdf_print("%s: No blocking resource to unblock!\n",
  203. __func__);
  204. return -EBUSY;
  205. }
  206. }
  207. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  208. if (!reo_desc) {
  209. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  210. "%s: Out of cmd ring entries\n", __func__);
  211. hal_srng_access_end(soc, reo_ring);
  212. return -EBUSY;
  213. }
  214. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UNBLOCK_CACHE_E,
  215. sizeof(struct reo_unblock_cache));
  216. /* Offsets of descriptor fields defined in HW headers start from
  217. * the field after TLV header */
  218. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  219. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_unblock_cache));
  220. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  221. REO_STATUS_REQUIRED, cmd->std.need_status);
  222. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  223. UNBLOCK_TYPE, cmd->u.unblk_cache_params.type);
  224. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  225. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  226. CACHE_BLOCK_RESOURCE_INDEX, index);
  227. soc->index = index;
  228. }
  229. hal_srng_access_end(soc, reo_ring);
  230. val = reo_desc[CMD_HEADER_DW_OFFSET];
  231. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  232. val);
  233. }
  234. inline int hal_reo_cmd_flush_timeout_list(void *reo_ring, struct hal_soc *soc,
  235. struct hal_reo_cmd_params *cmd)
  236. {
  237. uint32_t *reo_desc, val;
  238. hal_srng_access_start(soc, reo_ring);
  239. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  240. if (!reo_desc) {
  241. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  242. "%s: Out of cmd ring entries\n", __func__);
  243. hal_srng_access_end(soc, reo_ring);
  244. return -EBUSY;
  245. }
  246. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_TIMEOUT_LIST_E,
  247. sizeof(struct reo_flush_timeout_list));
  248. /* Offsets of descriptor fields defined in HW headers start from
  249. * the field after TLV header */
  250. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  251. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_flush_timeout_list));
  252. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  253. REO_STATUS_REQUIRED, cmd->std.need_status);
  254. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_1, AC_TIMOUT_LIST,
  255. cmd->u.fl_tim_list_params.ac_list);
  256. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  257. MINIMUM_RELEASE_DESC_COUNT,
  258. cmd->u.fl_tim_list_params.min_rel_desc);
  259. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  260. MINIMUM_FORWARD_BUF_COUNT,
  261. cmd->u.fl_tim_list_params.min_fwd_buf);
  262. hal_srng_access_end(soc, reo_ring);
  263. val = reo_desc[CMD_HEADER_DW_OFFSET];
  264. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  265. val);
  266. }
  267. inline int hal_reo_cmd_update_rx_queue(void *reo_ring, struct hal_soc *soc,
  268. struct hal_reo_cmd_params *cmd)
  269. {
  270. uint32_t *reo_desc, val;
  271. struct hal_reo_cmd_update_queue_params *p;
  272. p = &cmd->u.upd_queue_params;
  273. hal_srng_access_start(soc, reo_ring);
  274. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  275. if (!reo_desc) {
  276. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  277. "%s: Out of cmd ring entries\n", __func__);
  278. hal_srng_access_end(soc, reo_ring);
  279. return -EBUSY;
  280. }
  281. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UPDATE_RX_REO_QUEUE_E,
  282. sizeof(struct reo_update_rx_reo_queue));
  283. /* Offsets of descriptor fields defined in HW headers start from
  284. * the field after TLV header */
  285. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  286. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_update_rx_reo_queue));
  287. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  288. REO_STATUS_REQUIRED, cmd->std.need_status);
  289. hal_reo_cmd_set_descr_addr(reo_desc, CMD_UPDATE_RX_REO_QUEUE,
  290. cmd->std.addr_lo, cmd->std.addr_hi);
  291. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  292. UPDATE_RECEIVE_QUEUE_NUMBER, p->update_rx_queue_num);
  293. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2, UPDATE_VLD,
  294. p->update_vld);
  295. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  296. UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  297. p->update_assoc_link_desc);
  298. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  299. UPDATE_DISABLE_DUPLICATE_DETECTION,
  300. p->update_disable_dup_detect);
  301. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  302. UPDATE_DISABLE_DUPLICATE_DETECTION,
  303. p->update_disable_dup_detect);
  304. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  305. UPDATE_SOFT_REORDER_ENABLE,
  306. p->update_soft_reorder_enab);
  307. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  308. UPDATE_AC, p->update_ac);
  309. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  310. UPDATE_BAR, p->update_bar);
  311. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  312. UPDATE_BAR, p->update_bar);
  313. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  314. UPDATE_RTY, p->update_rty);
  315. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  316. UPDATE_CHK_2K_MODE, p->update_chk_2k_mode);
  317. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  318. UPDATE_OOR_MODE, p->update_oor_mode);
  319. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  320. UPDATE_BA_WINDOW_SIZE, p->update_ba_window_size);
  321. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  322. UPDATE_PN_CHECK_NEEDED, p->update_pn_check_needed);
  323. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  324. UPDATE_PN_SHALL_BE_EVEN, p->update_pn_even);
  325. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  326. UPDATE_PN_SHALL_BE_UNEVEN, p->update_pn_uneven);
  327. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  328. UPDATE_PN_HANDLING_ENABLE, p->update_pn_hand_enab);
  329. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  330. UPDATE_PN_SIZE, p->update_pn_size);
  331. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  332. UPDATE_IGNORE_AMPDU_FLAG, p->update_ignore_ampdu);
  333. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  334. UPDATE_SVLD, p->update_svld);
  335. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  336. UPDATE_SSN, p->update_ssn);
  337. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  338. UPDATE_SEQ_2K_ERROR_DETECTED_FLAG,
  339. p->update_seq_2k_err_detect);
  340. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  341. UPDATE_PN_VALID, p->update_pn_valid);
  342. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  343. UPDATE_PN, p->update_pn);
  344. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  345. RECEIVE_QUEUE_NUMBER, p->rx_queue_num);
  346. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  347. VLD, p->vld);
  348. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  349. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  350. p->assoc_link_desc);
  351. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  352. DISABLE_DUPLICATE_DETECTION, p->disable_dup_detect);
  353. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  354. SOFT_REORDER_ENABLE, p->soft_reorder_enab);
  355. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3, AC, p->ac);
  356. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  357. BAR, p->bar);
  358. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  359. CHK_2K_MODE, p->chk_2k_mode);
  360. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  361. RTY, p->rty);
  362. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  363. OOR_MODE, p->oor_mode);
  364. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  365. PN_CHECK_NEEDED, p->pn_check_needed);
  366. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  367. PN_SHALL_BE_EVEN, p->pn_even);
  368. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  369. PN_SHALL_BE_UNEVEN, p->pn_uneven);
  370. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  371. PN_HANDLING_ENABLE, p->pn_hand_enab);
  372. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  373. IGNORE_AMPDU_FLAG, p->ignore_ampdu);
  374. if (p->ba_window_size < 1)
  375. p->ba_window_size = 1;
  376. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  377. BA_WINDOW_SIZE, p->ba_window_size - 1);
  378. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  379. PN_SIZE, p->pn_size);
  380. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  381. SVLD, p->svld);
  382. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  383. SSN, p->ssn);
  384. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  385. SEQ_2K_ERROR_DETECTED_FLAG, p->seq_2k_err_detect);
  386. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  387. PN_ERROR_DETECTED_FLAG, p->pn_err_detect);
  388. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_5,
  389. PN_31_0, p->pn_31_0);
  390. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_6,
  391. PN_63_32, p->pn_63_32);
  392. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_7,
  393. PN_95_64, p->pn_95_64);
  394. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_8,
  395. PN_127_96, p->pn_127_96);
  396. hal_srng_access_end(soc, reo_ring);
  397. val = reo_desc[CMD_HEADER_DW_OFFSET];
  398. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  399. val);
  400. }
  401. inline void hal_reo_queue_stats_status(uint32_t *reo_desc,
  402. struct hal_reo_queue_status *st)
  403. {
  404. uint32_t val;
  405. /* Offsets of descriptor fields defined in HW headers start
  406. * from the field after TLV header */
  407. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  408. /* header */
  409. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_GET_QUEUE_STATS, st->header);
  410. /* SSN */
  411. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2, SSN)];
  412. st->ssn = HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2, SSN, val);
  413. /* current index */
  414. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2,
  415. CURRENT_INDEX)];
  416. st->curr_idx =
  417. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2,
  418. CURRENT_INDEX, val);
  419. /* PN bits */
  420. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_3,
  421. PN_31_0)];
  422. st->pn_31_0 =
  423. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_3,
  424. PN_31_0, val);
  425. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_4,
  426. PN_63_32)];
  427. st->pn_63_32 =
  428. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_4,
  429. PN_63_32, val);
  430. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_5,
  431. PN_95_64)];
  432. st->pn_95_64 =
  433. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_5,
  434. PN_95_64, val);
  435. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_6,
  436. PN_127_96)];
  437. st->pn_127_96 =
  438. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_6,
  439. PN_127_96, val);
  440. /* timestamps */
  441. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_7,
  442. LAST_RX_ENQUEUE_TIMESTAMP)];
  443. st->last_rx_enq_tstamp =
  444. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_7,
  445. LAST_RX_ENQUEUE_TIMESTAMP, val);
  446. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_8,
  447. LAST_RX_DEQUEUE_TIMESTAMP)];
  448. st->last_rx_deq_tstamp =
  449. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_8,
  450. LAST_RX_DEQUEUE_TIMESTAMP, val);
  451. /* rx bitmap */
  452. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_9,
  453. RX_BITMAP_31_0)];
  454. st->rx_bitmap_31_0 =
  455. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_9,
  456. RX_BITMAP_31_0, val);
  457. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_10,
  458. RX_BITMAP_63_32)];
  459. st->rx_bitmap_63_32 =
  460. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_10,
  461. RX_BITMAP_63_32, val);
  462. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_11,
  463. RX_BITMAP_95_64)];
  464. st->rx_bitmap_95_64 =
  465. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_11,
  466. RX_BITMAP_95_64, val);
  467. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_12,
  468. RX_BITMAP_127_96)];
  469. st->rx_bitmap_127_96 =
  470. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_12,
  471. RX_BITMAP_127_96, val);
  472. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_13,
  473. RX_BITMAP_159_128)];
  474. st->rx_bitmap_159_128 =
  475. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_13,
  476. RX_BITMAP_159_128, val);
  477. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_14,
  478. RX_BITMAP_191_160)];
  479. st->rx_bitmap_191_160 =
  480. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_14,
  481. RX_BITMAP_191_160, val);
  482. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_15,
  483. RX_BITMAP_223_192)];
  484. st->rx_bitmap_223_192 =
  485. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_15,
  486. RX_BITMAP_223_192, val);
  487. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_16,
  488. RX_BITMAP_255_224)];
  489. st->rx_bitmap_255_224 =
  490. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_16,
  491. RX_BITMAP_255_224, val);
  492. /* various counts */
  493. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  494. CURRENT_MPDU_COUNT)];
  495. st->curr_mpdu_cnt =
  496. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  497. CURRENT_MPDU_COUNT, val);
  498. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  499. CURRENT_MSDU_COUNT)];
  500. st->curr_msdu_cnt =
  501. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  502. CURRENT_MSDU_COUNT, val);
  503. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  504. TIMEOUT_COUNT)];
  505. st->fwd_timeout_cnt =
  506. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  507. TIMEOUT_COUNT, val);
  508. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  509. FORWARD_DUE_TO_BAR_COUNT)];
  510. st->fwd_bar_cnt =
  511. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  512. FORWARD_DUE_TO_BAR_COUNT, val);
  513. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  514. DUPLICATE_COUNT)];
  515. st->dup_cnt =
  516. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  517. DUPLICATE_COUNT, val);
  518. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  519. FRAMES_IN_ORDER_COUNT)];
  520. st->frms_in_order_cnt =
  521. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  522. FRAMES_IN_ORDER_COUNT, val);
  523. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  524. BAR_RECEIVED_COUNT)];
  525. st->bar_rcvd_cnt =
  526. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  527. BAR_RECEIVED_COUNT, val);
  528. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_20,
  529. MPDU_FRAMES_PROCESSED_COUNT)];
  530. st->mpdu_frms_cnt =
  531. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_20,
  532. MPDU_FRAMES_PROCESSED_COUNT, val);
  533. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_21,
  534. MSDU_FRAMES_PROCESSED_COUNT)];
  535. st->msdu_frms_cnt =
  536. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_21,
  537. MSDU_FRAMES_PROCESSED_COUNT, val);
  538. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_22,
  539. TOTAL_PROCESSED_BYTE_COUNT)];
  540. st->total_cnt =
  541. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_22,
  542. TOTAL_PROCESSED_BYTE_COUNT, val);
  543. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  544. LATE_RECEIVE_MPDU_COUNT)];
  545. st->late_recv_mpdu_cnt =
  546. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  547. LATE_RECEIVE_MPDU_COUNT, val);
  548. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  549. WINDOW_JUMP_2K)];
  550. st->win_jump_2k =
  551. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  552. WINDOW_JUMP_2K, val);
  553. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  554. HOLE_COUNT)];
  555. st->hole_cnt =
  556. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  557. HOLE_COUNT, val);
  558. }
  559. inline void hal_reo_flush_queue_status(uint32_t *reo_desc,
  560. struct hal_reo_flush_queue_status *st)
  561. {
  562. uint32_t val;
  563. /* Offsets of descriptor fields defined in HW headers start
  564. * from the field after TLV header */
  565. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  566. /* header */
  567. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_FLUSH_QUEUE, st->header);
  568. /* error bit */
  569. val = reo_desc[HAL_OFFSET(REO_FLUSH_QUEUE_STATUS_2,
  570. ERROR_DETECTED)];
  571. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  572. val);
  573. }
  574. inline void hal_reo_flush_cache_status(uint32_t *reo_desc, struct hal_soc *soc,
  575. struct hal_reo_flush_cache_status *st)
  576. {
  577. uint32_t val;
  578. /* Offsets of descriptor fields defined in HW headers start
  579. * from the field after TLV header */
  580. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  581. /* header */
  582. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_FLUSH_CACHE, st->header);
  583. /* error bit */
  584. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  585. ERROR_DETECTED)];
  586. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  587. val);
  588. /* block error */
  589. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  590. BLOCK_ERROR_DETAILS)];
  591. st->block_error = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  592. BLOCK_ERROR_DETAILS,
  593. val);
  594. if (!st->block_error)
  595. qdf_set_bit(soc->index, (unsigned long *)&soc->reo_res_bitmap);
  596. /* cache flush status */
  597. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  598. CACHE_CONTROLLER_FLUSH_STATUS_HIT)];
  599. st->cache_flush_status = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  600. CACHE_CONTROLLER_FLUSH_STATUS_HIT,
  601. val);
  602. /* cache flush descriptor type */
  603. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  604. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE)];
  605. st->cache_flush_status_desc_type =
  606. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  607. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE,
  608. val);
  609. /* cache flush count */
  610. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  611. CACHE_CONTROLLER_FLUSH_COUNT)];
  612. st->cache_flush_cnt =
  613. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  614. CACHE_CONTROLLER_FLUSH_COUNT,
  615. val);
  616. }
  617. inline void hal_reo_unblock_cache_status(uint32_t *reo_desc,
  618. struct hal_soc *soc,
  619. struct hal_reo_unblk_cache_status *st)
  620. {
  621. uint32_t val;
  622. /* Offsets of descriptor fields defined in HW headers start
  623. * from the field after TLV header */
  624. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  625. /* header */
  626. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_UNBLOCK_CACHE, st->header);
  627. /* error bit */
  628. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  629. ERROR_DETECTED)];
  630. st->error = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  631. ERROR_DETECTED,
  632. val);
  633. /* unblock type */
  634. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  635. UNBLOCK_TYPE)];
  636. st->unblock_type = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  637. UNBLOCK_TYPE,
  638. val);
  639. if (!st->error && (st->unblock_type == UNBLOCK_RES_INDEX))
  640. qdf_clear_bit(soc->index,
  641. (unsigned long *)&soc->reo_res_bitmap);
  642. }
  643. inline void hal_reo_flush_timeout_list_status(
  644. uint32_t *reo_desc,
  645. struct hal_reo_flush_timeout_list_status *st)
  646. {
  647. uint32_t val;
  648. /* Offsets of descriptor fields defined in HW headers start
  649. * from the field after TLV header */
  650. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  651. /* header */
  652. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_FLUSH_TIMEOUT_LIST, st->header);
  653. /* error bit */
  654. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  655. ERROR_DETECTED)];
  656. st->error = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  657. ERROR_DETECTED,
  658. val);
  659. /* list empty */
  660. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  661. TIMOUT_LIST_EMPTY)];
  662. st->list_empty = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  663. TIMOUT_LIST_EMPTY,
  664. val);
  665. /* release descriptor count */
  666. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  667. RELEASE_DESC_COUNT)];
  668. st->rel_desc_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  669. RELEASE_DESC_COUNT,
  670. val);
  671. /* forward buf count */
  672. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  673. FORWARD_BUF_COUNT)];
  674. st->fwd_buf_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  675. FORWARD_BUF_COUNT,
  676. val);
  677. }
  678. inline void hal_reo_desc_thres_reached_status(
  679. uint32_t *reo_desc,
  680. struct hal_reo_desc_thres_reached_status *st)
  681. {
  682. uint32_t val;
  683. /* Offsets of descriptor fields defined in HW headers start
  684. * from the field after TLV header */
  685. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  686. /* header */
  687. HAL_REO_STATUS_GET_HEADER(reo_desc,
  688. REO_DESCRIPTOR_THRESHOLD_REACHED, st->header);
  689. /* threshold index */
  690. val = reo_desc[HAL_OFFSET_DW(
  691. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  692. THRESHOLD_INDEX)];
  693. st->thres_index = HAL_GET_FIELD(
  694. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  695. THRESHOLD_INDEX,
  696. val);
  697. /* link desc counters */
  698. val = reo_desc[HAL_OFFSET_DW(
  699. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  700. LINK_DESCRIPTOR_COUNTER0)];
  701. st->link_desc_counter0 = HAL_GET_FIELD(
  702. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  703. LINK_DESCRIPTOR_COUNTER0,
  704. val);
  705. val = reo_desc[HAL_OFFSET_DW(
  706. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  707. LINK_DESCRIPTOR_COUNTER1)];
  708. st->link_desc_counter1 = HAL_GET_FIELD(
  709. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  710. LINK_DESCRIPTOR_COUNTER1,
  711. val);
  712. val = reo_desc[HAL_OFFSET_DW(
  713. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  714. LINK_DESCRIPTOR_COUNTER2)];
  715. st->link_desc_counter2 = HAL_GET_FIELD(
  716. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  717. LINK_DESCRIPTOR_COUNTER2,
  718. val);
  719. val = reo_desc[HAL_OFFSET_DW(
  720. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  721. LINK_DESCRIPTOR_COUNTER_SUM)];
  722. st->link_desc_counter_sum = HAL_GET_FIELD(
  723. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  724. LINK_DESCRIPTOR_COUNTER_SUM,
  725. val);
  726. }
  727. inline void hal_reo_rx_update_queue_status(uint32_t *reo_desc,
  728. struct hal_reo_update_rx_queue_status *st)
  729. {
  730. /* Offsets of descriptor fields defined in HW headers start
  731. * from the field after TLV header */
  732. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  733. /* header */
  734. HAL_REO_STATUS_GET_HEADER(reo_desc,
  735. REO_UPDATE_RX_REO_QUEUE, st->header);
  736. }
  737. /**
  738. * hal_reo_init_cmd_ring() - Initialize descriptors of REO command SRNG
  739. * with command number
  740. * @hal_soc: Handle to HAL SoC structure
  741. * @hal_ring: Handle to HAL SRNG structure
  742. *
  743. * Return: none
  744. */
  745. inline void hal_reo_init_cmd_ring(struct hal_soc *soc, void *hal_srng)
  746. {
  747. int cmd_num;
  748. uint32_t *desc_addr;
  749. struct hal_srng_params srng_params;
  750. uint32_t desc_size;
  751. uint32_t num_desc;
  752. hal_get_srng_params(soc, hal_srng, &srng_params);
  753. desc_addr = (uint32_t *)(srng_params.ring_base_vaddr);
  754. desc_addr += (sizeof(struct tlv_32_hdr) >> 2);
  755. desc_size = hal_srng_get_entrysize(soc, REO_CMD) >> 2;
  756. num_desc = srng_params.num_entries;
  757. cmd_num = 1;
  758. while (num_desc) {
  759. /* Offsets of descriptor fields defined in HW headers start
  760. * from the field after TLV header */
  761. HAL_DESC_SET_FIELD(desc_addr, UNIFORM_REO_CMD_HEADER_0,
  762. REO_CMD_NUMBER, cmd_num);
  763. desc_addr += desc_size;
  764. num_desc--; cmd_num++;
  765. }
  766. soc->reo_res_bitmap = 0;
  767. }