sde_encoder.c 150 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define MISR_BUFF_SIZE 256
  58. #define IDLE_SHORT_TIMEOUT 1
  59. #define EVT_TIME_OUT_SPLIT 2
  60. /* worst case poll time for delay_kickoff to be cleared */
  61. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  62. /* Maximum number of VSYNC wait attempts for RSC state transition */
  63. #define MAX_RSC_WAIT 5
  64. /**
  65. * enum sde_enc_rc_events - events for resource control state machine
  66. * @SDE_ENC_RC_EVENT_KICKOFF:
  67. * This event happens at NORMAL priority.
  68. * Event that signals the start of the transfer. When this event is
  69. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  70. * Regardless of the previous state, the resource should be in ON state
  71. * at the end of this event. At the end of this event, a delayed work is
  72. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  73. * ktime.
  74. * @SDE_ENC_RC_EVENT_PRE_STOP:
  75. * This event happens at NORMAL priority.
  76. * This event, when received during the ON state, set RSC to IDLE, and
  77. * and leave the RC STATE in the PRE_OFF state.
  78. * It should be followed by the STOP event as part of encoder disable.
  79. * If received during IDLE or OFF states, it will do nothing.
  80. * @SDE_ENC_RC_EVENT_STOP:
  81. * This event happens at NORMAL priority.
  82. * When this event is received, disable all the MDP/DSI core clocks, and
  83. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  84. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  85. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  86. * Resource state should be in OFF at the end of the event.
  87. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  88. * This event happens at NORMAL priority from a work item.
  89. * Event signals that there is a seamless mode switch is in prgoress. A
  90. * client needs to turn of only irq - leave clocks ON to reduce the mode
  91. * switch latency.
  92. * @SDE_ENC_RC_EVENT_POST_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that seamless mode switch is complete and resources are
  95. * acquired. Clients wants to turn on the irq again and update the rsc
  96. * with new vtotal.
  97. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there were no frame updates for
  100. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  101. * and request RSC with IDLE state and change the resource state to IDLE.
  102. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  103. * This event is triggered from the input event thread when touch event is
  104. * received from the input device. On receiving this event,
  105. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  106. clocks and enable RSC.
  107. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  108. * off work since a new commit is imminent.
  109. */
  110. enum sde_enc_rc_events {
  111. SDE_ENC_RC_EVENT_KICKOFF = 1,
  112. SDE_ENC_RC_EVENT_PRE_STOP,
  113. SDE_ENC_RC_EVENT_STOP,
  114. SDE_ENC_RC_EVENT_PRE_MODESET,
  115. SDE_ENC_RC_EVENT_POST_MODESET,
  116. SDE_ENC_RC_EVENT_ENTER_IDLE,
  117. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  118. };
  119. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  120. {
  121. struct sde_encoder_virt *sde_enc;
  122. int i;
  123. sde_enc = to_sde_encoder_virt(drm_enc);
  124. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  125. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  126. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  127. SDE_EVT32(DRMID(drm_enc), enable);
  128. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  129. }
  130. }
  131. }
  132. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  133. {
  134. struct sde_encoder_virt *sde_enc;
  135. struct sde_encoder_phys *cur_master;
  136. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  137. ktime_t tvblank, cur_time;
  138. struct intf_status intf_status = {0};
  139. u32 fps;
  140. sde_enc = to_sde_encoder_virt(drm_enc);
  141. cur_master = sde_enc->cur_master;
  142. fps = sde_encoder_get_fps(drm_enc);
  143. if (!cur_master || !cur_master->hw_intf || !fps
  144. || !cur_master->hw_intf->ops.get_vsync_timestamp
  145. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  146. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  147. return 0;
  148. /*
  149. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  150. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  151. */
  152. if (cur_master->hw_intf->ops.get_status) {
  153. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  154. if (intf_status.is_prog_fetch_en)
  155. return 0;
  156. }
  157. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  158. qtmr_counter = arch_timer_read_counter();
  159. cur_time = ktime_get_ns();
  160. /* check for counter rollover between the two timestamps [56 bits] */
  161. if (qtmr_counter < vsync_counter) {
  162. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  163. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  164. qtmr_counter >> 32, qtmr_counter, hw_diff,
  165. fps, SDE_EVTLOG_FUNC_CASE1);
  166. } else {
  167. hw_diff = qtmr_counter - vsync_counter;
  168. }
  169. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  170. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  171. /* avoid setting timestamp, if diff is more than one vsync */
  172. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  173. tvblank = 0;
  174. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  175. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  176. fps, SDE_EVTLOG_ERROR);
  177. } else {
  178. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  179. }
  180. SDE_DEBUG_ENC(sde_enc,
  181. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  182. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  185. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  186. return tvblank;
  187. }
  188. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  189. {
  190. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  191. struct msm_drm_private *priv;
  192. struct sde_kms *sde_kms;
  193. struct device *cpu_dev;
  194. struct cpumask *cpu_mask = NULL;
  195. int cpu = 0;
  196. u32 cpu_dma_latency;
  197. priv = drm_enc->dev->dev_private;
  198. sde_kms = to_sde_kms(priv->kms);
  199. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  200. return;
  201. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  202. cpumask_clear(&sde_enc->valid_cpu_mask);
  203. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  204. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  205. if (!cpu_mask &&
  206. sde_encoder_check_curr_mode(drm_enc,
  207. MSM_DISPLAY_CMD_MODE))
  208. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  209. if (!cpu_mask)
  210. return;
  211. for_each_cpu(cpu, cpu_mask) {
  212. cpu_dev = get_cpu_device(cpu);
  213. if (!cpu_dev) {
  214. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  215. cpu);
  216. return;
  217. }
  218. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  219. dev_pm_qos_add_request(cpu_dev,
  220. &sde_enc->pm_qos_cpu_req[cpu],
  221. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  222. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  223. }
  224. }
  225. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  226. {
  227. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  228. struct device *cpu_dev;
  229. int cpu = 0;
  230. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  231. cpu_dev = get_cpu_device(cpu);
  232. if (!cpu_dev) {
  233. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  234. cpu);
  235. continue;
  236. }
  237. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  238. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  239. }
  240. cpumask_clear(&sde_enc->valid_cpu_mask);
  241. }
  242. static bool _sde_encoder_is_autorefresh_enabled(
  243. struct sde_encoder_virt *sde_enc)
  244. {
  245. struct drm_connector *drm_conn;
  246. if (!sde_enc->cur_master ||
  247. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  248. return false;
  249. drm_conn = sde_enc->cur_master->connector;
  250. if (!drm_conn || !drm_conn->state)
  251. return false;
  252. return sde_connector_get_property(drm_conn->state,
  253. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  254. }
  255. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  256. struct sde_hw_qdss *hw_qdss,
  257. struct sde_encoder_phys *phys, bool enable)
  258. {
  259. if (sde_enc->qdss_status == enable)
  260. return;
  261. sde_enc->qdss_status = enable;
  262. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  263. sde_enc->qdss_status);
  264. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  265. }
  266. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  267. s64 timeout_ms, struct sde_encoder_wait_info *info)
  268. {
  269. int rc = 0;
  270. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  271. ktime_t cur_ktime;
  272. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  273. do {
  274. rc = wait_event_timeout(*(info->wq),
  275. atomic_read(info->atomic_cnt) == info->count_check,
  276. wait_time_jiffies);
  277. cur_ktime = ktime_get();
  278. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  279. timeout_ms, atomic_read(info->atomic_cnt),
  280. info->count_check);
  281. /* If we timed out, counter is valid and time is less, wait again */
  282. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  283. (rc == 0) &&
  284. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  285. return rc;
  286. }
  287. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  288. {
  289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  290. return sde_enc &&
  291. (sde_enc->disp_info.display_type ==
  292. SDE_CONNECTOR_PRIMARY);
  293. }
  294. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  295. {
  296. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  297. return sde_enc &&
  298. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  299. }
  300. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  301. {
  302. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  303. return sde_enc && sde_enc->cur_master &&
  304. sde_enc->cur_master->cont_splash_enabled;
  305. }
  306. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  307. enum sde_intr_idx intr_idx)
  308. {
  309. SDE_EVT32(DRMID(phys_enc->parent),
  310. phys_enc->intf_idx - INTF_0,
  311. phys_enc->hw_pp->idx - PINGPONG_0,
  312. intr_idx);
  313. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  314. if (phys_enc->parent_ops.handle_frame_done)
  315. phys_enc->parent_ops.handle_frame_done(
  316. phys_enc->parent, phys_enc,
  317. SDE_ENCODER_FRAME_EVENT_ERROR);
  318. }
  319. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  320. enum sde_intr_idx intr_idx,
  321. struct sde_encoder_wait_info *wait_info)
  322. {
  323. struct sde_encoder_irq *irq;
  324. u32 irq_status;
  325. int ret, i;
  326. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  327. SDE_ERROR("invalid params\n");
  328. return -EINVAL;
  329. }
  330. irq = &phys_enc->irq[intr_idx];
  331. /* note: do master / slave checking outside */
  332. /* return EWOULDBLOCK since we know the wait isn't necessary */
  333. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  334. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  335. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  336. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  337. return -EWOULDBLOCK;
  338. }
  339. if (irq->irq_idx < 0) {
  340. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  341. irq->name, irq->hw_idx);
  342. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx);
  344. return 0;
  345. }
  346. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  347. atomic_read(wait_info->atomic_cnt));
  348. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  349. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  350. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  351. /*
  352. * Some module X may disable interrupt for longer duration
  353. * and it may trigger all interrupts including timer interrupt
  354. * when module X again enable the interrupt.
  355. * That may cause interrupt wait timeout API in this API.
  356. * It is handled by split the wait timer in two halves.
  357. */
  358. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  359. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  360. irq->hw_idx,
  361. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  362. wait_info);
  363. if (ret)
  364. break;
  365. }
  366. if (ret <= 0) {
  367. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  368. irq->irq_idx, true);
  369. if (irq_status) {
  370. unsigned long flags;
  371. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  372. irq->hw_idx, irq->irq_idx,
  373. phys_enc->hw_pp->idx - PINGPONG_0,
  374. atomic_read(wait_info->atomic_cnt));
  375. SDE_DEBUG_PHYS(phys_enc,
  376. "done but irq %d not triggered\n",
  377. irq->irq_idx);
  378. local_irq_save(flags);
  379. irq->cb.func(phys_enc, irq->irq_idx);
  380. local_irq_restore(flags);
  381. ret = 0;
  382. } else {
  383. ret = -ETIMEDOUT;
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  385. irq->hw_idx, irq->irq_idx,
  386. phys_enc->hw_pp->idx - PINGPONG_0,
  387. atomic_read(wait_info->atomic_cnt), irq_status,
  388. SDE_EVTLOG_ERROR);
  389. }
  390. } else {
  391. ret = 0;
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  393. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  394. atomic_read(wait_info->atomic_cnt));
  395. }
  396. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  397. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  398. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  399. return ret;
  400. }
  401. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  402. enum sde_intr_idx intr_idx)
  403. {
  404. struct sde_encoder_irq *irq;
  405. int ret = 0;
  406. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  407. SDE_ERROR("invalid params\n");
  408. return -EINVAL;
  409. }
  410. irq = &phys_enc->irq[intr_idx];
  411. if (irq->irq_idx >= 0) {
  412. SDE_DEBUG_PHYS(phys_enc,
  413. "skipping already registered irq %s type %d\n",
  414. irq->name, irq->intr_type);
  415. return 0;
  416. }
  417. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  418. irq->intr_type, irq->hw_idx);
  419. if (irq->irq_idx < 0) {
  420. SDE_ERROR_PHYS(phys_enc,
  421. "failed to lookup IRQ index for %s type:%d\n",
  422. irq->name, irq->intr_type);
  423. return -EINVAL;
  424. }
  425. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  426. &irq->cb);
  427. if (ret) {
  428. SDE_ERROR_PHYS(phys_enc,
  429. "failed to register IRQ callback for %s\n",
  430. irq->name);
  431. irq->irq_idx = -EINVAL;
  432. return ret;
  433. }
  434. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  435. if (ret) {
  436. SDE_ERROR_PHYS(phys_enc,
  437. "enable IRQ for intr:%s failed, irq_idx %d\n",
  438. irq->name, irq->irq_idx);
  439. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  440. irq->irq_idx, &irq->cb);
  441. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  442. irq->irq_idx, SDE_EVTLOG_ERROR);
  443. irq->irq_idx = -EINVAL;
  444. return ret;
  445. }
  446. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  447. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  448. irq->name, irq->irq_idx);
  449. return ret;
  450. }
  451. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  452. enum sde_intr_idx intr_idx)
  453. {
  454. struct sde_encoder_irq *irq;
  455. int ret;
  456. if (!phys_enc) {
  457. SDE_ERROR("invalid encoder\n");
  458. return -EINVAL;
  459. }
  460. irq = &phys_enc->irq[intr_idx];
  461. /* silently skip irqs that weren't registered */
  462. if (irq->irq_idx < 0) {
  463. SDE_ERROR(
  464. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  465. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  466. irq->irq_idx);
  467. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  468. irq->irq_idx, SDE_EVTLOG_ERROR);
  469. return 0;
  470. }
  471. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  472. if (ret)
  473. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  474. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  475. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  476. &irq->cb);
  477. if (ret)
  478. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  479. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  480. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  481. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  482. irq->irq_idx = -EINVAL;
  483. return 0;
  484. }
  485. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  486. struct sde_encoder_hw_resources *hw_res,
  487. struct drm_connector_state *conn_state)
  488. {
  489. struct sde_encoder_virt *sde_enc = NULL;
  490. int ret, i = 0;
  491. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  492. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  493. -EINVAL, !drm_enc, !hw_res, !conn_state,
  494. hw_res ? !hw_res->comp_info : 0);
  495. return;
  496. }
  497. sde_enc = to_sde_encoder_virt(drm_enc);
  498. SDE_DEBUG_ENC(sde_enc, "\n");
  499. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  500. hw_res->display_type = sde_enc->disp_info.display_type;
  501. /* Query resources used by phys encs, expected to be without overlap */
  502. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  503. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  504. if (phys && phys->ops.get_hw_resources)
  505. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  506. }
  507. /*
  508. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  509. * called from atomic_check phase. Use the below API to get mode
  510. * information of the temporary conn_state passed
  511. */
  512. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  513. if (ret)
  514. SDE_ERROR("failed to get topology ret %d\n", ret);
  515. ret = sde_connector_state_get_compression_info(conn_state,
  516. hw_res->comp_info);
  517. if (ret)
  518. SDE_ERROR("failed to get compression info ret %d\n", ret);
  519. }
  520. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  521. {
  522. struct sde_encoder_virt *sde_enc = NULL;
  523. int i = 0;
  524. unsigned int num_encs;
  525. if (!drm_enc) {
  526. SDE_ERROR("invalid encoder\n");
  527. return;
  528. }
  529. sde_enc = to_sde_encoder_virt(drm_enc);
  530. SDE_DEBUG_ENC(sde_enc, "\n");
  531. num_encs = sde_enc->num_phys_encs;
  532. mutex_lock(&sde_enc->enc_lock);
  533. sde_rsc_client_destroy(sde_enc->rsc_client);
  534. for (i = 0; i < num_encs; i++) {
  535. struct sde_encoder_phys *phys;
  536. phys = sde_enc->phys_vid_encs[i];
  537. if (phys && phys->ops.destroy) {
  538. phys->ops.destroy(phys);
  539. --sde_enc->num_phys_encs;
  540. sde_enc->phys_vid_encs[i] = NULL;
  541. }
  542. phys = sde_enc->phys_cmd_encs[i];
  543. if (phys && phys->ops.destroy) {
  544. phys->ops.destroy(phys);
  545. --sde_enc->num_phys_encs;
  546. sde_enc->phys_cmd_encs[i] = NULL;
  547. }
  548. phys = sde_enc->phys_encs[i];
  549. if (phys && phys->ops.destroy) {
  550. phys->ops.destroy(phys);
  551. --sde_enc->num_phys_encs;
  552. sde_enc->phys_encs[i] = NULL;
  553. }
  554. }
  555. if (sde_enc->num_phys_encs)
  556. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  557. sde_enc->num_phys_encs);
  558. sde_enc->num_phys_encs = 0;
  559. mutex_unlock(&sde_enc->enc_lock);
  560. drm_encoder_cleanup(drm_enc);
  561. mutex_destroy(&sde_enc->enc_lock);
  562. kfree(sde_enc->input_handler);
  563. sde_enc->input_handler = NULL;
  564. kfree(sde_enc);
  565. }
  566. void sde_encoder_helper_update_intf_cfg(
  567. struct sde_encoder_phys *phys_enc)
  568. {
  569. struct sde_encoder_virt *sde_enc;
  570. struct sde_hw_intf_cfg_v1 *intf_cfg;
  571. enum sde_3d_blend_mode mode_3d;
  572. if (!phys_enc || !phys_enc->hw_pp) {
  573. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  574. return;
  575. }
  576. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  577. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  578. SDE_DEBUG_ENC(sde_enc,
  579. "intf_cfg updated for %d at idx %d\n",
  580. phys_enc->intf_idx,
  581. intf_cfg->intf_count);
  582. /* setup interface configuration */
  583. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  584. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  585. return;
  586. }
  587. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  588. if (phys_enc == sde_enc->cur_master) {
  589. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  590. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  591. else
  592. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  593. }
  594. /* configure this interface as master for split display */
  595. if (phys_enc->split_role == ENC_ROLE_MASTER)
  596. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  597. /* setup which pp blk will connect to this intf */
  598. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  599. phys_enc->hw_intf->ops.bind_pingpong_blk(
  600. phys_enc->hw_intf,
  601. true,
  602. phys_enc->hw_pp->idx);
  603. /*setup merge_3d configuration */
  604. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  605. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  606. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  607. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  608. phys_enc->hw_pp->merge_3d->idx;
  609. if (phys_enc->hw_pp->ops.setup_3d_mode)
  610. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  611. mode_3d);
  612. }
  613. void sde_encoder_helper_split_config(
  614. struct sde_encoder_phys *phys_enc,
  615. enum sde_intf interface)
  616. {
  617. struct sde_encoder_virt *sde_enc;
  618. struct split_pipe_cfg *cfg;
  619. struct sde_hw_mdp *hw_mdptop;
  620. enum sde_rm_topology_name topology;
  621. struct msm_display_info *disp_info;
  622. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  623. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  624. return;
  625. }
  626. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  627. hw_mdptop = phys_enc->hw_mdptop;
  628. disp_info = &sde_enc->disp_info;
  629. cfg = &phys_enc->hw_intf->cfg;
  630. memset(cfg, 0, sizeof(*cfg));
  631. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  632. return;
  633. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  634. cfg->split_link_en = true;
  635. /**
  636. * disable split modes since encoder will be operating in as the only
  637. * encoder, either for the entire use case in the case of, for example,
  638. * single DSI, or for this frame in the case of left/right only partial
  639. * update.
  640. */
  641. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  642. if (hw_mdptop->ops.setup_split_pipe)
  643. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  644. if (hw_mdptop->ops.setup_pp_split)
  645. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  646. return;
  647. }
  648. cfg->en = true;
  649. cfg->mode = phys_enc->intf_mode;
  650. cfg->intf = interface;
  651. if (cfg->en && phys_enc->ops.needs_single_flush &&
  652. phys_enc->ops.needs_single_flush(phys_enc))
  653. cfg->split_flush_en = true;
  654. topology = sde_connector_get_topology_name(phys_enc->connector);
  655. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  656. cfg->pp_split_slave = cfg->intf;
  657. else
  658. cfg->pp_split_slave = INTF_MAX;
  659. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  660. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  661. if (hw_mdptop->ops.setup_split_pipe)
  662. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  663. } else if (sde_enc->hw_pp[0]) {
  664. /*
  665. * slave encoder
  666. * - determine split index from master index,
  667. * assume master is first pp
  668. */
  669. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  670. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  671. cfg->pp_split_index);
  672. if (hw_mdptop->ops.setup_pp_split)
  673. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  674. }
  675. }
  676. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  677. {
  678. struct sde_encoder_virt *sde_enc;
  679. int i = 0;
  680. if (!drm_enc)
  681. return false;
  682. sde_enc = to_sde_encoder_virt(drm_enc);
  683. if (!sde_enc)
  684. return false;
  685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  686. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  687. if (phys && phys->in_clone_mode)
  688. return true;
  689. }
  690. return false;
  691. }
  692. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  693. struct drm_crtc *crtc)
  694. {
  695. struct sde_encoder_virt *sde_enc;
  696. int i;
  697. if (!drm_enc)
  698. return false;
  699. sde_enc = to_sde_encoder_virt(drm_enc);
  700. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  701. return false;
  702. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  703. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  704. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  705. return true;
  706. }
  707. return false;
  708. }
  709. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  710. struct drm_crtc_state *crtc_state,
  711. struct drm_connector_state *conn_state)
  712. {
  713. const struct drm_display_mode *mode;
  714. struct drm_display_mode *adj_mode;
  715. int i = 0;
  716. int ret = 0;
  717. mode = &crtc_state->mode;
  718. adj_mode = &crtc_state->adjusted_mode;
  719. /* perform atomic check on the first physical encoder (master) */
  720. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  721. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  722. if (phys && phys->ops.atomic_check)
  723. ret = phys->ops.atomic_check(phys, crtc_state,
  724. conn_state);
  725. else if (phys && phys->ops.mode_fixup)
  726. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  727. ret = -EINVAL;
  728. if (ret) {
  729. SDE_ERROR_ENC(sde_enc,
  730. "mode unsupported, phys idx %d\n", i);
  731. break;
  732. }
  733. }
  734. return ret;
  735. }
  736. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  737. struct drm_crtc_state *crtc_state,
  738. struct drm_connector_state *conn_state,
  739. struct sde_connector_state *sde_conn_state,
  740. struct sde_crtc_state *sde_crtc_state)
  741. {
  742. int ret = 0;
  743. if (crtc_state->mode_changed || crtc_state->active_changed) {
  744. struct sde_rect mode_roi, roi;
  745. mode_roi.x = 0;
  746. mode_roi.y = 0;
  747. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  748. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  749. if (sde_conn_state->rois.num_rects) {
  750. sde_kms_rect_merge_rectangles(
  751. &sde_conn_state->rois, &roi);
  752. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  753. SDE_ERROR_ENC(sde_enc,
  754. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  755. roi.x, roi.y, roi.w, roi.h);
  756. ret = -EINVAL;
  757. }
  758. }
  759. if (sde_crtc_state->user_roi_list.num_rects) {
  760. sde_kms_rect_merge_rectangles(
  761. &sde_crtc_state->user_roi_list, &roi);
  762. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  763. SDE_ERROR_ENC(sde_enc,
  764. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  765. roi.x, roi.y, roi.w, roi.h);
  766. ret = -EINVAL;
  767. }
  768. }
  769. }
  770. return ret;
  771. }
  772. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  773. struct drm_crtc_state *crtc_state,
  774. struct drm_connector_state *conn_state,
  775. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  776. struct sde_connector *sde_conn,
  777. struct sde_connector_state *sde_conn_state)
  778. {
  779. int ret = 0;
  780. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  781. if (sde_conn && msm_atomic_needs_modeset(crtc_state)) {
  782. struct msm_display_topology *topology = NULL;
  783. ret = sde_connector_get_mode_info(&sde_conn->base,
  784. adj_mode, &sde_conn_state->mode_info);
  785. if (ret) {
  786. SDE_ERROR_ENC(sde_enc,
  787. "failed to get mode info, rc = %d\n", ret);
  788. return ret;
  789. }
  790. if (sde_conn_state->mode_info.comp_info.comp_type &&
  791. sde_conn_state->mode_info.comp_info.comp_ratio >=
  792. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  793. SDE_ERROR_ENC(sde_enc,
  794. "invalid compression ratio: %d\n",
  795. sde_conn_state->mode_info.comp_info.comp_ratio);
  796. ret = -EINVAL;
  797. return ret;
  798. }
  799. /* Reserve dynamic resources, indicating atomic_check phase */
  800. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  801. conn_state, true);
  802. if (ret) {
  803. SDE_ERROR_ENC(sde_enc,
  804. "RM failed to reserve resources, rc = %d\n",
  805. ret);
  806. return ret;
  807. }
  808. /**
  809. * Update connector state with the topology selected for the
  810. * resource set validated. Reset the topology if we are
  811. * de-activating crtc.
  812. */
  813. if (crtc_state->active)
  814. topology = &sde_conn_state->mode_info.topology;
  815. ret = sde_rm_update_topology(&sde_kms->rm,
  816. conn_state, topology);
  817. if (ret) {
  818. SDE_ERROR_ENC(sde_enc,
  819. "RM failed to update topology, rc: %d\n", ret);
  820. return ret;
  821. }
  822. ret = sde_connector_set_blob_data(conn_state->connector,
  823. conn_state,
  824. CONNECTOR_PROP_SDE_INFO);
  825. if (ret) {
  826. SDE_ERROR_ENC(sde_enc,
  827. "connector failed to update info, rc: %d\n",
  828. ret);
  829. return ret;
  830. }
  831. }
  832. return ret;
  833. }
  834. static int sde_encoder_virt_atomic_check(
  835. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  836. struct drm_connector_state *conn_state)
  837. {
  838. struct sde_encoder_virt *sde_enc;
  839. struct sde_kms *sde_kms;
  840. const struct drm_display_mode *mode;
  841. struct drm_display_mode *adj_mode;
  842. struct sde_connector *sde_conn = NULL;
  843. struct sde_connector_state *sde_conn_state = NULL;
  844. struct sde_crtc_state *sde_crtc_state = NULL;
  845. enum sde_rm_topology_name old_top;
  846. enum sde_rm_topology_name top_name;
  847. struct msm_display_info *disp_info;
  848. int ret = 0;
  849. bool qsync_dirty = false, has_modeset = false;
  850. if (!drm_enc || !crtc_state || !conn_state) {
  851. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  852. !drm_enc, !crtc_state, !conn_state);
  853. return -EINVAL;
  854. }
  855. sde_enc = to_sde_encoder_virt(drm_enc);
  856. disp_info = &sde_enc->disp_info;
  857. SDE_DEBUG_ENC(sde_enc, "\n");
  858. sde_kms = sde_encoder_get_kms(drm_enc);
  859. if (!sde_kms)
  860. return -EINVAL;
  861. mode = &crtc_state->mode;
  862. adj_mode = &crtc_state->adjusted_mode;
  863. sde_conn = to_sde_connector(conn_state->connector);
  864. sde_conn_state = to_sde_connector_state(conn_state);
  865. sde_crtc_state = to_sde_crtc_state(crtc_state);
  866. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  867. if (ret)
  868. return ret;
  869. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  870. crtc_state->active_changed, crtc_state->connectors_changed);
  871. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  872. conn_state);
  873. if (ret)
  874. return ret;
  875. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  876. conn_state, sde_conn_state, sde_crtc_state);
  877. if (ret)
  878. return ret;
  879. /**
  880. * record topology in previous atomic state to be able to handle
  881. * topology transitions correctly.
  882. */
  883. old_top = sde_connector_get_property(conn_state,
  884. CONNECTOR_PROP_TOPOLOGY_NAME);
  885. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  886. if (ret)
  887. return ret;
  888. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  889. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  890. if (ret)
  891. return ret;
  892. top_name = sde_connector_get_property(conn_state,
  893. CONNECTOR_PROP_TOPOLOGY_NAME);
  894. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  895. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  896. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  897. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  898. top_name);
  899. return -EINVAL;
  900. }
  901. }
  902. ret = sde_connector_roi_v1_check_roi(conn_state);
  903. if (ret) {
  904. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  905. ret);
  906. return ret;
  907. }
  908. drm_mode_set_crtcinfo(adj_mode, 0);
  909. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state,
  910. conn_state->crtc);
  911. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  912. &sde_conn_state->property_state,
  913. CONNECTOR_PROP_QSYNC_MODE);
  914. if (has_modeset && qsync_dirty &&
  915. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  916. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  917. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  918. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  919. sde_conn_state->msm_mode.private_flags);
  920. return -EINVAL;
  921. }
  922. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  923. sde_conn_state->msm_mode.private_flags,
  924. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  925. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal);
  926. return ret;
  927. }
  928. static void _sde_encoder_get_connector_roi(
  929. struct sde_encoder_virt *sde_enc,
  930. struct sde_rect *merged_conn_roi)
  931. {
  932. struct drm_connector *drm_conn;
  933. struct sde_connector_state *c_state;
  934. if (!sde_enc || !merged_conn_roi)
  935. return;
  936. drm_conn = sde_enc->phys_encs[0]->connector;
  937. if (!drm_conn || !drm_conn->state)
  938. return;
  939. c_state = to_sde_connector_state(drm_conn->state);
  940. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  941. }
  942. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  943. {
  944. struct sde_encoder_virt *sde_enc;
  945. struct drm_connector *drm_conn;
  946. struct drm_display_mode *adj_mode;
  947. struct sde_rect roi;
  948. if (!drm_enc) {
  949. SDE_ERROR("invalid encoder parameter\n");
  950. return -EINVAL;
  951. }
  952. sde_enc = to_sde_encoder_virt(drm_enc);
  953. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  954. SDE_ERROR("invalid crtc parameter\n");
  955. return -EINVAL;
  956. }
  957. if (!sde_enc->cur_master) {
  958. SDE_ERROR("invalid cur_master parameter\n");
  959. return -EINVAL;
  960. }
  961. adj_mode = &sde_enc->cur_master->cached_mode;
  962. drm_conn = sde_enc->cur_master->connector;
  963. _sde_encoder_get_connector_roi(sde_enc, &roi);
  964. if (sde_kms_rect_is_null(&roi)) {
  965. roi.w = adj_mode->hdisplay;
  966. roi.h = adj_mode->vdisplay;
  967. }
  968. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  969. sizeof(sde_enc->prv_conn_roi));
  970. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  971. return 0;
  972. }
  973. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  974. {
  975. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  976. struct sde_kms *sde_kms;
  977. struct sde_hw_mdp *hw_mdptop;
  978. struct sde_encoder_virt *sde_enc;
  979. int i;
  980. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  981. if (!sde_enc) {
  982. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  983. return;
  984. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  985. SDE_ERROR("invalid num phys enc %d/%d\n",
  986. sde_enc->num_phys_encs,
  987. (int) ARRAY_SIZE(sde_enc->hw_pp));
  988. return;
  989. }
  990. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  991. if (!sde_kms) {
  992. SDE_ERROR("invalid sde_kms\n");
  993. return;
  994. }
  995. hw_mdptop = sde_kms->hw_mdp;
  996. if (!hw_mdptop) {
  997. SDE_ERROR("invalid mdptop\n");
  998. return;
  999. }
  1000. if (hw_mdptop->ops.setup_vsync_source) {
  1001. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1002. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1003. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1004. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1005. vsync_cfg.vsync_source = vsync_source;
  1006. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1007. }
  1008. }
  1009. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1010. struct msm_display_info *disp_info)
  1011. {
  1012. struct sde_encoder_phys *phys;
  1013. int i;
  1014. u32 vsync_source;
  1015. if (!sde_enc || !disp_info) {
  1016. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1017. sde_enc != NULL, disp_info != NULL);
  1018. return;
  1019. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1020. SDE_ERROR("invalid num phys enc %d/%d\n",
  1021. sde_enc->num_phys_encs,
  1022. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1023. return;
  1024. }
  1025. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1026. if (disp_info->is_te_using_watchdog_timer)
  1027. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1028. else
  1029. vsync_source = sde_enc->te_source;
  1030. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1031. disp_info->is_te_using_watchdog_timer);
  1032. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1033. phys = sde_enc->phys_encs[i];
  1034. if (phys && phys->ops.setup_vsync_source)
  1035. phys->ops.setup_vsync_source(phys, vsync_source);
  1036. }
  1037. }
  1038. }
  1039. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1040. bool watchdog_te)
  1041. {
  1042. struct sde_encoder_virt *sde_enc;
  1043. struct msm_display_info disp_info;
  1044. if (!drm_enc) {
  1045. pr_err("invalid drm encoder\n");
  1046. return -EINVAL;
  1047. }
  1048. sde_enc = to_sde_encoder_virt(drm_enc);
  1049. sde_encoder_control_te(drm_enc, false);
  1050. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1051. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1052. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1053. sde_encoder_control_te(drm_enc, true);
  1054. return 0;
  1055. }
  1056. static int _sde_encoder_rsc_client_update_vsync_wait(
  1057. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1058. int wait_vblank_crtc_id)
  1059. {
  1060. int wait_refcount = 0, ret = 0;
  1061. int pipe = -1;
  1062. int wait_count = 0;
  1063. struct drm_crtc *primary_crtc;
  1064. struct drm_crtc *crtc;
  1065. crtc = sde_enc->crtc;
  1066. if (wait_vblank_crtc_id)
  1067. wait_refcount =
  1068. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1069. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1070. SDE_EVTLOG_FUNC_ENTRY);
  1071. if (crtc->base.id != wait_vblank_crtc_id) {
  1072. primary_crtc = drm_crtc_find(drm_enc->dev,
  1073. NULL, wait_vblank_crtc_id);
  1074. if (!primary_crtc) {
  1075. SDE_ERROR_ENC(sde_enc,
  1076. "failed to find primary crtc id %d\n",
  1077. wait_vblank_crtc_id);
  1078. return -EINVAL;
  1079. }
  1080. pipe = drm_crtc_index(primary_crtc);
  1081. }
  1082. /**
  1083. * note: VBLANK is expected to be enabled at this point in
  1084. * resource control state machine if on primary CRTC
  1085. */
  1086. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1087. if (sde_rsc_client_is_state_update_complete(
  1088. sde_enc->rsc_client))
  1089. break;
  1090. if (crtc->base.id == wait_vblank_crtc_id)
  1091. ret = sde_encoder_wait_for_event(drm_enc,
  1092. MSM_ENC_VBLANK);
  1093. else
  1094. drm_wait_one_vblank(drm_enc->dev, pipe);
  1095. if (ret) {
  1096. SDE_ERROR_ENC(sde_enc,
  1097. "wait for vblank failed ret:%d\n", ret);
  1098. /**
  1099. * rsc hardware may hang without vsync. avoid rsc hang
  1100. * by generating the vsync from watchdog timer.
  1101. */
  1102. if (crtc->base.id == wait_vblank_crtc_id)
  1103. sde_encoder_helper_switch_vsync(drm_enc, true);
  1104. }
  1105. }
  1106. if (wait_count >= MAX_RSC_WAIT)
  1107. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1108. SDE_EVTLOG_ERROR);
  1109. if (wait_refcount)
  1110. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1111. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1112. SDE_EVTLOG_FUNC_EXIT);
  1113. return ret;
  1114. }
  1115. static int _sde_encoder_update_rsc_client(
  1116. struct drm_encoder *drm_enc, bool enable)
  1117. {
  1118. struct sde_encoder_virt *sde_enc;
  1119. struct drm_crtc *crtc;
  1120. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1121. struct sde_rsc_cmd_config *rsc_config;
  1122. int ret;
  1123. struct msm_display_info *disp_info;
  1124. struct msm_mode_info *mode_info;
  1125. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1126. u32 qsync_mode = 0, v_front_porch;
  1127. struct drm_display_mode *mode;
  1128. bool is_vid_mode;
  1129. struct drm_encoder *enc;
  1130. if (!drm_enc || !drm_enc->dev) {
  1131. SDE_ERROR("invalid encoder arguments\n");
  1132. return -EINVAL;
  1133. }
  1134. sde_enc = to_sde_encoder_virt(drm_enc);
  1135. mode_info = &sde_enc->mode_info;
  1136. crtc = sde_enc->crtc;
  1137. if (!sde_enc->crtc) {
  1138. SDE_ERROR("invalid crtc parameter\n");
  1139. return -EINVAL;
  1140. }
  1141. disp_info = &sde_enc->disp_info;
  1142. rsc_config = &sde_enc->rsc_config;
  1143. if (!sde_enc->rsc_client) {
  1144. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1145. return 0;
  1146. }
  1147. /**
  1148. * only primary command mode panel without Qsync can request CMD state.
  1149. * all other panels/displays can request for VID state including
  1150. * secondary command mode panel.
  1151. * Clone mode encoder can request CLK STATE only.
  1152. */
  1153. if (sde_enc->cur_master)
  1154. qsync_mode = sde_connector_get_qsync_mode(
  1155. sde_enc->cur_master->connector);
  1156. /* left primary encoder keep vote */
  1157. if (sde_encoder_in_clone_mode(drm_enc)) {
  1158. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1159. return 0;
  1160. }
  1161. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1162. (disp_info->display_type && qsync_mode))
  1163. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1164. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1165. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1166. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1167. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1168. drm_for_each_encoder(enc, drm_enc->dev) {
  1169. if (enc->base.id != drm_enc->base.id &&
  1170. sde_encoder_in_cont_splash(enc))
  1171. rsc_state = SDE_RSC_CLK_STATE;
  1172. }
  1173. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1174. MSM_DISPLAY_VIDEO_MODE);
  1175. mode = &sde_enc->crtc->state->mode;
  1176. v_front_porch = mode->vsync_start - mode->vdisplay;
  1177. /* compare specific items and reconfigure the rsc */
  1178. if ((rsc_config->fps != mode_info->frame_rate) ||
  1179. (rsc_config->vtotal != mode_info->vtotal) ||
  1180. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1181. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1182. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1183. rsc_config->fps = mode_info->frame_rate;
  1184. rsc_config->vtotal = mode_info->vtotal;
  1185. /*
  1186. * for video mode, prefill lines should not go beyond vertical
  1187. * front porch for RSCC configuration. This will ensure bw
  1188. * downvotes are not sent within the active region. Additional
  1189. * -1 is to give one line time for rscc mode min_threshold.
  1190. */
  1191. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1192. rsc_config->prefill_lines = v_front_porch - 1;
  1193. else
  1194. rsc_config->prefill_lines = mode_info->prefill_lines;
  1195. rsc_config->jitter_numer = mode_info->jitter_numer;
  1196. rsc_config->jitter_denom = mode_info->jitter_denom;
  1197. sde_enc->rsc_state_init = false;
  1198. }
  1199. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1200. rsc_config->fps, sde_enc->rsc_state_init);
  1201. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1202. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1203. /* update it only once */
  1204. sde_enc->rsc_state_init = true;
  1205. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1206. rsc_state, rsc_config, crtc->base.id,
  1207. &wait_vblank_crtc_id);
  1208. } else {
  1209. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1210. rsc_state, NULL, crtc->base.id,
  1211. &wait_vblank_crtc_id);
  1212. }
  1213. /**
  1214. * if RSC performed a state change that requires a VBLANK wait, it will
  1215. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1216. *
  1217. * if we are the primary display, we will need to enable and wait
  1218. * locally since we hold the commit thread
  1219. *
  1220. * if we are an external display, we must send a signal to the primary
  1221. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1222. * by the primary panel's VBLANK signals
  1223. */
  1224. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1225. if (ret) {
  1226. SDE_ERROR_ENC(sde_enc,
  1227. "sde rsc client update failed ret:%d\n", ret);
  1228. return ret;
  1229. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1230. return ret;
  1231. }
  1232. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1233. sde_enc, wait_vblank_crtc_id);
  1234. return ret;
  1235. }
  1236. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1237. {
  1238. struct sde_encoder_virt *sde_enc;
  1239. int i;
  1240. if (!drm_enc) {
  1241. SDE_ERROR("invalid encoder\n");
  1242. return;
  1243. }
  1244. sde_enc = to_sde_encoder_virt(drm_enc);
  1245. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1246. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1247. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1248. if (phys && phys->ops.irq_control)
  1249. phys->ops.irq_control(phys, enable);
  1250. }
  1251. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1252. }
  1253. /* keep track of the userspace vblank during modeset */
  1254. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1255. u32 sw_event)
  1256. {
  1257. struct sde_encoder_virt *sde_enc;
  1258. bool enable;
  1259. int i;
  1260. if (!drm_enc) {
  1261. SDE_ERROR("invalid encoder\n");
  1262. return;
  1263. }
  1264. sde_enc = to_sde_encoder_virt(drm_enc);
  1265. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1266. sw_event, sde_enc->vblank_enabled);
  1267. /* nothing to do if vblank not enabled by userspace */
  1268. if (!sde_enc->vblank_enabled)
  1269. return;
  1270. /* disable vblank on pre_modeset */
  1271. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1272. enable = false;
  1273. /* enable vblank on post_modeset */
  1274. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1275. enable = true;
  1276. else
  1277. return;
  1278. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1279. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1280. if (phys && phys->ops.control_vblank_irq)
  1281. phys->ops.control_vblank_irq(phys, enable);
  1282. }
  1283. }
  1284. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1285. {
  1286. struct sde_encoder_virt *sde_enc;
  1287. if (!drm_enc)
  1288. return NULL;
  1289. sde_enc = to_sde_encoder_virt(drm_enc);
  1290. return sde_enc->rsc_client;
  1291. }
  1292. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1293. bool enable)
  1294. {
  1295. struct sde_kms *sde_kms;
  1296. struct sde_encoder_virt *sde_enc;
  1297. int rc;
  1298. sde_enc = to_sde_encoder_virt(drm_enc);
  1299. sde_kms = sde_encoder_get_kms(drm_enc);
  1300. if (!sde_kms)
  1301. return -EINVAL;
  1302. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1303. SDE_EVT32(DRMID(drm_enc), enable);
  1304. if (!sde_enc->cur_master) {
  1305. SDE_ERROR("encoder master not set\n");
  1306. return -EINVAL;
  1307. }
  1308. if (enable) {
  1309. /* enable SDE core clks */
  1310. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1311. if (rc < 0) {
  1312. SDE_ERROR("failed to enable power resource %d\n", rc);
  1313. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1314. return rc;
  1315. }
  1316. sde_enc->elevated_ahb_vote = true;
  1317. /* enable DSI clks */
  1318. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1319. true);
  1320. if (rc) {
  1321. SDE_ERROR("failed to enable clk control %d\n", rc);
  1322. pm_runtime_put_sync(drm_enc->dev->dev);
  1323. return rc;
  1324. }
  1325. /* enable all the irq */
  1326. sde_encoder_irq_control(drm_enc, true);
  1327. _sde_encoder_pm_qos_add_request(drm_enc);
  1328. } else {
  1329. _sde_encoder_pm_qos_remove_request(drm_enc);
  1330. /* disable all the irq */
  1331. sde_encoder_irq_control(drm_enc, false);
  1332. /* disable DSI clks */
  1333. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1334. /* disable SDE core clks */
  1335. pm_runtime_put_sync(drm_enc->dev->dev);
  1336. }
  1337. return 0;
  1338. }
  1339. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1340. bool enable, u32 frame_count)
  1341. {
  1342. struct sde_encoder_virt *sde_enc;
  1343. int i;
  1344. if (!drm_enc) {
  1345. SDE_ERROR("invalid encoder\n");
  1346. return;
  1347. }
  1348. sde_enc = to_sde_encoder_virt(drm_enc);
  1349. if (!sde_enc->misr_reconfigure)
  1350. return;
  1351. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1352. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1353. if (!phys || !phys->ops.setup_misr)
  1354. continue;
  1355. phys->ops.setup_misr(phys, enable, frame_count);
  1356. }
  1357. sde_enc->misr_reconfigure = false;
  1358. }
  1359. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1360. unsigned int type, unsigned int code, int value)
  1361. {
  1362. struct drm_encoder *drm_enc = NULL;
  1363. struct sde_encoder_virt *sde_enc = NULL;
  1364. struct msm_drm_thread *disp_thread = NULL;
  1365. struct msm_drm_private *priv = NULL;
  1366. if (!handle || !handle->handler || !handle->handler->private) {
  1367. SDE_ERROR("invalid encoder for the input event\n");
  1368. return;
  1369. }
  1370. drm_enc = (struct drm_encoder *)handle->handler->private;
  1371. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1372. SDE_ERROR("invalid parameters\n");
  1373. return;
  1374. }
  1375. priv = drm_enc->dev->dev_private;
  1376. sde_enc = to_sde_encoder_virt(drm_enc);
  1377. if (!sde_enc->crtc || (sde_enc->crtc->index
  1378. >= ARRAY_SIZE(priv->disp_thread))) {
  1379. SDE_DEBUG_ENC(sde_enc,
  1380. "invalid cached CRTC: %d or crtc index: %d\n",
  1381. sde_enc->crtc == NULL,
  1382. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1383. return;
  1384. }
  1385. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1386. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1387. kthread_queue_work(&disp_thread->worker,
  1388. &sde_enc->input_event_work);
  1389. }
  1390. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1391. {
  1392. struct sde_encoder_virt *sde_enc;
  1393. if (!drm_enc) {
  1394. SDE_ERROR("invalid encoder\n");
  1395. return;
  1396. }
  1397. sde_enc = to_sde_encoder_virt(drm_enc);
  1398. /* return early if there is no state change */
  1399. if (sde_enc->idle_pc_enabled == enable)
  1400. return;
  1401. sde_enc->idle_pc_enabled = enable;
  1402. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1403. SDE_EVT32(sde_enc->idle_pc_enabled);
  1404. }
  1405. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1406. u32 sw_event)
  1407. {
  1408. struct drm_encoder *drm_enc = &sde_enc->base;
  1409. struct msm_drm_private *priv;
  1410. unsigned int lp, idle_pc_duration;
  1411. struct msm_drm_thread *disp_thread;
  1412. /* set idle timeout based on master connector's lp value */
  1413. if (sde_enc->cur_master)
  1414. lp = sde_connector_get_lp(
  1415. sde_enc->cur_master->connector);
  1416. else
  1417. lp = SDE_MODE_DPMS_ON;
  1418. if (lp == SDE_MODE_DPMS_LP2)
  1419. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1420. else
  1421. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1422. priv = drm_enc->dev->dev_private;
  1423. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1424. kthread_mod_delayed_work(
  1425. &disp_thread->worker,
  1426. &sde_enc->delayed_off_work,
  1427. msecs_to_jiffies(idle_pc_duration));
  1428. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1429. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1430. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1431. sw_event);
  1432. }
  1433. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1434. u32 sw_event)
  1435. {
  1436. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1437. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1438. sw_event);
  1439. }
  1440. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1441. u32 sw_event)
  1442. {
  1443. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1444. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1445. else
  1446. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1447. }
  1448. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1449. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1450. {
  1451. int ret = 0;
  1452. mutex_lock(&sde_enc->rc_lock);
  1453. /* return if the resource control is already in ON state */
  1454. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1455. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1456. sw_event);
  1457. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1458. SDE_EVTLOG_FUNC_CASE1);
  1459. goto end;
  1460. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1461. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1462. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1463. sw_event, sde_enc->rc_state);
  1464. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1465. SDE_EVTLOG_ERROR);
  1466. goto end;
  1467. }
  1468. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1469. sde_encoder_irq_control(drm_enc, true);
  1470. } else {
  1471. /* enable all the clks and resources */
  1472. ret = _sde_encoder_resource_control_helper(drm_enc,
  1473. true);
  1474. if (ret) {
  1475. SDE_ERROR_ENC(sde_enc,
  1476. "sw_event:%d, rc in state %d\n",
  1477. sw_event, sde_enc->rc_state);
  1478. SDE_EVT32(DRMID(drm_enc), sw_event,
  1479. sde_enc->rc_state,
  1480. SDE_EVTLOG_ERROR);
  1481. goto end;
  1482. }
  1483. _sde_encoder_update_rsc_client(drm_enc, true);
  1484. }
  1485. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1486. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1487. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1488. end:
  1489. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1490. mutex_unlock(&sde_enc->rc_lock);
  1491. return ret;
  1492. }
  1493. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1494. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1495. {
  1496. /* cancel delayed off work, if any */
  1497. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1498. mutex_lock(&sde_enc->rc_lock);
  1499. if (is_vid_mode &&
  1500. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1501. sde_encoder_irq_control(drm_enc, true);
  1502. }
  1503. /* skip if is already OFF or IDLE, resources are off already */
  1504. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1505. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1506. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1507. sw_event, sde_enc->rc_state);
  1508. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1509. SDE_EVTLOG_FUNC_CASE3);
  1510. goto end;
  1511. }
  1512. /**
  1513. * IRQs are still enabled currently, which allows wait for
  1514. * VBLANK which RSC may require to correctly transition to OFF
  1515. */
  1516. _sde_encoder_update_rsc_client(drm_enc, false);
  1517. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1518. SDE_ENC_RC_STATE_PRE_OFF,
  1519. SDE_EVTLOG_FUNC_CASE3);
  1520. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1521. end:
  1522. mutex_unlock(&sde_enc->rc_lock);
  1523. return 0;
  1524. }
  1525. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1526. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1527. {
  1528. int ret = 0;
  1529. mutex_lock(&sde_enc->rc_lock);
  1530. /* return if the resource control is already in OFF state */
  1531. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1532. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1533. sw_event);
  1534. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1535. SDE_EVTLOG_FUNC_CASE4);
  1536. goto end;
  1537. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1538. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1539. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1540. sw_event, sde_enc->rc_state);
  1541. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1542. SDE_EVTLOG_ERROR);
  1543. ret = -EINVAL;
  1544. goto end;
  1545. }
  1546. /**
  1547. * expect to arrive here only if in either idle state or pre-off
  1548. * and in IDLE state the resources are already disabled
  1549. */
  1550. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1551. _sde_encoder_resource_control_helper(drm_enc, false);
  1552. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1553. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1554. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1555. end:
  1556. mutex_unlock(&sde_enc->rc_lock);
  1557. return ret;
  1558. }
  1559. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1560. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1561. {
  1562. int ret = 0;
  1563. /* cancel delayed off work, if any */
  1564. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1565. mutex_lock(&sde_enc->rc_lock);
  1566. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1567. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1568. sw_event);
  1569. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1570. SDE_EVTLOG_FUNC_CASE5);
  1571. goto end;
  1572. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1573. /* enable all the clks and resources */
  1574. ret = _sde_encoder_resource_control_helper(drm_enc,
  1575. true);
  1576. if (ret) {
  1577. SDE_ERROR_ENC(sde_enc,
  1578. "sw_event:%d, rc in state %d\n",
  1579. sw_event, sde_enc->rc_state);
  1580. SDE_EVT32(DRMID(drm_enc), sw_event,
  1581. sde_enc->rc_state,
  1582. SDE_EVTLOG_ERROR);
  1583. goto end;
  1584. }
  1585. _sde_encoder_update_rsc_client(drm_enc, true);
  1586. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1587. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1588. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1589. }
  1590. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1591. if (ret && ret != -EWOULDBLOCK) {
  1592. SDE_ERROR_ENC(sde_enc,
  1593. "wait for commit done returned %d\n",
  1594. ret);
  1595. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1596. ret, SDE_EVTLOG_ERROR);
  1597. ret = -EINVAL;
  1598. goto end;
  1599. }
  1600. sde_encoder_irq_control(drm_enc, false);
  1601. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1602. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1603. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1604. _sde_encoder_pm_qos_remove_request(drm_enc);
  1605. end:
  1606. mutex_unlock(&sde_enc->rc_lock);
  1607. return ret;
  1608. }
  1609. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1610. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1611. {
  1612. int ret = 0;
  1613. mutex_lock(&sde_enc->rc_lock);
  1614. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1615. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1616. sw_event);
  1617. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1618. SDE_EVTLOG_FUNC_CASE5);
  1619. goto end;
  1620. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1621. SDE_ERROR_ENC(sde_enc,
  1622. "sw_event:%d, rc:%d !MODESET state\n",
  1623. sw_event, sde_enc->rc_state);
  1624. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1625. SDE_EVTLOG_ERROR);
  1626. ret = -EINVAL;
  1627. goto end;
  1628. }
  1629. sde_encoder_irq_control(drm_enc, true);
  1630. _sde_encoder_update_rsc_client(drm_enc, true);
  1631. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1632. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1633. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1634. _sde_encoder_pm_qos_add_request(drm_enc);
  1635. end:
  1636. mutex_unlock(&sde_enc->rc_lock);
  1637. return ret;
  1638. }
  1639. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1640. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1641. {
  1642. struct msm_drm_private *priv;
  1643. struct sde_kms *sde_kms;
  1644. struct drm_crtc *crtc = drm_enc->crtc;
  1645. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1646. priv = drm_enc->dev->dev_private;
  1647. sde_kms = to_sde_kms(priv->kms);
  1648. mutex_lock(&sde_enc->rc_lock);
  1649. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1650. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1651. sw_event, sde_enc->rc_state);
  1652. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1653. SDE_EVTLOG_ERROR);
  1654. goto end;
  1655. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1656. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1657. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1658. sde_crtc_frame_pending(sde_enc->crtc),
  1659. SDE_EVTLOG_ERROR);
  1660. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1661. goto end;
  1662. }
  1663. if (is_vid_mode) {
  1664. sde_encoder_irq_control(drm_enc, false);
  1665. } else {
  1666. /* disable all the clks and resources */
  1667. _sde_encoder_update_rsc_client(drm_enc, false);
  1668. _sde_encoder_resource_control_helper(drm_enc, false);
  1669. if (!sde_kms->perf.bw_vote_mode)
  1670. memset(&sde_crtc->cur_perf, 0,
  1671. sizeof(struct sde_core_perf_params));
  1672. }
  1673. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1674. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1675. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1676. end:
  1677. mutex_unlock(&sde_enc->rc_lock);
  1678. return 0;
  1679. }
  1680. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1681. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1682. struct msm_drm_private *priv, bool is_vid_mode)
  1683. {
  1684. bool autorefresh_enabled = false;
  1685. struct msm_drm_thread *disp_thread;
  1686. int ret = 0;
  1687. if (!sde_enc->crtc ||
  1688. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1689. SDE_DEBUG_ENC(sde_enc,
  1690. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1691. sde_enc->crtc == NULL,
  1692. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1693. sw_event);
  1694. return -EINVAL;
  1695. }
  1696. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1697. mutex_lock(&sde_enc->rc_lock);
  1698. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1699. if (sde_enc->cur_master &&
  1700. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1701. autorefresh_enabled =
  1702. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1703. sde_enc->cur_master);
  1704. if (autorefresh_enabled) {
  1705. SDE_DEBUG_ENC(sde_enc,
  1706. "not handling early wakeup since auto refresh is enabled\n");
  1707. goto end;
  1708. }
  1709. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1710. kthread_mod_delayed_work(&disp_thread->worker,
  1711. &sde_enc->delayed_off_work,
  1712. msecs_to_jiffies(
  1713. IDLE_POWERCOLLAPSE_DURATION));
  1714. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1715. /* enable all the clks and resources */
  1716. ret = _sde_encoder_resource_control_helper(drm_enc,
  1717. true);
  1718. if (ret) {
  1719. SDE_ERROR_ENC(sde_enc,
  1720. "sw_event:%d, rc in state %d\n",
  1721. sw_event, sde_enc->rc_state);
  1722. SDE_EVT32(DRMID(drm_enc), sw_event,
  1723. sde_enc->rc_state,
  1724. SDE_EVTLOG_ERROR);
  1725. goto end;
  1726. }
  1727. _sde_encoder_update_rsc_client(drm_enc, true);
  1728. /*
  1729. * In some cases, commit comes with slight delay
  1730. * (> 80 ms)after early wake up, prevent clock switch
  1731. * off to avoid jank in next update. So, increase the
  1732. * command mode idle timeout sufficiently to prevent
  1733. * such case.
  1734. */
  1735. kthread_mod_delayed_work(&disp_thread->worker,
  1736. &sde_enc->delayed_off_work,
  1737. msecs_to_jiffies(
  1738. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1739. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1740. }
  1741. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1742. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1743. end:
  1744. mutex_unlock(&sde_enc->rc_lock);
  1745. return ret;
  1746. }
  1747. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1748. u32 sw_event)
  1749. {
  1750. struct sde_encoder_virt *sde_enc;
  1751. struct msm_drm_private *priv;
  1752. int ret = 0;
  1753. bool is_vid_mode = false;
  1754. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1755. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1756. sw_event);
  1757. return -EINVAL;
  1758. }
  1759. sde_enc = to_sde_encoder_virt(drm_enc);
  1760. priv = drm_enc->dev->dev_private;
  1761. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1762. is_vid_mode = true;
  1763. /*
  1764. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1765. * events and return early for other events (ie wb display).
  1766. */
  1767. if (!sde_enc->idle_pc_enabled &&
  1768. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1769. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1770. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1771. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1772. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1773. return 0;
  1774. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1775. sw_event, sde_enc->idle_pc_enabled);
  1776. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1777. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1778. switch (sw_event) {
  1779. case SDE_ENC_RC_EVENT_KICKOFF:
  1780. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1781. is_vid_mode);
  1782. break;
  1783. case SDE_ENC_RC_EVENT_PRE_STOP:
  1784. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1785. is_vid_mode);
  1786. break;
  1787. case SDE_ENC_RC_EVENT_STOP:
  1788. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1789. break;
  1790. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1791. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1792. break;
  1793. case SDE_ENC_RC_EVENT_POST_MODESET:
  1794. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1795. break;
  1796. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1797. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1798. is_vid_mode);
  1799. break;
  1800. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1801. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1802. priv, is_vid_mode);
  1803. break;
  1804. default:
  1805. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1806. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1807. break;
  1808. }
  1809. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1810. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1811. return ret;
  1812. }
  1813. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1814. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1815. {
  1816. int i = 0;
  1817. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1818. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1819. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1820. if (poms_to_vid)
  1821. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1822. else if (poms_to_cmd)
  1823. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1824. _sde_encoder_update_rsc_client(drm_enc, true);
  1825. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1826. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1827. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1828. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1829. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1830. SDE_EVTLOG_FUNC_CASE1);
  1831. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1832. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1833. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1834. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1835. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1836. SDE_EVTLOG_FUNC_CASE2);
  1837. }
  1838. }
  1839. struct drm_connector *sde_encoder_get_connector(
  1840. struct drm_device *dev, struct drm_encoder *drm_enc)
  1841. {
  1842. struct drm_connector_list_iter conn_iter;
  1843. struct drm_connector *conn = NULL, *conn_search;
  1844. drm_connector_list_iter_begin(dev, &conn_iter);
  1845. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1846. if (conn_search->encoder == drm_enc) {
  1847. conn = conn_search;
  1848. break;
  1849. }
  1850. }
  1851. drm_connector_list_iter_end(&conn_iter);
  1852. return conn;
  1853. }
  1854. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1855. {
  1856. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1857. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1858. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1859. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1860. struct sde_rm_hw_request request_hw;
  1861. int i, j;
  1862. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1863. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1864. sde_enc->hw_pp[i] = NULL;
  1865. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1866. break;
  1867. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1868. }
  1869. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1870. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1871. if (phys) {
  1872. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1873. SDE_HW_BLK_QDSS);
  1874. for (j = 0; j < QDSS_MAX; j++) {
  1875. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1876. phys->hw_qdss =
  1877. (struct sde_hw_qdss *)qdss_iter.hw;
  1878. break;
  1879. }
  1880. }
  1881. }
  1882. }
  1883. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1884. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1885. sde_enc->hw_dsc[i] = NULL;
  1886. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1887. break;
  1888. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1889. }
  1890. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1891. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1892. sde_enc->hw_vdc[i] = NULL;
  1893. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1894. break;
  1895. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1896. }
  1897. /* Get PP for DSC configuration */
  1898. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1899. struct sde_hw_pingpong *pp = NULL;
  1900. unsigned long features = 0;
  1901. if (!sde_enc->hw_dsc[i])
  1902. continue;
  1903. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1904. request_hw.type = SDE_HW_BLK_PINGPONG;
  1905. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1906. break;
  1907. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1908. features = pp->ops.get_hw_caps(pp);
  1909. if (test_bit(SDE_PINGPONG_DSC, &features))
  1910. sde_enc->hw_dsc_pp[i] = pp;
  1911. else
  1912. sde_enc->hw_dsc_pp[i] = NULL;
  1913. }
  1914. }
  1915. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1916. struct msm_display_mode *msm_mode, bool pre_modeset)
  1917. {
  1918. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1919. enum sde_intf_mode intf_mode;
  1920. int ret;
  1921. bool is_cmd_mode = false;
  1922. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1923. is_cmd_mode = true;
  1924. if (pre_modeset) {
  1925. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1926. if (msm_is_mode_seamless_dms(msm_mode) ||
  1927. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  1928. is_cmd_mode)) {
  1929. /* restore resource state before releasing them */
  1930. ret = sde_encoder_resource_control(drm_enc,
  1931. SDE_ENC_RC_EVENT_PRE_MODESET);
  1932. if (ret) {
  1933. SDE_ERROR_ENC(sde_enc,
  1934. "sde resource control failed: %d\n",
  1935. ret);
  1936. return ret;
  1937. }
  1938. /*
  1939. * Disable dce before switching the mode and after pre-
  1940. * modeset to guarantee previous kickoff has finished.
  1941. */
  1942. sde_encoder_dce_disable(sde_enc);
  1943. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  1944. _sde_encoder_modeset_helper_locked(drm_enc,
  1945. SDE_ENC_RC_EVENT_PRE_MODESET);
  1946. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1947. msm_mode);
  1948. }
  1949. } else {
  1950. if (msm_is_mode_seamless_dms(msm_mode) ||
  1951. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  1952. is_cmd_mode))
  1953. sde_encoder_resource_control(&sde_enc->base,
  1954. SDE_ENC_RC_EVENT_POST_MODESET);
  1955. else if (msm_is_mode_seamless_poms(msm_mode))
  1956. _sde_encoder_modeset_helper_locked(drm_enc,
  1957. SDE_ENC_RC_EVENT_POST_MODESET);
  1958. }
  1959. return 0;
  1960. }
  1961. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1962. struct drm_display_mode *mode,
  1963. struct drm_display_mode *adj_mode)
  1964. {
  1965. struct sde_encoder_virt *sde_enc;
  1966. struct sde_kms *sde_kms;
  1967. struct drm_connector *conn;
  1968. struct sde_connector_state *c_state;
  1969. struct msm_display_mode *msm_mode;
  1970. int i = 0, ret;
  1971. int num_lm, num_intf, num_pp_per_intf;
  1972. if (!drm_enc) {
  1973. SDE_ERROR("invalid encoder\n");
  1974. return;
  1975. }
  1976. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1977. SDE_ERROR("power resource is not enabled\n");
  1978. return;
  1979. }
  1980. sde_kms = sde_encoder_get_kms(drm_enc);
  1981. if (!sde_kms)
  1982. return;
  1983. sde_enc = to_sde_encoder_virt(drm_enc);
  1984. SDE_DEBUG_ENC(sde_enc, "\n");
  1985. SDE_EVT32(DRMID(drm_enc));
  1986. /*
  1987. * cache the crtc in sde_enc on enable for duration of use case
  1988. * for correctly servicing asynchronous irq events and timers
  1989. */
  1990. if (!drm_enc->crtc) {
  1991. SDE_ERROR("invalid crtc\n");
  1992. return;
  1993. }
  1994. sde_enc->crtc = drm_enc->crtc;
  1995. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1996. /* get and store the mode_info */
  1997. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1998. if (!conn) {
  1999. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2000. return;
  2001. } else if (!conn->state) {
  2002. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2003. return;
  2004. }
  2005. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2006. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2007. c_state = to_sde_connector_state(conn->state);
  2008. if (!c_state) {
  2009. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2010. return;
  2011. }
  2012. /* release resources before seamless mode change */
  2013. msm_mode = &c_state->msm_mode;
  2014. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2015. if (ret)
  2016. return;
  2017. /* reserve dynamic resources now, indicating non test-only */
  2018. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2019. conn->state, false);
  2020. if (ret) {
  2021. SDE_ERROR_ENC(sde_enc,
  2022. "failed to reserve hw resources, %d\n", ret);
  2023. return;
  2024. }
  2025. /* assign the reserved HW blocks to this encoder */
  2026. _sde_encoder_virt_populate_hw_res(drm_enc);
  2027. /* determine left HW PP block to map to INTF */
  2028. num_lm = sde_enc->mode_info.topology.num_lm;
  2029. num_intf = sde_enc->mode_info.topology.num_intf;
  2030. num_pp_per_intf = num_lm / num_intf;
  2031. if (!num_pp_per_intf)
  2032. num_pp_per_intf = 1;
  2033. /* perform mode_set on phys_encs */
  2034. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2035. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2036. if (phys) {
  2037. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  2038. sde_enc->topology.num_intf) {
  2039. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  2040. i * num_pp_per_intf);
  2041. return;
  2042. }
  2043. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2044. phys->connector = conn->state->connector;
  2045. if (phys->ops.mode_set)
  2046. phys->ops.mode_set(phys, mode, adj_mode);
  2047. }
  2048. }
  2049. /* update resources after seamless mode change */
  2050. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2051. }
  2052. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2053. {
  2054. struct sde_encoder_virt *sde_enc;
  2055. struct sde_encoder_phys *phys;
  2056. int i;
  2057. if (!drm_enc) {
  2058. SDE_ERROR("invalid parameters\n");
  2059. return;
  2060. }
  2061. sde_enc = to_sde_encoder_virt(drm_enc);
  2062. if (!sde_enc) {
  2063. SDE_ERROR("invalid sde encoder\n");
  2064. return;
  2065. }
  2066. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2067. phys = sde_enc->phys_encs[i];
  2068. if (phys && phys->ops.control_te)
  2069. phys->ops.control_te(phys, enable);
  2070. }
  2071. }
  2072. static int _sde_encoder_input_connect(struct input_handler *handler,
  2073. struct input_dev *dev, const struct input_device_id *id)
  2074. {
  2075. struct input_handle *handle;
  2076. int rc = 0;
  2077. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2078. if (!handle)
  2079. return -ENOMEM;
  2080. handle->dev = dev;
  2081. handle->handler = handler;
  2082. handle->name = handler->name;
  2083. rc = input_register_handle(handle);
  2084. if (rc) {
  2085. pr_err("failed to register input handle\n");
  2086. goto error;
  2087. }
  2088. rc = input_open_device(handle);
  2089. if (rc) {
  2090. pr_err("failed to open input device\n");
  2091. goto error_unregister;
  2092. }
  2093. return 0;
  2094. error_unregister:
  2095. input_unregister_handle(handle);
  2096. error:
  2097. kfree(handle);
  2098. return rc;
  2099. }
  2100. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2101. {
  2102. input_close_device(handle);
  2103. input_unregister_handle(handle);
  2104. kfree(handle);
  2105. }
  2106. /**
  2107. * Structure for specifying event parameters on which to receive callbacks.
  2108. * This structure will trigger a callback in case of a touch event (specified by
  2109. * EV_ABS) where there is a change in X and Y coordinates,
  2110. */
  2111. static const struct input_device_id sde_input_ids[] = {
  2112. {
  2113. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2114. .evbit = { BIT_MASK(EV_ABS) },
  2115. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2116. BIT_MASK(ABS_MT_POSITION_X) |
  2117. BIT_MASK(ABS_MT_POSITION_Y) },
  2118. },
  2119. { },
  2120. };
  2121. static void _sde_encoder_input_handler_register(
  2122. struct drm_encoder *drm_enc)
  2123. {
  2124. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2125. int rc;
  2126. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2127. !sde_enc->input_event_enabled)
  2128. return;
  2129. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2130. sde_enc->input_handler->private = sde_enc;
  2131. /* register input handler if not already registered */
  2132. rc = input_register_handler(sde_enc->input_handler);
  2133. if (rc) {
  2134. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2135. rc);
  2136. kfree(sde_enc->input_handler);
  2137. }
  2138. }
  2139. }
  2140. static void _sde_encoder_input_handler_unregister(
  2141. struct drm_encoder *drm_enc)
  2142. {
  2143. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2144. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2145. !sde_enc->input_event_enabled)
  2146. return;
  2147. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2148. input_unregister_handler(sde_enc->input_handler);
  2149. sde_enc->input_handler->private = NULL;
  2150. }
  2151. }
  2152. static int _sde_encoder_input_handler(
  2153. struct sde_encoder_virt *sde_enc)
  2154. {
  2155. struct input_handler *input_handler = NULL;
  2156. int rc = 0;
  2157. if (sde_enc->input_handler) {
  2158. SDE_ERROR_ENC(sde_enc,
  2159. "input_handle is active. unexpected\n");
  2160. return -EINVAL;
  2161. }
  2162. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2163. if (!input_handler)
  2164. return -ENOMEM;
  2165. input_handler->event = sde_encoder_input_event_handler;
  2166. input_handler->connect = _sde_encoder_input_connect;
  2167. input_handler->disconnect = _sde_encoder_input_disconnect;
  2168. input_handler->name = "sde";
  2169. input_handler->id_table = sde_input_ids;
  2170. sde_enc->input_handler = input_handler;
  2171. return rc;
  2172. }
  2173. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2174. {
  2175. struct sde_encoder_virt *sde_enc = NULL;
  2176. struct sde_kms *sde_kms;
  2177. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2178. SDE_ERROR("invalid parameters\n");
  2179. return;
  2180. }
  2181. sde_kms = sde_encoder_get_kms(drm_enc);
  2182. if (!sde_kms)
  2183. return;
  2184. sde_enc = to_sde_encoder_virt(drm_enc);
  2185. if (!sde_enc || !sde_enc->cur_master) {
  2186. SDE_DEBUG("invalid sde encoder/master\n");
  2187. return;
  2188. }
  2189. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2190. sde_enc->cur_master->hw_mdptop &&
  2191. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2192. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2193. sde_enc->cur_master->hw_mdptop);
  2194. if (sde_enc->cur_master->hw_mdptop &&
  2195. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2196. !sde_in_trusted_vm(sde_kms))
  2197. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2198. sde_enc->cur_master->hw_mdptop,
  2199. sde_kms->catalog);
  2200. if (sde_enc->cur_master->hw_ctl &&
  2201. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2202. !sde_enc->cur_master->cont_splash_enabled)
  2203. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2204. sde_enc->cur_master->hw_ctl,
  2205. &sde_enc->cur_master->intf_cfg_v1);
  2206. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2207. sde_encoder_control_te(drm_enc, true);
  2208. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2209. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2210. }
  2211. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2212. {
  2213. struct sde_kms *sde_kms;
  2214. void *dither_cfg = NULL;
  2215. int ret = 0, i = 0;
  2216. size_t len = 0;
  2217. enum sde_rm_topology_name topology;
  2218. struct drm_encoder *drm_enc;
  2219. struct msm_display_dsc_info *dsc = NULL;
  2220. struct sde_encoder_virt *sde_enc;
  2221. struct sde_hw_pingpong *hw_pp;
  2222. u32 bpp, bpc;
  2223. int num_lm;
  2224. if (!phys || !phys->connector || !phys->hw_pp ||
  2225. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2226. return;
  2227. sde_kms = sde_encoder_get_kms(phys->parent);
  2228. if (!sde_kms)
  2229. return;
  2230. topology = sde_connector_get_topology_name(phys->connector);
  2231. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2232. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2233. (phys->split_role == ENC_ROLE_SLAVE)))
  2234. return;
  2235. drm_enc = phys->parent;
  2236. sde_enc = to_sde_encoder_virt(drm_enc);
  2237. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2238. bpc = dsc->config.bits_per_component;
  2239. bpp = dsc->config.bits_per_pixel;
  2240. /* disable dither for 10 bpp or 10bpc dsc config */
  2241. if (bpp == 10 || bpc == 10) {
  2242. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2243. return;
  2244. }
  2245. ret = sde_connector_get_dither_cfg(phys->connector,
  2246. phys->connector->state, &dither_cfg,
  2247. &len, sde_enc->idle_pc_restore);
  2248. /* skip reg writes when return values are invalid or no data */
  2249. if (ret && ret == -ENODATA)
  2250. return;
  2251. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2252. for (i = 0; i < num_lm; i++) {
  2253. hw_pp = sde_enc->hw_pp[i];
  2254. phys->hw_pp->ops.setup_dither(hw_pp,
  2255. dither_cfg, len);
  2256. }
  2257. }
  2258. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2259. {
  2260. struct sde_encoder_virt *sde_enc = NULL;
  2261. int i;
  2262. if (!drm_enc) {
  2263. SDE_ERROR("invalid encoder\n");
  2264. return;
  2265. }
  2266. sde_enc = to_sde_encoder_virt(drm_enc);
  2267. if (!sde_enc->cur_master) {
  2268. SDE_DEBUG("virt encoder has no master\n");
  2269. return;
  2270. }
  2271. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2272. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2273. sde_enc->idle_pc_restore = true;
  2274. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2275. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2276. if (!phys)
  2277. continue;
  2278. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2279. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2280. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2281. phys->ops.restore(phys);
  2282. _sde_encoder_setup_dither(phys);
  2283. }
  2284. if (sde_enc->cur_master->ops.restore)
  2285. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2286. _sde_encoder_virt_enable_helper(drm_enc);
  2287. }
  2288. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2289. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2290. {
  2291. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2292. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2293. int i;
  2294. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2295. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2296. if (!phys)
  2297. continue;
  2298. phys->comp_type = comp_info->comp_type;
  2299. phys->comp_ratio = comp_info->comp_ratio;
  2300. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2301. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2302. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2303. phys->dsc_extra_pclk_cycle_cnt =
  2304. comp_info->dsc_info.pclk_per_line;
  2305. phys->dsc_extra_disp_width =
  2306. comp_info->dsc_info.extra_width;
  2307. phys->dce_bytes_per_line =
  2308. comp_info->dsc_info.bytes_per_pkt *
  2309. comp_info->dsc_info.pkt_per_line;
  2310. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2311. phys->dce_bytes_per_line =
  2312. comp_info->vdc_info.bytes_per_pkt *
  2313. comp_info->vdc_info.pkt_per_line;
  2314. }
  2315. if (phys != sde_enc->cur_master) {
  2316. /**
  2317. * on DMS request, the encoder will be enabled
  2318. * already. Invoke restore to reconfigure the
  2319. * new mode.
  2320. */
  2321. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2322. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2323. phys->ops.restore)
  2324. phys->ops.restore(phys);
  2325. else if (phys->ops.enable)
  2326. phys->ops.enable(phys);
  2327. }
  2328. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2329. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2330. phys->ops.setup_misr(phys, true,
  2331. sde_enc->misr_frame_count);
  2332. }
  2333. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2334. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2335. sde_enc->cur_master->ops.restore)
  2336. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2337. else if (sde_enc->cur_master->ops.enable)
  2338. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2339. }
  2340. static void sde_encoder_off_work(struct kthread_work *work)
  2341. {
  2342. struct sde_encoder_virt *sde_enc = container_of(work,
  2343. struct sde_encoder_virt, delayed_off_work.work);
  2344. struct drm_encoder *drm_enc;
  2345. if (!sde_enc) {
  2346. SDE_ERROR("invalid sde encoder\n");
  2347. return;
  2348. }
  2349. drm_enc = &sde_enc->base;
  2350. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2351. sde_encoder_idle_request(drm_enc);
  2352. SDE_ATRACE_END("sde_encoder_off_work");
  2353. }
  2354. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2355. {
  2356. struct sde_encoder_virt *sde_enc = NULL;
  2357. int i, ret = 0;
  2358. struct sde_connector_state *c_state;
  2359. struct drm_display_mode *cur_mode = NULL;
  2360. struct msm_display_mode *msm_mode;
  2361. if (!drm_enc || !drm_enc->crtc) {
  2362. SDE_ERROR("invalid encoder\n");
  2363. return;
  2364. }
  2365. sde_enc = to_sde_encoder_virt(drm_enc);
  2366. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2367. SDE_ERROR("power resource is not enabled\n");
  2368. return;
  2369. }
  2370. if (!sde_enc->crtc)
  2371. sde_enc->crtc = drm_enc->crtc;
  2372. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2373. SDE_DEBUG_ENC(sde_enc, "\n");
  2374. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2375. sde_enc->cur_master = NULL;
  2376. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2377. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2378. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2379. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2380. sde_enc->cur_master = phys;
  2381. break;
  2382. }
  2383. }
  2384. if (!sde_enc->cur_master) {
  2385. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2386. return;
  2387. }
  2388. _sde_encoder_input_handler_register(drm_enc);
  2389. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2390. if (!c_state) {
  2391. SDE_ERROR("invalid connector state\n");
  2392. return;
  2393. }
  2394. msm_mode = &c_state->msm_mode;
  2395. if ((drm_enc->crtc->state->connectors_changed &&
  2396. sde_encoder_in_clone_mode(drm_enc)) ||
  2397. !(msm_is_mode_seamless_vrr(msm_mode)
  2398. || msm_is_mode_seamless_dms(msm_mode)
  2399. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2400. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2401. sde_encoder_off_work);
  2402. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2403. if (ret) {
  2404. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2405. ret);
  2406. return;
  2407. }
  2408. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2409. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2410. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2411. _sde_encoder_virt_enable_helper(drm_enc);
  2412. }
  2413. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2414. {
  2415. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2416. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2417. int i = 0;
  2418. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2419. if (sde_enc->phys_encs[i]) {
  2420. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2421. sde_enc->phys_encs[i]->connector = NULL;
  2422. }
  2423. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2424. }
  2425. sde_enc->cur_master = NULL;
  2426. /*
  2427. * clear the cached crtc in sde_enc on use case finish, after all the
  2428. * outstanding events and timers have been completed
  2429. */
  2430. sde_enc->crtc = NULL;
  2431. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2432. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2433. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2434. }
  2435. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2436. {
  2437. struct sde_encoder_virt *sde_enc = NULL;
  2438. struct sde_kms *sde_kms;
  2439. enum sde_intf_mode intf_mode;
  2440. int i = 0;
  2441. if (!drm_enc) {
  2442. SDE_ERROR("invalid encoder\n");
  2443. return;
  2444. } else if (!drm_enc->dev) {
  2445. SDE_ERROR("invalid dev\n");
  2446. return;
  2447. } else if (!drm_enc->dev->dev_private) {
  2448. SDE_ERROR("invalid dev_private\n");
  2449. return;
  2450. }
  2451. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2452. SDE_ERROR("power resource is not enabled\n");
  2453. return;
  2454. }
  2455. sde_enc = to_sde_encoder_virt(drm_enc);
  2456. SDE_DEBUG_ENC(sde_enc, "\n");
  2457. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2458. if (!sde_kms)
  2459. return;
  2460. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2461. SDE_EVT32(DRMID(drm_enc));
  2462. /* wait for idle */
  2463. if (!sde_encoder_in_clone_mode(drm_enc))
  2464. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2465. _sde_encoder_input_handler_unregister(drm_enc);
  2466. /*
  2467. * For primary command mode and video mode encoders, execute the
  2468. * resource control pre-stop operations before the physical encoders
  2469. * are disabled, to allow the rsc to transition its states properly.
  2470. *
  2471. * For other encoder types, rsc should not be enabled until after
  2472. * they have been fully disabled, so delay the pre-stop operations
  2473. * until after the physical disable calls have returned.
  2474. */
  2475. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2476. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2477. sde_encoder_resource_control(drm_enc,
  2478. SDE_ENC_RC_EVENT_PRE_STOP);
  2479. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2480. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2481. if (phys && phys->ops.disable)
  2482. phys->ops.disable(phys);
  2483. }
  2484. } else {
  2485. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2486. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2487. if (phys && phys->ops.disable)
  2488. phys->ops.disable(phys);
  2489. }
  2490. sde_encoder_resource_control(drm_enc,
  2491. SDE_ENC_RC_EVENT_PRE_STOP);
  2492. }
  2493. /*
  2494. * disable dce after the transfer is complete (for command mode)
  2495. * and after physical encoder is disabled, to make sure timing
  2496. * engine is already disabled (for video mode).
  2497. */
  2498. if (!sde_in_trusted_vm(sde_kms))
  2499. sde_encoder_dce_disable(sde_enc);
  2500. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2501. if (!sde_encoder_in_clone_mode(drm_enc))
  2502. sde_encoder_virt_reset(drm_enc);
  2503. }
  2504. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2505. struct sde_encoder_phys_wb *wb_enc)
  2506. {
  2507. struct sde_encoder_virt *sde_enc;
  2508. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2509. struct sde_ctl_flush_cfg cfg;
  2510. ctl->ops.reset(ctl);
  2511. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2512. if (wb_enc) {
  2513. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2514. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2515. false, phys_enc->hw_pp->idx);
  2516. if (ctl->ops.update_bitmask)
  2517. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2518. wb_enc->hw_wb->idx, true);
  2519. }
  2520. } else {
  2521. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2522. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2523. phys_enc->hw_intf, false,
  2524. phys_enc->hw_pp->idx);
  2525. if (ctl->ops.update_bitmask)
  2526. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2527. phys_enc->hw_intf->idx, true);
  2528. }
  2529. }
  2530. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2531. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2532. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2533. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2534. phys_enc->hw_pp->merge_3d->idx, true);
  2535. }
  2536. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2537. phys_enc->hw_pp) {
  2538. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2539. false, phys_enc->hw_pp->idx);
  2540. if (ctl->ops.update_bitmask)
  2541. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2542. phys_enc->hw_cdm->idx, true);
  2543. }
  2544. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2545. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2546. ctl->ops.reset_post_disable)
  2547. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2548. phys_enc->hw_pp->merge_3d ?
  2549. phys_enc->hw_pp->merge_3d->idx : 0);
  2550. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2551. ctl->ops.get_pending_flush(ctl, &cfg);
  2552. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2553. ctl->ops.trigger_flush(ctl);
  2554. ctl->ops.trigger_start(ctl);
  2555. ctl->ops.clear_pending_flush(ctl);
  2556. }
  2557. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2558. enum sde_intf_type type, u32 controller_id)
  2559. {
  2560. int i = 0;
  2561. for (i = 0; i < catalog->intf_count; i++) {
  2562. if (catalog->intf[i].type == type
  2563. && catalog->intf[i].controller_id == controller_id) {
  2564. return catalog->intf[i].id;
  2565. }
  2566. }
  2567. return INTF_MAX;
  2568. }
  2569. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2570. enum sde_intf_type type, u32 controller_id)
  2571. {
  2572. if (controller_id < catalog->wb_count)
  2573. return catalog->wb[controller_id].id;
  2574. return WB_MAX;
  2575. }
  2576. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2577. struct drm_crtc *crtc)
  2578. {
  2579. struct sde_hw_uidle *uidle;
  2580. struct sde_uidle_cntr cntr;
  2581. struct sde_uidle_status status;
  2582. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2583. pr_err("invalid params %d %d\n",
  2584. !sde_kms, !crtc);
  2585. return;
  2586. }
  2587. /* check if perf counters are enabled and setup */
  2588. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2589. return;
  2590. uidle = sde_kms->hw_uidle;
  2591. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2592. && uidle->ops.uidle_get_status) {
  2593. uidle->ops.uidle_get_status(uidle, &status);
  2594. trace_sde_perf_uidle_status(
  2595. crtc->base.id,
  2596. status.uidle_danger_status_0,
  2597. status.uidle_danger_status_1,
  2598. status.uidle_safe_status_0,
  2599. status.uidle_safe_status_1,
  2600. status.uidle_idle_status_0,
  2601. status.uidle_idle_status_1,
  2602. status.uidle_fal_status_0,
  2603. status.uidle_fal_status_1,
  2604. status.uidle_status,
  2605. status.uidle_en_fal10);
  2606. }
  2607. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2608. && uidle->ops.uidle_get_cntr) {
  2609. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2610. trace_sde_perf_uidle_cntr(
  2611. crtc->base.id,
  2612. cntr.fal1_gate_cntr,
  2613. cntr.fal10_gate_cntr,
  2614. cntr.fal_wait_gate_cntr,
  2615. cntr.fal1_num_transitions_cntr,
  2616. cntr.fal10_num_transitions_cntr,
  2617. cntr.min_gate_cntr,
  2618. cntr.max_gate_cntr);
  2619. }
  2620. }
  2621. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2622. struct sde_encoder_phys *phy_enc)
  2623. {
  2624. struct sde_encoder_virt *sde_enc = NULL;
  2625. unsigned long lock_flags;
  2626. ktime_t ts = 0;
  2627. if (!drm_enc || !phy_enc)
  2628. return;
  2629. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2630. sde_enc = to_sde_encoder_virt(drm_enc);
  2631. /*
  2632. * calculate accurate vsync timestamp when available
  2633. * set current time otherwise
  2634. */
  2635. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2636. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2637. if (!ts)
  2638. ts = ktime_get();
  2639. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2640. phy_enc->last_vsync_timestamp = ts;
  2641. atomic_inc(&phy_enc->vsync_cnt);
  2642. if (sde_enc->crtc_vblank_cb)
  2643. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2644. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2645. if (phy_enc->sde_kms &&
  2646. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2647. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2648. SDE_ATRACE_END("encoder_vblank_callback");
  2649. }
  2650. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2651. struct sde_encoder_phys *phy_enc)
  2652. {
  2653. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2654. if (!phy_enc)
  2655. return;
  2656. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2657. atomic_inc(&phy_enc->underrun_cnt);
  2658. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2659. if (sde_enc->cur_master &&
  2660. sde_enc->cur_master->ops.get_underrun_line_count)
  2661. sde_enc->cur_master->ops.get_underrun_line_count(
  2662. sde_enc->cur_master);
  2663. trace_sde_encoder_underrun(DRMID(drm_enc),
  2664. atomic_read(&phy_enc->underrun_cnt));
  2665. SDE_DBG_CTRL("stop_ftrace");
  2666. SDE_DBG_CTRL("panic_underrun");
  2667. SDE_ATRACE_END("encoder_underrun_callback");
  2668. }
  2669. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2670. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2671. {
  2672. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2673. unsigned long lock_flags;
  2674. bool enable;
  2675. int i;
  2676. enable = vbl_cb ? true : false;
  2677. if (!drm_enc) {
  2678. SDE_ERROR("invalid encoder\n");
  2679. return;
  2680. }
  2681. SDE_DEBUG_ENC(sde_enc, "\n");
  2682. SDE_EVT32(DRMID(drm_enc), enable);
  2683. if (sde_encoder_in_clone_mode(drm_enc)) {
  2684. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2685. return;
  2686. }
  2687. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2688. sde_enc->crtc_vblank_cb = vbl_cb;
  2689. sde_enc->crtc_vblank_cb_data = vbl_data;
  2690. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2691. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2692. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2693. if (phys && phys->ops.control_vblank_irq)
  2694. phys->ops.control_vblank_irq(phys, enable);
  2695. }
  2696. sde_enc->vblank_enabled = enable;
  2697. }
  2698. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2699. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2700. struct drm_crtc *crtc)
  2701. {
  2702. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2703. unsigned long lock_flags;
  2704. bool enable;
  2705. enable = frame_event_cb ? true : false;
  2706. if (!drm_enc) {
  2707. SDE_ERROR("invalid encoder\n");
  2708. return;
  2709. }
  2710. SDE_DEBUG_ENC(sde_enc, "\n");
  2711. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2712. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2713. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2714. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2715. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2716. }
  2717. static void sde_encoder_frame_done_callback(
  2718. struct drm_encoder *drm_enc,
  2719. struct sde_encoder_phys *ready_phys, u32 event)
  2720. {
  2721. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2722. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2723. unsigned int i;
  2724. bool trigger = true;
  2725. bool is_cmd_mode = false;
  2726. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2727. ktime_t ts = 0;
  2728. if (!sde_kms || !sde_enc->cur_master) {
  2729. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2730. sde_kms, sde_enc->cur_master);
  2731. return;
  2732. }
  2733. sde_enc->crtc_frame_event_cb_data.connector =
  2734. sde_enc->cur_master->connector;
  2735. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2736. is_cmd_mode = true;
  2737. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2738. if (sde_kms->catalog->has_precise_vsync_ts
  2739. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2740. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2741. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2742. /*
  2743. * get current ktime for other events and when precise timestamp is not
  2744. * available for retire-fence
  2745. */
  2746. if (!ts)
  2747. ts = ktime_get();
  2748. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2749. | SDE_ENCODER_FRAME_EVENT_ERROR
  2750. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2751. if (ready_phys->connector)
  2752. topology = sde_connector_get_topology_name(
  2753. ready_phys->connector);
  2754. /* One of the physical encoders has become idle */
  2755. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2756. if (sde_enc->phys_encs[i] == ready_phys) {
  2757. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2758. atomic_read(&sde_enc->frame_done_cnt[i]));
  2759. if (!atomic_add_unless(
  2760. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2761. SDE_EVT32(DRMID(drm_enc), event,
  2762. ready_phys->intf_idx,
  2763. SDE_EVTLOG_ERROR);
  2764. SDE_ERROR_ENC(sde_enc,
  2765. "intf idx:%d, event:%d\n",
  2766. ready_phys->intf_idx, event);
  2767. return;
  2768. }
  2769. }
  2770. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2771. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2772. trigger = false;
  2773. }
  2774. if (trigger) {
  2775. if (sde_enc->crtc_frame_event_cb)
  2776. sde_enc->crtc_frame_event_cb(
  2777. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2778. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2779. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2780. -1, 0);
  2781. }
  2782. } else if (sde_enc->crtc_frame_event_cb) {
  2783. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2784. }
  2785. }
  2786. static void sde_encoder_get_qsync_fps_callback(
  2787. struct drm_encoder *drm_enc,
  2788. u32 *qsync_fps, u32 vrr_fps)
  2789. {
  2790. struct msm_display_info *disp_info;
  2791. struct sde_encoder_virt *sde_enc;
  2792. int rc = 0;
  2793. struct sde_connector *sde_conn;
  2794. if (!qsync_fps)
  2795. return;
  2796. *qsync_fps = 0;
  2797. if (!drm_enc) {
  2798. SDE_ERROR("invalid drm encoder\n");
  2799. return;
  2800. }
  2801. sde_enc = to_sde_encoder_virt(drm_enc);
  2802. disp_info = &sde_enc->disp_info;
  2803. *qsync_fps = disp_info->qsync_min_fps;
  2804. /**
  2805. * If "dsi-supported-qsync-min-fps-list" is defined, get
  2806. * the qsync min fps corresponding to the fps in dfps list
  2807. */
  2808. if (disp_info->has_qsync_min_fps_list) {
  2809. if (!sde_enc->cur_master ||
  2810. !(sde_enc->disp_info.capabilities &
  2811. MSM_DISPLAY_CAP_VID_MODE)) {
  2812. SDE_ERROR("invalid qsync settings %d\n",
  2813. !sde_enc->cur_master);
  2814. return;
  2815. }
  2816. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2817. if (sde_conn->ops.get_qsync_min_fps)
  2818. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display,
  2819. vrr_fps);
  2820. if (rc <= 0) {
  2821. SDE_ERROR("invalid qsync min fps %d\n", rc);
  2822. return;
  2823. }
  2824. *qsync_fps = rc;
  2825. }
  2826. }
  2827. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2828. {
  2829. struct sde_encoder_virt *sde_enc;
  2830. if (!drm_enc) {
  2831. SDE_ERROR("invalid drm encoder\n");
  2832. return -EINVAL;
  2833. }
  2834. sde_enc = to_sde_encoder_virt(drm_enc);
  2835. sde_encoder_resource_control(&sde_enc->base,
  2836. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2837. return 0;
  2838. }
  2839. /**
  2840. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2841. * drm_enc: Pointer to drm encoder structure
  2842. * phys: Pointer to physical encoder structure
  2843. * extra_flush: Additional bit mask to include in flush trigger
  2844. * config_changed: if true new config is applied, avoid increment of retire
  2845. * count if false
  2846. */
  2847. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2848. struct sde_encoder_phys *phys,
  2849. struct sde_ctl_flush_cfg *extra_flush,
  2850. bool config_changed)
  2851. {
  2852. struct sde_hw_ctl *ctl;
  2853. unsigned long lock_flags;
  2854. struct sde_encoder_virt *sde_enc;
  2855. int pend_ret_fence_cnt;
  2856. struct sde_connector *c_conn;
  2857. if (!drm_enc || !phys) {
  2858. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2859. !drm_enc, !phys);
  2860. return;
  2861. }
  2862. sde_enc = to_sde_encoder_virt(drm_enc);
  2863. c_conn = to_sde_connector(phys->connector);
  2864. if (!phys->hw_pp) {
  2865. SDE_ERROR("invalid pingpong hw\n");
  2866. return;
  2867. }
  2868. ctl = phys->hw_ctl;
  2869. if (!ctl || !phys->ops.trigger_flush) {
  2870. SDE_ERROR("missing ctl/trigger cb\n");
  2871. return;
  2872. }
  2873. if (phys->split_role == ENC_ROLE_SKIP) {
  2874. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2875. "skip flush pp%d ctl%d\n",
  2876. phys->hw_pp->idx - PINGPONG_0,
  2877. ctl->idx - CTL_0);
  2878. return;
  2879. }
  2880. /* update pending counts and trigger kickoff ctl flush atomically */
  2881. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2882. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2883. atomic_inc(&phys->pending_retire_fence_cnt);
  2884. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2885. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2886. ctl->ops.update_bitmask) {
  2887. /* perform peripheral flush on every frame update for dp dsc */
  2888. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2889. phys->comp_ratio && c_conn->ops.update_pps) {
  2890. c_conn->ops.update_pps(phys->connector, NULL,
  2891. c_conn->display);
  2892. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2893. phys->hw_intf->idx, 1);
  2894. }
  2895. if (sde_enc->dynamic_hdr_updated)
  2896. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2897. phys->hw_intf->idx, 1);
  2898. }
  2899. if ((extra_flush && extra_flush->pending_flush_mask)
  2900. && ctl->ops.update_pending_flush)
  2901. ctl->ops.update_pending_flush(ctl, extra_flush);
  2902. phys->ops.trigger_flush(phys);
  2903. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2904. if (ctl->ops.get_pending_flush) {
  2905. struct sde_ctl_flush_cfg pending_flush = {0,};
  2906. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2907. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2908. ctl->idx - CTL_0,
  2909. pending_flush.pending_flush_mask,
  2910. pend_ret_fence_cnt);
  2911. } else {
  2912. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2913. ctl->idx - CTL_0,
  2914. pend_ret_fence_cnt);
  2915. }
  2916. }
  2917. /**
  2918. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2919. * phys: Pointer to physical encoder structure
  2920. */
  2921. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2922. {
  2923. struct sde_hw_ctl *ctl;
  2924. struct sde_encoder_virt *sde_enc;
  2925. if (!phys) {
  2926. SDE_ERROR("invalid argument(s)\n");
  2927. return;
  2928. }
  2929. if (!phys->hw_pp) {
  2930. SDE_ERROR("invalid pingpong hw\n");
  2931. return;
  2932. }
  2933. if (!phys->parent) {
  2934. SDE_ERROR("invalid parent\n");
  2935. return;
  2936. }
  2937. /* avoid ctrl start for encoder in clone mode */
  2938. if (phys->in_clone_mode)
  2939. return;
  2940. ctl = phys->hw_ctl;
  2941. sde_enc = to_sde_encoder_virt(phys->parent);
  2942. if (phys->split_role == ENC_ROLE_SKIP) {
  2943. SDE_DEBUG_ENC(sde_enc,
  2944. "skip start pp%d ctl%d\n",
  2945. phys->hw_pp->idx - PINGPONG_0,
  2946. ctl->idx - CTL_0);
  2947. return;
  2948. }
  2949. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2950. phys->ops.trigger_start(phys);
  2951. }
  2952. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2953. {
  2954. struct sde_hw_ctl *ctl;
  2955. if (!phys_enc) {
  2956. SDE_ERROR("invalid encoder\n");
  2957. return;
  2958. }
  2959. ctl = phys_enc->hw_ctl;
  2960. if (ctl && ctl->ops.trigger_flush)
  2961. ctl->ops.trigger_flush(ctl);
  2962. }
  2963. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2964. {
  2965. struct sde_hw_ctl *ctl;
  2966. if (!phys_enc) {
  2967. SDE_ERROR("invalid encoder\n");
  2968. return;
  2969. }
  2970. ctl = phys_enc->hw_ctl;
  2971. if (ctl && ctl->ops.trigger_start) {
  2972. ctl->ops.trigger_start(ctl);
  2973. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2974. }
  2975. }
  2976. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2977. {
  2978. struct sde_encoder_virt *sde_enc;
  2979. struct sde_connector *sde_con;
  2980. void *sde_con_disp;
  2981. struct sde_hw_ctl *ctl;
  2982. int rc;
  2983. if (!phys_enc) {
  2984. SDE_ERROR("invalid encoder\n");
  2985. return;
  2986. }
  2987. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2988. ctl = phys_enc->hw_ctl;
  2989. if (!ctl || !ctl->ops.reset)
  2990. return;
  2991. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2992. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2993. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2994. phys_enc->connector) {
  2995. sde_con = to_sde_connector(phys_enc->connector);
  2996. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2997. if (sde_con->ops.soft_reset) {
  2998. rc = sde_con->ops.soft_reset(sde_con_disp);
  2999. if (rc) {
  3000. SDE_ERROR_ENC(sde_enc,
  3001. "connector soft reset failure\n");
  3002. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3003. }
  3004. }
  3005. }
  3006. phys_enc->enable_state = SDE_ENC_ENABLED;
  3007. }
  3008. /**
  3009. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3010. * Iterate through the physical encoders and perform consolidated flush
  3011. * and/or control start triggering as needed. This is done in the virtual
  3012. * encoder rather than the individual physical ones in order to handle
  3013. * use cases that require visibility into multiple physical encoders at
  3014. * a time.
  3015. * sde_enc: Pointer to virtual encoder structure
  3016. * config_changed: if true new config is applied. Avoid regdma_flush and
  3017. * incrementing the retire count if false.
  3018. */
  3019. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3020. bool config_changed)
  3021. {
  3022. struct sde_hw_ctl *ctl;
  3023. uint32_t i;
  3024. struct sde_ctl_flush_cfg pending_flush = {0,};
  3025. u32 pending_kickoff_cnt;
  3026. struct msm_drm_private *priv = NULL;
  3027. struct sde_kms *sde_kms = NULL;
  3028. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3029. bool is_regdma_blocking = false, is_vid_mode = false;
  3030. struct sde_crtc *sde_crtc;
  3031. if (!sde_enc) {
  3032. SDE_ERROR("invalid encoder\n");
  3033. return;
  3034. }
  3035. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3036. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3037. is_vid_mode = true;
  3038. is_regdma_blocking = (is_vid_mode ||
  3039. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3040. /* don't perform flush/start operations for slave encoders */
  3041. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3042. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3043. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3044. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3045. continue;
  3046. ctl = phys->hw_ctl;
  3047. if (!ctl)
  3048. continue;
  3049. if (phys->connector)
  3050. topology = sde_connector_get_topology_name(
  3051. phys->connector);
  3052. if (!phys->ops.needs_single_flush ||
  3053. !phys->ops.needs_single_flush(phys)) {
  3054. if (config_changed && ctl->ops.reg_dma_flush)
  3055. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3056. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3057. config_changed);
  3058. } else if (ctl->ops.get_pending_flush) {
  3059. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3060. }
  3061. }
  3062. /* for split flush, combine pending flush masks and send to master */
  3063. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3064. ctl = sde_enc->cur_master->hw_ctl;
  3065. if (config_changed && ctl->ops.reg_dma_flush)
  3066. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3067. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3068. &pending_flush,
  3069. config_changed);
  3070. }
  3071. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3072. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3073. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3074. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3075. continue;
  3076. if (!phys->ops.needs_single_flush ||
  3077. !phys->ops.needs_single_flush(phys)) {
  3078. pending_kickoff_cnt =
  3079. sde_encoder_phys_inc_pending(phys);
  3080. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3081. } else {
  3082. pending_kickoff_cnt =
  3083. sde_encoder_phys_inc_pending(phys);
  3084. SDE_EVT32(pending_kickoff_cnt,
  3085. pending_flush.pending_flush_mask,
  3086. SDE_EVTLOG_FUNC_CASE2);
  3087. }
  3088. }
  3089. if (sde_enc->misr_enable)
  3090. sde_encoder_misr_configure(&sde_enc->base, true,
  3091. sde_enc->misr_frame_count);
  3092. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3093. if (crtc_misr_info.misr_enable && sde_crtc &&
  3094. sde_crtc->misr_reconfigure) {
  3095. sde_crtc_misr_setup(sde_enc->crtc, true,
  3096. crtc_misr_info.misr_frame_count);
  3097. sde_crtc->misr_reconfigure = false;
  3098. }
  3099. _sde_encoder_trigger_start(sde_enc->cur_master);
  3100. if (sde_enc->elevated_ahb_vote) {
  3101. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3102. priv = sde_enc->base.dev->dev_private;
  3103. if (sde_kms != NULL) {
  3104. sde_power_scale_reg_bus(&priv->phandle,
  3105. VOTE_INDEX_LOW,
  3106. false);
  3107. }
  3108. sde_enc->elevated_ahb_vote = false;
  3109. }
  3110. }
  3111. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3112. struct drm_encoder *drm_enc,
  3113. unsigned long *affected_displays,
  3114. int num_active_phys)
  3115. {
  3116. struct sde_encoder_virt *sde_enc;
  3117. struct sde_encoder_phys *master;
  3118. enum sde_rm_topology_name topology;
  3119. bool is_right_only;
  3120. if (!drm_enc || !affected_displays)
  3121. return;
  3122. sde_enc = to_sde_encoder_virt(drm_enc);
  3123. master = sde_enc->cur_master;
  3124. if (!master || !master->connector)
  3125. return;
  3126. topology = sde_connector_get_topology_name(master->connector);
  3127. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3128. return;
  3129. /*
  3130. * For pingpong split, the slave pingpong won't generate IRQs. For
  3131. * right-only updates, we can't swap pingpongs, or simply swap the
  3132. * master/slave assignment, we actually have to swap the interfaces
  3133. * so that the master physical encoder will use a pingpong/interface
  3134. * that generates irqs on which to wait.
  3135. */
  3136. is_right_only = !test_bit(0, affected_displays) &&
  3137. test_bit(1, affected_displays);
  3138. if (is_right_only && !sde_enc->intfs_swapped) {
  3139. /* right-only update swap interfaces */
  3140. swap(sde_enc->phys_encs[0]->intf_idx,
  3141. sde_enc->phys_encs[1]->intf_idx);
  3142. sde_enc->intfs_swapped = true;
  3143. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3144. /* left-only or full update, swap back */
  3145. swap(sde_enc->phys_encs[0]->intf_idx,
  3146. sde_enc->phys_encs[1]->intf_idx);
  3147. sde_enc->intfs_swapped = false;
  3148. }
  3149. SDE_DEBUG_ENC(sde_enc,
  3150. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3151. is_right_only, sde_enc->intfs_swapped,
  3152. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3153. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3154. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3155. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3156. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3157. *affected_displays);
  3158. /* ppsplit always uses master since ppslave invalid for irqs*/
  3159. if (num_active_phys == 1)
  3160. *affected_displays = BIT(0);
  3161. }
  3162. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3163. struct sde_encoder_kickoff_params *params)
  3164. {
  3165. struct sde_encoder_virt *sde_enc;
  3166. struct sde_encoder_phys *phys;
  3167. int i, num_active_phys;
  3168. bool master_assigned = false;
  3169. if (!drm_enc || !params)
  3170. return;
  3171. sde_enc = to_sde_encoder_virt(drm_enc);
  3172. if (sde_enc->num_phys_encs <= 1)
  3173. return;
  3174. /* count bits set */
  3175. num_active_phys = hweight_long(params->affected_displays);
  3176. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3177. params->affected_displays, num_active_phys);
  3178. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3179. num_active_phys);
  3180. /* for left/right only update, ppsplit master switches interface */
  3181. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3182. &params->affected_displays, num_active_phys);
  3183. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3184. enum sde_enc_split_role prv_role, new_role;
  3185. bool active = false;
  3186. phys = sde_enc->phys_encs[i];
  3187. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3188. continue;
  3189. active = test_bit(i, &params->affected_displays);
  3190. prv_role = phys->split_role;
  3191. if (active && num_active_phys == 1)
  3192. new_role = ENC_ROLE_SOLO;
  3193. else if (active && !master_assigned)
  3194. new_role = ENC_ROLE_MASTER;
  3195. else if (active)
  3196. new_role = ENC_ROLE_SLAVE;
  3197. else
  3198. new_role = ENC_ROLE_SKIP;
  3199. phys->ops.update_split_role(phys, new_role);
  3200. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3201. sde_enc->cur_master = phys;
  3202. master_assigned = true;
  3203. }
  3204. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3205. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3206. phys->split_role, active);
  3207. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3208. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3209. phys->split_role, active, num_active_phys);
  3210. }
  3211. }
  3212. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3213. {
  3214. struct sde_encoder_virt *sde_enc;
  3215. struct msm_display_info *disp_info;
  3216. if (!drm_enc) {
  3217. SDE_ERROR("invalid encoder\n");
  3218. return false;
  3219. }
  3220. sde_enc = to_sde_encoder_virt(drm_enc);
  3221. disp_info = &sde_enc->disp_info;
  3222. return (disp_info->curr_panel_mode == mode);
  3223. }
  3224. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3225. {
  3226. struct sde_encoder_virt *sde_enc;
  3227. struct sde_encoder_phys *phys;
  3228. unsigned int i;
  3229. struct sde_hw_ctl *ctl;
  3230. if (!drm_enc) {
  3231. SDE_ERROR("invalid encoder\n");
  3232. return;
  3233. }
  3234. sde_enc = to_sde_encoder_virt(drm_enc);
  3235. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3236. phys = sde_enc->phys_encs[i];
  3237. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3238. sde_encoder_check_curr_mode(drm_enc,
  3239. MSM_DISPLAY_CMD_MODE)) {
  3240. ctl = phys->hw_ctl;
  3241. if (ctl->ops.trigger_pending)
  3242. /* update only for command mode primary ctl */
  3243. ctl->ops.trigger_pending(ctl);
  3244. }
  3245. }
  3246. sde_enc->idle_pc_restore = false;
  3247. }
  3248. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3249. {
  3250. struct sde_encoder_virt *sde_enc = container_of(work,
  3251. struct sde_encoder_virt, esd_trigger_work);
  3252. if (!sde_enc) {
  3253. SDE_ERROR("invalid sde encoder\n");
  3254. return;
  3255. }
  3256. sde_encoder_resource_control(&sde_enc->base,
  3257. SDE_ENC_RC_EVENT_KICKOFF);
  3258. }
  3259. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3260. {
  3261. struct sde_encoder_virt *sde_enc = container_of(work,
  3262. struct sde_encoder_virt, input_event_work);
  3263. if (!sde_enc) {
  3264. SDE_ERROR("invalid sde encoder\n");
  3265. return;
  3266. }
  3267. sde_encoder_resource_control(&sde_enc->base,
  3268. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3269. }
  3270. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3271. {
  3272. struct sde_encoder_virt *sde_enc = container_of(work,
  3273. struct sde_encoder_virt, early_wakeup_work);
  3274. if (!sde_enc) {
  3275. SDE_ERROR("invalid sde encoder\n");
  3276. return;
  3277. }
  3278. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3279. sde_encoder_resource_control(&sde_enc->base,
  3280. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3281. SDE_ATRACE_END("encoder_early_wakeup");
  3282. }
  3283. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3284. {
  3285. struct sde_encoder_virt *sde_enc = NULL;
  3286. struct msm_drm_thread *disp_thread = NULL;
  3287. struct msm_drm_private *priv = NULL;
  3288. priv = drm_enc->dev->dev_private;
  3289. sde_enc = to_sde_encoder_virt(drm_enc);
  3290. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3291. SDE_DEBUG_ENC(sde_enc,
  3292. "should only early wake up command mode display\n");
  3293. return;
  3294. }
  3295. if (!sde_enc->crtc || (sde_enc->crtc->index
  3296. >= ARRAY_SIZE(priv->event_thread))) {
  3297. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3298. sde_enc->crtc == NULL,
  3299. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3300. return;
  3301. }
  3302. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3303. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3304. kthread_queue_work(&disp_thread->worker,
  3305. &sde_enc->early_wakeup_work);
  3306. SDE_ATRACE_END("queue_early_wakeup_work");
  3307. }
  3308. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3309. {
  3310. static const uint64_t timeout_us = 50000;
  3311. static const uint64_t sleep_us = 20;
  3312. struct sde_encoder_virt *sde_enc;
  3313. ktime_t cur_ktime, exp_ktime;
  3314. uint32_t line_count, tmp, i;
  3315. if (!drm_enc) {
  3316. SDE_ERROR("invalid encoder\n");
  3317. return -EINVAL;
  3318. }
  3319. sde_enc = to_sde_encoder_virt(drm_enc);
  3320. if (!sde_enc->cur_master ||
  3321. !sde_enc->cur_master->ops.get_line_count) {
  3322. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3323. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3324. return -EINVAL;
  3325. }
  3326. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3327. line_count = sde_enc->cur_master->ops.get_line_count(
  3328. sde_enc->cur_master);
  3329. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3330. tmp = line_count;
  3331. line_count = sde_enc->cur_master->ops.get_line_count(
  3332. sde_enc->cur_master);
  3333. if (line_count < tmp) {
  3334. SDE_EVT32(DRMID(drm_enc), line_count);
  3335. return 0;
  3336. }
  3337. cur_ktime = ktime_get();
  3338. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3339. break;
  3340. usleep_range(sleep_us / 2, sleep_us);
  3341. }
  3342. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3343. return -ETIMEDOUT;
  3344. }
  3345. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3346. {
  3347. struct drm_encoder *drm_enc;
  3348. struct sde_rm_hw_iter rm_iter;
  3349. bool lm_valid = false;
  3350. bool intf_valid = false;
  3351. if (!phys_enc || !phys_enc->parent) {
  3352. SDE_ERROR("invalid encoder\n");
  3353. return -EINVAL;
  3354. }
  3355. drm_enc = phys_enc->parent;
  3356. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3357. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3358. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3359. phys_enc->has_intf_te)) {
  3360. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3361. SDE_HW_BLK_INTF);
  3362. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3363. struct sde_hw_intf *hw_intf =
  3364. (struct sde_hw_intf *)rm_iter.hw;
  3365. if (!hw_intf)
  3366. continue;
  3367. if (phys_enc->hw_ctl->ops.update_bitmask)
  3368. phys_enc->hw_ctl->ops.update_bitmask(
  3369. phys_enc->hw_ctl,
  3370. SDE_HW_FLUSH_INTF,
  3371. hw_intf->idx, 1);
  3372. intf_valid = true;
  3373. }
  3374. if (!intf_valid) {
  3375. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3376. "intf not found to flush\n");
  3377. return -EFAULT;
  3378. }
  3379. } else {
  3380. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3381. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3382. struct sde_hw_mixer *hw_lm =
  3383. (struct sde_hw_mixer *)rm_iter.hw;
  3384. if (!hw_lm)
  3385. continue;
  3386. /* update LM flush for HW without INTF TE */
  3387. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3388. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3389. phys_enc->hw_ctl,
  3390. hw_lm->idx, 1);
  3391. lm_valid = true;
  3392. }
  3393. if (!lm_valid) {
  3394. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3395. "lm not found to flush\n");
  3396. return -EFAULT;
  3397. }
  3398. }
  3399. return 0;
  3400. }
  3401. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3402. struct sde_encoder_virt *sde_enc)
  3403. {
  3404. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3405. struct sde_hw_mdp *mdptop = NULL;
  3406. sde_enc->dynamic_hdr_updated = false;
  3407. if (sde_enc->cur_master) {
  3408. mdptop = sde_enc->cur_master->hw_mdptop;
  3409. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3410. sde_enc->cur_master->connector);
  3411. }
  3412. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3413. return;
  3414. if (mdptop->ops.set_hdr_plus_metadata) {
  3415. sde_enc->dynamic_hdr_updated = true;
  3416. mdptop->ops.set_hdr_plus_metadata(
  3417. mdptop, dhdr_meta->dynamic_hdr_payload,
  3418. dhdr_meta->dynamic_hdr_payload_size,
  3419. sde_enc->cur_master->intf_idx == INTF_0 ?
  3420. 0 : 1);
  3421. }
  3422. }
  3423. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3424. {
  3425. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3426. struct sde_encoder_phys *phys;
  3427. int i;
  3428. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3429. phys = sde_enc->phys_encs[i];
  3430. if (phys && phys->ops.hw_reset)
  3431. phys->ops.hw_reset(phys);
  3432. }
  3433. }
  3434. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3435. struct sde_encoder_kickoff_params *params)
  3436. {
  3437. struct sde_encoder_virt *sde_enc;
  3438. struct sde_encoder_phys *phys;
  3439. struct sde_kms *sde_kms = NULL;
  3440. struct sde_crtc *sde_crtc;
  3441. bool needs_hw_reset = false, is_cmd_mode;
  3442. int i, rc, ret = 0;
  3443. struct msm_display_info *disp_info;
  3444. if (!drm_enc || !params || !drm_enc->dev ||
  3445. !drm_enc->dev->dev_private) {
  3446. SDE_ERROR("invalid args\n");
  3447. return -EINVAL;
  3448. }
  3449. sde_enc = to_sde_encoder_virt(drm_enc);
  3450. sde_kms = sde_encoder_get_kms(drm_enc);
  3451. if (!sde_kms)
  3452. return -EINVAL;
  3453. disp_info = &sde_enc->disp_info;
  3454. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3455. SDE_DEBUG_ENC(sde_enc, "\n");
  3456. SDE_EVT32(DRMID(drm_enc));
  3457. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3458. MSM_DISPLAY_CMD_MODE);
  3459. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3460. && is_cmd_mode)
  3461. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3462. sde_enc->cur_master->connector->state,
  3463. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3464. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3465. /* prepare for next kickoff, may include waiting on previous kickoff */
  3466. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3467. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3468. phys = sde_enc->phys_encs[i];
  3469. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3470. params->recovery_events_enabled =
  3471. sde_enc->recovery_events_enabled;
  3472. if (phys) {
  3473. if (phys->ops.prepare_for_kickoff) {
  3474. rc = phys->ops.prepare_for_kickoff(
  3475. phys, params);
  3476. if (rc)
  3477. ret = rc;
  3478. }
  3479. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3480. needs_hw_reset = true;
  3481. _sde_encoder_setup_dither(phys);
  3482. if (sde_enc->cur_master &&
  3483. sde_connector_is_qsync_updated(
  3484. sde_enc->cur_master->connector)) {
  3485. _helper_flush_qsync(phys);
  3486. if (is_cmd_mode)
  3487. _sde_encoder_update_rsc_client(drm_enc,
  3488. true);
  3489. }
  3490. }
  3491. }
  3492. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3493. if (rc) {
  3494. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3495. ret = rc;
  3496. goto end;
  3497. }
  3498. /* if any phys needs reset, reset all phys, in-order */
  3499. if (needs_hw_reset)
  3500. sde_encoder_needs_hw_reset(drm_enc);
  3501. _sde_encoder_update_master(drm_enc, params);
  3502. _sde_encoder_update_roi(drm_enc);
  3503. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3504. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3505. if (rc) {
  3506. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3507. sde_enc->cur_master->connector->base.id,
  3508. rc);
  3509. ret = rc;
  3510. }
  3511. }
  3512. if (sde_enc->cur_master &&
  3513. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3514. !sde_enc->cur_master->cont_splash_enabled)) {
  3515. rc = sde_encoder_dce_setup(sde_enc, params);
  3516. if (rc) {
  3517. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3518. ret = rc;
  3519. }
  3520. }
  3521. sde_encoder_dce_flush(sde_enc);
  3522. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3523. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3524. sde_enc->cur_master, sde_kms->qdss_enabled);
  3525. end:
  3526. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3527. return ret;
  3528. }
  3529. /**
  3530. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3531. * with the specified encoder, and unstage all pipes from it
  3532. * @encoder: encoder pointer
  3533. * Returns: 0 on success
  3534. */
  3535. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3536. {
  3537. struct sde_encoder_virt *sde_enc;
  3538. struct sde_encoder_phys *phys;
  3539. unsigned int i;
  3540. int rc = 0;
  3541. if (!drm_enc) {
  3542. SDE_ERROR("invalid encoder\n");
  3543. return -EINVAL;
  3544. }
  3545. sde_enc = to_sde_encoder_virt(drm_enc);
  3546. SDE_ATRACE_BEGIN("encoder_release_lm");
  3547. SDE_DEBUG_ENC(sde_enc, "\n");
  3548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3549. phys = sde_enc->phys_encs[i];
  3550. if (!phys)
  3551. continue;
  3552. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3553. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3554. if (rc)
  3555. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3556. }
  3557. SDE_ATRACE_END("encoder_release_lm");
  3558. return rc;
  3559. }
  3560. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3561. bool config_changed)
  3562. {
  3563. struct sde_encoder_virt *sde_enc;
  3564. struct sde_encoder_phys *phys;
  3565. unsigned int i;
  3566. if (!drm_enc) {
  3567. SDE_ERROR("invalid encoder\n");
  3568. return;
  3569. }
  3570. SDE_ATRACE_BEGIN("encoder_kickoff");
  3571. sde_enc = to_sde_encoder_virt(drm_enc);
  3572. SDE_DEBUG_ENC(sde_enc, "\n");
  3573. /* create a 'no pipes' commit to release buffers on errors */
  3574. if (is_error)
  3575. _sde_encoder_reset_ctl_hw(drm_enc);
  3576. if (sde_enc->delay_kickoff) {
  3577. u32 loop_count = 20;
  3578. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3579. for (i = 0; i < loop_count; i++) {
  3580. usleep_range(sleep, sleep * 2);
  3581. if (!sde_enc->delay_kickoff)
  3582. break;
  3583. }
  3584. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3585. }
  3586. /* All phys encs are ready to go, trigger the kickoff */
  3587. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3588. /* allow phys encs to handle any post-kickoff business */
  3589. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3590. phys = sde_enc->phys_encs[i];
  3591. if (phys && phys->ops.handle_post_kickoff)
  3592. phys->ops.handle_post_kickoff(phys);
  3593. }
  3594. SDE_ATRACE_END("encoder_kickoff");
  3595. }
  3596. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3597. struct sde_hw_pp_vsync_info *info)
  3598. {
  3599. struct sde_encoder_virt *sde_enc;
  3600. struct sde_encoder_phys *phys;
  3601. int i, ret;
  3602. if (!drm_enc || !info)
  3603. return;
  3604. sde_enc = to_sde_encoder_virt(drm_enc);
  3605. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3606. phys = sde_enc->phys_encs[i];
  3607. if (phys && phys->hw_intf && phys->hw_pp
  3608. && phys->hw_intf->ops.get_vsync_info) {
  3609. ret = phys->hw_intf->ops.get_vsync_info(
  3610. phys->hw_intf, &info[i]);
  3611. if (!ret) {
  3612. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3613. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3614. }
  3615. }
  3616. }
  3617. }
  3618. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3619. u32 *transfer_time_us)
  3620. {
  3621. struct sde_encoder_virt *sde_enc;
  3622. struct msm_mode_info *info;
  3623. if (!drm_enc || !transfer_time_us) {
  3624. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3625. !transfer_time_us);
  3626. return;
  3627. }
  3628. sde_enc = to_sde_encoder_virt(drm_enc);
  3629. info = &sde_enc->mode_info;
  3630. *transfer_time_us = info->mdp_transfer_time_us;
  3631. }
  3632. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3633. struct drm_framebuffer *fb)
  3634. {
  3635. struct drm_encoder *drm_enc;
  3636. struct sde_hw_mixer_cfg mixer;
  3637. struct sde_rm_hw_iter lm_iter;
  3638. bool lm_valid = false;
  3639. if (!phys_enc || !phys_enc->parent) {
  3640. SDE_ERROR("invalid encoder\n");
  3641. return -EINVAL;
  3642. }
  3643. drm_enc = phys_enc->parent;
  3644. memset(&mixer, 0, sizeof(mixer));
  3645. /* reset associated CTL/LMs */
  3646. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3647. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3648. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3649. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3650. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3651. if (!hw_lm)
  3652. continue;
  3653. /* need to flush LM to remove it */
  3654. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3655. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3656. phys_enc->hw_ctl,
  3657. hw_lm->idx, 1);
  3658. if (fb) {
  3659. /* assume a single LM if targeting a frame buffer */
  3660. if (lm_valid)
  3661. continue;
  3662. mixer.out_height = fb->height;
  3663. mixer.out_width = fb->width;
  3664. if (hw_lm->ops.setup_mixer_out)
  3665. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3666. }
  3667. lm_valid = true;
  3668. /* only enable border color on LM */
  3669. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3670. phys_enc->hw_ctl->ops.setup_blendstage(
  3671. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3672. }
  3673. if (!lm_valid) {
  3674. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3675. return -EFAULT;
  3676. }
  3677. return 0;
  3678. }
  3679. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3680. {
  3681. struct sde_encoder_virt *sde_enc;
  3682. struct sde_encoder_phys *phys;
  3683. int i, rc = 0, ret = 0;
  3684. struct sde_hw_ctl *ctl;
  3685. if (!drm_enc) {
  3686. SDE_ERROR("invalid encoder\n");
  3687. return -EINVAL;
  3688. }
  3689. sde_enc = to_sde_encoder_virt(drm_enc);
  3690. /* update the qsync parameters for the current frame */
  3691. if (sde_enc->cur_master)
  3692. sde_connector_set_qsync_params(
  3693. sde_enc->cur_master->connector);
  3694. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3695. phys = sde_enc->phys_encs[i];
  3696. if (phys && phys->ops.prepare_commit)
  3697. phys->ops.prepare_commit(phys);
  3698. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3699. ret = -ETIMEDOUT;
  3700. if (phys && phys->hw_ctl) {
  3701. ctl = phys->hw_ctl;
  3702. /*
  3703. * avoid clearing the pending flush during the first
  3704. * frame update after idle power collpase as the
  3705. * restore path would have updated the pending flush
  3706. */
  3707. if (!sde_enc->idle_pc_restore &&
  3708. ctl->ops.clear_pending_flush)
  3709. ctl->ops.clear_pending_flush(ctl);
  3710. }
  3711. }
  3712. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3713. rc = sde_connector_prepare_commit(
  3714. sde_enc->cur_master->connector);
  3715. if (rc)
  3716. SDE_ERROR_ENC(sde_enc,
  3717. "prepare commit failed conn %d rc %d\n",
  3718. sde_enc->cur_master->connector->base.id,
  3719. rc);
  3720. }
  3721. return ret;
  3722. }
  3723. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3724. bool enable, u32 frame_count)
  3725. {
  3726. if (!phys_enc)
  3727. return;
  3728. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3729. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3730. enable, frame_count);
  3731. }
  3732. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3733. bool nonblock, u32 *misr_value)
  3734. {
  3735. if (!phys_enc)
  3736. return -EINVAL;
  3737. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3738. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3739. nonblock, misr_value) : -ENOTSUPP;
  3740. }
  3741. #ifdef CONFIG_DEBUG_FS
  3742. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3743. {
  3744. struct sde_encoder_virt *sde_enc;
  3745. int i;
  3746. if (!s || !s->private)
  3747. return -EINVAL;
  3748. sde_enc = s->private;
  3749. mutex_lock(&sde_enc->enc_lock);
  3750. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3751. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3752. if (!phys)
  3753. continue;
  3754. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3755. phys->intf_idx - INTF_0,
  3756. atomic_read(&phys->vsync_cnt),
  3757. atomic_read(&phys->underrun_cnt));
  3758. switch (phys->intf_mode) {
  3759. case INTF_MODE_VIDEO:
  3760. seq_puts(s, "mode: video\n");
  3761. break;
  3762. case INTF_MODE_CMD:
  3763. seq_puts(s, "mode: command\n");
  3764. break;
  3765. case INTF_MODE_WB_BLOCK:
  3766. seq_puts(s, "mode: wb block\n");
  3767. break;
  3768. case INTF_MODE_WB_LINE:
  3769. seq_puts(s, "mode: wb line\n");
  3770. break;
  3771. default:
  3772. seq_puts(s, "mode: ???\n");
  3773. break;
  3774. }
  3775. }
  3776. mutex_unlock(&sde_enc->enc_lock);
  3777. return 0;
  3778. }
  3779. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3780. struct file *file)
  3781. {
  3782. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3783. }
  3784. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3785. const char __user *user_buf, size_t count, loff_t *ppos)
  3786. {
  3787. struct sde_encoder_virt *sde_enc;
  3788. char buf[MISR_BUFF_SIZE + 1];
  3789. size_t buff_copy;
  3790. u32 frame_count, enable;
  3791. struct sde_kms *sde_kms = NULL;
  3792. struct drm_encoder *drm_enc;
  3793. if (!file || !file->private_data)
  3794. return -EINVAL;
  3795. sde_enc = file->private_data;
  3796. if (!sde_enc)
  3797. return -EINVAL;
  3798. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3799. if (!sde_kms)
  3800. return -EINVAL;
  3801. drm_enc = &sde_enc->base;
  3802. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3803. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3804. return -ENOTSUPP;
  3805. }
  3806. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3807. if (copy_from_user(buf, user_buf, buff_copy))
  3808. return -EINVAL;
  3809. buf[buff_copy] = 0; /* end of string */
  3810. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3811. return -EINVAL;
  3812. sde_enc->misr_enable = enable;
  3813. sde_enc->misr_reconfigure = true;
  3814. sde_enc->misr_frame_count = frame_count;
  3815. return count;
  3816. }
  3817. static ssize_t _sde_encoder_misr_read(struct file *file,
  3818. char __user *user_buff, size_t count, loff_t *ppos)
  3819. {
  3820. struct sde_encoder_virt *sde_enc;
  3821. struct sde_kms *sde_kms = NULL;
  3822. struct drm_encoder *drm_enc;
  3823. struct sde_vm_ops *vm_ops;
  3824. int i = 0, len = 0;
  3825. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3826. int rc;
  3827. if (*ppos)
  3828. return 0;
  3829. if (!file || !file->private_data)
  3830. return -EINVAL;
  3831. sde_enc = file->private_data;
  3832. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3833. if (!sde_kms)
  3834. return -EINVAL;
  3835. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3836. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3837. return -ENOTSUPP;
  3838. }
  3839. drm_enc = &sde_enc->base;
  3840. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3841. if (rc < 0)
  3842. return rc;
  3843. vm_ops = sde_vm_get_ops(sde_kms);
  3844. sde_vm_lock(sde_kms);
  3845. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  3846. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3847. rc = -EOPNOTSUPP;
  3848. goto end;
  3849. }
  3850. if (!sde_enc->misr_enable) {
  3851. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3852. "disabled\n");
  3853. goto buff_check;
  3854. }
  3855. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3856. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3857. u32 misr_value = 0;
  3858. if (!phys || !phys->ops.collect_misr) {
  3859. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3860. "invalid\n");
  3861. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3862. continue;
  3863. }
  3864. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3865. if (rc) {
  3866. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3867. "invalid\n");
  3868. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3869. rc);
  3870. continue;
  3871. } else {
  3872. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3873. "Intf idx:%d\n",
  3874. phys->intf_idx - INTF_0);
  3875. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3876. "0x%x\n", misr_value);
  3877. }
  3878. }
  3879. buff_check:
  3880. if (count <= len) {
  3881. len = 0;
  3882. goto end;
  3883. }
  3884. if (copy_to_user(user_buff, buf, len)) {
  3885. len = -EFAULT;
  3886. goto end;
  3887. }
  3888. *ppos += len; /* increase offset */
  3889. end:
  3890. sde_vm_unlock(sde_kms);
  3891. pm_runtime_put_sync(drm_enc->dev->dev);
  3892. return len;
  3893. }
  3894. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3895. {
  3896. struct sde_encoder_virt *sde_enc;
  3897. struct sde_kms *sde_kms;
  3898. int i;
  3899. static const struct file_operations debugfs_status_fops = {
  3900. .open = _sde_encoder_debugfs_status_open,
  3901. .read = seq_read,
  3902. .llseek = seq_lseek,
  3903. .release = single_release,
  3904. };
  3905. static const struct file_operations debugfs_misr_fops = {
  3906. .open = simple_open,
  3907. .read = _sde_encoder_misr_read,
  3908. .write = _sde_encoder_misr_setup,
  3909. };
  3910. char name[SDE_NAME_SIZE];
  3911. if (!drm_enc) {
  3912. SDE_ERROR("invalid encoder\n");
  3913. return -EINVAL;
  3914. }
  3915. sde_enc = to_sde_encoder_virt(drm_enc);
  3916. sde_kms = sde_encoder_get_kms(drm_enc);
  3917. if (!sde_kms) {
  3918. SDE_ERROR("invalid sde_kms\n");
  3919. return -EINVAL;
  3920. }
  3921. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3922. /* create overall sub-directory for the encoder */
  3923. sde_enc->debugfs_root = debugfs_create_dir(name,
  3924. drm_enc->dev->primary->debugfs_root);
  3925. if (!sde_enc->debugfs_root)
  3926. return -ENOMEM;
  3927. /* don't error check these */
  3928. debugfs_create_file("status", 0400,
  3929. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3930. debugfs_create_file("misr_data", 0600,
  3931. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3932. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3933. &sde_enc->idle_pc_enabled);
  3934. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3935. &sde_enc->frame_trigger_mode);
  3936. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3937. if (sde_enc->phys_encs[i] &&
  3938. sde_enc->phys_encs[i]->ops.late_register)
  3939. sde_enc->phys_encs[i]->ops.late_register(
  3940. sde_enc->phys_encs[i],
  3941. sde_enc->debugfs_root);
  3942. return 0;
  3943. }
  3944. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3945. {
  3946. struct sde_encoder_virt *sde_enc;
  3947. if (!drm_enc)
  3948. return;
  3949. sde_enc = to_sde_encoder_virt(drm_enc);
  3950. debugfs_remove_recursive(sde_enc->debugfs_root);
  3951. }
  3952. #else
  3953. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3954. {
  3955. return 0;
  3956. }
  3957. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3958. {
  3959. }
  3960. #endif
  3961. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3962. {
  3963. return _sde_encoder_init_debugfs(encoder);
  3964. }
  3965. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3966. {
  3967. _sde_encoder_destroy_debugfs(encoder);
  3968. }
  3969. static int sde_encoder_virt_add_phys_encs(
  3970. struct msm_display_info *disp_info,
  3971. struct sde_encoder_virt *sde_enc,
  3972. struct sde_enc_phys_init_params *params)
  3973. {
  3974. struct sde_encoder_phys *enc = NULL;
  3975. u32 display_caps = disp_info->capabilities;
  3976. SDE_DEBUG_ENC(sde_enc, "\n");
  3977. /*
  3978. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3979. * in this function, check up-front.
  3980. */
  3981. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3982. ARRAY_SIZE(sde_enc->phys_encs)) {
  3983. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3984. sde_enc->num_phys_encs);
  3985. return -EINVAL;
  3986. }
  3987. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3988. enc = sde_encoder_phys_vid_init(params);
  3989. if (IS_ERR_OR_NULL(enc)) {
  3990. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3991. PTR_ERR(enc));
  3992. return !enc ? -EINVAL : PTR_ERR(enc);
  3993. }
  3994. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3995. }
  3996. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3997. enc = sde_encoder_phys_cmd_init(params);
  3998. if (IS_ERR_OR_NULL(enc)) {
  3999. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4000. PTR_ERR(enc));
  4001. return !enc ? -EINVAL : PTR_ERR(enc);
  4002. }
  4003. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4004. }
  4005. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4006. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4007. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4008. else
  4009. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4010. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4011. ++sde_enc->num_phys_encs;
  4012. return 0;
  4013. }
  4014. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4015. struct sde_enc_phys_init_params *params)
  4016. {
  4017. struct sde_encoder_phys *enc = NULL;
  4018. if (!sde_enc) {
  4019. SDE_ERROR("invalid encoder\n");
  4020. return -EINVAL;
  4021. }
  4022. SDE_DEBUG_ENC(sde_enc, "\n");
  4023. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4024. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4025. sde_enc->num_phys_encs);
  4026. return -EINVAL;
  4027. }
  4028. enc = sde_encoder_phys_wb_init(params);
  4029. if (IS_ERR_OR_NULL(enc)) {
  4030. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4031. PTR_ERR(enc));
  4032. return !enc ? -EINVAL : PTR_ERR(enc);
  4033. }
  4034. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4035. ++sde_enc->num_phys_encs;
  4036. return 0;
  4037. }
  4038. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4039. struct sde_kms *sde_kms,
  4040. struct msm_display_info *disp_info,
  4041. int *drm_enc_mode)
  4042. {
  4043. int ret = 0;
  4044. int i = 0;
  4045. enum sde_intf_type intf_type;
  4046. struct sde_encoder_virt_ops parent_ops = {
  4047. sde_encoder_vblank_callback,
  4048. sde_encoder_underrun_callback,
  4049. sde_encoder_frame_done_callback,
  4050. sde_encoder_get_qsync_fps_callback,
  4051. };
  4052. struct sde_enc_phys_init_params phys_params;
  4053. if (!sde_enc || !sde_kms) {
  4054. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4055. !sde_enc, !sde_kms);
  4056. return -EINVAL;
  4057. }
  4058. memset(&phys_params, 0, sizeof(phys_params));
  4059. phys_params.sde_kms = sde_kms;
  4060. phys_params.parent = &sde_enc->base;
  4061. phys_params.parent_ops = parent_ops;
  4062. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4063. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4064. SDE_DEBUG("\n");
  4065. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4066. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4067. intf_type = INTF_DSI;
  4068. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4069. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4070. intf_type = INTF_HDMI;
  4071. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4072. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4073. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4074. else
  4075. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4076. intf_type = INTF_DP;
  4077. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4078. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4079. intf_type = INTF_WB;
  4080. } else {
  4081. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4082. return -EINVAL;
  4083. }
  4084. WARN_ON(disp_info->num_of_h_tiles < 1);
  4085. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4086. sde_enc->te_source = disp_info->te_source;
  4087. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4088. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4089. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4090. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4091. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4092. mutex_lock(&sde_enc->enc_lock);
  4093. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4094. /*
  4095. * Left-most tile is at index 0, content is controller id
  4096. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4097. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4098. */
  4099. u32 controller_id = disp_info->h_tile_instance[i];
  4100. if (disp_info->num_of_h_tiles > 1) {
  4101. if (i == 0)
  4102. phys_params.split_role = ENC_ROLE_MASTER;
  4103. else
  4104. phys_params.split_role = ENC_ROLE_SLAVE;
  4105. } else {
  4106. phys_params.split_role = ENC_ROLE_SOLO;
  4107. }
  4108. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4109. i, controller_id, phys_params.split_role);
  4110. if (sde_enc->ops.phys_init) {
  4111. struct sde_encoder_phys *enc;
  4112. enc = sde_enc->ops.phys_init(intf_type,
  4113. controller_id,
  4114. &phys_params);
  4115. if (enc) {
  4116. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4117. enc;
  4118. ++sde_enc->num_phys_encs;
  4119. } else
  4120. SDE_ERROR_ENC(sde_enc,
  4121. "failed to add phys encs\n");
  4122. continue;
  4123. }
  4124. if (intf_type == INTF_WB) {
  4125. phys_params.intf_idx = INTF_MAX;
  4126. phys_params.wb_idx = sde_encoder_get_wb(
  4127. sde_kms->catalog,
  4128. intf_type, controller_id);
  4129. if (phys_params.wb_idx == WB_MAX) {
  4130. SDE_ERROR_ENC(sde_enc,
  4131. "could not get wb: type %d, id %d\n",
  4132. intf_type, controller_id);
  4133. ret = -EINVAL;
  4134. }
  4135. } else {
  4136. phys_params.wb_idx = WB_MAX;
  4137. phys_params.intf_idx = sde_encoder_get_intf(
  4138. sde_kms->catalog, intf_type,
  4139. controller_id);
  4140. if (phys_params.intf_idx == INTF_MAX) {
  4141. SDE_ERROR_ENC(sde_enc,
  4142. "could not get wb: type %d, id %d\n",
  4143. intf_type, controller_id);
  4144. ret = -EINVAL;
  4145. }
  4146. }
  4147. if (!ret) {
  4148. if (intf_type == INTF_WB)
  4149. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4150. &phys_params);
  4151. else
  4152. ret = sde_encoder_virt_add_phys_encs(
  4153. disp_info,
  4154. sde_enc,
  4155. &phys_params);
  4156. if (ret)
  4157. SDE_ERROR_ENC(sde_enc,
  4158. "failed to add phys encs\n");
  4159. }
  4160. }
  4161. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4162. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4163. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4164. if (vid_phys) {
  4165. atomic_set(&vid_phys->vsync_cnt, 0);
  4166. atomic_set(&vid_phys->underrun_cnt, 0);
  4167. }
  4168. if (cmd_phys) {
  4169. atomic_set(&cmd_phys->vsync_cnt, 0);
  4170. atomic_set(&cmd_phys->underrun_cnt, 0);
  4171. }
  4172. }
  4173. mutex_unlock(&sde_enc->enc_lock);
  4174. return ret;
  4175. }
  4176. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4177. .mode_set = sde_encoder_virt_mode_set,
  4178. .disable = sde_encoder_virt_disable,
  4179. .enable = sde_encoder_virt_enable,
  4180. .atomic_check = sde_encoder_virt_atomic_check,
  4181. };
  4182. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4183. .destroy = sde_encoder_destroy,
  4184. .late_register = sde_encoder_late_register,
  4185. .early_unregister = sde_encoder_early_unregister,
  4186. };
  4187. struct drm_encoder *sde_encoder_init_with_ops(
  4188. struct drm_device *dev,
  4189. struct msm_display_info *disp_info,
  4190. const struct sde_encoder_ops *ops)
  4191. {
  4192. struct msm_drm_private *priv = dev->dev_private;
  4193. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4194. struct drm_encoder *drm_enc = NULL;
  4195. struct sde_encoder_virt *sde_enc = NULL;
  4196. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4197. char name[SDE_NAME_SIZE];
  4198. int ret = 0, i, intf_index = INTF_MAX;
  4199. struct sde_encoder_phys *phys = NULL;
  4200. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4201. if (!sde_enc) {
  4202. ret = -ENOMEM;
  4203. goto fail;
  4204. }
  4205. if (ops)
  4206. sde_enc->ops = *ops;
  4207. mutex_init(&sde_enc->enc_lock);
  4208. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4209. &drm_enc_mode);
  4210. if (ret)
  4211. goto fail;
  4212. sde_enc->cur_master = NULL;
  4213. spin_lock_init(&sde_enc->enc_spinlock);
  4214. mutex_init(&sde_enc->vblank_ctl_lock);
  4215. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4216. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4217. drm_enc = &sde_enc->base;
  4218. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4219. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4220. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4221. phys = sde_enc->phys_encs[i];
  4222. if (!phys)
  4223. continue;
  4224. if (phys->ops.is_master && phys->ops.is_master(phys))
  4225. intf_index = phys->intf_idx - INTF_0;
  4226. }
  4227. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4228. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4229. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4230. SDE_RSC_PRIMARY_DISP_CLIENT :
  4231. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4232. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4233. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4234. PTR_ERR(sde_enc->rsc_client));
  4235. sde_enc->rsc_client = NULL;
  4236. }
  4237. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4238. sde_enc->input_event_enabled) {
  4239. ret = _sde_encoder_input_handler(sde_enc);
  4240. if (ret)
  4241. SDE_ERROR(
  4242. "input handler registration failed, rc = %d\n", ret);
  4243. }
  4244. mutex_init(&sde_enc->rc_lock);
  4245. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4246. sde_encoder_off_work);
  4247. sde_enc->vblank_enabled = false;
  4248. sde_enc->qdss_status = false;
  4249. kthread_init_work(&sde_enc->input_event_work,
  4250. sde_encoder_input_event_work_handler);
  4251. kthread_init_work(&sde_enc->early_wakeup_work,
  4252. sde_encoder_early_wakeup_work_handler);
  4253. kthread_init_work(&sde_enc->esd_trigger_work,
  4254. sde_encoder_esd_trigger_work_handler);
  4255. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4256. SDE_DEBUG_ENC(sde_enc, "created\n");
  4257. return drm_enc;
  4258. fail:
  4259. SDE_ERROR("failed to create encoder\n");
  4260. if (drm_enc)
  4261. sde_encoder_destroy(drm_enc);
  4262. return ERR_PTR(ret);
  4263. }
  4264. struct drm_encoder *sde_encoder_init(
  4265. struct drm_device *dev,
  4266. struct msm_display_info *disp_info)
  4267. {
  4268. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4269. }
  4270. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4271. enum msm_event_wait event)
  4272. {
  4273. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4274. struct sde_encoder_virt *sde_enc = NULL;
  4275. int i, ret = 0;
  4276. char atrace_buf[32];
  4277. if (!drm_enc) {
  4278. SDE_ERROR("invalid encoder\n");
  4279. return -EINVAL;
  4280. }
  4281. sde_enc = to_sde_encoder_virt(drm_enc);
  4282. SDE_DEBUG_ENC(sde_enc, "\n");
  4283. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4284. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4285. switch (event) {
  4286. case MSM_ENC_COMMIT_DONE:
  4287. fn_wait = phys->ops.wait_for_commit_done;
  4288. break;
  4289. case MSM_ENC_TX_COMPLETE:
  4290. fn_wait = phys->ops.wait_for_tx_complete;
  4291. break;
  4292. case MSM_ENC_VBLANK:
  4293. fn_wait = phys->ops.wait_for_vblank;
  4294. break;
  4295. case MSM_ENC_ACTIVE_REGION:
  4296. fn_wait = phys->ops.wait_for_active;
  4297. break;
  4298. default:
  4299. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4300. event);
  4301. return -EINVAL;
  4302. }
  4303. if (phys && fn_wait) {
  4304. snprintf(atrace_buf, sizeof(atrace_buf),
  4305. "wait_completion_event_%d", event);
  4306. SDE_ATRACE_BEGIN(atrace_buf);
  4307. ret = fn_wait(phys);
  4308. SDE_ATRACE_END(atrace_buf);
  4309. if (ret)
  4310. return ret;
  4311. }
  4312. }
  4313. return ret;
  4314. }
  4315. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4316. u64 *l_bound, u64 *u_bound)
  4317. {
  4318. struct sde_encoder_virt *sde_enc;
  4319. u64 jitter_ns, frametime_ns;
  4320. struct msm_mode_info *info;
  4321. if (!drm_enc) {
  4322. SDE_ERROR("invalid encoder\n");
  4323. return;
  4324. }
  4325. sde_enc = to_sde_encoder_virt(drm_enc);
  4326. info = &sde_enc->mode_info;
  4327. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4328. jitter_ns = info->jitter_numer * frametime_ns;
  4329. do_div(jitter_ns, info->jitter_denom * 100);
  4330. *l_bound = frametime_ns - jitter_ns;
  4331. *u_bound = frametime_ns + jitter_ns;
  4332. }
  4333. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4334. {
  4335. struct sde_encoder_virt *sde_enc;
  4336. if (!drm_enc) {
  4337. SDE_ERROR("invalid encoder\n");
  4338. return 0;
  4339. }
  4340. sde_enc = to_sde_encoder_virt(drm_enc);
  4341. return sde_enc->mode_info.frame_rate;
  4342. }
  4343. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4344. {
  4345. struct sde_encoder_virt *sde_enc = NULL;
  4346. int i;
  4347. if (!encoder) {
  4348. SDE_ERROR("invalid encoder\n");
  4349. return INTF_MODE_NONE;
  4350. }
  4351. sde_enc = to_sde_encoder_virt(encoder);
  4352. if (sde_enc->cur_master)
  4353. return sde_enc->cur_master->intf_mode;
  4354. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4355. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4356. if (phys)
  4357. return phys->intf_mode;
  4358. }
  4359. return INTF_MODE_NONE;
  4360. }
  4361. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4362. {
  4363. struct sde_encoder_virt *sde_enc = NULL;
  4364. struct sde_encoder_phys *phys;
  4365. if (!encoder) {
  4366. SDE_ERROR("invalid encoder\n");
  4367. return 0;
  4368. }
  4369. sde_enc = to_sde_encoder_virt(encoder);
  4370. phys = sde_enc->cur_master;
  4371. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4372. }
  4373. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4374. ktime_t *tvblank)
  4375. {
  4376. struct sde_encoder_virt *sde_enc = NULL;
  4377. struct sde_encoder_phys *phys;
  4378. if (!encoder) {
  4379. SDE_ERROR("invalid encoder\n");
  4380. return false;
  4381. }
  4382. sde_enc = to_sde_encoder_virt(encoder);
  4383. phys = sde_enc->cur_master;
  4384. if (!phys)
  4385. return false;
  4386. *tvblank = phys->last_vsync_timestamp;
  4387. return *tvblank ? true : false;
  4388. }
  4389. static void _sde_encoder_cache_hw_res_cont_splash(
  4390. struct drm_encoder *encoder,
  4391. struct sde_kms *sde_kms)
  4392. {
  4393. int i, idx;
  4394. struct sde_encoder_virt *sde_enc;
  4395. struct sde_encoder_phys *phys_enc;
  4396. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4397. sde_enc = to_sde_encoder_virt(encoder);
  4398. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4399. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4400. sde_enc->hw_pp[i] = NULL;
  4401. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4402. break;
  4403. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4404. }
  4405. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4406. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4407. sde_enc->hw_dsc[i] = NULL;
  4408. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4409. break;
  4410. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4411. }
  4412. /*
  4413. * If we have multiple phys encoders with one controller, make
  4414. * sure to populate the controller pointer in both phys encoders.
  4415. */
  4416. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4417. phys_enc = sde_enc->phys_encs[idx];
  4418. phys_enc->hw_ctl = NULL;
  4419. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4420. SDE_HW_BLK_CTL);
  4421. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4422. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4423. phys_enc->hw_ctl =
  4424. (struct sde_hw_ctl *) ctl_iter.hw;
  4425. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4426. phys_enc->intf_idx, phys_enc->hw_ctl);
  4427. }
  4428. }
  4429. }
  4430. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4431. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4432. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4433. phys->hw_intf = NULL;
  4434. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4435. break;
  4436. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4437. }
  4438. }
  4439. /**
  4440. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4441. * device bootup when cont_splash is enabled
  4442. * @drm_enc: Pointer to drm encoder structure
  4443. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4444. * @enable: boolean indicates enable or displae state of splash
  4445. * @Return: true if successful in updating the encoder structure
  4446. */
  4447. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4448. struct sde_splash_display *splash_display, bool enable)
  4449. {
  4450. struct sde_encoder_virt *sde_enc;
  4451. struct msm_drm_private *priv;
  4452. struct sde_kms *sde_kms;
  4453. struct drm_connector *conn = NULL;
  4454. struct sde_connector *sde_conn = NULL;
  4455. struct sde_connector_state *sde_conn_state = NULL;
  4456. struct drm_display_mode *drm_mode = NULL;
  4457. struct sde_encoder_phys *phys_enc;
  4458. struct drm_bridge *bridge;
  4459. int ret = 0, i;
  4460. if (!encoder) {
  4461. SDE_ERROR("invalid drm enc\n");
  4462. return -EINVAL;
  4463. }
  4464. sde_enc = to_sde_encoder_virt(encoder);
  4465. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4466. if (!sde_kms) {
  4467. SDE_ERROR("invalid sde_kms\n");
  4468. return -EINVAL;
  4469. }
  4470. priv = encoder->dev->dev_private;
  4471. if (!priv->num_connectors) {
  4472. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4473. return -EINVAL;
  4474. }
  4475. SDE_DEBUG_ENC(sde_enc,
  4476. "num of connectors: %d\n", priv->num_connectors);
  4477. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4478. if (!enable) {
  4479. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4480. phys_enc = sde_enc->phys_encs[i];
  4481. if (phys_enc)
  4482. phys_enc->cont_splash_enabled = false;
  4483. }
  4484. return ret;
  4485. }
  4486. if (!splash_display) {
  4487. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4488. return -EINVAL;
  4489. }
  4490. for (i = 0; i < priv->num_connectors; i++) {
  4491. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4492. priv->connectors[i]->base.id);
  4493. sde_conn = to_sde_connector(priv->connectors[i]);
  4494. if (!sde_conn->encoder) {
  4495. SDE_DEBUG_ENC(sde_enc,
  4496. "encoder not attached to connector\n");
  4497. continue;
  4498. }
  4499. if (sde_conn->encoder->base.id
  4500. == encoder->base.id) {
  4501. conn = (priv->connectors[i]);
  4502. break;
  4503. }
  4504. }
  4505. if (!conn || !conn->state) {
  4506. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4507. return -EINVAL;
  4508. }
  4509. sde_conn_state = to_sde_connector_state(conn->state);
  4510. if (!sde_conn->ops.get_mode_info) {
  4511. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4512. return -EINVAL;
  4513. }
  4514. drm_mode = &encoder->crtc->state->adjusted_mode;
  4515. ret = sde_connector_get_mode_info(&sde_conn->base,
  4516. drm_mode, &sde_conn_state->mode_info);
  4517. if (ret) {
  4518. SDE_ERROR_ENC(sde_enc,
  4519. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4520. return ret;
  4521. }
  4522. if (sde_conn->encoder) {
  4523. conn->state->best_encoder = sde_conn->encoder;
  4524. SDE_DEBUG_ENC(sde_enc,
  4525. "configured cstate->best_encoder to ID = %d\n",
  4526. conn->state->best_encoder->base.id);
  4527. } else {
  4528. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4529. conn->base.id);
  4530. }
  4531. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4532. conn->state, false);
  4533. if (ret) {
  4534. SDE_ERROR_ENC(sde_enc,
  4535. "failed to reserve hw resources, %d\n", ret);
  4536. return ret;
  4537. }
  4538. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4539. sde_connector_get_topology_name(conn));
  4540. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4541. drm_mode->hdisplay, drm_mode->vdisplay);
  4542. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4543. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4544. if (bridge) {
  4545. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4546. /*
  4547. * For cont-splash use case, we update the mode
  4548. * configurations manually. This will skip the
  4549. * usually mode set call when actual frame is
  4550. * pushed from framework. The bridge needs to
  4551. * be updated with the current drm mode by
  4552. * calling the bridge mode set ops.
  4553. */
  4554. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4555. } else {
  4556. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4557. }
  4558. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4559. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4560. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4561. if (!phys) {
  4562. SDE_ERROR_ENC(sde_enc,
  4563. "phys encoders not initialized\n");
  4564. return -EINVAL;
  4565. }
  4566. /* update connector for master and slave phys encoders */
  4567. phys->connector = conn;
  4568. phys->cont_splash_enabled = true;
  4569. phys->hw_pp = sde_enc->hw_pp[i];
  4570. if (phys->ops.cont_splash_mode_set)
  4571. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4572. if (phys->ops.is_master && phys->ops.is_master(phys))
  4573. sde_enc->cur_master = phys;
  4574. }
  4575. return ret;
  4576. }
  4577. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4578. bool skip_pre_kickoff)
  4579. {
  4580. struct msm_drm_thread *event_thread = NULL;
  4581. struct msm_drm_private *priv = NULL;
  4582. struct sde_encoder_virt *sde_enc = NULL;
  4583. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4584. SDE_ERROR("invalid parameters\n");
  4585. return -EINVAL;
  4586. }
  4587. priv = enc->dev->dev_private;
  4588. sde_enc = to_sde_encoder_virt(enc);
  4589. if (!sde_enc->crtc || (sde_enc->crtc->index
  4590. >= ARRAY_SIZE(priv->event_thread))) {
  4591. SDE_DEBUG_ENC(sde_enc,
  4592. "invalid cached CRTC: %d or crtc index: %d\n",
  4593. sde_enc->crtc == NULL,
  4594. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4595. return -EINVAL;
  4596. }
  4597. SDE_EVT32_VERBOSE(DRMID(enc));
  4598. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4599. if (!skip_pre_kickoff) {
  4600. sde_enc->delay_kickoff = true;
  4601. kthread_queue_work(&event_thread->worker,
  4602. &sde_enc->esd_trigger_work);
  4603. kthread_flush_work(&sde_enc->esd_trigger_work);
  4604. }
  4605. /*
  4606. * panel may stop generating te signal (vsync) during esd failure. rsc
  4607. * hardware may hang without vsync. Avoid rsc hang by generating the
  4608. * vsync from watchdog timer instead of panel.
  4609. */
  4610. sde_encoder_helper_switch_vsync(enc, true);
  4611. if (!skip_pre_kickoff) {
  4612. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4613. sde_enc->delay_kickoff = false;
  4614. }
  4615. return 0;
  4616. }
  4617. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4618. {
  4619. struct sde_encoder_virt *sde_enc;
  4620. if (!encoder) {
  4621. SDE_ERROR("invalid drm enc\n");
  4622. return false;
  4623. }
  4624. sde_enc = to_sde_encoder_virt(encoder);
  4625. return sde_enc->recovery_events_enabled;
  4626. }
  4627. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4628. {
  4629. struct sde_encoder_virt *sde_enc;
  4630. if (!encoder) {
  4631. SDE_ERROR("invalid drm enc\n");
  4632. return;
  4633. }
  4634. sde_enc = to_sde_encoder_virt(encoder);
  4635. sde_enc->recovery_events_enabled = true;
  4636. }