sde_kms.c 130 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_fixed.h>
  22. #include <drm/drm_panel.h>
  23. #include <linux/debugfs.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/dma-buf.h>
  27. #include <linux/memblock.h>
  28. #include <linux/soc/qcom/panel_event_notifier.h>
  29. #include <drm/drm_atomic_uapi.h>
  30. #include <drm/drm_probe_helper.h>
  31. #include "msm_drv.h"
  32. #include "msm_mmu.h"
  33. #include "msm_gem.h"
  34. #include "dsi_display.h"
  35. #include "dsi_drm.h"
  36. #include "sde_wb.h"
  37. #include "dp_display.h"
  38. #include "dp_drm.h"
  39. #include "dp_mst_drm.h"
  40. #include "sde_kms.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_formats.h"
  43. #include "sde_hw_vbif.h"
  44. #include "sde_vbif.h"
  45. #include "sde_encoder.h"
  46. #include "sde_plane.h"
  47. #include "sde_crtc.h"
  48. #include "sde_color_processing.h"
  49. #include "sde_reg_dma.h"
  50. #include "sde_connector.h"
  51. #include "sde_vm.h"
  52. #include <linux/qcom_scm.h>
  53. #include <linux/qcom-iommu-util.h>
  54. #include "soc/qcom/secure_buffer.h"
  55. #include <linux/qtee_shmbridge.h>
  56. #ifdef CONFIG_DRM_SDE_VM
  57. #include <linux/gunyah/gh_irq_lend.h>
  58. #endif
  59. #define CREATE_TRACE_POINTS
  60. #include "sde_trace.h"
  61. /* defines for secure channel call */
  62. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  63. #define MDP_DEVICE_ID 0x1A
  64. #define DEMURA_REGION_NAME_MAX 32
  65. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  66. static const char * const iommu_ports[] = {
  67. "mdp_0",
  68. };
  69. /**
  70. * Controls size of event log buffer. Specified as a power of 2.
  71. */
  72. #define SDE_EVTLOG_SIZE 1024
  73. /*
  74. * To enable overall DRM driver logging
  75. * # echo 0x2 > /sys/module/drm/parameters/debug
  76. *
  77. * To enable DRM driver h/w logging
  78. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  79. *
  80. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  81. */
  82. #define SDE_DEBUGFS_DIR "msm_sde"
  83. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  84. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  85. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  86. /**
  87. * sdecustom - enable certain driver customizations for sde clients
  88. * Enabling this modifies the standard DRM behavior slightly and assumes
  89. * that the clients have specific knowledge about the modifications that
  90. * are involved, so don't enable this unless you know what you're doing.
  91. *
  92. * Parts of the driver that are affected by this setting may be located by
  93. * searching for invocations of the 'sde_is_custom_client()' function.
  94. *
  95. * This is disabled by default.
  96. */
  97. static bool sdecustom = true;
  98. module_param(sdecustom, bool, 0400);
  99. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  100. static int sde_kms_hw_init(struct msm_kms *kms);
  101. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  102. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  103. static int _sde_kms_register_events(struct msm_kms *kms,
  104. struct drm_mode_object *obj, u32 event, bool en);
  105. bool sde_is_custom_client(void)
  106. {
  107. return sdecustom;
  108. }
  109. #ifdef CONFIG_DEBUG_FS
  110. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  111. {
  112. struct msm_drm_private *priv;
  113. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  114. return NULL;
  115. priv = sde_kms->dev->dev_private;
  116. return priv->debug_root;
  117. }
  118. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  119. {
  120. void *p;
  121. int rc;
  122. void *debugfs_root;
  123. p = sde_hw_util_get_log_mask_ptr();
  124. if (!sde_kms || !p)
  125. return -EINVAL;
  126. debugfs_root = sde_debugfs_get_root(sde_kms);
  127. if (!debugfs_root)
  128. return -EINVAL;
  129. /* allow debugfs_root to be NULL */
  130. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  131. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  132. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  133. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  134. if (rc) {
  135. SDE_ERROR("failed to init perf %d\n", rc);
  136. return rc;
  137. }
  138. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  139. if (sde_kms->catalog->qdss_count)
  140. debugfs_create_u32("qdss", 0600, debugfs_root,
  141. (u32 *)&sde_kms->qdss_enabled);
  142. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  143. (u32 *)&sde_kms->pm_suspend_clk_dump);
  144. return 0;
  145. }
  146. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  147. {
  148. struct sde_kms *sde_kms = to_sde_kms(kms);
  149. /* don't need to NULL check debugfs_root */
  150. if (sde_kms) {
  151. sde_debugfs_vbif_destroy(sde_kms);
  152. sde_debugfs_core_irq_destroy(sde_kms);
  153. }
  154. }
  155. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  156. {
  157. int i;
  158. struct device *dev = sde_kms->dev->dev;
  159. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  160. for (i = 0; i < sde_kms->dsi_display_count; i++)
  161. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  162. return 0;
  163. }
  164. #else
  165. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  166. {
  167. return 0;
  168. }
  169. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  170. {
  171. }
  172. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  173. {
  174. return 0;
  175. }
  176. #endif
  177. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  178. struct drm_crtc *crtc)
  179. {
  180. struct drm_encoder *encoder;
  181. struct drm_device *dev;
  182. int ret;
  183. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  184. SDE_ERROR("invalid params\n");
  185. return;
  186. }
  187. if (!crtc->state->enable) {
  188. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  189. return;
  190. }
  191. if (!crtc->state->active) {
  192. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  193. return;
  194. }
  195. dev = crtc->dev;
  196. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  197. if (encoder->crtc != crtc)
  198. continue;
  199. /*
  200. * Video Mode - Wait for VSYNC
  201. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  202. * complete
  203. */
  204. SDE_EVT32_VERBOSE(DRMID(crtc));
  205. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  206. if (ret && ret != -EWOULDBLOCK) {
  207. SDE_ERROR(
  208. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  209. crtc->base.id, encoder->base.id, ret);
  210. break;
  211. }
  212. }
  213. }
  214. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  215. struct drm_crtc *crtc, bool enable)
  216. {
  217. struct drm_device *dev;
  218. struct msm_drm_private *priv;
  219. struct sde_mdss_cfg *sde_cfg;
  220. struct drm_plane *plane;
  221. int i, ret;
  222. dev = sde_kms->dev;
  223. priv = dev->dev_private;
  224. sde_cfg = sde_kms->catalog;
  225. ret = sde_vbif_halt_xin_mask(sde_kms,
  226. sde_cfg->sui_block_xin_mask, enable);
  227. if (ret) {
  228. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  229. return ret;
  230. }
  231. if (enable) {
  232. for (i = 0; i < priv->num_planes; i++) {
  233. plane = priv->planes[i];
  234. sde_plane_secure_ctrl_xin_client(plane, crtc);
  235. }
  236. }
  237. return 0;
  238. }
  239. /**
  240. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  241. * @sde_kms: Pointer to sde_kms struct
  242. * @vimd: switch the stage 2 translation to this VMID
  243. */
  244. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  245. {
  246. struct device dummy = {};
  247. dma_addr_t dma_handle;
  248. uint32_t num_sids;
  249. uint32_t *sec_sid;
  250. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  251. int ret = 0, i;
  252. struct qtee_shm shm;
  253. bool qtee_en = qtee_shmbridge_is_enabled();
  254. phys_addr_t mem_addr;
  255. u64 mem_size;
  256. num_sids = sde_cfg->sec_sid_mask_count;
  257. if (!num_sids) {
  258. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  259. return -EINVAL;
  260. }
  261. if (qtee_en) {
  262. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  263. &shm);
  264. if (ret)
  265. return -ENOMEM;
  266. sec_sid = (uint32_t *) shm.vaddr;
  267. mem_addr = shm.paddr;
  268. /**
  269. * SMMUSecureModeSwitch requires the size to be number of SID's
  270. * but shm allocates size in pages. Modify the args as per
  271. * client requirement.
  272. */
  273. mem_size = sizeof(uint32_t) * num_sids;
  274. } else {
  275. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  276. if (!sec_sid)
  277. return -ENOMEM;
  278. mem_addr = virt_to_phys(sec_sid);
  279. mem_size = sizeof(uint32_t) * num_sids;
  280. }
  281. for (i = 0; i < num_sids; i++) {
  282. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  283. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  284. }
  285. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  286. if (ret) {
  287. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  288. goto map_error;
  289. }
  290. set_dma_ops(&dummy, NULL);
  291. dma_handle = dma_map_single(&dummy, sec_sid,
  292. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  293. if (dma_mapping_error(&dummy, dma_handle)) {
  294. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  295. vmid);
  296. goto map_error;
  297. }
  298. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  299. vmid, num_sids, qtee_en);
  300. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  301. mem_size, vmid);
  302. if (ret)
  303. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  304. vmid, ret);
  305. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  306. vmid, qtee_en, num_sids, ret);
  307. dma_unmap_single(&dummy, dma_handle,
  308. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  309. map_error:
  310. if (qtee_en)
  311. qtee_shmbridge_free_shm(&shm);
  312. else
  313. kfree(sec_sid);
  314. return ret;
  315. }
  316. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  317. {
  318. u32 ret;
  319. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  320. return 0;
  321. /* detach_all_contexts */
  322. ret = sde_kms_mmu_detach(sde_kms, false);
  323. if (ret) {
  324. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  325. goto mmu_error;
  326. }
  327. ret = _sde_kms_scm_call(sde_kms, vmid);
  328. if (ret) {
  329. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  330. goto scm_error;
  331. }
  332. return 0;
  333. scm_error:
  334. sde_kms_mmu_attach(sde_kms, false);
  335. mmu_error:
  336. atomic_dec(&sde_kms->detach_all_cb);
  337. return ret;
  338. }
  339. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  340. u32 old_vmid)
  341. {
  342. u32 ret;
  343. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  344. return 0;
  345. ret = _sde_kms_scm_call(sde_kms, vmid);
  346. if (ret) {
  347. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  348. goto scm_error;
  349. }
  350. /* attach_all_contexts */
  351. ret = sde_kms_mmu_attach(sde_kms, false);
  352. if (ret) {
  353. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  354. goto mmu_error;
  355. }
  356. return 0;
  357. mmu_error:
  358. _sde_kms_scm_call(sde_kms, old_vmid);
  359. scm_error:
  360. atomic_inc(&sde_kms->detach_all_cb);
  361. return ret;
  362. }
  363. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  364. {
  365. u32 ret;
  366. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  367. return 0;
  368. /* detach secure_context */
  369. ret = sde_kms_mmu_detach(sde_kms, true);
  370. if (ret) {
  371. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  372. goto mmu_error;
  373. }
  374. ret = _sde_kms_scm_call(sde_kms, vmid);
  375. if (ret) {
  376. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  377. goto scm_error;
  378. }
  379. return 0;
  380. scm_error:
  381. sde_kms_mmu_attach(sde_kms, true);
  382. mmu_error:
  383. atomic_dec(&sde_kms->detach_sec_cb);
  384. return ret;
  385. }
  386. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  387. u32 old_vmid)
  388. {
  389. u32 ret;
  390. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  391. return 0;
  392. ret = _sde_kms_scm_call(sde_kms, vmid);
  393. if (ret) {
  394. goto scm_error;
  395. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  396. }
  397. ret = sde_kms_mmu_attach(sde_kms, true);
  398. if (ret) {
  399. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  400. goto mmu_error;
  401. }
  402. return 0;
  403. mmu_error:
  404. _sde_kms_scm_call(sde_kms, old_vmid);
  405. scm_error:
  406. atomic_inc(&sde_kms->detach_sec_cb);
  407. return ret;
  408. }
  409. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  410. struct drm_crtc *crtc, bool enable)
  411. {
  412. int ret;
  413. if (enable) {
  414. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  415. if (ret < 0) {
  416. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  417. return ret;
  418. }
  419. sde_crtc_misr_setup(crtc, true, 1);
  420. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  421. if (ret) {
  422. sde_crtc_misr_setup(crtc, false, 0);
  423. pm_runtime_put_sync(sde_kms->dev->dev);
  424. return ret;
  425. }
  426. } else {
  427. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  428. sde_crtc_misr_setup(crtc, false, 0);
  429. pm_runtime_put_sync(sde_kms->dev->dev);
  430. }
  431. return 0;
  432. }
  433. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  434. bool post_commit)
  435. {
  436. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  437. int old_smmu_state = smmu_state->state;
  438. int ret = 0;
  439. u32 vmid;
  440. if (!sde_kms || !crtc) {
  441. SDE_ERROR("invalid argument(s)\n");
  442. return -EINVAL;
  443. }
  444. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  445. post_commit, smmu_state->sui_misr_state,
  446. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  447. if ((!smmu_state->transition_type) ||
  448. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  449. /* Bail out */
  450. return 0;
  451. /* enable sui misr if requested, before the transition */
  452. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  453. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  454. if (ret) {
  455. smmu_state->sui_misr_state = NONE;
  456. goto end;
  457. }
  458. }
  459. mutex_lock(&sde_kms->secure_transition_lock);
  460. switch (smmu_state->state) {
  461. case DETACH_ALL_REQ:
  462. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  463. if (!ret)
  464. smmu_state->state = DETACHED;
  465. break;
  466. case ATTACH_ALL_REQ:
  467. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  468. VMID_CP_SEC_DISPLAY);
  469. if (!ret) {
  470. smmu_state->state = ATTACHED;
  471. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  472. }
  473. break;
  474. case DETACH_SEC_REQ:
  475. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  476. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  477. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  478. if (!ret)
  479. smmu_state->state = DETACHED_SEC;
  480. break;
  481. case ATTACH_SEC_REQ:
  482. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  483. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  484. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  485. if (!ret) {
  486. smmu_state->state = ATTACHED;
  487. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  488. }
  489. break;
  490. default:
  491. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  492. DRMID(crtc), smmu_state->state,
  493. smmu_state->transition_type);
  494. ret = -EINVAL;
  495. break;
  496. }
  497. mutex_unlock(&sde_kms->secure_transition_lock);
  498. /* disable sui misr if requested, after the transition */
  499. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  500. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  501. if (ret)
  502. goto end;
  503. }
  504. end:
  505. smmu_state->transition_error = false;
  506. if (ret) {
  507. smmu_state->transition_error = true;
  508. SDE_ERROR(
  509. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  510. DRMID(crtc), old_smmu_state, smmu_state->state,
  511. smmu_state->secure_level, ret);
  512. smmu_state->state = smmu_state->prev_state;
  513. smmu_state->secure_level = smmu_state->prev_secure_level;
  514. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  515. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  516. }
  517. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  518. DRMID(crtc), old_smmu_state, smmu_state->state,
  519. smmu_state->secure_level, ret);
  520. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  521. smmu_state->transition_type,
  522. smmu_state->transition_error,
  523. smmu_state->secure_level, smmu_state->prev_secure_level,
  524. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  525. smmu_state->sui_misr_state = NONE;
  526. smmu_state->transition_type = NONE;
  527. return ret;
  528. }
  529. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  530. struct drm_atomic_state *state)
  531. {
  532. struct drm_crtc *crtc;
  533. struct drm_crtc_state *old_crtc_state;
  534. struct drm_plane_state *old_plane_state, *new_plane_state;
  535. struct drm_plane *plane;
  536. struct drm_plane_state *plane_state;
  537. struct sde_kms *sde_kms = to_sde_kms(kms);
  538. struct drm_device *dev = sde_kms->dev;
  539. int i, ops = 0, ret = 0;
  540. bool old_valid_fb = false;
  541. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  542. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  543. if (!crtc->state || !crtc->state->active)
  544. continue;
  545. /*
  546. * It is safe to assume only one active crtc,
  547. * and compatible translation modes on the
  548. * planes staged on this crtc.
  549. * otherwise validation would have failed.
  550. * For this CRTC,
  551. */
  552. /*
  553. * 1. Check if old state on the CRTC has planes
  554. * staged with valid fbs
  555. */
  556. for_each_old_plane_in_state(state, plane, plane_state, i) {
  557. if (!plane_state->crtc)
  558. continue;
  559. if (plane_state->fb) {
  560. old_valid_fb = true;
  561. break;
  562. }
  563. }
  564. /*
  565. * 2.Get the operations needed to be performed before
  566. * secure transition can be initiated.
  567. */
  568. ops = sde_crtc_get_secure_transition_ops(crtc,
  569. old_crtc_state, old_valid_fb);
  570. if (ops < 0) {
  571. SDE_ERROR("invalid secure operations %x\n", ops);
  572. return ops;
  573. }
  574. if (!ops) {
  575. smmu_state->transition_error = false;
  576. goto no_ops;
  577. }
  578. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  579. crtc->base.id, ops, crtc->state);
  580. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  581. /* 3. Perform operations needed for secure transition */
  582. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  583. SDE_DEBUG("wait_for_transfer_done\n");
  584. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  585. }
  586. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  587. SDE_DEBUG("cleanup planes\n");
  588. drm_atomic_helper_cleanup_planes(dev, state);
  589. for_each_oldnew_plane_in_state(state, plane,
  590. old_plane_state, new_plane_state, i)
  591. sde_plane_destroy_fb(old_plane_state);
  592. }
  593. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  594. SDE_DEBUG("secure ctrl\n");
  595. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  596. }
  597. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  598. SDE_DEBUG("prepare planes %d",
  599. crtc->state->plane_mask);
  600. drm_atomic_crtc_for_each_plane(plane,
  601. crtc) {
  602. const struct drm_plane_helper_funcs *funcs;
  603. plane_state = plane->state;
  604. funcs = plane->helper_private;
  605. SDE_DEBUG("psde:%d FB[%u]\n",
  606. plane->base.id,
  607. plane->fb->base.id);
  608. if (!funcs)
  609. continue;
  610. if (funcs->prepare_fb(plane, plane_state)) {
  611. ret = funcs->prepare_fb(plane,
  612. plane_state);
  613. if (ret)
  614. return ret;
  615. }
  616. }
  617. }
  618. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  619. SDE_DEBUG("secure operations completed\n");
  620. }
  621. no_ops:
  622. return 0;
  623. }
  624. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  625. unsigned int splash_buffer_size,
  626. unsigned int ramdump_base,
  627. unsigned int ramdump_buffer_size)
  628. {
  629. unsigned long pfn_start, pfn_end, pfn_idx;
  630. int ret = 0;
  631. if (!mem_addr || !splash_buffer_size) {
  632. SDE_ERROR("invalid params\n");
  633. return -EINVAL;
  634. }
  635. /* leave ramdump memory only if base address matches */
  636. if (ramdump_base == mem_addr &&
  637. ramdump_buffer_size <= splash_buffer_size) {
  638. mem_addr += ramdump_buffer_size;
  639. splash_buffer_size -= ramdump_buffer_size;
  640. }
  641. pfn_start = mem_addr >> PAGE_SHIFT;
  642. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  643. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  644. free_reserved_page(pfn_to_page(pfn_idx));
  645. return ret;
  646. }
  647. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  648. struct sde_splash_mem *splash)
  649. {
  650. struct msm_mmu *mmu = NULL;
  651. int ret = 0;
  652. if (!sde_kms->aspace[0]) {
  653. SDE_ERROR("aspace not found for sde kms node\n");
  654. return -EINVAL;
  655. }
  656. mmu = sde_kms->aspace[0]->mmu;
  657. if (!mmu) {
  658. SDE_ERROR("mmu not found for aspace\n");
  659. return -EINVAL;
  660. }
  661. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  662. SDE_ERROR("invalid input params for map\n");
  663. return -EINVAL;
  664. }
  665. if (!splash->ref_cnt) {
  666. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  667. splash->splash_buf_base,
  668. splash->splash_buf_size,
  669. IOMMU_READ | IOMMU_NOEXEC);
  670. if (ret)
  671. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  672. }
  673. splash->ref_cnt++;
  674. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  675. splash->splash_buf_base,
  676. splash->splash_buf_size,
  677. splash->ref_cnt);
  678. return ret;
  679. }
  680. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  681. {
  682. int i = 0;
  683. int ret = 0;
  684. struct sde_splash_mem *region;
  685. if (!sde_kms)
  686. return -EINVAL;
  687. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  688. region = sde_kms->splash_data.splash_display[i].splash;
  689. ret = _sde_kms_splash_mem_get(sde_kms, region);
  690. if (ret)
  691. return ret;
  692. /* Demura is optional and need not exist */
  693. region = sde_kms->splash_data.splash_display[i].demura;
  694. if (region) {
  695. ret = _sde_kms_splash_mem_get(sde_kms, region);
  696. if (ret)
  697. return ret;
  698. }
  699. }
  700. return ret;
  701. }
  702. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  703. struct sde_splash_mem *splash)
  704. {
  705. struct msm_mmu *mmu = NULL;
  706. int rc = 0;
  707. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  708. SDE_ERROR("invalid params\n");
  709. return -EINVAL;
  710. }
  711. mmu = sde_kms->aspace[0]->mmu;
  712. if (!splash || !splash->ref_cnt ||
  713. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  714. return -EINVAL;
  715. splash->ref_cnt--;
  716. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  717. splash->splash_buf_base, splash->ref_cnt);
  718. if (!splash->ref_cnt) {
  719. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  720. splash->splash_buf_size);
  721. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  722. splash->splash_buf_size, splash->ramdump_base,
  723. splash->ramdump_size);
  724. splash->splash_buf_base = 0;
  725. splash->splash_buf_size = 0;
  726. }
  727. return rc;
  728. }
  729. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  730. {
  731. int i = 0;
  732. int ret = 0, failure = 0;
  733. struct sde_splash_mem *region;
  734. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  735. return -EINVAL;
  736. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  737. region = sde_kms->splash_data.splash_display[i].splash;
  738. ret = _sde_kms_splash_mem_put(sde_kms, region);
  739. if (ret) {
  740. failure = 1;
  741. pr_err("Error unmapping splash mem for display %d\n",
  742. i);
  743. }
  744. /* Demura is optional and need not exist */
  745. region = sde_kms->splash_data.splash_display[i].demura;
  746. if (region) {
  747. ret = _sde_kms_splash_mem_put(sde_kms, region);
  748. if (ret) {
  749. failure = 1;
  750. pr_err("Error unmapping demura mem for display %d\n",
  751. i);
  752. }
  753. }
  754. }
  755. if (failure)
  756. ret = -EINVAL;
  757. return ret;
  758. }
  759. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  760. struct drm_connector_state *conn_state)
  761. {
  762. int lp_mode, blank;
  763. if (crtc_state->active)
  764. lp_mode = sde_connector_get_property(conn_state,
  765. CONNECTOR_PROP_LP);
  766. else
  767. lp_mode = SDE_MODE_DPMS_OFF;
  768. switch (lp_mode) {
  769. case SDE_MODE_DPMS_ON:
  770. blank = DRM_PANEL_EVENT_UNBLANK;
  771. break;
  772. case SDE_MODE_DPMS_LP1:
  773. case SDE_MODE_DPMS_LP2:
  774. blank = DRM_PANEL_EVENT_BLANK_LP;
  775. break;
  776. case SDE_MODE_DPMS_OFF:
  777. default:
  778. blank = DRM_PANEL_EVENT_BLANK;
  779. break;
  780. }
  781. return blank;
  782. }
  783. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  784. bool is_pre_commit)
  785. {
  786. struct panel_event_notification notification;
  787. struct drm_connector *connector;
  788. struct drm_connector_state *old_conn_state;
  789. struct drm_crtc_state *old_crtc_state;
  790. struct drm_crtc *crtc;
  791. struct sde_connector *c_conn;
  792. int i, old_mode, new_mode, old_fps, new_fps;
  793. enum panel_event_notifier_tag panel_type;
  794. for_each_old_connector_in_state(old_state, connector,
  795. old_conn_state, i) {
  796. crtc = connector->state->crtc ? connector->state->crtc :
  797. old_conn_state->crtc;
  798. if (!crtc)
  799. continue;
  800. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  801. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  802. if (old_conn_state->crtc) {
  803. old_crtc_state = drm_atomic_get_existing_crtc_state(
  804. old_state, old_conn_state->crtc);
  805. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  806. old_mode = _sde_kms_get_blank(old_crtc_state,
  807. old_conn_state);
  808. } else {
  809. old_fps = 0;
  810. old_mode = DRM_PANEL_EVENT_BLANK;
  811. }
  812. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  813. c_conn = to_sde_connector(connector);
  814. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  815. c_conn->panel, crtc->state->active,
  816. old_conn_state->crtc);
  817. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  818. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  819. /* If suspend resume and fps change are happening
  820. * at the same time, give preference to power mode
  821. * changes rather than fps change.
  822. */
  823. if ((old_mode == new_mode) && (old_fps != new_fps))
  824. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  825. if (!c_conn->panel)
  826. continue;
  827. panel_type = sde_encoder_is_primary_display(
  828. connector->encoder) ?
  829. PANEL_EVENT_NOTIFICATION_PRIMARY :
  830. PANEL_EVENT_NOTIFICATION_SECONDARY;
  831. notification.notif_type = new_mode;
  832. notification.panel = c_conn->panel;
  833. notification.notif_data.old_fps = old_fps;
  834. notification.notif_data.new_fps = new_fps;
  835. notification.notif_data.early_trigger = is_pre_commit;
  836. panel_event_notification_trigger(panel_type,
  837. &notification);
  838. }
  839. }
  840. }
  841. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  842. struct drm_atomic_state *state)
  843. {
  844. int i;
  845. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  846. struct drm_crtc *crtc, *vm_crtc = NULL;
  847. struct drm_crtc_state *new_cstate, *old_cstate;
  848. struct sde_crtc_state *vm_cstate;
  849. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  850. if (!new_cstate->active && !old_cstate->active)
  851. continue;
  852. vm_cstate = to_sde_crtc_state(new_cstate);
  853. vm_req = sde_crtc_get_property(vm_cstate,
  854. CRTC_PROP_VM_REQ_STATE);
  855. if (vm_req != VM_REQ_NONE) {
  856. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  857. vm_req, crtc->base.id);
  858. vm_crtc = crtc;
  859. break;
  860. }
  861. }
  862. return vm_crtc;
  863. }
  864. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  865. struct drm_atomic_state *state)
  866. {
  867. struct drm_device *ddev;
  868. struct drm_crtc *crtc;
  869. struct drm_crtc_state *new_cstate;
  870. struct drm_encoder *encoder;
  871. struct drm_connector *connector;
  872. struct sde_vm_ops *vm_ops;
  873. struct sde_crtc_state *cstate;
  874. struct drm_connector_list_iter iter;
  875. enum sde_crtc_vm_req vm_req;
  876. int rc = 0;
  877. ddev = sde_kms->dev;
  878. vm_ops = sde_vm_get_ops(sde_kms);
  879. if (!vm_ops)
  880. return -EINVAL;
  881. crtc = sde_kms_vm_get_vm_crtc(state);
  882. if (!crtc)
  883. return 0;
  884. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  885. cstate = to_sde_crtc_state(new_cstate);
  886. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  887. if (vm_req != VM_REQ_ACQUIRE)
  888. return 0;
  889. /* enable MDSS irq line */
  890. sde_irq_update(&sde_kms->base, true);
  891. /* clear the stale IRQ status bits */
  892. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  893. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  894. /* enable the display path IRQ's */
  895. drm_for_each_encoder_mask(encoder, crtc->dev,
  896. crtc->state->encoder_mask) {
  897. if (sde_encoder_in_clone_mode(encoder))
  898. continue;
  899. sde_encoder_irq_control(encoder, true);
  900. }
  901. /* Schedule ESD work */
  902. drm_connector_list_iter_begin(ddev, &iter);
  903. drm_for_each_connector_iter(connector, &iter)
  904. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  905. sde_connector_schedule_status_work(connector, true);
  906. drm_connector_list_iter_end(&iter);
  907. /* enable vblank events */
  908. drm_crtc_vblank_on(crtc);
  909. sde_dbg_set_hw_ownership_status(true);
  910. /* handle non-SDE pre_acquire */
  911. if (vm_ops->vm_client_post_acquire)
  912. rc = vm_ops->vm_client_post_acquire(sde_kms);
  913. return rc;
  914. }
  915. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  916. struct drm_atomic_state *state)
  917. {
  918. struct drm_device *ddev;
  919. struct drm_plane *plane;
  920. struct drm_crtc *crtc;
  921. struct drm_crtc_state *new_cstate;
  922. struct sde_crtc_state *cstate;
  923. enum sde_crtc_vm_req vm_req;
  924. ddev = sde_kms->dev;
  925. crtc = sde_kms_vm_get_vm_crtc(state);
  926. if (!crtc)
  927. return 0;
  928. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  929. cstate = to_sde_crtc_state(new_cstate);
  930. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  931. if (vm_req != VM_REQ_ACQUIRE)
  932. return 0;
  933. /* Clear the stale IRQ status bits */
  934. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  935. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  936. /* Program the SID's for the trusted VM */
  937. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  938. sde_plane_set_sid(plane, 1);
  939. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  940. sde_dbg_set_hw_ownership_status(true);
  941. return 0;
  942. }
  943. static void sde_kms_prepare_commit(struct msm_kms *kms,
  944. struct drm_atomic_state *state)
  945. {
  946. struct sde_kms *sde_kms;
  947. struct msm_drm_private *priv;
  948. struct drm_device *dev;
  949. struct drm_encoder *encoder;
  950. struct drm_crtc *crtc;
  951. struct drm_crtc_state *cstate;
  952. struct sde_vm_ops *vm_ops;
  953. int i, rc;
  954. if (!kms)
  955. return;
  956. sde_kms = to_sde_kms(kms);
  957. dev = sde_kms->dev;
  958. if (!dev || !dev->dev_private)
  959. return;
  960. priv = dev->dev_private;
  961. SDE_ATRACE_BEGIN("prepare_commit");
  962. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  963. if (rc < 0) {
  964. SDE_ERROR("failed to enable power resources %d\n", rc);
  965. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  966. goto end;
  967. }
  968. if (sde_kms->first_kickoff) {
  969. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  970. sde_kms->first_kickoff = false;
  971. }
  972. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  973. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  974. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  975. SDE_ERROR("crtc:%d, initiating hw reset\n",
  976. DRMID(crtc));
  977. sde_encoder_needs_hw_reset(encoder);
  978. sde_crtc_set_needs_hw_reset(crtc);
  979. }
  980. }
  981. }
  982. /*
  983. * NOTE: for secure use cases we want to apply the new HW
  984. * configuration only after completing preparation for secure
  985. * transitions prepare below if any transtions is required.
  986. */
  987. sde_kms_prepare_secure_transition(kms, state);
  988. vm_ops = sde_vm_get_ops(sde_kms);
  989. if (!vm_ops)
  990. goto end_vm;
  991. if (vm_ops->vm_prepare_commit)
  992. vm_ops->vm_prepare_commit(sde_kms, state);
  993. end_vm:
  994. _sde_kms_drm_check_dpms(state, true);
  995. end:
  996. SDE_ATRACE_END("prepare_commit");
  997. }
  998. static void sde_kms_commit(struct msm_kms *kms,
  999. struct drm_atomic_state *old_state)
  1000. {
  1001. struct sde_kms *sde_kms;
  1002. struct drm_crtc *crtc;
  1003. struct drm_crtc_state *old_crtc_state;
  1004. int i;
  1005. if (!kms || !old_state)
  1006. return;
  1007. sde_kms = to_sde_kms(kms);
  1008. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1009. SDE_ERROR("power resource is not enabled\n");
  1010. return;
  1011. }
  1012. SDE_ATRACE_BEGIN("sde_kms_commit");
  1013. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1014. if (crtc->state->active) {
  1015. SDE_EVT32(DRMID(crtc), old_state);
  1016. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1017. }
  1018. }
  1019. SDE_ATRACE_END("sde_kms_commit");
  1020. }
  1021. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1022. struct sde_splash_display *splash_display)
  1023. {
  1024. if (!sde_kms || !splash_display ||
  1025. !sde_kms->splash_data.num_splash_displays)
  1026. return;
  1027. if (sde_kms->splash_data.num_splash_regions) {
  1028. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1029. if (splash_display->demura)
  1030. _sde_kms_splash_mem_put(sde_kms,
  1031. splash_display->demura);
  1032. }
  1033. sde_kms->splash_data.num_splash_displays--;
  1034. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1035. sde_kms->splash_data.num_splash_displays);
  1036. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1037. }
  1038. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1039. struct drm_crtc *crtc)
  1040. {
  1041. struct msm_drm_private *priv;
  1042. struct sde_splash_display *splash_display;
  1043. int i;
  1044. if (!sde_kms || !crtc)
  1045. return;
  1046. priv = sde_kms->dev->dev_private;
  1047. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1048. return;
  1049. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1050. sde_kms->splash_data.num_splash_displays);
  1051. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1052. splash_display = &sde_kms->splash_data.splash_display[i];
  1053. if (splash_display->encoder &&
  1054. crtc == splash_display->encoder->crtc)
  1055. break;
  1056. }
  1057. if (i >= MAX_DSI_DISPLAYS)
  1058. return;
  1059. if (splash_display->cont_splash_enabled) {
  1060. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1061. splash_display, false);
  1062. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1063. }
  1064. /* remove the votes if all displays are done with splash */
  1065. if (!sde_kms->splash_data.num_splash_displays) {
  1066. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1067. sde_power_data_bus_set_quota(&priv->phandle, i,
  1068. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1069. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1070. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1071. pm_runtime_put_sync(sde_kms->dev->dev);
  1072. }
  1073. }
  1074. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1075. {
  1076. struct drm_connector *connector;
  1077. struct drm_connector_list_iter iter;
  1078. struct drm_encoder *encoder;
  1079. /* Cancel CRTC work */
  1080. sde_crtc_cancel_delayed_work(crtc);
  1081. /* Cancel ESD work */
  1082. drm_connector_list_iter_begin(crtc->dev, &iter);
  1083. drm_for_each_connector_iter(connector, &iter)
  1084. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1085. sde_connector_schedule_status_work(connector, false);
  1086. drm_connector_list_iter_end(&iter);
  1087. /* Cancel Idle-PC work */
  1088. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1089. if (sde_encoder_in_clone_mode(encoder))
  1090. continue;
  1091. sde_encoder_cancel_delayed_work(encoder);
  1092. }
  1093. }
  1094. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1095. struct drm_atomic_state *state, bool is_primary)
  1096. {
  1097. struct drm_crtc *crtc;
  1098. struct drm_encoder *encoder;
  1099. int rc = 0;
  1100. crtc = sde_kms_vm_get_vm_crtc(state);
  1101. if (!crtc)
  1102. return 0;
  1103. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1104. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1105. sde_kms_cancel_delayed_work(crtc);
  1106. /* disable SDE irq's */
  1107. drm_for_each_encoder_mask(encoder, crtc->dev,
  1108. crtc->state->encoder_mask) {
  1109. if (sde_encoder_in_clone_mode(encoder))
  1110. continue;
  1111. sde_encoder_irq_control(encoder, false);
  1112. }
  1113. if (is_primary) {
  1114. /* disable IRQ line */
  1115. sde_irq_update(&sde_kms->base, false);
  1116. /* disable vblank events */
  1117. drm_crtc_vblank_off(crtc);
  1118. /* reset sw state */
  1119. sde_crtc_reset_sw_state(crtc);
  1120. }
  1121. sde_dbg_set_hw_ownership_status(false);
  1122. return rc;
  1123. }
  1124. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1125. struct drm_atomic_state *state)
  1126. {
  1127. struct sde_vm_ops *vm_ops;
  1128. struct drm_device *ddev;
  1129. struct drm_crtc *crtc;
  1130. struct drm_plane *plane;
  1131. struct sde_crtc_state *cstate;
  1132. struct drm_crtc_state *new_cstate;
  1133. enum sde_crtc_vm_req vm_req;
  1134. int rc = 0;
  1135. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1136. return -EINVAL;
  1137. vm_ops = sde_vm_get_ops(sde_kms);
  1138. ddev = sde_kms->dev;
  1139. crtc = sde_kms_vm_get_vm_crtc(state);
  1140. if (!crtc)
  1141. return 0;
  1142. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1143. cstate = to_sde_crtc_state(new_cstate);
  1144. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1145. if (vm_req != VM_REQ_RELEASE)
  1146. return 0;
  1147. sde_kms_vm_pre_release(sde_kms, state, false);
  1148. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1149. sde_plane_set_sid(plane, 0);
  1150. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1151. sde_vm_lock(sde_kms);
  1152. if (vm_ops->vm_release)
  1153. rc = vm_ops->vm_release(sde_kms);
  1154. sde_vm_unlock(sde_kms);
  1155. return rc;
  1156. }
  1157. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1158. struct drm_atomic_state *state)
  1159. {
  1160. struct sde_vm_ops *vm_ops;
  1161. struct sde_crtc_state *cstate;
  1162. struct drm_crtc *crtc;
  1163. struct drm_crtc_state *new_cstate;
  1164. enum sde_crtc_vm_req vm_req;
  1165. int rc = 0;
  1166. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1167. return -EINVAL;
  1168. vm_ops = sde_vm_get_ops(sde_kms);
  1169. crtc = sde_kms_vm_get_vm_crtc(state);
  1170. if (!crtc)
  1171. return 0;
  1172. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1173. cstate = to_sde_crtc_state(new_cstate);
  1174. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1175. if (vm_req != VM_REQ_RELEASE)
  1176. return 0;
  1177. /* handle SDE pre-release */
  1178. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1179. if (rc) {
  1180. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1181. goto exit;
  1182. }
  1183. /* properly handoff color processing features */
  1184. sde_cp_crtc_vm_primary_handoff(crtc);
  1185. /* handle non-SDE clients pre-release */
  1186. if (vm_ops->vm_client_pre_release) {
  1187. rc = vm_ops->vm_client_pre_release(sde_kms);
  1188. if (rc) {
  1189. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1190. rc);
  1191. goto exit;
  1192. }
  1193. }
  1194. sde_vm_lock(sde_kms);
  1195. /* release HW */
  1196. if (vm_ops->vm_release) {
  1197. rc = vm_ops->vm_release(sde_kms);
  1198. if (rc)
  1199. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1200. }
  1201. sde_vm_unlock(sde_kms);
  1202. _sde_crtc_vm_release_notify(crtc);
  1203. exit:
  1204. return rc;
  1205. }
  1206. static void sde_kms_complete_commit(struct msm_kms *kms,
  1207. struct drm_atomic_state *old_state)
  1208. {
  1209. struct sde_kms *sde_kms;
  1210. struct msm_drm_private *priv;
  1211. struct drm_crtc *crtc;
  1212. struct drm_crtc_state *old_crtc_state;
  1213. struct drm_connector *connector;
  1214. struct drm_connector_state *old_conn_state;
  1215. struct msm_display_conn_params params;
  1216. struct sde_vm_ops *vm_ops;
  1217. int i, rc = 0;
  1218. if (!kms || !old_state)
  1219. return;
  1220. sde_kms = to_sde_kms(kms);
  1221. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1222. return;
  1223. priv = sde_kms->dev->dev_private;
  1224. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1225. SDE_ERROR("power resource is not enabled\n");
  1226. return;
  1227. }
  1228. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1229. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1230. sde_crtc_complete_commit(crtc, old_crtc_state);
  1231. /* complete secure transitions if any */
  1232. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1233. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1234. }
  1235. for_each_old_connector_in_state(old_state, connector,
  1236. old_conn_state, i) {
  1237. struct sde_connector *c_conn;
  1238. c_conn = to_sde_connector(connector);
  1239. if (!c_conn->ops.post_kickoff)
  1240. continue;
  1241. memset(&params, 0, sizeof(params));
  1242. sde_connector_complete_qsync_commit(connector, &params);
  1243. rc = c_conn->ops.post_kickoff(connector, &params);
  1244. if (rc) {
  1245. pr_err("Connector Post kickoff failed rc=%d\n",
  1246. rc);
  1247. }
  1248. }
  1249. vm_ops = sde_vm_get_ops(sde_kms);
  1250. if (vm_ops && vm_ops->vm_post_commit) {
  1251. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1252. if (rc)
  1253. SDE_ERROR("vm post commit failed, rc = %d\n",
  1254. rc);
  1255. }
  1256. _sde_kms_drm_check_dpms(old_state, false);
  1257. pm_runtime_put_sync(sde_kms->dev->dev);
  1258. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1259. _sde_kms_release_splash_resource(sde_kms, crtc);
  1260. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1261. SDE_ATRACE_END("sde_kms_complete_commit");
  1262. }
  1263. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1264. struct drm_crtc *crtc)
  1265. {
  1266. struct drm_encoder *encoder;
  1267. struct drm_device *dev;
  1268. int ret;
  1269. bool cwb_disabling;
  1270. if (!kms || !crtc || !crtc->state) {
  1271. SDE_ERROR("invalid params\n");
  1272. return;
  1273. }
  1274. dev = crtc->dev;
  1275. if (!crtc->state->enable) {
  1276. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1277. return;
  1278. }
  1279. if (!crtc->state->active) {
  1280. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1281. return;
  1282. }
  1283. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1284. SDE_ERROR("power resource is not enabled\n");
  1285. return;
  1286. }
  1287. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1288. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1289. cwb_disabling = false;
  1290. if (encoder->crtc != crtc) {
  1291. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1292. crtc);
  1293. if (!cwb_disabling)
  1294. continue;
  1295. }
  1296. /*
  1297. * Wait for post-flush if necessary to delay before
  1298. * plane_cleanup. For example, wait for vsync in case of video
  1299. * mode panels. This may be a no-op for command mode panels.
  1300. */
  1301. SDE_EVT32_VERBOSE(DRMID(crtc));
  1302. ret = sde_encoder_wait_for_event(encoder, cwb_disabling ?
  1303. MSM_ENC_TX_COMPLETE : MSM_ENC_COMMIT_DONE);
  1304. if (ret && ret != -EWOULDBLOCK) {
  1305. SDE_ERROR("wait for commit done returned %d\n", ret);
  1306. sde_crtc_request_frame_reset(crtc, encoder);
  1307. break;
  1308. }
  1309. sde_crtc_complete_flip(crtc, NULL);
  1310. if (cwb_disabling)
  1311. sde_encoder_virt_reset(encoder);
  1312. }
  1313. sde_crtc_static_cache_read_kickoff(crtc);
  1314. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1315. }
  1316. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1317. struct drm_atomic_state *old_state)
  1318. {
  1319. struct drm_crtc *crtc;
  1320. struct drm_crtc_state *old_crtc_state;
  1321. int i;
  1322. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1323. SDE_ERROR("invalid argument(s)\n");
  1324. return;
  1325. }
  1326. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1327. /* old_state actually contains updated crtc pointers */
  1328. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1329. if (crtc->state->active || crtc->state->active_changed)
  1330. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1331. }
  1332. SDE_ATRACE_END("sde_kms_prepare_fence");
  1333. }
  1334. /**
  1335. * _sde_kms_get_displays - query for underlying display handles and cache them
  1336. * @sde_kms: Pointer to sde kms structure
  1337. * Returns: Zero on success
  1338. */
  1339. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1340. {
  1341. int rc = -ENOMEM;
  1342. if (!sde_kms) {
  1343. SDE_ERROR("invalid sde kms\n");
  1344. return -EINVAL;
  1345. }
  1346. /* dsi */
  1347. sde_kms->dsi_displays = NULL;
  1348. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1349. if (sde_kms->dsi_display_count) {
  1350. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1351. sizeof(void *),
  1352. GFP_KERNEL);
  1353. if (!sde_kms->dsi_displays) {
  1354. SDE_ERROR("failed to allocate dsi displays\n");
  1355. goto exit_deinit_dsi;
  1356. }
  1357. sde_kms->dsi_display_count =
  1358. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1359. sde_kms->dsi_display_count);
  1360. }
  1361. /* wb */
  1362. sde_kms->wb_displays = NULL;
  1363. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1364. if (sde_kms->wb_display_count) {
  1365. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1366. sizeof(void *),
  1367. GFP_KERNEL);
  1368. if (!sde_kms->wb_displays) {
  1369. SDE_ERROR("failed to allocate wb displays\n");
  1370. goto exit_deinit_wb;
  1371. }
  1372. sde_kms->wb_display_count =
  1373. wb_display_get_displays(sde_kms->wb_displays,
  1374. sde_kms->wb_display_count);
  1375. }
  1376. /* dp */
  1377. sde_kms->dp_displays = NULL;
  1378. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1379. if (sde_kms->dp_display_count) {
  1380. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1381. sizeof(void *), GFP_KERNEL);
  1382. if (!sde_kms->dp_displays) {
  1383. SDE_ERROR("failed to allocate dp displays\n");
  1384. goto exit_deinit_dp;
  1385. }
  1386. sde_kms->dp_display_count =
  1387. dp_display_get_displays(sde_kms->dp_displays,
  1388. sde_kms->dp_display_count);
  1389. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1390. }
  1391. return 0;
  1392. exit_deinit_dp:
  1393. kfree(sde_kms->dp_displays);
  1394. sde_kms->dp_stream_count = 0;
  1395. sde_kms->dp_display_count = 0;
  1396. sde_kms->dp_displays = NULL;
  1397. exit_deinit_wb:
  1398. kfree(sde_kms->wb_displays);
  1399. sde_kms->wb_display_count = 0;
  1400. sde_kms->wb_displays = NULL;
  1401. exit_deinit_dsi:
  1402. kfree(sde_kms->dsi_displays);
  1403. sde_kms->dsi_display_count = 0;
  1404. sde_kms->dsi_displays = NULL;
  1405. return rc;
  1406. }
  1407. /**
  1408. * _sde_kms_release_displays - release cache of underlying display handles
  1409. * @sde_kms: Pointer to sde kms structure
  1410. */
  1411. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1412. {
  1413. if (!sde_kms) {
  1414. SDE_ERROR("invalid sde kms\n");
  1415. return;
  1416. }
  1417. kfree(sde_kms->wb_displays);
  1418. sde_kms->wb_displays = NULL;
  1419. sde_kms->wb_display_count = 0;
  1420. kfree(sde_kms->dsi_displays);
  1421. sde_kms->dsi_displays = NULL;
  1422. sde_kms->dsi_display_count = 0;
  1423. }
  1424. /**
  1425. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1426. * for underlying displays
  1427. * @dev: Pointer to drm device structure
  1428. * @priv: Pointer to private drm device data
  1429. * @sde_kms: Pointer to sde kms structure
  1430. * Returns: Zero on success
  1431. */
  1432. static int _sde_kms_setup_displays(struct drm_device *dev,
  1433. struct msm_drm_private *priv,
  1434. struct sde_kms *sde_kms)
  1435. {
  1436. static const struct sde_connector_ops dsi_ops = {
  1437. .set_info_blob = dsi_conn_set_info_blob,
  1438. .detect = dsi_conn_detect,
  1439. .get_modes = dsi_connector_get_modes,
  1440. .pre_destroy = dsi_connector_put_modes,
  1441. .mode_valid = dsi_conn_mode_valid,
  1442. .get_info = dsi_display_get_info,
  1443. .set_backlight = dsi_display_set_backlight,
  1444. .soft_reset = dsi_display_soft_reset,
  1445. .pre_kickoff = dsi_conn_pre_kickoff,
  1446. .clk_ctrl = dsi_display_clk_ctrl,
  1447. .set_power = dsi_display_set_power,
  1448. .get_mode_info = dsi_conn_get_mode_info,
  1449. .get_dst_format = dsi_display_get_dst_format,
  1450. .post_kickoff = dsi_conn_post_kickoff,
  1451. .check_status = dsi_display_check_status,
  1452. .enable_event = dsi_conn_enable_event,
  1453. .cmd_transfer = dsi_display_cmd_transfer,
  1454. .cont_splash_config = dsi_display_cont_splash_config,
  1455. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1456. .get_panel_vfp = dsi_display_get_panel_vfp,
  1457. .get_default_lms = dsi_display_get_default_lms,
  1458. .cmd_receive = dsi_display_cmd_receive,
  1459. .install_properties = NULL,
  1460. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1461. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1462. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1463. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1464. .prepare_commit = dsi_conn_prepare_commit,
  1465. .set_submode_info = dsi_conn_set_submode_blob_info,
  1466. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1467. };
  1468. static const struct sde_connector_ops wb_ops = {
  1469. .post_init = sde_wb_connector_post_init,
  1470. .set_info_blob = sde_wb_connector_set_info_blob,
  1471. .detect = sde_wb_connector_detect,
  1472. .get_modes = sde_wb_connector_get_modes,
  1473. .set_property = sde_wb_connector_set_property,
  1474. .get_info = sde_wb_get_info,
  1475. .soft_reset = NULL,
  1476. .get_mode_info = sde_wb_get_mode_info,
  1477. .get_dst_format = NULL,
  1478. .check_status = NULL,
  1479. .cmd_transfer = NULL,
  1480. .cont_splash_config = NULL,
  1481. .cont_splash_res_disable = NULL,
  1482. .get_panel_vfp = NULL,
  1483. .cmd_receive = NULL,
  1484. .install_properties = NULL,
  1485. .set_dyn_bit_clk = NULL,
  1486. .set_allowed_mode_switch = NULL,
  1487. };
  1488. static const struct sde_connector_ops dp_ops = {
  1489. .post_init = dp_connector_post_init,
  1490. .detect = dp_connector_detect,
  1491. .get_modes = dp_connector_get_modes,
  1492. .atomic_check = dp_connector_atomic_check,
  1493. .mode_valid = dp_connector_mode_valid,
  1494. .get_info = dp_connector_get_info,
  1495. .get_mode_info = dp_connector_get_mode_info,
  1496. .post_open = dp_connector_post_open,
  1497. .check_status = NULL,
  1498. .set_colorspace = dp_connector_set_colorspace,
  1499. .config_hdr = dp_connector_config_hdr,
  1500. .cmd_transfer = NULL,
  1501. .cont_splash_config = NULL,
  1502. .cont_splash_res_disable = NULL,
  1503. .get_panel_vfp = NULL,
  1504. .update_pps = dp_connector_update_pps,
  1505. .cmd_receive = NULL,
  1506. .install_properties = dp_connector_install_properties,
  1507. .set_allowed_mode_switch = NULL,
  1508. .set_dyn_bit_clk = NULL,
  1509. };
  1510. struct msm_display_info info;
  1511. struct drm_encoder *encoder;
  1512. void *display, *connector;
  1513. int i, max_encoders;
  1514. int rc = 0;
  1515. u32 dsc_count = 0, mixer_count = 0;
  1516. u32 max_dp_dsc_count, max_dp_mixer_count;
  1517. if (!dev || !priv || !sde_kms) {
  1518. SDE_ERROR("invalid argument(s)\n");
  1519. return -EINVAL;
  1520. }
  1521. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1522. sde_kms->dp_display_count +
  1523. sde_kms->dp_stream_count;
  1524. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1525. max_encoders = ARRAY_SIZE(priv->encoders);
  1526. SDE_ERROR("capping number of displays to %d", max_encoders);
  1527. }
  1528. /* wb */
  1529. for (i = 0; i < sde_kms->wb_display_count &&
  1530. priv->num_encoders < max_encoders; ++i) {
  1531. display = sde_kms->wb_displays[i];
  1532. encoder = NULL;
  1533. memset(&info, 0x0, sizeof(info));
  1534. rc = sde_wb_get_info(NULL, &info, display);
  1535. if (rc) {
  1536. SDE_ERROR("wb get_info %d failed\n", i);
  1537. continue;
  1538. }
  1539. encoder = sde_encoder_init(dev, &info);
  1540. if (IS_ERR_OR_NULL(encoder)) {
  1541. SDE_ERROR("encoder init failed for wb %d\n", i);
  1542. continue;
  1543. }
  1544. rc = sde_wb_drm_init(display, encoder);
  1545. if (rc) {
  1546. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1547. sde_encoder_destroy(encoder);
  1548. continue;
  1549. }
  1550. connector = sde_connector_init(dev,
  1551. encoder,
  1552. 0,
  1553. display,
  1554. &wb_ops,
  1555. DRM_CONNECTOR_POLL_HPD,
  1556. DRM_MODE_CONNECTOR_VIRTUAL);
  1557. if (connector) {
  1558. priv->encoders[priv->num_encoders++] = encoder;
  1559. priv->connectors[priv->num_connectors++] = connector;
  1560. } else {
  1561. SDE_ERROR("wb %d connector init failed\n", i);
  1562. sde_wb_drm_deinit(display);
  1563. sde_encoder_destroy(encoder);
  1564. }
  1565. }
  1566. /* dsi */
  1567. for (i = 0; i < sde_kms->dsi_display_count &&
  1568. priv->num_encoders < max_encoders; ++i) {
  1569. display = sde_kms->dsi_displays[i];
  1570. encoder = NULL;
  1571. memset(&info, 0x0, sizeof(info));
  1572. rc = dsi_display_get_info(NULL, &info, display);
  1573. if (rc) {
  1574. SDE_ERROR("dsi get_info %d failed\n", i);
  1575. continue;
  1576. }
  1577. encoder = sde_encoder_init(dev, &info);
  1578. if (IS_ERR_OR_NULL(encoder)) {
  1579. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1580. continue;
  1581. }
  1582. rc = dsi_display_drm_bridge_init(display, encoder);
  1583. if (rc) {
  1584. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1585. sde_encoder_destroy(encoder);
  1586. continue;
  1587. }
  1588. connector = sde_connector_init(dev,
  1589. encoder,
  1590. dsi_display_get_drm_panel(display),
  1591. display,
  1592. &dsi_ops,
  1593. DRM_CONNECTOR_POLL_HPD,
  1594. DRM_MODE_CONNECTOR_DSI);
  1595. if (connector) {
  1596. priv->encoders[priv->num_encoders++] = encoder;
  1597. priv->connectors[priv->num_connectors++] = connector;
  1598. } else {
  1599. SDE_ERROR("dsi %d connector init failed\n", i);
  1600. dsi_display_drm_bridge_deinit(display);
  1601. sde_encoder_destroy(encoder);
  1602. continue;
  1603. }
  1604. rc = dsi_display_drm_ext_bridge_init(display,
  1605. encoder, connector);
  1606. if (rc) {
  1607. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1608. dsi_display_drm_bridge_deinit(display);
  1609. sde_connector_destroy(connector);
  1610. sde_encoder_destroy(encoder);
  1611. }
  1612. dsc_count += info.dsc_count;
  1613. mixer_count += info.lm_count;
  1614. if (dsi_display_has_dsc_switch_support(display))
  1615. sde_kms->dsc_switch_support = true;
  1616. }
  1617. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1618. !sde_kms->dsc_switch_support) {
  1619. SDE_DEBUG("dsc switch not supported\n");
  1620. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1621. }
  1622. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1623. sde_kms->catalog->mixer_count - mixer_count : 0;
  1624. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1625. sde_kms->catalog->dsc_count - dsc_count : 0;
  1626. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1627. SDE_DP_DSC_RESERVATION_SWITCH)
  1628. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1629. /* dp */
  1630. for (i = 0; i < sde_kms->dp_display_count &&
  1631. priv->num_encoders < max_encoders; ++i) {
  1632. int idx;
  1633. display = sde_kms->dp_displays[i];
  1634. encoder = NULL;
  1635. memset(&info, 0x0, sizeof(info));
  1636. rc = dp_connector_get_info(NULL, &info, display);
  1637. if (rc) {
  1638. SDE_ERROR("dp get_info %d failed\n", i);
  1639. continue;
  1640. }
  1641. encoder = sde_encoder_init(dev, &info);
  1642. if (IS_ERR_OR_NULL(encoder)) {
  1643. SDE_ERROR("dp encoder init failed %d\n", i);
  1644. continue;
  1645. }
  1646. rc = dp_drm_bridge_init(display, encoder,
  1647. max_dp_mixer_count, max_dp_dsc_count);
  1648. if (rc) {
  1649. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1650. sde_encoder_destroy(encoder);
  1651. continue;
  1652. }
  1653. connector = sde_connector_init(dev,
  1654. encoder,
  1655. NULL,
  1656. display,
  1657. &dp_ops,
  1658. DRM_CONNECTOR_POLL_HPD,
  1659. DRM_MODE_CONNECTOR_DisplayPort);
  1660. if (connector) {
  1661. priv->encoders[priv->num_encoders++] = encoder;
  1662. priv->connectors[priv->num_connectors++] = connector;
  1663. } else {
  1664. SDE_ERROR("dp %d connector init failed\n", i);
  1665. dp_drm_bridge_deinit(display);
  1666. sde_encoder_destroy(encoder);
  1667. }
  1668. /* update display cap to MST_MODE for DP MST encoders */
  1669. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1670. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1671. priv->num_encoders < max_encoders; idx++) {
  1672. info.h_tile_instance[0] = idx;
  1673. encoder = sde_encoder_init(dev, &info);
  1674. if (IS_ERR_OR_NULL(encoder)) {
  1675. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1676. continue;
  1677. }
  1678. rc = dp_mst_drm_bridge_init(display, encoder);
  1679. if (rc) {
  1680. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1681. i, rc);
  1682. sde_encoder_destroy(encoder);
  1683. continue;
  1684. }
  1685. priv->encoders[priv->num_encoders++] = encoder;
  1686. }
  1687. }
  1688. return 0;
  1689. }
  1690. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1691. {
  1692. struct msm_drm_private *priv;
  1693. int i;
  1694. if (!sde_kms) {
  1695. SDE_ERROR("invalid sde_kms\n");
  1696. return;
  1697. } else if (!sde_kms->dev) {
  1698. SDE_ERROR("invalid dev\n");
  1699. return;
  1700. } else if (!sde_kms->dev->dev_private) {
  1701. SDE_ERROR("invalid dev_private\n");
  1702. return;
  1703. }
  1704. priv = sde_kms->dev->dev_private;
  1705. for (i = 0; i < priv->num_crtcs; i++)
  1706. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1707. priv->num_crtcs = 0;
  1708. for (i = 0; i < priv->num_planes; i++)
  1709. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1710. priv->num_planes = 0;
  1711. for (i = 0; i < priv->num_connectors; i++)
  1712. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1713. priv->num_connectors = 0;
  1714. for (i = 0; i < priv->num_encoders; i++)
  1715. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1716. priv->num_encoders = 0;
  1717. _sde_kms_release_displays(sde_kms);
  1718. }
  1719. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1720. {
  1721. struct drm_device *dev;
  1722. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1723. struct drm_crtc *crtc;
  1724. struct msm_drm_private *priv;
  1725. struct sde_mdss_cfg *catalog;
  1726. int primary_planes_idx = 0, i, ret;
  1727. int max_crtc_count;
  1728. u32 sspp_id[MAX_PLANES];
  1729. u32 master_plane_id[MAX_PLANES];
  1730. u32 num_virt_planes = 0;
  1731. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1732. SDE_ERROR("invalid sde_kms\n");
  1733. return -EINVAL;
  1734. }
  1735. dev = sde_kms->dev;
  1736. priv = dev->dev_private;
  1737. catalog = sde_kms->catalog;
  1738. ret = sde_core_irq_domain_add(sde_kms);
  1739. if (ret)
  1740. goto fail_irq;
  1741. /*
  1742. * Query for underlying display drivers, and create connectors,
  1743. * bridges and encoders for them.
  1744. */
  1745. if (!_sde_kms_get_displays(sde_kms))
  1746. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1747. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1748. /* Create the planes */
  1749. for (i = 0; i < catalog->sspp_count; i++) {
  1750. bool primary = true;
  1751. if (primary_planes_idx >= max_crtc_count)
  1752. primary = false;
  1753. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1754. (1UL << max_crtc_count) - 1, 0);
  1755. if (IS_ERR(plane)) {
  1756. SDE_ERROR("sde_plane_init failed\n");
  1757. ret = PTR_ERR(plane);
  1758. goto fail;
  1759. }
  1760. priv->planes[priv->num_planes++] = plane;
  1761. if (primary)
  1762. primary_planes[primary_planes_idx++] = plane;
  1763. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1764. sde_is_custom_client()) {
  1765. int priority =
  1766. catalog->sspp[i].sblk->smart_dma_priority;
  1767. sspp_id[priority - 1] = catalog->sspp[i].id;
  1768. master_plane_id[priority - 1] = plane->base.id;
  1769. num_virt_planes++;
  1770. }
  1771. }
  1772. /* Initialize smart DMA virtual planes */
  1773. for (i = 0; i < num_virt_planes; i++) {
  1774. plane = sde_plane_init(dev, sspp_id[i], false,
  1775. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1776. if (IS_ERR(plane)) {
  1777. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1778. ret = PTR_ERR(plane);
  1779. goto fail;
  1780. }
  1781. priv->planes[priv->num_planes++] = plane;
  1782. }
  1783. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1784. /* Create one CRTC per encoder */
  1785. for (i = 0; i < max_crtc_count; i++) {
  1786. crtc = sde_crtc_init(dev, primary_planes[i]);
  1787. if (IS_ERR(crtc)) {
  1788. ret = PTR_ERR(crtc);
  1789. goto fail;
  1790. }
  1791. priv->crtcs[priv->num_crtcs++] = crtc;
  1792. }
  1793. if (sde_is_custom_client()) {
  1794. /* All CRTCs are compatible with all planes */
  1795. for (i = 0; i < priv->num_planes; i++)
  1796. priv->planes[i]->possible_crtcs =
  1797. (1 << priv->num_crtcs) - 1;
  1798. }
  1799. /* All CRTCs are compatible with all encoders */
  1800. for (i = 0; i < priv->num_encoders; i++)
  1801. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1802. return 0;
  1803. fail:
  1804. _sde_kms_drm_obj_destroy(sde_kms);
  1805. fail_irq:
  1806. sde_core_irq_domain_fini(sde_kms);
  1807. return ret;
  1808. }
  1809. /**
  1810. * sde_kms_timeline_status - provides current timeline status
  1811. * This API should be called without mode config lock.
  1812. * @dev: Pointer to drm device
  1813. */
  1814. void sde_kms_timeline_status(struct drm_device *dev)
  1815. {
  1816. struct drm_crtc *crtc;
  1817. struct drm_connector *conn;
  1818. struct drm_connector_list_iter conn_iter;
  1819. if (!dev) {
  1820. SDE_ERROR("invalid drm device node\n");
  1821. return;
  1822. }
  1823. drm_for_each_crtc(crtc, dev)
  1824. sde_crtc_timeline_status(crtc);
  1825. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1826. /*
  1827. *Probably locked from last close dumping status anyway
  1828. */
  1829. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1830. drm_connector_list_iter_begin(dev, &conn_iter);
  1831. drm_for_each_connector_iter(conn, &conn_iter)
  1832. sde_conn_timeline_status(conn);
  1833. drm_connector_list_iter_end(&conn_iter);
  1834. return;
  1835. }
  1836. mutex_lock(&dev->mode_config.mutex);
  1837. drm_connector_list_iter_begin(dev, &conn_iter);
  1838. drm_for_each_connector_iter(conn, &conn_iter)
  1839. sde_conn_timeline_status(conn);
  1840. drm_connector_list_iter_end(&conn_iter);
  1841. mutex_unlock(&dev->mode_config.mutex);
  1842. }
  1843. static int sde_kms_postinit(struct msm_kms *kms)
  1844. {
  1845. struct sde_kms *sde_kms = to_sde_kms(kms);
  1846. struct drm_device *dev;
  1847. struct drm_crtc *crtc;
  1848. int rc;
  1849. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1850. SDE_ERROR("invalid sde_kms\n");
  1851. return -EINVAL;
  1852. }
  1853. dev = sde_kms->dev;
  1854. rc = _sde_debugfs_init(sde_kms);
  1855. if (rc)
  1856. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1857. drm_for_each_crtc(crtc, dev)
  1858. sde_crtc_post_init(dev, crtc);
  1859. return rc;
  1860. }
  1861. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1862. struct drm_encoder *encoder)
  1863. {
  1864. return rate;
  1865. }
  1866. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1867. struct platform_device *pdev)
  1868. {
  1869. struct drm_device *dev;
  1870. struct msm_drm_private *priv;
  1871. struct sde_vm_ops *vm_ops;
  1872. int i;
  1873. if (!sde_kms || !pdev)
  1874. return;
  1875. dev = sde_kms->dev;
  1876. if (!dev)
  1877. return;
  1878. priv = dev->dev_private;
  1879. if (!priv)
  1880. return;
  1881. if (sde_kms->genpd_init) {
  1882. sde_kms->genpd_init = false;
  1883. pm_genpd_remove(&sde_kms->genpd);
  1884. of_genpd_del_provider(pdev->dev.of_node);
  1885. }
  1886. vm_ops = sde_vm_get_ops(sde_kms);
  1887. if (vm_ops && vm_ops->vm_deinit)
  1888. vm_ops->vm_deinit(sde_kms, vm_ops);
  1889. if (sde_kms->hw_intr)
  1890. sde_hw_intr_destroy(sde_kms->hw_intr);
  1891. sde_kms->hw_intr = NULL;
  1892. if (sde_kms->power_event)
  1893. sde_power_handle_unregister_event(
  1894. &priv->phandle, sde_kms->power_event);
  1895. _sde_kms_release_displays(sde_kms);
  1896. _sde_kms_unmap_all_splash_regions(sde_kms);
  1897. if (sde_kms->catalog) {
  1898. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1899. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1900. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1901. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1902. }
  1903. }
  1904. if (sde_kms->rm_init)
  1905. sde_rm_destroy(&sde_kms->rm);
  1906. sde_kms->rm_init = false;
  1907. if (sde_kms->catalog)
  1908. sde_hw_catalog_deinit(sde_kms->catalog);
  1909. sde_kms->catalog = NULL;
  1910. if (sde_kms->sid)
  1911. msm_iounmap(pdev, sde_kms->sid);
  1912. sde_kms->sid = NULL;
  1913. if (sde_kms->reg_dma)
  1914. msm_iounmap(pdev, sde_kms->reg_dma);
  1915. sde_kms->reg_dma = NULL;
  1916. if (sde_kms->vbif[VBIF_NRT])
  1917. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1918. sde_kms->vbif[VBIF_NRT] = NULL;
  1919. if (sde_kms->vbif[VBIF_RT])
  1920. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1921. sde_kms->vbif[VBIF_RT] = NULL;
  1922. if (sde_kms->mmio)
  1923. msm_iounmap(pdev, sde_kms->mmio);
  1924. sde_kms->mmio = NULL;
  1925. sde_reg_dma_deinit();
  1926. _sde_kms_mmu_destroy(sde_kms);
  1927. }
  1928. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1929. {
  1930. int i;
  1931. if (!sde_kms)
  1932. return -EINVAL;
  1933. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1934. struct msm_mmu *mmu;
  1935. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1936. if (!aspace)
  1937. continue;
  1938. mmu = sde_kms->aspace[i]->mmu;
  1939. if (secure_only &&
  1940. !aspace->mmu->funcs->is_domain_secure(mmu))
  1941. continue;
  1942. /* cleanup aspace before detaching */
  1943. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1944. SDE_DEBUG("Detaching domain:%d\n", i);
  1945. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1946. ARRAY_SIZE(iommu_ports));
  1947. aspace->domain_attached = false;
  1948. }
  1949. return 0;
  1950. }
  1951. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1952. {
  1953. int i;
  1954. if (!sde_kms)
  1955. return -EINVAL;
  1956. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1957. struct msm_mmu *mmu;
  1958. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1959. if (!aspace)
  1960. continue;
  1961. mmu = sde_kms->aspace[i]->mmu;
  1962. if (secure_only &&
  1963. !aspace->mmu->funcs->is_domain_secure(mmu))
  1964. continue;
  1965. SDE_DEBUG("Attaching domain:%d\n", i);
  1966. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1967. ARRAY_SIZE(iommu_ports));
  1968. aspace->domain_attached = true;
  1969. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1970. }
  1971. return 0;
  1972. }
  1973. static void sde_kms_destroy(struct msm_kms *kms)
  1974. {
  1975. struct sde_kms *sde_kms;
  1976. struct drm_device *dev;
  1977. if (!kms) {
  1978. SDE_ERROR("invalid kms\n");
  1979. return;
  1980. }
  1981. sde_kms = to_sde_kms(kms);
  1982. dev = sde_kms->dev;
  1983. if (!dev || !dev->dev) {
  1984. SDE_ERROR("invalid device\n");
  1985. return;
  1986. }
  1987. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1988. kfree(sde_kms);
  1989. }
  1990. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  1991. {
  1992. struct drm_crtc_state *crtc_state = NULL;
  1993. struct sde_crtc_state *c_state;
  1994. if (!state || !crtc) {
  1995. SDE_ERROR("invalid params\n");
  1996. return;
  1997. }
  1998. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  1999. c_state = to_sde_crtc_state(crtc_state);
  2000. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2001. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2002. }
  2003. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2004. struct drm_encoder *enc, struct drm_atomic_state *state)
  2005. {
  2006. struct drm_connector *conn = NULL;
  2007. struct drm_connector *tmp_conn = NULL;
  2008. struct drm_connector_list_iter conn_iter;
  2009. struct drm_crtc_state *crtc_state = NULL;
  2010. struct drm_connector_state *conn_state = NULL;
  2011. int ret = 0;
  2012. drm_connector_list_iter_begin(dev, &conn_iter);
  2013. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2014. if (enc == tmp_conn->state->best_encoder) {
  2015. conn = tmp_conn;
  2016. break;
  2017. }
  2018. }
  2019. drm_connector_list_iter_end(&conn_iter);
  2020. if (!conn || !enc->crtc) {
  2021. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2022. return -EINVAL;
  2023. }
  2024. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2025. if (IS_ERR(crtc_state)) {
  2026. ret = PTR_ERR(crtc_state);
  2027. SDE_ERROR("error %d getting crtc %d state\n",
  2028. ret, DRMID(enc->crtc));
  2029. return ret;
  2030. }
  2031. conn_state = drm_atomic_get_connector_state(state, conn);
  2032. if (IS_ERR(conn_state)) {
  2033. ret = PTR_ERR(conn_state);
  2034. SDE_ERROR("error %d getting connector %d state\n",
  2035. ret, DRMID(conn));
  2036. return ret;
  2037. }
  2038. crtc_state->active = true;
  2039. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2040. if (ret)
  2041. SDE_ERROR("error %d setting the crtc\n", ret);
  2042. return ret;
  2043. }
  2044. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2045. struct drm_atomic_state *state)
  2046. {
  2047. struct drm_plane_state *plane_state;
  2048. int ret = 0;
  2049. plane_state = drm_atomic_get_plane_state(state, plane);
  2050. if (IS_ERR(plane_state)) {
  2051. ret = PTR_ERR(plane_state);
  2052. SDE_ERROR("error %d getting plane %d state\n",
  2053. ret, plane->base.id);
  2054. return;
  2055. }
  2056. plane->old_fb = plane->fb;
  2057. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2058. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2059. if (ret != 0)
  2060. SDE_ERROR("error %d disabling plane %d\n", ret,
  2061. plane->base.id);
  2062. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2063. }
  2064. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2065. struct drm_atomic_state *state)
  2066. {
  2067. struct drm_device *dev = sde_kms->dev;
  2068. struct drm_framebuffer *fb, *tfb;
  2069. struct list_head fbs;
  2070. struct drm_plane *plane;
  2071. struct drm_crtc *crtc = NULL;
  2072. unsigned int crtc_mask = 0;
  2073. int ret = 0;
  2074. INIT_LIST_HEAD(&fbs);
  2075. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2076. if (drm_framebuffer_read_refcount(fb) > 1) {
  2077. list_move_tail(&fb->filp_head, &fbs);
  2078. drm_for_each_plane(plane, dev) {
  2079. if (plane->state && plane->state->fb == fb) {
  2080. if (plane->state->crtc)
  2081. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2082. _sde_kms_plane_force_remove(plane, state);
  2083. }
  2084. }
  2085. } else {
  2086. list_del_init(&fb->filp_head);
  2087. drm_framebuffer_put(fb);
  2088. }
  2089. }
  2090. if (list_empty(&fbs)) {
  2091. SDE_DEBUG("skip commit as no fb(s)\n");
  2092. return 0;
  2093. }
  2094. drm_for_each_crtc(crtc, dev) {
  2095. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2096. struct drm_encoder *drm_enc;
  2097. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2098. crtc->state->encoder_mask) {
  2099. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2100. if (ret)
  2101. goto error;
  2102. }
  2103. sde_kms_helper_clear_dim_layers(state, crtc);
  2104. }
  2105. }
  2106. SDE_EVT32(state, crtc_mask);
  2107. SDE_DEBUG("null commit after removing all the pipes\n");
  2108. ret = drm_atomic_commit(state);
  2109. error:
  2110. if (ret) {
  2111. /*
  2112. * move the fbs back to original list, so it would be
  2113. * handled during drm_release
  2114. */
  2115. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2116. list_move_tail(&fb->filp_head, &file->fbs);
  2117. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2118. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2119. else
  2120. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2121. goto end;
  2122. }
  2123. while (!list_empty(&fbs)) {
  2124. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2125. list_del_init(&fb->filp_head);
  2126. drm_framebuffer_put(fb);
  2127. }
  2128. end:
  2129. return ret;
  2130. }
  2131. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2132. {
  2133. struct sde_kms *sde_kms = to_sde_kms(kms);
  2134. struct drm_device *dev = sde_kms->dev;
  2135. struct msm_drm_private *priv = dev->dev_private;
  2136. unsigned int i;
  2137. struct drm_atomic_state *state = NULL;
  2138. struct drm_modeset_acquire_ctx ctx;
  2139. int ret = 0;
  2140. /* cancel pending flip event */
  2141. for (i = 0; i < priv->num_crtcs; i++)
  2142. sde_crtc_complete_flip(priv->crtcs[i], file);
  2143. drm_modeset_acquire_init(&ctx, 0);
  2144. retry:
  2145. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2146. if (ret == -EDEADLK) {
  2147. drm_modeset_backoff(&ctx);
  2148. goto retry;
  2149. } else if (WARN_ON(ret)) {
  2150. goto end;
  2151. }
  2152. state = drm_atomic_state_alloc(dev);
  2153. if (!state) {
  2154. ret = -ENOMEM;
  2155. goto end;
  2156. }
  2157. state->acquire_ctx = &ctx;
  2158. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2159. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2160. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2161. break;
  2162. drm_atomic_state_clear(state);
  2163. drm_modeset_backoff(&ctx);
  2164. }
  2165. end:
  2166. if (state)
  2167. drm_atomic_state_put(state);
  2168. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2169. drm_modeset_drop_locks(&ctx);
  2170. drm_modeset_acquire_fini(&ctx);
  2171. }
  2172. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2173. struct drm_atomic_state *state)
  2174. {
  2175. struct drm_device *dev = sde_kms->dev;
  2176. struct drm_plane *plane;
  2177. struct drm_plane_state *plane_state;
  2178. struct drm_crtc *crtc;
  2179. struct drm_crtc_state *crtc_state;
  2180. struct drm_connector *conn;
  2181. struct drm_connector_state *conn_state;
  2182. struct drm_connector_list_iter conn_iter;
  2183. int ret = 0;
  2184. drm_for_each_plane(plane, dev) {
  2185. plane_state = drm_atomic_get_plane_state(state, plane);
  2186. if (IS_ERR(plane_state)) {
  2187. ret = PTR_ERR(plane_state);
  2188. SDE_ERROR("error %d getting plane %d state\n",
  2189. ret, DRMID(plane));
  2190. return ret;
  2191. }
  2192. ret = sde_plane_helper_reset_custom_properties(plane,
  2193. plane_state);
  2194. if (ret) {
  2195. SDE_ERROR("error %d resetting plane props %d\n",
  2196. ret, DRMID(plane));
  2197. return ret;
  2198. }
  2199. }
  2200. drm_for_each_crtc(crtc, dev) {
  2201. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2202. if (IS_ERR(crtc_state)) {
  2203. ret = PTR_ERR(crtc_state);
  2204. SDE_ERROR("error %d getting crtc %d state\n",
  2205. ret, DRMID(crtc));
  2206. return ret;
  2207. }
  2208. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2209. if (ret) {
  2210. SDE_ERROR("error %d resetting crtc props %d\n",
  2211. ret, DRMID(crtc));
  2212. return ret;
  2213. }
  2214. }
  2215. drm_connector_list_iter_begin(dev, &conn_iter);
  2216. drm_for_each_connector_iter(conn, &conn_iter) {
  2217. conn_state = drm_atomic_get_connector_state(state, conn);
  2218. if (IS_ERR(conn_state)) {
  2219. ret = PTR_ERR(conn_state);
  2220. SDE_ERROR("error %d getting connector %d state\n",
  2221. ret, DRMID(conn));
  2222. return ret;
  2223. }
  2224. ret = sde_connector_helper_reset_custom_properties(conn,
  2225. conn_state);
  2226. if (ret) {
  2227. SDE_ERROR("error %d resetting connector props %d\n",
  2228. ret, DRMID(conn));
  2229. return ret;
  2230. }
  2231. }
  2232. drm_connector_list_iter_end(&conn_iter);
  2233. return ret;
  2234. }
  2235. static void sde_kms_lastclose(struct msm_kms *kms)
  2236. {
  2237. struct sde_kms *sde_kms;
  2238. struct drm_device *dev;
  2239. struct drm_atomic_state *state;
  2240. struct drm_modeset_acquire_ctx ctx;
  2241. int ret;
  2242. if (!kms) {
  2243. SDE_ERROR("invalid argument\n");
  2244. return;
  2245. }
  2246. sde_kms = to_sde_kms(kms);
  2247. dev = sde_kms->dev;
  2248. drm_modeset_acquire_init(&ctx, 0);
  2249. state = drm_atomic_state_alloc(dev);
  2250. if (!state) {
  2251. ret = -ENOMEM;
  2252. goto out_ctx;
  2253. }
  2254. state->acquire_ctx = &ctx;
  2255. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2256. retry:
  2257. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2258. if (ret)
  2259. goto out_state;
  2260. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2261. if (ret)
  2262. goto out_state;
  2263. ret = drm_atomic_commit(state);
  2264. out_state:
  2265. if (ret == -EDEADLK)
  2266. goto backoff;
  2267. drm_atomic_state_put(state);
  2268. out_ctx:
  2269. drm_modeset_drop_locks(&ctx);
  2270. drm_modeset_acquire_fini(&ctx);
  2271. if (ret)
  2272. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2273. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2274. return;
  2275. backoff:
  2276. drm_atomic_state_clear(state);
  2277. drm_modeset_backoff(&ctx);
  2278. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2279. goto retry;
  2280. }
  2281. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2282. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2283. {
  2284. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2285. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2286. struct drm_encoder *encoder;
  2287. struct drm_connector *connector;
  2288. struct drm_connector_state *new_connstate;
  2289. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2290. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2291. struct sde_connector *sde_conn;
  2292. struct dsi_display *dsi_display;
  2293. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2294. uint32_t crtc_encoder_cnt = 0;
  2295. enum sde_crtc_idle_pc_state idle_pc_state;
  2296. int rc = 0;
  2297. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2298. struct sde_crtc_state *new_state = NULL;
  2299. if (!new_cstate->active && !old_cstate->active)
  2300. continue;
  2301. new_state = to_sde_crtc_state(new_cstate);
  2302. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2303. active_crtc = crtc;
  2304. active_cstate = new_cstate;
  2305. commit_crtc_cnt++;
  2306. }
  2307. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2308. if (!crtc->state->active)
  2309. continue;
  2310. global_crtc_cnt++;
  2311. global_active_crtc = crtc;
  2312. }
  2313. if (active_crtc) {
  2314. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2315. crtc_encoder_cnt++;
  2316. }
  2317. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2318. int conn_mask = active_cstate->connector_mask;
  2319. if (drm_connector_mask(connector) & conn_mask) {
  2320. sde_conn = to_sde_connector(connector);
  2321. dsi_display = (struct dsi_display *) sde_conn->display;
  2322. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2323. dsi_display->trusted_vm_env);
  2324. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2325. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2326. dsi_display->type, dsi_display->trusted_vm_env);
  2327. break;
  2328. }
  2329. }
  2330. /* Check for single crtc commits only on valid VM requests */
  2331. if (active_crtc && global_active_crtc &&
  2332. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2333. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2334. active_crtc != global_active_crtc)) {
  2335. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2336. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2337. DRMID(active_crtc), DRMID(global_active_crtc));
  2338. return -E2BIG;
  2339. } else if ((vm_req == VM_REQ_RELEASE) &&
  2340. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2341. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2342. /*
  2343. * disable idle-pc before releasing the HW
  2344. * allow only specified number of encoders on a given crtc
  2345. */
  2346. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2347. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2348. return -EINVAL;
  2349. }
  2350. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2351. rc = vm_ops->vm_acquire(sde_kms);
  2352. if (rc) {
  2353. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2354. return rc;
  2355. }
  2356. if (vm_ops->vm_resource_init)
  2357. rc = vm_ops->vm_resource_init(sde_kms, state);
  2358. }
  2359. return rc;
  2360. }
  2361. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2362. struct drm_atomic_state *state)
  2363. {
  2364. struct sde_kms *sde_kms;
  2365. struct drm_crtc *crtc;
  2366. struct drm_crtc_state *new_cstate, *old_cstate;
  2367. struct sde_vm_ops *vm_ops;
  2368. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2369. int i, rc = 0;
  2370. bool vm_req_active = false;
  2371. bool vm_owns_hw;
  2372. if (!kms || !state)
  2373. return -EINVAL;
  2374. sde_kms = to_sde_kms(kms);
  2375. vm_ops = sde_vm_get_ops(sde_kms);
  2376. if (!vm_ops)
  2377. return 0;
  2378. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2379. return -EINVAL;
  2380. /* check for an active vm request */
  2381. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2382. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2383. if (!new_cstate->active && !old_cstate->active)
  2384. continue;
  2385. new_state = to_sde_crtc_state(new_cstate);
  2386. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2387. old_state = to_sde_crtc_state(old_cstate);
  2388. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2389. /* No active request if the transition is from VM_REQ_NONE to VM_REQ_NONE */
  2390. if (old_vm_req || new_vm_req) {
  2391. if (!vm_req_active) {
  2392. sde_vm_lock(sde_kms);
  2393. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2394. }
  2395. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2396. if (rc) {
  2397. SDE_ERROR(
  2398. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2399. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2400. sde_vm_unlock(sde_kms);
  2401. vm_req_active = false;
  2402. break;
  2403. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2404. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2405. if (!vm_req_active)
  2406. sde_vm_unlock(sde_kms);
  2407. } else {
  2408. vm_req_active = true;
  2409. }
  2410. }
  2411. }
  2412. /* validate active requests and perform acquire if necessary */
  2413. if (vm_req_active) {
  2414. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2415. sde_vm_unlock(sde_kms);
  2416. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2417. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2418. vm_req_active ? vm_owns_hw : -1, rc);
  2419. }
  2420. return rc;
  2421. }
  2422. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2423. struct drm_atomic_state *state)
  2424. {
  2425. struct sde_kms *sde_kms;
  2426. struct drm_device *dev;
  2427. struct drm_crtc *crtc;
  2428. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2429. struct drm_crtc_state *crtc_state;
  2430. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2431. bool sec_session = false, global_sec_session = false;
  2432. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2433. int i;
  2434. if (!kms || !state) {
  2435. return -EINVAL;
  2436. SDE_ERROR("invalid arguments\n");
  2437. }
  2438. sde_kms = to_sde_kms(kms);
  2439. dev = sde_kms->dev;
  2440. /* iterate state object for active secure/non-secure crtc */
  2441. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2442. if (!crtc_state->active)
  2443. continue;
  2444. active_crtc_cnt++;
  2445. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2446. &fb_sec, &fb_sec_dir);
  2447. if (fb_sec_dir)
  2448. sec_session = true;
  2449. cur_crtc = crtc;
  2450. }
  2451. /* iterate global list for active and secure/non-secure crtc */
  2452. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2453. if (!crtc->state->active)
  2454. continue;
  2455. global_active_crtc_cnt++;
  2456. /* update only when crtc is not the same as current crtc */
  2457. if (crtc != cur_crtc) {
  2458. fb_ns = fb_sec = fb_sec_dir = 0;
  2459. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2460. &fb_sec, &fb_sec_dir);
  2461. if (fb_sec_dir)
  2462. global_sec_session = true;
  2463. global_crtc = crtc;
  2464. }
  2465. }
  2466. if (!global_sec_session && !sec_session)
  2467. return 0;
  2468. /*
  2469. * - fail crtc commit, if secure-camera/secure-ui session is
  2470. * in-progress in any other display
  2471. * - fail secure-camera/secure-ui crtc commit, if any other display
  2472. * session is in-progress
  2473. */
  2474. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2475. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2476. SDE_ERROR(
  2477. "crtc%d secure check failed global_active:%d active:%d\n",
  2478. cur_crtc ? cur_crtc->base.id : -1,
  2479. global_active_crtc_cnt, active_crtc_cnt);
  2480. return -EPERM;
  2481. /*
  2482. * As only one crtc is allowed during secure session, the crtc
  2483. * in this commit should match with the global crtc
  2484. */
  2485. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2486. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2487. cur_crtc->base.id, sec_session,
  2488. global_crtc->base.id, global_sec_session);
  2489. return -EPERM;
  2490. }
  2491. return 0;
  2492. }
  2493. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2494. struct drm_atomic_state *state)
  2495. {
  2496. struct drm_crtc *crtc;
  2497. struct drm_crtc_state *new_cstate;
  2498. struct sde_crtc_state *cstate;
  2499. struct sde_vm_ops *vm_ops;
  2500. enum sde_crtc_vm_req vm_req;
  2501. struct sde_kms *sde_kms = to_sde_kms(kms);
  2502. vm_ops = sde_vm_get_ops(sde_kms);
  2503. if (!vm_ops)
  2504. return;
  2505. crtc = sde_kms_vm_get_vm_crtc(state);
  2506. if (!crtc)
  2507. return;
  2508. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2509. cstate = to_sde_crtc_state(new_cstate);
  2510. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2511. if (vm_req != VM_REQ_ACQUIRE)
  2512. return;
  2513. sde_vm_lock(sde_kms);
  2514. if (vm_ops->vm_acquire_fail_handler)
  2515. vm_ops->vm_acquire_fail_handler(sde_kms);
  2516. sde_vm_unlock(sde_kms);
  2517. }
  2518. static int sde_kms_atomic_check(struct msm_kms *kms,
  2519. struct drm_atomic_state *state)
  2520. {
  2521. struct sde_kms *sde_kms;
  2522. struct drm_device *dev;
  2523. int ret;
  2524. if (!kms || !state)
  2525. return -EINVAL;
  2526. sde_kms = to_sde_kms(kms);
  2527. dev = sde_kms->dev;
  2528. SDE_ATRACE_BEGIN("atomic_check");
  2529. if (sde_kms_is_suspend_blocked(dev)) {
  2530. SDE_DEBUG("suspended, skip atomic_check\n");
  2531. ret = -EBUSY;
  2532. goto end;
  2533. }
  2534. ret = sde_kms_check_vm_request(kms, state);
  2535. if (ret) {
  2536. SDE_ERROR("vm switch request checks failed\n");
  2537. goto end;
  2538. }
  2539. ret = drm_atomic_helper_check(dev, state);
  2540. if (ret)
  2541. goto vm_clean_up;
  2542. /*
  2543. * Check if any secure transition(moving CRTC between secure and
  2544. * non-secure state and vice-versa) is allowed or not. when moving
  2545. * to secure state, planes with fb_mode set to dir_translated only can
  2546. * be staged on the CRTC, and only one CRTC can be active during
  2547. * Secure state
  2548. */
  2549. ret = sde_kms_check_secure_transition(kms, state);
  2550. if (ret)
  2551. goto vm_clean_up;
  2552. goto end;
  2553. vm_clean_up:
  2554. sde_kms_vm_res_release(kms, state);
  2555. end:
  2556. SDE_ATRACE_END("atomic_check");
  2557. return ret;
  2558. }
  2559. static struct msm_gem_address_space*
  2560. _sde_kms_get_address_space(struct msm_kms *kms,
  2561. unsigned int domain)
  2562. {
  2563. struct sde_kms *sde_kms;
  2564. if (!kms) {
  2565. SDE_ERROR("invalid kms\n");
  2566. return NULL;
  2567. }
  2568. sde_kms = to_sde_kms(kms);
  2569. if (!sde_kms) {
  2570. SDE_ERROR("invalid sde_kms\n");
  2571. return NULL;
  2572. }
  2573. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2574. return NULL;
  2575. return (sde_kms->aspace[domain] &&
  2576. sde_kms->aspace[domain]->domain_attached) ?
  2577. sde_kms->aspace[domain] : NULL;
  2578. }
  2579. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2580. unsigned int domain)
  2581. {
  2582. struct sde_kms *sde_kms;
  2583. struct msm_gem_address_space *aspace;
  2584. if (!kms) {
  2585. SDE_ERROR("invalid kms\n");
  2586. return NULL;
  2587. }
  2588. sde_kms = to_sde_kms(kms);
  2589. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2590. SDE_ERROR("invalid params\n");
  2591. return NULL;
  2592. }
  2593. aspace = _sde_kms_get_address_space(kms, domain);
  2594. return (aspace && aspace->domain_attached) ?
  2595. msm_gem_get_aspace_device(aspace) : NULL;
  2596. }
  2597. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2598. {
  2599. struct drm_device *dev = NULL;
  2600. struct sde_kms *sde_kms = NULL;
  2601. struct drm_connector *connector = NULL;
  2602. struct drm_connector_list_iter conn_iter;
  2603. struct sde_connector *sde_conn = NULL;
  2604. if (!kms) {
  2605. SDE_ERROR("invalid kms\n");
  2606. return;
  2607. }
  2608. sde_kms = to_sde_kms(kms);
  2609. dev = sde_kms->dev;
  2610. if (!dev) {
  2611. SDE_ERROR("invalid device\n");
  2612. return;
  2613. }
  2614. if (!dev->mode_config.poll_enabled)
  2615. return;
  2616. mutex_lock(&dev->mode_config.mutex);
  2617. drm_connector_list_iter_begin(dev, &conn_iter);
  2618. drm_for_each_connector_iter(connector, &conn_iter) {
  2619. /* Only handle HPD capable connectors. */
  2620. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2621. continue;
  2622. sde_conn = to_sde_connector(connector);
  2623. if (sde_conn->ops.post_open)
  2624. sde_conn->ops.post_open(&sde_conn->base,
  2625. sde_conn->display);
  2626. }
  2627. drm_connector_list_iter_end(&conn_iter);
  2628. mutex_unlock(&dev->mode_config.mutex);
  2629. }
  2630. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2631. struct sde_splash_display *splash_display,
  2632. struct drm_crtc *crtc)
  2633. {
  2634. struct msm_drm_private *priv;
  2635. struct drm_plane *plane;
  2636. struct sde_splash_mem *splash;
  2637. struct sde_splash_mem *demura;
  2638. struct sde_plane_state *pstate;
  2639. struct sde_sspp_index_info *pipe_info;
  2640. enum sde_sspp pipe_id;
  2641. bool is_virtual;
  2642. int i;
  2643. if (!sde_kms || !splash_display || !crtc) {
  2644. SDE_ERROR("invalid input args\n");
  2645. return -EINVAL;
  2646. }
  2647. priv = sde_kms->dev->dev_private;
  2648. pipe_info = &splash_display->pipe_info;
  2649. splash = splash_display->splash;
  2650. demura = splash_display->demura;
  2651. for (i = 0; i < priv->num_planes; i++) {
  2652. plane = priv->planes[i];
  2653. pipe_id = sde_plane_pipe(plane);
  2654. is_virtual = is_sde_plane_virtual(plane);
  2655. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2656. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2657. if (splash && sde_plane_validate_src_addr(plane,
  2658. splash->splash_buf_base,
  2659. splash->splash_buf_size)) {
  2660. if (!demura || sde_plane_validate_src_addr(
  2661. plane, demura->splash_buf_base,
  2662. demura->splash_buf_size)) {
  2663. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2664. pipe_id, DRMID(crtc));
  2665. continue;
  2666. }
  2667. }
  2668. plane->state->crtc = crtc;
  2669. crtc->state->plane_mask |= drm_plane_mask(plane);
  2670. pstate = to_sde_plane_state(plane->state);
  2671. pstate->cont_splash_populated = true;
  2672. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2673. DRMID(crtc), DRMID(plane), is_virtual);
  2674. }
  2675. }
  2676. return 0;
  2677. }
  2678. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2679. struct dsi_display *dsi_display)
  2680. {
  2681. void *display;
  2682. struct drm_encoder *encoder = NULL;
  2683. struct msm_display_info info;
  2684. struct drm_device *dev;
  2685. struct sde_kms *sde_kms;
  2686. struct drm_connector_list_iter conn_iter;
  2687. struct drm_connector *connector = NULL;
  2688. struct sde_connector *sde_conn = NULL;
  2689. int rc = 0;
  2690. sde_kms = to_sde_kms(kms);
  2691. dev = sde_kms->dev;
  2692. display = dsi_display;
  2693. if (dsi_display) {
  2694. if (dsi_display->bridge->base.encoder) {
  2695. encoder = dsi_display->bridge->base.encoder;
  2696. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2697. }
  2698. memset(&info, 0x0, sizeof(info));
  2699. rc = dsi_display_get_info(NULL, &info, display);
  2700. if (rc) {
  2701. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2702. __func__, rc);
  2703. encoder = NULL;
  2704. }
  2705. }
  2706. drm_connector_list_iter_begin(dev, &conn_iter);
  2707. drm_for_each_connector_iter(connector, &conn_iter) {
  2708. struct drm_encoder *c_encoder;
  2709. drm_connector_for_each_possible_encoder(connector,
  2710. c_encoder)
  2711. break;
  2712. if (!c_encoder) {
  2713. SDE_ERROR("c_encoder not found\n");
  2714. return -EINVAL;
  2715. }
  2716. /**
  2717. * Inform cont_splash is disabled to each interface/connector.
  2718. * This is currently supported for DSI interface.
  2719. */
  2720. sde_conn = to_sde_connector(connector);
  2721. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2722. if (!dsi_display || !encoder) {
  2723. sde_conn->ops.cont_splash_res_disable
  2724. (sde_conn->display);
  2725. } else if (c_encoder->base.id == encoder->base.id) {
  2726. /**
  2727. * This handles dual DSI
  2728. * configuration where one DSI
  2729. * interface has cont_splash
  2730. * enabled and the other doesn't.
  2731. */
  2732. sde_conn->ops.cont_splash_res_disable
  2733. (sde_conn->display);
  2734. break;
  2735. }
  2736. }
  2737. }
  2738. drm_connector_list_iter_end(&conn_iter);
  2739. return 0;
  2740. }
  2741. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2742. {
  2743. int i;
  2744. void *display;
  2745. struct dsi_display *dsi_display;
  2746. struct drm_encoder *encoder;
  2747. if (!sde_kms)
  2748. return -EINVAL;
  2749. if (!sde_in_trusted_vm(sde_kms))
  2750. return 0;
  2751. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2752. display = sde_kms->dsi_displays[i];
  2753. dsi_display = (struct dsi_display *)display;
  2754. if (!dsi_display->bridge->base.encoder) {
  2755. SDE_ERROR("no encoder on dsi display:%d", i);
  2756. return -EINVAL;
  2757. }
  2758. encoder = dsi_display->bridge->base.encoder;
  2759. encoder->possible_crtcs = 1 << i;
  2760. SDE_DEBUG(
  2761. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2762. encoder->index, encoder->base.id,
  2763. encoder->name, encoder->possible_crtcs);
  2764. }
  2765. return 0;
  2766. }
  2767. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2768. struct sde_kms *sde_kms, struct drm_connector *connector,
  2769. struct drm_atomic_state *state)
  2770. {
  2771. struct drm_display_mode *mode, *cur_mode = NULL;
  2772. struct drm_crtc *crtc;
  2773. struct drm_crtc_state *new_cstate, *old_cstate;
  2774. u32 i = 0;
  2775. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2776. list_for_each_entry(mode, &connector->modes, head) {
  2777. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2778. cur_mode = mode;
  2779. break;
  2780. }
  2781. }
  2782. } else if (state) {
  2783. /* get the mode from first atomic_check phase for trusted_vm*/
  2784. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2785. new_cstate, i) {
  2786. if (!new_cstate->active && !old_cstate->active)
  2787. continue;
  2788. list_for_each_entry(mode, &connector->modes, head) {
  2789. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2790. cur_mode = mode;
  2791. break;
  2792. }
  2793. }
  2794. }
  2795. }
  2796. return cur_mode;
  2797. }
  2798. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2799. struct drm_atomic_state *state)
  2800. {
  2801. void *display;
  2802. struct dsi_display *dsi_display;
  2803. struct msm_display_info info;
  2804. struct drm_encoder *encoder = NULL;
  2805. struct drm_crtc *crtc = NULL;
  2806. int i, rc = 0;
  2807. struct drm_display_mode *drm_mode = NULL;
  2808. struct drm_device *dev;
  2809. struct msm_drm_private *priv;
  2810. struct sde_kms *sde_kms;
  2811. struct drm_connector_list_iter conn_iter;
  2812. struct drm_connector *connector = NULL;
  2813. struct sde_connector *sde_conn = NULL;
  2814. struct sde_splash_display *splash_display;
  2815. if (!kms) {
  2816. SDE_ERROR("invalid kms\n");
  2817. return -EINVAL;
  2818. }
  2819. sde_kms = to_sde_kms(kms);
  2820. dev = sde_kms->dev;
  2821. if (!dev) {
  2822. SDE_ERROR("invalid device\n");
  2823. return -EINVAL;
  2824. }
  2825. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2826. if (rc) {
  2827. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2828. return -EINVAL;
  2829. }
  2830. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2831. && (!sde_kms->splash_data.num_splash_regions)) ||
  2832. !sde_kms->splash_data.num_splash_displays) {
  2833. DRM_INFO("cont_splash feature not enabled\n");
  2834. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2835. return rc;
  2836. }
  2837. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2838. sde_kms->splash_data.num_splash_displays,
  2839. sde_kms->dsi_display_count);
  2840. /* dsi */
  2841. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2842. struct sde_crtc_state *cstate;
  2843. struct sde_connector_state *conn_state;
  2844. display = sde_kms->dsi_displays[i];
  2845. dsi_display = (struct dsi_display *)display;
  2846. splash_display = &sde_kms->splash_data.splash_display[i];
  2847. if (!splash_display->cont_splash_enabled) {
  2848. SDE_DEBUG("display->name = %s splash not enabled\n",
  2849. dsi_display->name);
  2850. sde_kms_inform_cont_splash_res_disable(kms,
  2851. dsi_display);
  2852. continue;
  2853. }
  2854. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2855. if (dsi_display->bridge->base.encoder) {
  2856. encoder = dsi_display->bridge->base.encoder;
  2857. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2858. }
  2859. memset(&info, 0x0, sizeof(info));
  2860. rc = dsi_display_get_info(NULL, &info, display);
  2861. if (rc) {
  2862. SDE_ERROR("dsi get_info %d failed\n", i);
  2863. encoder = NULL;
  2864. continue;
  2865. }
  2866. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2867. ((info.is_connected) ? "true" : "false"),
  2868. info.display_type);
  2869. if (!encoder) {
  2870. SDE_ERROR("encoder not initialized\n");
  2871. return -EINVAL;
  2872. }
  2873. priv = sde_kms->dev->dev_private;
  2874. encoder->crtc = priv->crtcs[i];
  2875. crtc = encoder->crtc;
  2876. splash_display->encoder = encoder;
  2877. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2878. i, crtc->index, crtc->base.id, encoder->index,
  2879. encoder->base.id);
  2880. mutex_lock(&dev->mode_config.mutex);
  2881. drm_connector_list_iter_begin(dev, &conn_iter);
  2882. drm_for_each_connector_iter(connector, &conn_iter) {
  2883. struct drm_encoder *c_encoder;
  2884. drm_connector_for_each_possible_encoder(connector,
  2885. c_encoder)
  2886. break;
  2887. if (!c_encoder) {
  2888. SDE_ERROR("c_encoder not found\n");
  2889. mutex_unlock(&dev->mode_config.mutex);
  2890. return -EINVAL;
  2891. }
  2892. /**
  2893. * SDE_KMS doesn't attach more than one encoder to
  2894. * a DSI connector. So it is safe to check only with
  2895. * the first encoder entry. Revisit this logic if we
  2896. * ever have to support continuous splash for
  2897. * external displays in MST configuration.
  2898. */
  2899. if (c_encoder->base.id == encoder->base.id)
  2900. break;
  2901. }
  2902. drm_connector_list_iter_end(&conn_iter);
  2903. if (!connector) {
  2904. SDE_ERROR("connector not initialized\n");
  2905. mutex_unlock(&dev->mode_config.mutex);
  2906. return -EINVAL;
  2907. }
  2908. mutex_unlock(&dev->mode_config.mutex);
  2909. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2910. crtc->state->connector_mask = drm_connector_mask(connector);
  2911. connector->state->crtc = crtc;
  2912. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2913. if (!drm_mode) {
  2914. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2915. sde_kms->splash_data.type);
  2916. return -EINVAL;
  2917. }
  2918. SDE_DEBUG(
  2919. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2920. drm_mode->name, drm_mode->type,
  2921. drm_mode->flags, sde_kms->splash_data.type);
  2922. /* Update CRTC drm structure */
  2923. crtc->state->active = true;
  2924. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2925. if (rc) {
  2926. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2927. return rc;
  2928. }
  2929. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2930. drm_mode_copy(&crtc->mode, drm_mode);
  2931. cstate = to_sde_crtc_state(crtc->state);
  2932. cstate->cont_splash_populated = true;
  2933. /* Update encoder structure */
  2934. sde_encoder_update_caps_for_cont_splash(encoder,
  2935. splash_display, true);
  2936. sde_crtc_update_cont_splash_settings(crtc);
  2937. sde_conn = to_sde_connector(connector);
  2938. if (sde_conn && sde_conn->ops.cont_splash_config)
  2939. sde_conn->ops.cont_splash_config(sde_conn->display);
  2940. conn_state = to_sde_connector_state(connector->state);
  2941. conn_state->cont_splash_populated = true;
  2942. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2943. splash_display, crtc);
  2944. if (rc) {
  2945. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2946. return rc;
  2947. }
  2948. }
  2949. return rc;
  2950. }
  2951. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2952. {
  2953. struct sde_kms *sde_kms;
  2954. if (!kms) {
  2955. SDE_ERROR("invalid kms\n");
  2956. return false;
  2957. }
  2958. sde_kms = to_sde_kms(kms);
  2959. return sde_kms->splash_data.num_splash_displays;
  2960. }
  2961. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2962. const struct drm_display_mode *mode,
  2963. const struct msm_resource_caps_info *res, u32 *num_lm)
  2964. {
  2965. struct sde_kms *sde_kms;
  2966. s64 mode_clock_hz = 0;
  2967. s64 max_mdp_clock_hz = 0;
  2968. s64 max_lm_width = 0;
  2969. s64 hdisplay_fp = 0;
  2970. s64 htotal_fp = 0;
  2971. s64 vtotal_fp = 0;
  2972. s64 vrefresh_fp = 0;
  2973. s64 mdp_fudge_factor = 0;
  2974. s64 num_lm_fp = 0;
  2975. s64 lm_clk_fp = 0;
  2976. s64 lm_width_fp = 0;
  2977. int rc = 0;
  2978. if (!num_lm) {
  2979. SDE_ERROR("invalid num_lm pointer\n");
  2980. return -EINVAL;
  2981. }
  2982. /* default to 1 layer mixer */
  2983. *num_lm = 1;
  2984. if (!kms || !mode || !res) {
  2985. SDE_ERROR("invalid input args\n");
  2986. return -EINVAL;
  2987. }
  2988. sde_kms = to_sde_kms(kms);
  2989. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2990. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2991. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2992. htotal_fp = drm_int2fixp(mode->htotal);
  2993. vtotal_fp = drm_int2fixp(mode->vtotal);
  2994. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  2995. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2996. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2997. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2998. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2999. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3000. if (mode_clock_hz > max_mdp_clock_hz ||
  3001. hdisplay_fp > max_lm_width) {
  3002. *num_lm = 0;
  3003. do {
  3004. *num_lm += 2;
  3005. num_lm_fp = drm_int2fixp(*num_lm);
  3006. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3007. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3008. if (*num_lm > 4) {
  3009. rc = -EINVAL;
  3010. goto error;
  3011. }
  3012. } while (lm_clk_fp > max_mdp_clock_hz ||
  3013. lm_width_fp > max_lm_width);
  3014. mode_clock_hz = lm_clk_fp;
  3015. }
  3016. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3017. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3018. *num_lm, drm_fixp2int(mode_clock_hz),
  3019. sde_kms->perf.max_core_clk_rate);
  3020. return 0;
  3021. error:
  3022. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3023. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3024. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3025. *num_lm, drm_fixp2int(mode_clock_hz),
  3026. sde_kms->perf.max_core_clk_rate);
  3027. return rc;
  3028. }
  3029. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3030. u32 hdisplay, u32 *num_dsc)
  3031. {
  3032. struct sde_kms *sde_kms;
  3033. uint32_t max_dsc_width;
  3034. if (!num_dsc) {
  3035. SDE_ERROR("invalid num_dsc pointer\n");
  3036. return -EINVAL;
  3037. }
  3038. *num_dsc = 0;
  3039. if (!kms || !hdisplay) {
  3040. SDE_ERROR("invalid input args\n");
  3041. return -EINVAL;
  3042. }
  3043. sde_kms = to_sde_kms(kms);
  3044. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3045. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3046. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3047. hdisplay, max_dsc_width,
  3048. *num_dsc);
  3049. return 0;
  3050. }
  3051. static void _sde_kms_null_commit(struct drm_device *dev,
  3052. struct drm_encoder *enc)
  3053. {
  3054. struct drm_modeset_acquire_ctx ctx;
  3055. struct drm_atomic_state *state = NULL;
  3056. int retry_cnt = 0;
  3057. int ret = 0;
  3058. drm_modeset_acquire_init(&ctx, 0);
  3059. retry:
  3060. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3061. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3062. drm_modeset_backoff(&ctx);
  3063. retry_cnt++;
  3064. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3065. goto retry;
  3066. } else if (WARN_ON(ret)) {
  3067. goto end;
  3068. }
  3069. state = drm_atomic_state_alloc(dev);
  3070. if (!state) {
  3071. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3072. goto end;
  3073. }
  3074. state->acquire_ctx = &ctx;
  3075. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3076. if (ret)
  3077. goto end;
  3078. ret = drm_atomic_commit(state);
  3079. if (ret)
  3080. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3081. end:
  3082. if (state)
  3083. drm_atomic_state_put(state);
  3084. drm_modeset_drop_locks(&ctx);
  3085. drm_modeset_acquire_fini(&ctx);
  3086. }
  3087. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3088. const int32_t connector_id)
  3089. {
  3090. struct drm_connector_list_iter conn_iter;
  3091. struct drm_connector *conn;
  3092. struct drm_encoder *drm_enc;
  3093. drm_connector_list_iter_begin(dev, &conn_iter);
  3094. drm_for_each_connector_iter(conn, &conn_iter) {
  3095. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3096. connector_id != conn->base.id)
  3097. continue;
  3098. if (conn->state && conn->state->best_encoder)
  3099. drm_enc = conn->state->best_encoder;
  3100. else
  3101. drm_enc = conn->encoder;
  3102. if (drm_enc)
  3103. sde_encoder_early_wakeup(drm_enc);
  3104. }
  3105. drm_connector_list_iter_end(&conn_iter);
  3106. }
  3107. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3108. struct device *dev)
  3109. {
  3110. int i, ret, crtc_id = 0;
  3111. struct drm_device *ddev = dev_get_drvdata(dev);
  3112. struct drm_connector *conn;
  3113. struct drm_connector_list_iter conn_iter;
  3114. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3115. drm_connector_list_iter_begin(ddev, &conn_iter);
  3116. drm_for_each_connector_iter(conn, &conn_iter) {
  3117. uint64_t lp;
  3118. lp = sde_connector_get_lp(conn);
  3119. if (lp != SDE_MODE_DPMS_LP2)
  3120. continue;
  3121. if (sde_encoder_in_clone_mode(conn->encoder))
  3122. continue;
  3123. crtc_id = drm_crtc_index(conn->state->crtc);
  3124. if (priv->disp_thread[crtc_id].thread)
  3125. kthread_flush_worker(
  3126. &priv->disp_thread[crtc_id].worker);
  3127. ret = sde_encoder_wait_for_event(conn->encoder,
  3128. MSM_ENC_TX_COMPLETE);
  3129. if (ret && ret != -EWOULDBLOCK) {
  3130. SDE_ERROR(
  3131. "[conn: %d] wait for commit done returned %d\n",
  3132. conn->base.id, ret);
  3133. } else if (!ret) {
  3134. if (priv->event_thread[crtc_id].thread)
  3135. kthread_flush_worker(
  3136. &priv->event_thread[crtc_id].worker);
  3137. sde_encoder_idle_request(conn->encoder);
  3138. }
  3139. }
  3140. drm_connector_list_iter_end(&conn_iter);
  3141. for (i = 0; i < priv->num_crtcs; i++) {
  3142. if (priv->disp_thread[i].thread)
  3143. kthread_flush_worker(
  3144. &priv->disp_thread[i].worker);
  3145. if (priv->event_thread[i].thread)
  3146. kthread_flush_worker(
  3147. &priv->event_thread[i].worker);
  3148. }
  3149. kthread_flush_worker(&priv->pp_event_worker);
  3150. }
  3151. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3152. {
  3153. struct sde_connector_state *sde_conn_state;
  3154. if (!conn_state)
  3155. return NULL;
  3156. sde_conn_state = to_sde_connector_state(conn_state);
  3157. return &sde_conn_state->msm_mode;
  3158. }
  3159. static int sde_kms_pm_suspend(struct device *dev)
  3160. {
  3161. struct drm_device *ddev;
  3162. struct drm_modeset_acquire_ctx ctx;
  3163. struct drm_connector *conn;
  3164. struct drm_encoder *enc;
  3165. struct drm_connector_list_iter conn_iter;
  3166. struct drm_atomic_state *state = NULL;
  3167. struct sde_kms *sde_kms;
  3168. int ret = 0, num_crtcs = 0;
  3169. if (!dev)
  3170. return -EINVAL;
  3171. ddev = dev_get_drvdata(dev);
  3172. if (!ddev || !ddev_to_msm_kms(ddev))
  3173. return -EINVAL;
  3174. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3175. SDE_EVT32(0);
  3176. /* disable hot-plug polling */
  3177. drm_kms_helper_poll_disable(ddev);
  3178. /* if a display stuck in CS trigger a null commit to complete handoff */
  3179. drm_for_each_encoder(enc, ddev) {
  3180. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  3181. _sde_kms_null_commit(ddev, enc);
  3182. }
  3183. /* acquire modeset lock(s) */
  3184. drm_modeset_acquire_init(&ctx, 0);
  3185. retry:
  3186. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3187. if (ret)
  3188. goto unlock;
  3189. /* save current state for resume */
  3190. if (sde_kms->suspend_state)
  3191. drm_atomic_state_put(sde_kms->suspend_state);
  3192. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3193. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3194. ret = PTR_ERR(sde_kms->suspend_state);
  3195. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3196. sde_kms->suspend_state = NULL;
  3197. goto unlock;
  3198. }
  3199. /* create atomic state to disable all CRTCs */
  3200. state = drm_atomic_state_alloc(ddev);
  3201. if (!state) {
  3202. ret = -ENOMEM;
  3203. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3204. goto unlock;
  3205. }
  3206. state->acquire_ctx = &ctx;
  3207. drm_connector_list_iter_begin(ddev, &conn_iter);
  3208. drm_for_each_connector_iter(conn, &conn_iter) {
  3209. struct drm_crtc_state *crtc_state;
  3210. uint64_t lp;
  3211. if (!conn->state || !conn->state->crtc ||
  3212. conn->dpms != DRM_MODE_DPMS_ON ||
  3213. sde_encoder_in_clone_mode(conn->encoder))
  3214. continue;
  3215. lp = sde_connector_get_lp(conn);
  3216. if (lp == SDE_MODE_DPMS_LP1) {
  3217. /* transition LP1->LP2 on pm suspend */
  3218. ret = sde_connector_set_property_for_commit(conn, state,
  3219. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3220. if (ret) {
  3221. DRM_ERROR("failed to set lp2 for conn %d\n",
  3222. conn->base.id);
  3223. drm_connector_list_iter_end(&conn_iter);
  3224. goto unlock;
  3225. }
  3226. }
  3227. if (lp != SDE_MODE_DPMS_LP2) {
  3228. /* force CRTC to be inactive */
  3229. crtc_state = drm_atomic_get_crtc_state(state,
  3230. conn->state->crtc);
  3231. if (IS_ERR_OR_NULL(crtc_state)) {
  3232. DRM_ERROR("failed to get crtc %d state\n",
  3233. conn->state->crtc->base.id);
  3234. drm_connector_list_iter_end(&conn_iter);
  3235. goto unlock;
  3236. }
  3237. if (lp != SDE_MODE_DPMS_LP1)
  3238. crtc_state->active = false;
  3239. ++num_crtcs;
  3240. }
  3241. }
  3242. drm_connector_list_iter_end(&conn_iter);
  3243. /* check for nothing to do */
  3244. if (num_crtcs == 0) {
  3245. DRM_DEBUG("all crtcs are already in the off state\n");
  3246. sde_kms->suspend_block = true;
  3247. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3248. goto unlock;
  3249. }
  3250. /* commit the "disable all" state */
  3251. ret = drm_atomic_commit(state);
  3252. if (ret < 0) {
  3253. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3254. goto unlock;
  3255. }
  3256. sde_kms->suspend_block = true;
  3257. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3258. unlock:
  3259. if (state) {
  3260. drm_atomic_state_put(state);
  3261. state = NULL;
  3262. }
  3263. if (ret == -EDEADLK) {
  3264. drm_modeset_backoff(&ctx);
  3265. goto retry;
  3266. }
  3267. drm_modeset_drop_locks(&ctx);
  3268. drm_modeset_acquire_fini(&ctx);
  3269. /*
  3270. * pm runtime driver avoids multiple runtime_suspend API call by
  3271. * checking runtime_status. However, this call helps when there is a
  3272. * race condition between pm_suspend call and doze_suspend/power_off
  3273. * commit. It removes the extra vote from suspend and adds it back
  3274. * later to allow power collapse during pm_suspend call
  3275. */
  3276. pm_runtime_put_sync(dev);
  3277. pm_runtime_get_noresume(dev);
  3278. /* dump clock state before entering suspend */
  3279. if (sde_kms->pm_suspend_clk_dump)
  3280. _sde_kms_dump_clks_state(sde_kms);
  3281. return ret;
  3282. }
  3283. static int sde_kms_pm_resume(struct device *dev)
  3284. {
  3285. struct drm_device *ddev;
  3286. struct sde_kms *sde_kms;
  3287. struct drm_modeset_acquire_ctx ctx;
  3288. int ret, i;
  3289. if (!dev)
  3290. return -EINVAL;
  3291. ddev = dev_get_drvdata(dev);
  3292. if (!ddev || !ddev_to_msm_kms(ddev))
  3293. return -EINVAL;
  3294. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3295. SDE_EVT32(sde_kms->suspend_state != NULL);
  3296. drm_mode_config_reset(ddev);
  3297. drm_modeset_acquire_init(&ctx, 0);
  3298. retry:
  3299. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3300. if (ret == -EDEADLK) {
  3301. drm_modeset_backoff(&ctx);
  3302. goto retry;
  3303. } else if (WARN_ON(ret)) {
  3304. goto end;
  3305. }
  3306. sde_kms->suspend_block = false;
  3307. if (sde_kms->suspend_state) {
  3308. sde_kms->suspend_state->acquire_ctx = &ctx;
  3309. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3310. ret = drm_atomic_helper_commit_duplicated_state(
  3311. sde_kms->suspend_state, &ctx);
  3312. if (ret != -EDEADLK)
  3313. break;
  3314. drm_modeset_backoff(&ctx);
  3315. }
  3316. if (ret < 0)
  3317. DRM_ERROR("failed to restore state, %d\n", ret);
  3318. drm_atomic_state_put(sde_kms->suspend_state);
  3319. sde_kms->suspend_state = NULL;
  3320. }
  3321. end:
  3322. drm_modeset_drop_locks(&ctx);
  3323. drm_modeset_acquire_fini(&ctx);
  3324. /* enable hot-plug polling */
  3325. drm_kms_helper_poll_enable(ddev);
  3326. return 0;
  3327. }
  3328. static const struct msm_kms_funcs kms_funcs = {
  3329. .hw_init = sde_kms_hw_init,
  3330. .postinit = sde_kms_postinit,
  3331. .irq_preinstall = sde_irq_preinstall,
  3332. .irq_postinstall = sde_irq_postinstall,
  3333. .irq_uninstall = sde_irq_uninstall,
  3334. .irq = sde_irq,
  3335. .preclose = sde_kms_preclose,
  3336. .lastclose = sde_kms_lastclose,
  3337. .prepare_fence = sde_kms_prepare_fence,
  3338. .prepare_commit = sde_kms_prepare_commit,
  3339. .commit = sde_kms_commit,
  3340. .complete_commit = sde_kms_complete_commit,
  3341. .get_msm_mode = sde_kms_get_msm_mode,
  3342. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3343. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3344. .check_modified_format = sde_format_check_modified_format,
  3345. .atomic_check = sde_kms_atomic_check,
  3346. .get_format = sde_get_msm_format,
  3347. .round_pixclk = sde_kms_round_pixclk,
  3348. .display_early_wakeup = sde_kms_display_early_wakeup,
  3349. .pm_suspend = sde_kms_pm_suspend,
  3350. .pm_resume = sde_kms_pm_resume,
  3351. .destroy = sde_kms_destroy,
  3352. .debugfs_destroy = sde_kms_debugfs_destroy,
  3353. .cont_splash_config = sde_kms_cont_splash_config,
  3354. .register_events = _sde_kms_register_events,
  3355. .get_address_space = _sde_kms_get_address_space,
  3356. .get_address_space_device = _sde_kms_get_address_space_device,
  3357. .postopen = _sde_kms_post_open,
  3358. .check_for_splash = sde_kms_check_for_splash,
  3359. .get_mixer_count = sde_kms_get_mixer_count,
  3360. .get_dsc_count = sde_kms_get_dsc_count,
  3361. };
  3362. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3363. {
  3364. int i;
  3365. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3366. if (!sde_kms->aspace[i])
  3367. continue;
  3368. msm_gem_address_space_put(sde_kms->aspace[i]);
  3369. sde_kms->aspace[i] = NULL;
  3370. }
  3371. return 0;
  3372. }
  3373. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3374. {
  3375. struct msm_mmu *mmu;
  3376. int i, ret;
  3377. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 15, 0))
  3378. int early_map = 0;
  3379. #endif
  3380. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3381. return -EINVAL;
  3382. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3383. struct msm_gem_address_space *aspace;
  3384. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3385. if (IS_ERR(mmu)) {
  3386. ret = PTR_ERR(mmu);
  3387. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3388. i, ret);
  3389. continue;
  3390. }
  3391. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3392. mmu, "sde");
  3393. if (IS_ERR(aspace)) {
  3394. ret = PTR_ERR(aspace);
  3395. mmu->funcs->destroy(mmu);
  3396. goto fail;
  3397. }
  3398. sde_kms->aspace[i] = aspace;
  3399. aspace->domain_attached = true;
  3400. /* Mapping splash memory block */
  3401. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3402. sde_kms->splash_data.num_splash_regions) {
  3403. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3404. if (ret) {
  3405. SDE_ERROR("failed to map ret:%d\n", ret);
  3406. goto enable_trans_fail;
  3407. }
  3408. }
  3409. /*
  3410. * disable early-map which would have been enabled during
  3411. * bootup by smmu through the device-tree hint for cont-spash
  3412. */
  3413. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3414. ret = mmu->funcs->enable_smmu_translations(mmu);
  3415. if (ret) {
  3416. SDE_ERROR("failed to enable_s1_translations ret:%d\n", ret);
  3417. goto enable_trans_fail;
  3418. }
  3419. #else
  3420. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3421. &early_map);
  3422. if (ret) {
  3423. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3424. ret, early_map);
  3425. goto enable_trans_fail;
  3426. }
  3427. #endif
  3428. }
  3429. sde_kms->base.aspace = sde_kms->aspace[0];
  3430. return 0;
  3431. enable_trans_fail:
  3432. _sde_kms_unmap_all_splash_regions(sde_kms);
  3433. fail:
  3434. _sde_kms_mmu_destroy(sde_kms);
  3435. return ret;
  3436. }
  3437. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3438. {
  3439. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3440. return;
  3441. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3442. }
  3443. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3444. {
  3445. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3446. return;
  3447. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3448. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3449. sde_kms->catalog);
  3450. }
  3451. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3452. {
  3453. struct sde_vbif_set_qos_params qos_params;
  3454. struct sde_mdss_cfg *catalog;
  3455. if (!sde_kms->catalog)
  3456. return;
  3457. catalog = sde_kms->catalog;
  3458. memset(&qos_params, 0, sizeof(qos_params));
  3459. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3460. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3461. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3462. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3463. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3464. }
  3465. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3466. {
  3467. struct sde_hw_uidle *uidle;
  3468. if (!sde_kms) {
  3469. SDE_ERROR("invalid kms\n");
  3470. return -EINVAL;
  3471. }
  3472. uidle = sde_kms->hw_uidle;
  3473. if (uidle && uidle->ops.active_override_enable)
  3474. uidle->ops.active_override_enable(uidle, enable);
  3475. return 0;
  3476. }
  3477. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3478. {
  3479. struct device *cpu_dev;
  3480. int cpu = 0;
  3481. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3482. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3483. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3484. return;
  3485. }
  3486. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3487. cpu_dev = get_cpu_device(cpu);
  3488. if (!cpu_dev) {
  3489. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3490. cpu);
  3491. continue;
  3492. }
  3493. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3494. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3495. cpu_irq_latency);
  3496. else
  3497. dev_pm_qos_add_request(cpu_dev,
  3498. &sde_kms->pm_qos_irq_req[cpu],
  3499. DEV_PM_QOS_RESUME_LATENCY,
  3500. cpu_irq_latency);
  3501. }
  3502. }
  3503. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3504. {
  3505. struct device *cpu_dev;
  3506. int cpu = 0;
  3507. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3508. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3509. return;
  3510. }
  3511. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3512. cpu_dev = get_cpu_device(cpu);
  3513. if (!cpu_dev) {
  3514. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3515. cpu);
  3516. continue;
  3517. }
  3518. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3519. dev_pm_qos_remove_request(
  3520. &sde_kms->pm_qos_irq_req[cpu]);
  3521. }
  3522. }
  3523. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3524. {
  3525. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3526. mutex_lock(&priv->phandle.phandle_lock);
  3527. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3528. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3529. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3530. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3531. mutex_unlock(&priv->phandle.phandle_lock);
  3532. }
  3533. static void sde_kms_irq_affinity_notify(
  3534. struct irq_affinity_notify *affinity_notify,
  3535. const cpumask_t *mask)
  3536. {
  3537. struct msm_drm_private *priv;
  3538. struct sde_kms *sde_kms = container_of(affinity_notify,
  3539. struct sde_kms, affinity_notify);
  3540. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3541. return;
  3542. priv = sde_kms->dev->dev_private;
  3543. mutex_lock(&priv->phandle.phandle_lock);
  3544. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3545. // save irq cpu mask
  3546. sde_kms->irq_cpu_mask = *mask;
  3547. // request vote with updated irq cpu mask
  3548. if (atomic_read(&sde_kms->irq_vote_count))
  3549. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3550. mutex_unlock(&priv->phandle.phandle_lock);
  3551. }
  3552. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3553. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3554. {
  3555. struct sde_kms *sde_kms = usr;
  3556. struct msm_kms *msm_kms;
  3557. msm_kms = &sde_kms->base;
  3558. if (!sde_kms)
  3559. return;
  3560. SDE_DEBUG("event_type:%d\n", event_type);
  3561. SDE_EVT32_VERBOSE(event_type);
  3562. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3563. sde_irq_update(msm_kms, true);
  3564. sde_kms->first_kickoff = true;
  3565. /**
  3566. * Rotator sid needs to be programmed since uefi doesn't
  3567. * configure it during continuous splash
  3568. */
  3569. sde_kms_init_rot_sid_hw(sde_kms);
  3570. if (sde_kms->splash_data.num_splash_displays ||
  3571. sde_in_trusted_vm(sde_kms))
  3572. return;
  3573. sde_vbif_init_memtypes(sde_kms);
  3574. sde_kms_init_shared_hw(sde_kms);
  3575. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3576. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3577. sde_irq_update(msm_kms, false);
  3578. sde_kms->first_kickoff = false;
  3579. if (sde_in_trusted_vm(sde_kms))
  3580. return;
  3581. _sde_kms_active_override(sde_kms, true);
  3582. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3583. sde_vbif_axi_halt_request(sde_kms);
  3584. }
  3585. }
  3586. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3587. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3588. {
  3589. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3590. int rc = -EINVAL;
  3591. SDE_DEBUG("\n");
  3592. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3593. if (rc > 0)
  3594. rc = 0;
  3595. SDE_EVT32(rc, genpd->device_count);
  3596. return rc;
  3597. }
  3598. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3599. {
  3600. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3601. SDE_DEBUG("\n");
  3602. pm_runtime_put_sync(sde_kms->dev->dev);
  3603. SDE_EVT32(genpd->device_count);
  3604. return 0;
  3605. }
  3606. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3607. {
  3608. int i = 0;
  3609. int ret = 0;
  3610. int count = 0;
  3611. struct device_node *parent, *node;
  3612. struct resource r;
  3613. char node_name[DEMURA_REGION_NAME_MAX];
  3614. struct sde_splash_mem *mem;
  3615. struct sde_splash_display *splash_display;
  3616. if (!data->num_splash_displays) {
  3617. SDE_DEBUG("no splash displays. skipping\n");
  3618. return 0;
  3619. }
  3620. /**
  3621. * It is expected that each active demura block will have
  3622. * its own memory region defined.
  3623. */
  3624. parent = of_find_node_by_path("/reserved-memory");
  3625. for (i = 0; i < data->num_splash_displays; i++) {
  3626. splash_display = &data->splash_display[i];
  3627. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3628. "demura_region_%d", i);
  3629. splash_display->demura = NULL;
  3630. node = of_find_node_by_name(parent, node_name);
  3631. if (!node) {
  3632. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3633. node_name, data->num_splash_displays);
  3634. continue;
  3635. } else if (of_address_to_resource(node, 0, &r)) {
  3636. SDE_ERROR("invalid data for:%s\n", node_name);
  3637. ret = -EINVAL;
  3638. break;
  3639. }
  3640. mem = &data->demura_mem[i];
  3641. mem->splash_buf_base = (unsigned long)r.start;
  3642. mem->splash_buf_size = (r.end - r.start) + 1;
  3643. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3644. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3645. (i+1));
  3646. continue;
  3647. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3648. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3649. (i+1), mem->splash_buf_base,
  3650. mem->splash_buf_size);
  3651. continue;
  3652. }
  3653. mem->ref_cnt = 0;
  3654. splash_display->demura = mem;
  3655. count++;
  3656. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3657. mem->splash_buf_base,
  3658. mem->splash_buf_size);
  3659. }
  3660. if (!ret && !count)
  3661. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3662. return ret;
  3663. }
  3664. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3665. {
  3666. int i = 0;
  3667. int ret = 0;
  3668. struct device_node *parent, *node, *node1;
  3669. struct resource r, r1;
  3670. const char *node_name = "splash_region";
  3671. struct sde_splash_mem *mem;
  3672. bool share_splash_mem = false;
  3673. int num_displays, num_regions;
  3674. struct sde_splash_display *splash_display;
  3675. if (!data)
  3676. return -EINVAL;
  3677. memset(data, 0, sizeof(*data));
  3678. parent = of_find_node_by_path("/reserved-memory");
  3679. if (!parent) {
  3680. SDE_ERROR("failed to find reserved-memory node\n");
  3681. return -EINVAL;
  3682. }
  3683. node = of_find_node_by_name(parent, node_name);
  3684. if (!node) {
  3685. SDE_DEBUG("failed to find node %s\n", node_name);
  3686. return -EINVAL;
  3687. }
  3688. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3689. if (!node1)
  3690. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3691. /**
  3692. * Support sharing a single splash memory for all the built in displays
  3693. * and also independent splash region per displays. Incase of
  3694. * independent splash region for each connected display, dtsi node of
  3695. * cont_splash_region should be collection of all memory regions
  3696. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3697. */
  3698. num_displays = dsi_display_get_num_of_displays();
  3699. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3700. data->num_splash_displays = num_displays;
  3701. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3702. if (num_displays > num_regions) {
  3703. share_splash_mem = true;
  3704. pr_info(":%d displays share same splash buf\n", num_displays);
  3705. }
  3706. for (i = 0; i < num_displays; i++) {
  3707. splash_display = &data->splash_display[i];
  3708. if (!i || !share_splash_mem) {
  3709. if (of_address_to_resource(node, i, &r)) {
  3710. SDE_ERROR("invalid data for:%s\n", node_name);
  3711. return -EINVAL;
  3712. }
  3713. mem = &data->splash_mem[i];
  3714. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3715. SDE_DEBUG("failed to find ramdump memory\n");
  3716. mem->ramdump_base = 0;
  3717. mem->ramdump_size = 0;
  3718. } else {
  3719. mem->ramdump_base = (unsigned long)r1.start;
  3720. mem->ramdump_size = (r1.end - r1.start) + 1;
  3721. }
  3722. mem->splash_buf_base = (unsigned long)r.start;
  3723. mem->splash_buf_size = (r.end - r.start) + 1;
  3724. mem->ref_cnt = 0;
  3725. splash_display->splash = mem;
  3726. data->num_splash_regions++;
  3727. } else {
  3728. data->splash_display[i].splash = &data->splash_mem[0];
  3729. }
  3730. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3731. splash_display->splash->splash_buf_base,
  3732. splash_display->splash->splash_buf_size);
  3733. }
  3734. data->type = SDE_SPLASH_HANDOFF;
  3735. ret = _sde_kms_get_demura_plane_data(data);
  3736. return ret;
  3737. }
  3738. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3739. struct platform_device *platformdev)
  3740. {
  3741. int rc = -EINVAL;
  3742. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3743. if (IS_ERR(sde_kms->mmio)) {
  3744. rc = PTR_ERR(sde_kms->mmio);
  3745. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3746. sde_kms->mmio = NULL;
  3747. goto error;
  3748. }
  3749. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3750. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3751. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3752. sde_kms->mmio_len,
  3753. msm_get_phys_addr(platformdev, "mdp_phys"),
  3754. SDE_DBG_SDE);
  3755. if (rc)
  3756. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3757. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3758. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3759. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3760. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3761. sde_kms->vbif[VBIF_RT] = NULL;
  3762. goto error;
  3763. }
  3764. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3765. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3766. sde_kms->vbif_len[VBIF_RT],
  3767. msm_get_phys_addr(platformdev, "vbif_phys"),
  3768. SDE_DBG_VBIF_RT);
  3769. if (rc)
  3770. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3771. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3772. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3773. sde_kms->vbif[VBIF_NRT] = NULL;
  3774. SDE_DEBUG("VBIF NRT is not defined");
  3775. } else {
  3776. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3777. }
  3778. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3779. if (IS_ERR(sde_kms->reg_dma)) {
  3780. sde_kms->reg_dma = NULL;
  3781. SDE_DEBUG("REG_DMA is not defined");
  3782. } else {
  3783. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  3784. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3785. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  3786. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3787. sde_kms->reg_dma_len,
  3788. msm_get_phys_addr(platformdev, "regdma_phys"),
  3789. SDE_DBG_LUTDMA);
  3790. if (rc)
  3791. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3792. }
  3793. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3794. if (IS_ERR(sde_kms->sid)) {
  3795. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3796. sde_kms->sid = NULL;
  3797. } else {
  3798. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3799. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3800. sde_kms->sid_len,
  3801. msm_get_phys_addr(platformdev, "sid_phys"),
  3802. SDE_DBG_SID);
  3803. if (rc)
  3804. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3805. }
  3806. error:
  3807. return rc;
  3808. }
  3809. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3810. struct sde_kms *sde_kms)
  3811. {
  3812. int rc = 0;
  3813. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3814. sde_kms->genpd.name = dev->unique;
  3815. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3816. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3817. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3818. if (rc < 0) {
  3819. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3820. sde_kms->genpd.name, rc);
  3821. return rc;
  3822. }
  3823. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3824. &sde_kms->genpd);
  3825. if (rc < 0) {
  3826. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3827. sde_kms->genpd.name, rc);
  3828. pm_genpd_remove(&sde_kms->genpd);
  3829. return rc;
  3830. }
  3831. sde_kms->genpd_init = true;
  3832. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3833. }
  3834. return rc;
  3835. }
  3836. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3837. struct drm_device *dev,
  3838. struct msm_drm_private *priv)
  3839. {
  3840. struct sde_rm *rm = NULL;
  3841. int i, rc = -EINVAL;
  3842. sde_kms->catalog = sde_hw_catalog_init(dev);
  3843. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3844. rc = PTR_ERR(sde_kms->catalog);
  3845. if (!sde_kms->catalog)
  3846. rc = -EINVAL;
  3847. SDE_ERROR("catalog init failed: %d\n", rc);
  3848. sde_kms->catalog = NULL;
  3849. goto power_error;
  3850. }
  3851. sde_kms->core_rev = sde_kms->catalog->hw_rev;
  3852. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3853. /* initialize power domain if defined */
  3854. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3855. if (rc) {
  3856. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3857. goto genpd_err;
  3858. }
  3859. rc = _sde_kms_mmu_init(sde_kms);
  3860. if (rc) {
  3861. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3862. goto power_error;
  3863. }
  3864. /* Initialize reg dma block which is a singleton */
  3865. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  3866. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3867. sde_kms->dev);
  3868. if (rc) {
  3869. SDE_ERROR("failed: reg dma init failed\n");
  3870. goto power_error;
  3871. }
  3872. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3873. rm = &sde_kms->rm;
  3874. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3875. sde_kms->dev);
  3876. if (rc) {
  3877. SDE_ERROR("rm init failed: %d\n", rc);
  3878. goto power_error;
  3879. }
  3880. sde_kms->rm_init = true;
  3881. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3882. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3883. rc = PTR_ERR(sde_kms->hw_intr);
  3884. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3885. sde_kms->hw_intr = NULL;
  3886. goto hw_intr_init_err;
  3887. }
  3888. /*
  3889. * Attempt continuous splash handoff only if reserved
  3890. * splash memory is found & release resources on any error
  3891. * in finding display hw config in splash
  3892. */
  3893. if (sde_kms->splash_data.num_splash_regions) {
  3894. struct sde_splash_display *display;
  3895. int ret, display_count =
  3896. sde_kms->splash_data.num_splash_displays;
  3897. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3898. &sde_kms->splash_data, sde_kms->catalog);
  3899. for (i = 0; i < display_count; i++) {
  3900. display = &sde_kms->splash_data.splash_display[i];
  3901. /*
  3902. * free splash region on resource init failure and
  3903. * cont-splash disabled case
  3904. */
  3905. if (!display->cont_splash_enabled || ret)
  3906. _sde_kms_free_splash_display_data(
  3907. sde_kms, display);
  3908. }
  3909. }
  3910. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3911. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3912. rc = PTR_ERR(sde_kms->hw_mdp);
  3913. if (!sde_kms->hw_mdp)
  3914. rc = -EINVAL;
  3915. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3916. sde_kms->hw_mdp = NULL;
  3917. goto power_error;
  3918. }
  3919. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3920. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3921. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3922. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3923. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3924. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3925. if (!sde_kms->hw_vbif[vbif_idx])
  3926. rc = -EINVAL;
  3927. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3928. sde_kms->hw_vbif[vbif_idx] = NULL;
  3929. goto power_error;
  3930. }
  3931. }
  3932. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3933. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3934. sde_kms->mmio_len, sde_kms->catalog);
  3935. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3936. rc = PTR_ERR(sde_kms->hw_uidle);
  3937. if (!sde_kms->hw_uidle)
  3938. rc = -EINVAL;
  3939. /* uidle is optional, so do not make it a fatal error */
  3940. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3941. sde_kms->hw_uidle = NULL;
  3942. rc = 0;
  3943. }
  3944. } else {
  3945. sde_kms->hw_uidle = NULL;
  3946. }
  3947. if (sde_kms->sid) {
  3948. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3949. sde_kms->sid_len, sde_kms->catalog);
  3950. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3951. rc = PTR_ERR(sde_kms->hw_sid);
  3952. SDE_ERROR("failed to init sid %d\n", rc);
  3953. sde_kms->hw_sid = NULL;
  3954. goto power_error;
  3955. }
  3956. }
  3957. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3958. &priv->phandle, "core_clk");
  3959. if (rc) {
  3960. SDE_ERROR("failed to init perf %d\n", rc);
  3961. goto perf_err;
  3962. }
  3963. /*
  3964. * set the disable_immediate flag when driver supports the precise vsync
  3965. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3966. * based on the feature
  3967. */
  3968. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features))
  3969. dev->vblank_disable_immediate = true;
  3970. /*
  3971. * _sde_kms_drm_obj_init should create the DRM related objects
  3972. * i.e. CRTCs, planes, encoders, connectors and so forth
  3973. */
  3974. rc = _sde_kms_drm_obj_init(sde_kms);
  3975. if (rc) {
  3976. SDE_ERROR("modeset init failed: %d\n", rc);
  3977. goto drm_obj_init_err;
  3978. }
  3979. return 0;
  3980. genpd_err:
  3981. drm_obj_init_err:
  3982. sde_core_perf_destroy(&sde_kms->perf);
  3983. hw_intr_init_err:
  3984. perf_err:
  3985. power_error:
  3986. return rc;
  3987. }
  3988. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  3989. {
  3990. struct list_head temp_head;
  3991. struct msm_io_mem_entry *io_mem;
  3992. int rc, i = 0;
  3993. INIT_LIST_HEAD(&temp_head);
  3994. for (i = 0; i < catalog->tvm_reg_count; i++) {
  3995. struct resource *res = &catalog->tvm_reg[i];
  3996. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  3997. if (!io_mem) {
  3998. rc = -ENOMEM;
  3999. goto parse_fail;
  4000. }
  4001. io_mem->base = res->start;
  4002. io_mem->size = resource_size(res);
  4003. list_add(&io_mem->list, &temp_head);
  4004. }
  4005. list_splice(&temp_head, mem_list);
  4006. return 0;
  4007. parse_fail:
  4008. msm_dss_clean_io_mem(&temp_head);
  4009. return rc;
  4010. }
  4011. #ifdef CONFIG_DRM_SDE_VM
  4012. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4013. {
  4014. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4015. int rc = 0;
  4016. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4017. if (rc) {
  4018. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4019. return rc;
  4020. }
  4021. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4022. if (rc) {
  4023. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4024. return rc;
  4025. }
  4026. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4027. if (rc) {
  4028. SDE_ERROR("failed to get io irq for KMS");
  4029. return rc;
  4030. }
  4031. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4032. if (rc) {
  4033. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4034. return rc;
  4035. }
  4036. return rc;
  4037. }
  4038. #endif
  4039. static int sde_kms_hw_init(struct msm_kms *kms)
  4040. {
  4041. struct sde_kms *sde_kms;
  4042. struct drm_device *dev;
  4043. struct msm_drm_private *priv;
  4044. struct platform_device *platformdev;
  4045. int i, irq_num, rc = -EINVAL;
  4046. if (!kms) {
  4047. SDE_ERROR("invalid kms\n");
  4048. goto end;
  4049. }
  4050. sde_kms = to_sde_kms(kms);
  4051. dev = sde_kms->dev;
  4052. if (!dev || !dev->dev) {
  4053. SDE_ERROR("invalid device\n");
  4054. goto end;
  4055. }
  4056. platformdev = to_platform_device(dev->dev);
  4057. priv = dev->dev_private;
  4058. if (!priv) {
  4059. SDE_ERROR("invalid private data\n");
  4060. goto end;
  4061. }
  4062. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4063. if (rc)
  4064. goto error;
  4065. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4066. if (rc)
  4067. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4068. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4069. if (rc)
  4070. goto error;
  4071. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4072. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4073. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4074. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4075. mutex_init(&sde_kms->secure_transition_lock);
  4076. atomic_set(&sde_kms->detach_sec_cb, 0);
  4077. atomic_set(&sde_kms->detach_all_cb, 0);
  4078. atomic_set(&sde_kms->irq_vote_count, 0);
  4079. /*
  4080. * Support format modifiers for compression etc.
  4081. */
  4082. dev->mode_config.allow_fb_modifiers = true;
  4083. /*
  4084. * Handle (re)initializations during power enable
  4085. */
  4086. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  4087. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  4088. SDE_POWER_EVENT_POST_ENABLE |
  4089. SDE_POWER_EVENT_PRE_DISABLE,
  4090. sde_kms_handle_power_event, sde_kms, "kms");
  4091. if (sde_kms->splash_data.num_splash_displays) {
  4092. SDE_DEBUG("Skipping MDP Resources disable\n");
  4093. } else {
  4094. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  4095. sde_power_data_bus_set_quota(&priv->phandle, i,
  4096. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  4097. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  4098. pm_runtime_put_sync(sde_kms->dev->dev);
  4099. }
  4100. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4101. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4102. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4103. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4104. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4105. if (sde_in_trusted_vm(sde_kms)) {
  4106. rc = sde_vm_trusted_init(sde_kms);
  4107. sde_dbg_set_hw_ownership_status(false);
  4108. } else {
  4109. rc = sde_vm_primary_init(sde_kms);
  4110. sde_dbg_set_hw_ownership_status(true);
  4111. }
  4112. if (rc) {
  4113. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4114. goto error;
  4115. }
  4116. return 0;
  4117. error:
  4118. _sde_kms_hw_destroy(sde_kms, platformdev);
  4119. end:
  4120. return rc;
  4121. }
  4122. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4123. {
  4124. struct msm_drm_private *priv;
  4125. struct sde_kms *sde_kms;
  4126. if (!dev || !dev->dev_private) {
  4127. SDE_ERROR("drm device node invalid\n");
  4128. return ERR_PTR(-EINVAL);
  4129. }
  4130. priv = dev->dev_private;
  4131. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4132. if (!sde_kms) {
  4133. SDE_ERROR("failed to allocate sde kms\n");
  4134. return ERR_PTR(-ENOMEM);
  4135. }
  4136. msm_kms_init(&sde_kms->base, &kms_funcs);
  4137. sde_kms->dev = dev;
  4138. return &sde_kms->base;
  4139. }
  4140. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4141. {
  4142. struct dsi_display *display;
  4143. struct sde_splash_display *handoff_display;
  4144. int i;
  4145. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4146. handoff_display = &sde_kms->splash_data.splash_display[i];
  4147. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4148. if (handoff_display->cont_splash_enabled)
  4149. _sde_kms_free_splash_display_data(sde_kms,
  4150. handoff_display);
  4151. dsi_display_set_active_state(display, false);
  4152. }
  4153. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4154. }
  4155. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4156. struct drm_atomic_state *state)
  4157. {
  4158. struct drm_device *dev;
  4159. struct msm_drm_private *priv;
  4160. struct sde_splash_display *handoff_display;
  4161. struct dsi_display *display;
  4162. int ret, i;
  4163. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4164. SDE_ERROR("invalid params\n");
  4165. return -EINVAL;
  4166. }
  4167. dev = sde_kms->dev;
  4168. priv = dev->dev_private;
  4169. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4170. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4171. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4172. &sde_kms->splash_data, sde_kms->catalog);
  4173. if (ret) {
  4174. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4175. return -EINVAL;
  4176. }
  4177. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4178. handoff_display = &sde_kms->splash_data.splash_display[i];
  4179. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4180. if (!handoff_display->cont_splash_enabled || ret)
  4181. _sde_kms_free_splash_display_data(sde_kms,
  4182. handoff_display);
  4183. else
  4184. dsi_display_set_active_state(display, true);
  4185. }
  4186. if (sde_kms->splash_data.num_splash_displays != 1) {
  4187. SDE_ERROR("no. of displays not supported:%d\n",
  4188. sde_kms->splash_data.num_splash_displays);
  4189. goto error;
  4190. }
  4191. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4192. if (ret) {
  4193. SDE_ERROR("error in setting handoff configs\n");
  4194. goto error;
  4195. }
  4196. /**
  4197. * fill-in vote for the continuous splash hanodff path, which will be
  4198. * removed on the successful first commit.
  4199. */
  4200. pm_runtime_get_sync(sde_kms->dev->dev);
  4201. return 0;
  4202. error:
  4203. return ret;
  4204. }
  4205. static int _sde_kms_register_events(struct msm_kms *kms,
  4206. struct drm_mode_object *obj, u32 event, bool en)
  4207. {
  4208. int ret = 0;
  4209. struct drm_crtc *crtc;
  4210. struct drm_connector *conn;
  4211. struct sde_kms *sde_kms;
  4212. if (!kms || !obj) {
  4213. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4214. return -EINVAL;
  4215. }
  4216. sde_kms = to_sde_kms(kms);
  4217. sde_vm_lock(sde_kms);
  4218. if (!sde_vm_owns_hw(sde_kms)) {
  4219. sde_vm_unlock(sde_kms);
  4220. SDE_DEBUG("HW is owned by other VM\n");
  4221. return -EACCES;
  4222. }
  4223. /* check vm ownership, if event registration requires HW access */
  4224. switch (obj->type) {
  4225. case DRM_MODE_OBJECT_CRTC:
  4226. crtc = obj_to_crtc(obj);
  4227. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4228. break;
  4229. case DRM_MODE_OBJECT_CONNECTOR:
  4230. conn = obj_to_connector(obj);
  4231. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4232. en);
  4233. break;
  4234. }
  4235. sde_vm_unlock(sde_kms);
  4236. return ret;
  4237. }
  4238. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4239. {
  4240. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4241. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4242. }
  4243. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4244. {
  4245. struct msm_drm_private *priv;
  4246. struct sde_crtc *sde_crtc;
  4247. struct sde_crtc_state *cstate;
  4248. struct sde_connector *sde_conn;
  4249. struct sde_connector_state *conn_state;
  4250. u32 i;
  4251. priv = sde_kms->dev->dev_private;
  4252. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4253. for (i = 0; i < priv->num_crtcs; i++) {
  4254. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4255. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4256. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4257. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4258. }
  4259. for (i = 0; i < priv->num_planes; i++)
  4260. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4261. for (i = 0; i < priv->num_encoders; i++)
  4262. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4263. for (i = 0; i < priv->num_connectors; i++) {
  4264. sde_conn = to_sde_connector(priv->connectors[i]);
  4265. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4266. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4267. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4268. }
  4269. }